1*c942fddfSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
214da699bSKishon Vijay Abraham I /*
314da699bSKishon Vijay Abraham I  * omap_control_phy.h - Header file for the PHY part of control module.
414da699bSKishon Vijay Abraham I  *
514da699bSKishon Vijay Abraham I  * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
614da699bSKishon Vijay Abraham I  * Author: Kishon Vijay Abraham I <[email protected]>
714da699bSKishon Vijay Abraham I  */
814da699bSKishon Vijay Abraham I 
914da699bSKishon Vijay Abraham I #ifndef __OMAP_CONTROL_PHY_H__
1014da699bSKishon Vijay Abraham I #define __OMAP_CONTROL_PHY_H__
1114da699bSKishon Vijay Abraham I 
1214da699bSKishon Vijay Abraham I enum omap_control_phy_type {
1314da699bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_OTGHS = 1,	/* Mailbox OTGHS_CONTROL */
1414da699bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_USB2,	/* USB2_PHY, power down in CONTROL_DEV_CONF */
1514da699bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_PIPE3,	/* PIPE3 PHY, DPLL & seperate Rx/Tx power */
16f0e2cf7bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_PCIE,	/* RX TX control of ACSPCIE */
1714da699bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_DRA7USB2, /* USB2 PHY, power and power_aux e.g. DRA7 */
1814da699bSKishon Vijay Abraham I 	OMAP_CTRL_TYPE_AM437USB2, /* USB2 PHY, power e.g. AM437x */
1914da699bSKishon Vijay Abraham I };
2014da699bSKishon Vijay Abraham I 
2114da699bSKishon Vijay Abraham I struct omap_control_phy {
2214da699bSKishon Vijay Abraham I 	struct device *dev;
2314da699bSKishon Vijay Abraham I 
2414da699bSKishon Vijay Abraham I 	u32 __iomem *otghs_control;
2514da699bSKishon Vijay Abraham I 	u32 __iomem *power;
2614da699bSKishon Vijay Abraham I 	u32 __iomem *power_aux;
27f0e2cf7bSKishon Vijay Abraham I 	u32 __iomem *pcie_pcs;
2814da699bSKishon Vijay Abraham I 
2914da699bSKishon Vijay Abraham I 	struct clk *sys_clk;
3014da699bSKishon Vijay Abraham I 
3114da699bSKishon Vijay Abraham I 	enum omap_control_phy_type type;
3214da699bSKishon Vijay Abraham I };
3314da699bSKishon Vijay Abraham I 
3414da699bSKishon Vijay Abraham I enum omap_control_usb_mode {
3514da699bSKishon Vijay Abraham I 	USB_MODE_UNDEFINED = 0,
3614da699bSKishon Vijay Abraham I 	USB_MODE_HOST,
3714da699bSKishon Vijay Abraham I 	USB_MODE_DEVICE,
3814da699bSKishon Vijay Abraham I 	USB_MODE_DISCONNECT,
3914da699bSKishon Vijay Abraham I };
4014da699bSKishon Vijay Abraham I 
4114da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_PHY_PD		BIT(0)
4214da699bSKishon Vijay Abraham I 
4314da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_AVALID		BIT(0)
4414da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_BVALID		BIT(1)
4514da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_VBUSVALID		BIT(2)
4614da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_SESSEND		BIT(3)
4714da699bSKishon Vijay Abraham I #define	OMAP_CTRL_DEV_IDDIG		BIT(4)
4814da699bSKishon Vijay Abraham I 
4914da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK		0x003FC000
5014da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT	0xE
5114da699bSKishon Vijay Abraham I 
5214da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK	0xFFC00000
5314da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT	0x16
5414da699bSKishon Vijay Abraham I 
5514da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON	0x3
5614da699bSKishon Vijay Abraham I #define	OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF	0x0
5714da699bSKishon Vijay Abraham I 
58f0e2cf7bSKishon Vijay Abraham I #define	OMAP_CTRL_PCIE_PCS_MASK			0xff
590bc09f9cSVignesh R #define	OMAP_CTRL_PCIE_PCS_DELAY_COUNT_SHIFT	16
60f0e2cf7bSKishon Vijay Abraham I 
6114da699bSKishon Vijay Abraham I #define OMAP_CTRL_USB2_PHY_PD		BIT(28)
6214da699bSKishon Vijay Abraham I 
6314da699bSKishon Vijay Abraham I #define AM437X_CTRL_USB2_PHY_PD		BIT(0)
6414da699bSKishon Vijay Abraham I #define AM437X_CTRL_USB2_OTG_PD		BIT(1)
6514da699bSKishon Vijay Abraham I #define AM437X_CTRL_USB2_OTGVDET_EN	BIT(19)
6614da699bSKishon Vijay Abraham I #define AM437X_CTRL_USB2_OTGSESSEND_EN	BIT(20)
6714da699bSKishon Vijay Abraham I 
6814da699bSKishon Vijay Abraham I #if IS_ENABLED(CONFIG_OMAP_CONTROL_PHY)
6914da699bSKishon Vijay Abraham I void omap_control_phy_power(struct device *dev, int on);
7014da699bSKishon Vijay Abraham I void omap_control_usb_set_mode(struct device *dev,
7114da699bSKishon Vijay Abraham I 			       enum omap_control_usb_mode mode);
720bc09f9cSVignesh R void omap_control_pcie_pcs(struct device *dev, u8 delay);
7314da699bSKishon Vijay Abraham I #else
7414da699bSKishon Vijay Abraham I 
omap_control_phy_power(struct device * dev,int on)7514da699bSKishon Vijay Abraham I static inline void omap_control_phy_power(struct device *dev, int on)
7614da699bSKishon Vijay Abraham I {
7714da699bSKishon Vijay Abraham I }
7814da699bSKishon Vijay Abraham I 
omap_control_usb_set_mode(struct device * dev,enum omap_control_usb_mode mode)7914da699bSKishon Vijay Abraham I static inline void omap_control_usb_set_mode(struct device *dev,
8014da699bSKishon Vijay Abraham I 	enum omap_control_usb_mode mode)
8114da699bSKishon Vijay Abraham I {
8214da699bSKishon Vijay Abraham I }
83f0e2cf7bSKishon Vijay Abraham I 
omap_control_pcie_pcs(struct device * dev,u8 delay)840bc09f9cSVignesh R static inline void omap_control_pcie_pcs(struct device *dev, u8 delay)
85f0e2cf7bSKishon Vijay Abraham I {
86f0e2cf7bSKishon Vijay Abraham I }
8714da699bSKishon Vijay Abraham I #endif
8814da699bSKishon Vijay Abraham I 
8914da699bSKishon Vijay Abraham I #endif	/* __OMAP_CONTROL_PHY_H__ */
90