xref: /linux-6.15/include/linux/pci.h (revision 3733bd8b)
1 /*
2  *	pci.h
3  *
4  *	PCI defines and function prototypes
5  *	Copyright 1994, Drew Eckhardt
6  *	Copyright 1997--1999 Martin Mares <[email protected]>
7  *
8  *	For more information, please consult the following manuals (look at
9  *	http://www.pcisig.com/ for how to get them):
10  *
11  *	PCI BIOS Specification
12  *	PCI Local Bus Specification
13  *	PCI to PCI Bridge Specification
14  *	PCI System Design Guide
15  */
16 #ifndef LINUX_PCI_H
17 #define LINUX_PCI_H
18 
19 
20 #include <linux/mod_devicetable.h>
21 
22 #include <linux/types.h>
23 #include <linux/init.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/compiler.h>
27 #include <linux/errno.h>
28 #include <linux/kobject.h>
29 #include <linux/atomic.h>
30 #include <linux/device.h>
31 #include <linux/io.h>
32 #include <linux/resource_ext.h>
33 #include <uapi/linux/pci.h>
34 
35 #include <linux/pci_ids.h>
36 
37 /*
38  * The PCI interface treats multi-function devices as independent
39  * devices.  The slot/function address of each device is encoded
40  * in a single byte as follows:
41  *
42  *	7:3 = slot
43  *	2:0 = function
44  *
45  * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
46  * In the interest of not exposing interfaces to user-space unnecessarily,
47  * the following kernel-only defines are being added here.
48  */
49 #define PCI_DEVID(bus, devfn)  ((((u16)(bus)) << 8) | (devfn))
50 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52 
53 /* pci_slot represents a physical slot */
54 struct pci_slot {
55 	struct pci_bus *bus;		/* The bus this slot is on */
56 	struct list_head list;		/* node in list of slots on this bus */
57 	struct hotplug_slot *hotplug;	/* Hotplug info (migrate over time) */
58 	unsigned char number;		/* PCI_SLOT(pci_dev->devfn) */
59 	struct kobject kobj;
60 };
61 
62 static inline const char *pci_slot_name(const struct pci_slot *slot)
63 {
64 	return kobject_name(&slot->kobj);
65 }
66 
67 /* File state for mmap()s on /proc/bus/pci/X/Y */
68 enum pci_mmap_state {
69 	pci_mmap_io,
70 	pci_mmap_mem
71 };
72 
73 /*
74  *  For PCI devices, the region numbers are assigned this way:
75  */
76 enum {
77 	/* #0-5: standard PCI resources */
78 	PCI_STD_RESOURCES,
79 	PCI_STD_RESOURCE_END = 5,
80 
81 	/* #6: expansion ROM resource */
82 	PCI_ROM_RESOURCE,
83 
84 	/* device specific resources */
85 #ifdef CONFIG_PCI_IOV
86 	PCI_IOV_RESOURCES,
87 	PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88 #endif
89 
90 	/* resources assigned to buses behind the bridge */
91 #define PCI_BRIDGE_RESOURCE_NUM 4
92 
93 	PCI_BRIDGE_RESOURCES,
94 	PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 				  PCI_BRIDGE_RESOURCE_NUM - 1,
96 
97 	/* total resources associated with a PCI device */
98 	PCI_NUM_RESOURCES,
99 
100 	/* preserve this for compatibility */
101 	DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
102 };
103 
104 /*
105  * pci_power_t values must match the bits in the Capabilities PME_Support
106  * and Control/Status PowerState fields in the Power Management capability.
107  */
108 typedef int __bitwise pci_power_t;
109 
110 #define PCI_D0		((pci_power_t __force) 0)
111 #define PCI_D1		((pci_power_t __force) 1)
112 #define PCI_D2		((pci_power_t __force) 2)
113 #define PCI_D3hot	((pci_power_t __force) 3)
114 #define PCI_D3cold	((pci_power_t __force) 4)
115 #define PCI_UNKNOWN	((pci_power_t __force) 5)
116 #define PCI_POWER_ERROR	((pci_power_t __force) -1)
117 
118 /* Remember to update this when the list above changes! */
119 extern const char *pci_power_names[];
120 
121 static inline const char *pci_power_name(pci_power_t state)
122 {
123 	return pci_power_names[1 + (__force int) state];
124 }
125 
126 #define PCI_PM_D2_DELAY		200
127 #define PCI_PM_D3_WAIT		10
128 #define PCI_PM_D3COLD_WAIT	100
129 #define PCI_PM_BUS_WAIT		50
130 
131 /** The pci_channel state describes connectivity between the CPU and
132  *  the pci device.  If some PCI bus between here and the pci device
133  *  has crashed or locked up, this info is reflected here.
134  */
135 typedef unsigned int __bitwise pci_channel_state_t;
136 
137 enum pci_channel_state {
138 	/* I/O channel is in normal state */
139 	pci_channel_io_normal = (__force pci_channel_state_t) 1,
140 
141 	/* I/O to channel is blocked */
142 	pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143 
144 	/* PCI card is dead */
145 	pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146 };
147 
148 typedef unsigned int __bitwise pcie_reset_state_t;
149 
150 enum pcie_reset_state {
151 	/* Reset is NOT asserted (Use to deassert reset) */
152 	pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153 
154 	/* Use #PERST to reset PCIe device */
155 	pcie_warm_reset = (__force pcie_reset_state_t) 2,
156 
157 	/* Use PCIe Hot Reset to reset device */
158 	pcie_hot_reset = (__force pcie_reset_state_t) 3
159 };
160 
161 typedef unsigned short __bitwise pci_dev_flags_t;
162 enum pci_dev_flags {
163 	/* INTX_DISABLE in PCI_COMMAND register disables MSI
164 	 * generation too.
165 	 */
166 	PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
167 	/* Device configuration is irrevocably lost if disabled into D3 */
168 	PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
169 	/* Provide indication device is assigned by a Virtual Machine Manager */
170 	PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
171 	/* Flag for quirk use to store if quirk-specific ACS is enabled */
172 	PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
173 	/* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 	PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
175 	/* Do not use bus resets for device */
176 	PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
177 	/* Do not use PM reset even if device advertises NoSoftRst- */
178 	PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
179 	/* Get VPD from function 0 VPD */
180 	PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
181 };
182 
183 enum pci_irq_reroute_variant {
184 	INTEL_IRQ_REROUTE_VARIANT = 1,
185 	MAX_IRQ_REROUTE_VARIANTS = 3
186 };
187 
188 typedef unsigned short __bitwise pci_bus_flags_t;
189 enum pci_bus_flags {
190 	PCI_BUS_FLAGS_NO_MSI	= (__force pci_bus_flags_t) 1,
191 	PCI_BUS_FLAGS_NO_MMRBC	= (__force pci_bus_flags_t) 2,
192 	PCI_BUS_FLAGS_NO_AERSID	= (__force pci_bus_flags_t) 4,
193 };
194 
195 /* These values come from the PCI Express Spec */
196 enum pcie_link_width {
197 	PCIE_LNK_WIDTH_RESRV	= 0x00,
198 	PCIE_LNK_X1		= 0x01,
199 	PCIE_LNK_X2		= 0x02,
200 	PCIE_LNK_X4		= 0x04,
201 	PCIE_LNK_X8		= 0x08,
202 	PCIE_LNK_X12		= 0x0C,
203 	PCIE_LNK_X16		= 0x10,
204 	PCIE_LNK_X32		= 0x20,
205 	PCIE_LNK_WIDTH_UNKNOWN  = 0xFF,
206 };
207 
208 /* Based on the PCI Hotplug Spec, but some values are made up by us */
209 enum pci_bus_speed {
210 	PCI_SPEED_33MHz			= 0x00,
211 	PCI_SPEED_66MHz			= 0x01,
212 	PCI_SPEED_66MHz_PCIX		= 0x02,
213 	PCI_SPEED_100MHz_PCIX		= 0x03,
214 	PCI_SPEED_133MHz_PCIX		= 0x04,
215 	PCI_SPEED_66MHz_PCIX_ECC	= 0x05,
216 	PCI_SPEED_100MHz_PCIX_ECC	= 0x06,
217 	PCI_SPEED_133MHz_PCIX_ECC	= 0x07,
218 	PCI_SPEED_66MHz_PCIX_266	= 0x09,
219 	PCI_SPEED_100MHz_PCIX_266	= 0x0a,
220 	PCI_SPEED_133MHz_PCIX_266	= 0x0b,
221 	AGP_UNKNOWN			= 0x0c,
222 	AGP_1X				= 0x0d,
223 	AGP_2X				= 0x0e,
224 	AGP_4X				= 0x0f,
225 	AGP_8X				= 0x10,
226 	PCI_SPEED_66MHz_PCIX_533	= 0x11,
227 	PCI_SPEED_100MHz_PCIX_533	= 0x12,
228 	PCI_SPEED_133MHz_PCIX_533	= 0x13,
229 	PCIE_SPEED_2_5GT		= 0x14,
230 	PCIE_SPEED_5_0GT		= 0x15,
231 	PCIE_SPEED_8_0GT		= 0x16,
232 	PCI_SPEED_UNKNOWN		= 0xff,
233 };
234 
235 struct pci_cap_saved_data {
236 	u16 cap_nr;
237 	bool cap_extended;
238 	unsigned int size;
239 	u32 data[0];
240 };
241 
242 struct pci_cap_saved_state {
243 	struct hlist_node next;
244 	struct pci_cap_saved_data cap;
245 };
246 
247 struct irq_affinity;
248 struct pcie_link_state;
249 struct pci_vpd;
250 struct pci_sriov;
251 struct pci_ats;
252 
253 /*
254  * The pci_dev structure is used to describe PCI devices.
255  */
256 struct pci_dev {
257 	struct list_head bus_list;	/* node in per-bus list */
258 	struct pci_bus	*bus;		/* bus this device is on */
259 	struct pci_bus	*subordinate;	/* bus this device bridges to */
260 
261 	void		*sysdata;	/* hook for sys-specific extension */
262 	struct proc_dir_entry *procent;	/* device entry in /proc/bus/pci */
263 	struct pci_slot	*slot;		/* Physical slot this device is in */
264 
265 	unsigned int	devfn;		/* encoded device & function index */
266 	unsigned short	vendor;
267 	unsigned short	device;
268 	unsigned short	subsystem_vendor;
269 	unsigned short	subsystem_device;
270 	unsigned int	class;		/* 3 bytes: (base,sub,prog-if) */
271 	u8		revision;	/* PCI revision, low byte of class word */
272 	u8		hdr_type;	/* PCI header type (`multi' flag masked out) */
273 #ifdef CONFIG_PCIEAER
274 	u16		aer_cap;	/* AER capability offset */
275 #endif
276 	u8		pcie_cap;	/* PCIe capability offset */
277 	u8		msi_cap;	/* MSI capability offset */
278 	u8		msix_cap;	/* MSI-X capability offset */
279 	u8		pcie_mpss:3;	/* PCIe Max Payload Size Supported */
280 	u8		rom_base_reg;	/* which config register controls the ROM */
281 	u8		pin;		/* which interrupt pin this device uses */
282 	u16		pcie_flags_reg;	/* cached PCIe Capabilities Register */
283 	unsigned long	*dma_alias_mask;/* mask of enabled devfn aliases */
284 
285 	struct pci_driver *driver;	/* which driver has allocated this device */
286 	u64		dma_mask;	/* Mask of the bits of bus address this
287 					   device implements.  Normally this is
288 					   0xffffffff.  You only need to change
289 					   this if your device has broken DMA
290 					   or supports 64-bit transfers.  */
291 
292 	struct device_dma_parameters dma_parms;
293 
294 	pci_power_t     current_state;  /* Current operating state. In ACPI-speak,
295 					   this is D0-D3, D0 being fully functional,
296 					   and D3 being off. */
297 	u8		pm_cap;		/* PM capability offset */
298 	unsigned int	pme_support:5;	/* Bitmask of states from which PME#
299 					   can be generated */
300 	unsigned int	pme_interrupt:1;
301 	unsigned int	pme_poll:1;	/* Poll device's PME status bit */
302 	unsigned int	d1_support:1;	/* Low power state D1 is supported */
303 	unsigned int	d2_support:1;	/* Low power state D2 is supported */
304 	unsigned int	no_d1d2:1;	/* D1 and D2 are forbidden */
305 	unsigned int	no_d3cold:1;	/* D3cold is forbidden */
306 	unsigned int	bridge_d3:1;	/* Allow D3 for bridge */
307 	unsigned int	d3cold_allowed:1;	/* D3cold is allowed by user */
308 	unsigned int	mmio_always_on:1;	/* disallow turning off io/mem
309 						   decoding during bar sizing */
310 	unsigned int	wakeup_prepared:1;
311 	unsigned int	runtime_d3cold:1;	/* whether go through runtime
312 						   D3cold, not set for devices
313 						   powered on/off by the
314 						   corresponding bridge */
315 	unsigned int	ignore_hotplug:1;	/* Ignore hotplug events */
316 	unsigned int	hotplug_user_indicators:1; /* SlotCtl indicators
317 						      controlled exclusively by
318 						      user sysfs */
319 	unsigned int	d3_delay;	/* D3->D0 transition time in ms */
320 	unsigned int	d3cold_delay;	/* D3cold->D0 transition time in ms */
321 
322 #ifdef CONFIG_PCIEASPM
323 	struct pcie_link_state	*link_state;	/* ASPM link state */
324 #endif
325 
326 	pci_channel_state_t error_state;	/* current connectivity state */
327 	struct	device	dev;		/* Generic device interface */
328 
329 	int		cfg_size;	/* Size of configuration space */
330 
331 	/*
332 	 * Instead of touching interrupt line and base address registers
333 	 * directly, use the values stored here. They might be different!
334 	 */
335 	unsigned int	irq;
336 	struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
337 
338 	bool match_driver;		/* Skip attaching driver */
339 	/* These fields are used by common fixups */
340 	unsigned int	transparent:1;	/* Subtractive decode PCI bridge */
341 	unsigned int	multifunction:1;/* Part of multi-function device */
342 	/* keep track of device state */
343 	unsigned int	is_added:1;
344 	unsigned int	is_busmaster:1; /* device is busmaster */
345 	unsigned int	no_msi:1;	/* device may not use msi */
346 	unsigned int	no_64bit_msi:1; /* device may only use 32-bit MSIs */
347 	unsigned int	block_cfg_access:1;	/* config space access is blocked */
348 	unsigned int	broken_parity_status:1;	/* Device generates false positive parity */
349 	unsigned int	irq_reroute_variant:2;	/* device needs IRQ rerouting variant */
350 	unsigned int	msi_enabled:1;
351 	unsigned int	msix_enabled:1;
352 	unsigned int	ari_enabled:1;	/* ARI forwarding */
353 	unsigned int	ats_enabled:1;	/* Address Translation Service */
354 	unsigned int	is_managed:1;
355 	unsigned int    needs_freset:1; /* Dev requires fundamental reset */
356 	unsigned int	state_saved:1;
357 	unsigned int	is_physfn:1;
358 	unsigned int	is_virtfn:1;
359 	unsigned int	reset_fn:1;
360 	unsigned int    is_hotplug_bridge:1;
361 	unsigned int	is_thunderbolt:1; /* Thunderbolt controller */
362 	unsigned int    __aer_firmware_first_valid:1;
363 	unsigned int	__aer_firmware_first:1;
364 	unsigned int	broken_intx_masking:1;
365 	unsigned int	io_window_1k:1;	/* Intel P2P bridge 1K I/O windows */
366 	unsigned int	irq_managed:1;
367 	unsigned int	has_secondary_link:1;
368 	unsigned int	non_compliant_bars:1;	/* broken BARs; ignore them */
369 	pci_dev_flags_t dev_flags;
370 	atomic_t	enable_cnt;	/* pci_enable_device has been called */
371 
372 	u32		saved_config_space[16]; /* config space saved at suspend time */
373 	struct hlist_head saved_cap_space;
374 	struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
375 	int rom_attr_enabled;		/* has display of the rom attribute been enabled? */
376 	struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
377 	struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
378 
379 #ifdef CONFIG_PCIE_PTM
380 	unsigned int	ptm_root:1;
381 	unsigned int	ptm_enabled:1;
382 	u8		ptm_granularity;
383 #endif
384 #ifdef CONFIG_PCI_MSI
385 	const struct attribute_group **msi_irq_groups;
386 #endif
387 	struct pci_vpd *vpd;
388 #ifdef CONFIG_PCI_ATS
389 	union {
390 		struct pci_sriov *sriov;	/* SR-IOV capability related */
391 		struct pci_dev *physfn;	/* the PF this VF is associated with */
392 	};
393 	u16		ats_cap;	/* ATS Capability offset */
394 	u8		ats_stu;	/* ATS Smallest Translation Unit */
395 	atomic_t	ats_ref_cnt;	/* number of VFs with ATS enabled */
396 #endif
397 	phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
398 	size_t romlen; /* Length of ROM if it's not from the BAR */
399 	char *driver_override; /* Driver name to force a match */
400 };
401 
402 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
403 {
404 #ifdef CONFIG_PCI_IOV
405 	if (dev->is_virtfn)
406 		dev = dev->physfn;
407 #endif
408 	return dev;
409 }
410 
411 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
412 
413 #define	to_pci_dev(n) container_of(n, struct pci_dev, dev)
414 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
415 
416 static inline int pci_channel_offline(struct pci_dev *pdev)
417 {
418 	return (pdev->error_state != pci_channel_io_normal);
419 }
420 
421 struct pci_host_bridge {
422 	struct device dev;
423 	struct pci_bus *bus;		/* root bus */
424 	struct pci_ops *ops;
425 	void *sysdata;
426 	int busnr;
427 	struct list_head windows;	/* resource_entry */
428 	void (*release_fn)(struct pci_host_bridge *);
429 	void *release_data;
430 	struct msi_controller *msi;
431 	unsigned int ignore_reset_delay:1;	/* for entire hierarchy */
432 	/* Resource alignment requirements */
433 	resource_size_t (*align_resource)(struct pci_dev *dev,
434 			const struct resource *res,
435 			resource_size_t start,
436 			resource_size_t size,
437 			resource_size_t align);
438 	unsigned long private[0] ____cacheline_aligned;
439 };
440 
441 #define	to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
442 
443 static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
444 {
445 	return (void *)bridge->private;
446 }
447 
448 static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
449 {
450 	return container_of(priv, struct pci_host_bridge, private);
451 }
452 
453 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
454 int pci_register_host_bridge(struct pci_host_bridge *bridge);
455 struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
456 
457 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
458 		     void (*release_fn)(struct pci_host_bridge *),
459 		     void *release_data);
460 
461 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
462 
463 /*
464  * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
465  * to P2P or CardBus bridge windows) go in a table.  Additional ones (for
466  * buses below host bridges or subtractive decode bridges) go in the list.
467  * Use pci_bus_for_each_resource() to iterate through all the resources.
468  */
469 
470 /*
471  * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
472  * and there's no way to program the bridge with the details of the window.
473  * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
474  * decode bit set, because they are explicit and can be programmed with _SRS.
475  */
476 #define PCI_SUBTRACTIVE_DECODE	0x1
477 
478 struct pci_bus_resource {
479 	struct list_head list;
480 	struct resource *res;
481 	unsigned int flags;
482 };
483 
484 #define PCI_REGION_FLAG_MASK	0x0fU	/* These bits of resource flags tell us the PCI region flags */
485 
486 struct pci_bus {
487 	struct list_head node;		/* node in list of buses */
488 	struct pci_bus	*parent;	/* parent bus this bridge is on */
489 	struct list_head children;	/* list of child buses */
490 	struct list_head devices;	/* list of devices on this bus */
491 	struct pci_dev	*self;		/* bridge device as seen by parent */
492 	struct list_head slots;		/* list of slots on this bus;
493 					   protected by pci_slot_mutex */
494 	struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
495 	struct list_head resources;	/* address space routed to this bus */
496 	struct resource busn_res;	/* bus numbers routed to this bus */
497 
498 	struct pci_ops	*ops;		/* configuration access functions */
499 	struct msi_controller *msi;	/* MSI controller */
500 	void		*sysdata;	/* hook for sys-specific extension */
501 	struct proc_dir_entry *procdir;	/* directory entry in /proc/bus/pci */
502 
503 	unsigned char	number;		/* bus number */
504 	unsigned char	primary;	/* number of primary bridge */
505 	unsigned char	max_bus_speed;	/* enum pci_bus_speed */
506 	unsigned char	cur_bus_speed;	/* enum pci_bus_speed */
507 #ifdef CONFIG_PCI_DOMAINS_GENERIC
508 	int		domain_nr;
509 #endif
510 
511 	char		name[48];
512 
513 	unsigned short  bridge_ctl;	/* manage NO_ISA/FBB/et al behaviors */
514 	pci_bus_flags_t bus_flags;	/* inherited by child buses */
515 	struct device		*bridge;
516 	struct device		dev;
517 	struct bin_attribute	*legacy_io; /* legacy I/O for this bus */
518 	struct bin_attribute	*legacy_mem; /* legacy mem */
519 	unsigned int		is_added:1;
520 };
521 
522 #define to_pci_bus(n)	container_of(n, struct pci_bus, dev)
523 
524 /*
525  * Returns true if the PCI bus is root (behind host-PCI bridge),
526  * false otherwise
527  *
528  * Some code assumes that "bus->self == NULL" means that bus is a root bus.
529  * This is incorrect because "virtual" buses added for SR-IOV (via
530  * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
531  */
532 static inline bool pci_is_root_bus(struct pci_bus *pbus)
533 {
534 	return !(pbus->parent);
535 }
536 
537 /**
538  * pci_is_bridge - check if the PCI device is a bridge
539  * @dev: PCI device
540  *
541  * Return true if the PCI device is bridge whether it has subordinate
542  * or not.
543  */
544 static inline bool pci_is_bridge(struct pci_dev *dev)
545 {
546 	return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
547 		dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
548 }
549 
550 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
551 {
552 	dev = pci_physfn(dev);
553 	if (pci_is_root_bus(dev->bus))
554 		return NULL;
555 
556 	return dev->bus->self;
557 }
558 
559 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
560 void pci_put_host_bridge_device(struct device *dev);
561 
562 #ifdef CONFIG_PCI_MSI
563 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
564 {
565 	return pci_dev->msi_enabled || pci_dev->msix_enabled;
566 }
567 #else
568 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
569 #endif
570 
571 /*
572  * Error values that may be returned by PCI functions.
573  */
574 #define PCIBIOS_SUCCESSFUL		0x00
575 #define PCIBIOS_FUNC_NOT_SUPPORTED	0x81
576 #define PCIBIOS_BAD_VENDOR_ID		0x83
577 #define PCIBIOS_DEVICE_NOT_FOUND	0x86
578 #define PCIBIOS_BAD_REGISTER_NUMBER	0x87
579 #define PCIBIOS_SET_FAILED		0x88
580 #define PCIBIOS_BUFFER_TOO_SMALL	0x89
581 
582 /*
583  * Translate above to generic errno for passing back through non-PCI code.
584  */
585 static inline int pcibios_err_to_errno(int err)
586 {
587 	if (err <= PCIBIOS_SUCCESSFUL)
588 		return err; /* Assume already errno */
589 
590 	switch (err) {
591 	case PCIBIOS_FUNC_NOT_SUPPORTED:
592 		return -ENOENT;
593 	case PCIBIOS_BAD_VENDOR_ID:
594 		return -ENOTTY;
595 	case PCIBIOS_DEVICE_NOT_FOUND:
596 		return -ENODEV;
597 	case PCIBIOS_BAD_REGISTER_NUMBER:
598 		return -EFAULT;
599 	case PCIBIOS_SET_FAILED:
600 		return -EIO;
601 	case PCIBIOS_BUFFER_TOO_SMALL:
602 		return -ENOSPC;
603 	}
604 
605 	return -ERANGE;
606 }
607 
608 /* Low-level architecture-dependent routines */
609 
610 struct pci_ops {
611 	int (*add_bus)(struct pci_bus *bus);
612 	void (*remove_bus)(struct pci_bus *bus);
613 	void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
614 	int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
615 	int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
616 };
617 
618 /*
619  * ACPI needs to be able to access PCI config space before we've done a
620  * PCI bus scan and created pci_bus structures.
621  */
622 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
623 		 int reg, int len, u32 *val);
624 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
625 		  int reg, int len, u32 val);
626 
627 #ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
628 typedef u64 pci_bus_addr_t;
629 #else
630 typedef u32 pci_bus_addr_t;
631 #endif
632 
633 struct pci_bus_region {
634 	pci_bus_addr_t start;
635 	pci_bus_addr_t end;
636 };
637 
638 struct pci_dynids {
639 	spinlock_t lock;            /* protects list, index */
640 	struct list_head list;      /* for IDs added at runtime */
641 };
642 
643 
644 /*
645  * PCI Error Recovery System (PCI-ERS).  If a PCI device driver provides
646  * a set of callbacks in struct pci_error_handlers, that device driver
647  * will be notified of PCI bus errors, and will be driven to recovery
648  * when an error occurs.
649  */
650 
651 typedef unsigned int __bitwise pci_ers_result_t;
652 
653 enum pci_ers_result {
654 	/* no result/none/not supported in device driver */
655 	PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
656 
657 	/* Device driver can recover without slot reset */
658 	PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
659 
660 	/* Device driver wants slot to be reset. */
661 	PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
662 
663 	/* Device has completely failed, is unrecoverable */
664 	PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
665 
666 	/* Device driver is fully recovered and operational */
667 	PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
668 
669 	/* No AER capabilities registered for the driver */
670 	PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
671 };
672 
673 /* PCI bus error event callbacks */
674 struct pci_error_handlers {
675 	/* PCI bus error detected on this device */
676 	pci_ers_result_t (*error_detected)(struct pci_dev *dev,
677 					   enum pci_channel_state error);
678 
679 	/* MMIO has been re-enabled, but not DMA */
680 	pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
681 
682 	/* PCI slot has been reset */
683 	pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
684 
685 	/* PCI function reset prepare or completed */
686 	void (*reset_notify)(struct pci_dev *dev, bool prepare);
687 
688 	/* Device driver may resume normal operations */
689 	void (*resume)(struct pci_dev *dev);
690 };
691 
692 
693 struct module;
694 struct pci_driver {
695 	struct list_head node;
696 	const char *name;
697 	const struct pci_device_id *id_table;	/* must be non-NULL for probe to be called */
698 	int  (*probe)  (struct pci_dev *dev, const struct pci_device_id *id);	/* New device inserted */
699 	void (*remove) (struct pci_dev *dev);	/* Device removed (NULL if not a hot-plug capable driver) */
700 	int  (*suspend) (struct pci_dev *dev, pm_message_t state);	/* Device suspended */
701 	int  (*suspend_late) (struct pci_dev *dev, pm_message_t state);
702 	int  (*resume_early) (struct pci_dev *dev);
703 	int  (*resume) (struct pci_dev *dev);	                /* Device woken up */
704 	void (*shutdown) (struct pci_dev *dev);
705 	int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
706 	const struct pci_error_handlers *err_handler;
707 	struct device_driver	driver;
708 	struct pci_dynids dynids;
709 };
710 
711 #define	to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
712 
713 /**
714  * PCI_DEVICE - macro used to describe a specific pci device
715  * @vend: the 16 bit PCI Vendor ID
716  * @dev: the 16 bit PCI Device ID
717  *
718  * This macro is used to create a struct pci_device_id that matches a
719  * specific device.  The subvendor and subdevice fields will be set to
720  * PCI_ANY_ID.
721  */
722 #define PCI_DEVICE(vend,dev) \
723 	.vendor = (vend), .device = (dev), \
724 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
725 
726 /**
727  * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
728  * @vend: the 16 bit PCI Vendor ID
729  * @dev: the 16 bit PCI Device ID
730  * @subvend: the 16 bit PCI Subvendor ID
731  * @subdev: the 16 bit PCI Subdevice ID
732  *
733  * This macro is used to create a struct pci_device_id that matches a
734  * specific device with subsystem information.
735  */
736 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
737 	.vendor = (vend), .device = (dev), \
738 	.subvendor = (subvend), .subdevice = (subdev)
739 
740 /**
741  * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
742  * @dev_class: the class, subclass, prog-if triple for this device
743  * @dev_class_mask: the class mask for this device
744  *
745  * This macro is used to create a struct pci_device_id that matches a
746  * specific PCI class.  The vendor, device, subvendor, and subdevice
747  * fields will be set to PCI_ANY_ID.
748  */
749 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
750 	.class = (dev_class), .class_mask = (dev_class_mask), \
751 	.vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
752 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
753 
754 /**
755  * PCI_VDEVICE - macro used to describe a specific pci device in short form
756  * @vend: the vendor name
757  * @dev: the 16 bit PCI Device ID
758  *
759  * This macro is used to create a struct pci_device_id that matches a
760  * specific PCI device.  The subvendor, and subdevice fields will be set
761  * to PCI_ANY_ID. The macro allows the next field to follow as the device
762  * private data.
763  */
764 
765 #define PCI_VDEVICE(vend, dev) \
766 	.vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
767 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
768 
769 enum {
770 	PCI_REASSIGN_ALL_RSRC	= 0x00000001,	/* ignore firmware setup */
771 	PCI_REASSIGN_ALL_BUS	= 0x00000002,	/* reassign all bus numbers */
772 	PCI_PROBE_ONLY		= 0x00000004,	/* use existing setup */
773 	PCI_CAN_SKIP_ISA_ALIGN	= 0x00000008,	/* don't do ISA alignment */
774 	PCI_ENABLE_PROC_DOMAINS	= 0x00000010,	/* enable domains in /proc */
775 	PCI_COMPAT_DOMAIN_0	= 0x00000020,	/* ... except domain 0 */
776 	PCI_SCAN_ALL_PCIE_DEVS	= 0x00000040,	/* scan all, not just dev 0 */
777 };
778 
779 /* these external functions are only available when PCI support is enabled */
780 #ifdef CONFIG_PCI
781 
782 extern unsigned int pci_flags;
783 
784 static inline void pci_set_flags(int flags) { pci_flags = flags; }
785 static inline void pci_add_flags(int flags) { pci_flags |= flags; }
786 static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
787 static inline int pci_has_flag(int flag) { return pci_flags & flag; }
788 
789 void pcie_bus_configure_settings(struct pci_bus *bus);
790 
791 enum pcie_bus_config_types {
792 	PCIE_BUS_TUNE_OFF,	/* don't touch MPS at all */
793 	PCIE_BUS_DEFAULT,	/* ensure MPS matches upstream bridge */
794 	PCIE_BUS_SAFE,		/* use largest MPS boot-time devices support */
795 	PCIE_BUS_PERFORMANCE,	/* use MPS and MRRS for best performance */
796 	PCIE_BUS_PEER2PEER,	/* set MPS = 128 for all devices */
797 };
798 
799 extern enum pcie_bus_config_types pcie_bus_config;
800 
801 extern struct bus_type pci_bus_type;
802 
803 /* Do NOT directly access these two variables, unless you are arch-specific PCI
804  * code, or PCI core code. */
805 extern struct list_head pci_root_buses;	/* list of all known PCI buses */
806 /* Some device drivers need know if PCI is initiated */
807 int no_pci_devices(void);
808 
809 void pcibios_resource_survey_bus(struct pci_bus *bus);
810 void pcibios_bus_add_device(struct pci_dev *pdev);
811 void pcibios_add_bus(struct pci_bus *bus);
812 void pcibios_remove_bus(struct pci_bus *bus);
813 void pcibios_fixup_bus(struct pci_bus *);
814 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
815 /* Architecture-specific versions may override this (weak) */
816 char *pcibios_setup(char *str);
817 
818 /* Used only when drivers/pci/setup.c is used */
819 resource_size_t pcibios_align_resource(void *, const struct resource *,
820 				resource_size_t,
821 				resource_size_t);
822 void pcibios_update_irq(struct pci_dev *, int irq);
823 
824 /* Weak but can be overriden by arch */
825 void pci_fixup_cardbus(struct pci_bus *);
826 
827 /* Generic PCI functions used internally */
828 
829 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
830 			     struct resource *res);
831 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
832 			     struct pci_bus_region *region);
833 void pcibios_scan_specific_bus(int busn);
834 struct pci_bus *pci_find_bus(int domain, int busnr);
835 void pci_bus_add_devices(const struct pci_bus *bus);
836 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
837 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
838 				    struct pci_ops *ops, void *sysdata,
839 				    struct list_head *resources);
840 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
841 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
842 void pci_bus_release_busn_res(struct pci_bus *b);
843 struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
844 				      struct pci_ops *ops, void *sysdata,
845 				      struct list_head *resources,
846 				      struct msi_controller *msi);
847 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
848 					     struct pci_ops *ops, void *sysdata,
849 					     struct list_head *resources);
850 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
851 				int busnr);
852 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
853 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
854 				 const char *name,
855 				 struct hotplug_slot *hotplug);
856 void pci_destroy_slot(struct pci_slot *slot);
857 #ifdef CONFIG_SYSFS
858 void pci_dev_assign_slot(struct pci_dev *dev);
859 #else
860 static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
861 #endif
862 int pci_scan_slot(struct pci_bus *bus, int devfn);
863 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
864 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
865 unsigned int pci_scan_child_bus(struct pci_bus *bus);
866 void pci_bus_add_device(struct pci_dev *dev);
867 void pci_read_bridge_bases(struct pci_bus *child);
868 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
869 					  struct resource *res);
870 struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
871 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
872 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
873 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
874 struct pci_dev *pci_dev_get(struct pci_dev *dev);
875 void pci_dev_put(struct pci_dev *dev);
876 void pci_remove_bus(struct pci_bus *b);
877 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
878 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
879 void pci_stop_root_bus(struct pci_bus *bus);
880 void pci_remove_root_bus(struct pci_bus *bus);
881 void pci_setup_cardbus(struct pci_bus *bus);
882 void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
883 void pci_sort_breadthfirst(void);
884 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
885 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
886 
887 /* Generic PCI functions exported to card drivers */
888 
889 enum pci_lost_interrupt_reason {
890 	PCI_LOST_IRQ_NO_INFORMATION = 0,
891 	PCI_LOST_IRQ_DISABLE_MSI,
892 	PCI_LOST_IRQ_DISABLE_MSIX,
893 	PCI_LOST_IRQ_DISABLE_ACPI,
894 };
895 enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
896 int pci_find_capability(struct pci_dev *dev, int cap);
897 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
898 int pci_find_ext_capability(struct pci_dev *dev, int cap);
899 int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
900 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
901 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
902 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
903 
904 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
905 				struct pci_dev *from);
906 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
907 				unsigned int ss_vendor, unsigned int ss_device,
908 				struct pci_dev *from);
909 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
910 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
911 					    unsigned int devfn);
912 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
913 						   unsigned int devfn)
914 {
915 	return pci_get_domain_bus_and_slot(0, bus, devfn);
916 }
917 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
918 int pci_dev_present(const struct pci_device_id *ids);
919 
920 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
921 			     int where, u8 *val);
922 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
923 			     int where, u16 *val);
924 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
925 			      int where, u32 *val);
926 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
927 			      int where, u8 val);
928 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
929 			      int where, u16 val);
930 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
931 			       int where, u32 val);
932 
933 int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
934 			    int where, int size, u32 *val);
935 int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
936 			    int where, int size, u32 val);
937 int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
938 			      int where, int size, u32 *val);
939 int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
940 			       int where, int size, u32 val);
941 
942 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
943 
944 static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
945 {
946 	return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
947 }
948 static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
949 {
950 	return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
951 }
952 static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
953 					u32 *val)
954 {
955 	return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
956 }
957 static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
958 {
959 	return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
960 }
961 static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
962 {
963 	return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
964 }
965 static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
966 					 u32 val)
967 {
968 	return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
969 }
970 
971 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
972 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
973 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
974 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
975 int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
976 				       u16 clear, u16 set);
977 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
978 					u32 clear, u32 set);
979 
980 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
981 					   u16 set)
982 {
983 	return pcie_capability_clear_and_set_word(dev, pos, 0, set);
984 }
985 
986 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
987 					    u32 set)
988 {
989 	return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
990 }
991 
992 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
993 					     u16 clear)
994 {
995 	return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
996 }
997 
998 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
999 					      u32 clear)
1000 {
1001 	return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1002 }
1003 
1004 /* user-space driven config access */
1005 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1006 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1007 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1008 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1009 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1010 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1011 
1012 int __must_check pci_enable_device(struct pci_dev *dev);
1013 int __must_check pci_enable_device_io(struct pci_dev *dev);
1014 int __must_check pci_enable_device_mem(struct pci_dev *dev);
1015 int __must_check pci_reenable_device(struct pci_dev *);
1016 int __must_check pcim_enable_device(struct pci_dev *pdev);
1017 void pcim_pin_device(struct pci_dev *pdev);
1018 
1019 static inline int pci_is_enabled(struct pci_dev *pdev)
1020 {
1021 	return (atomic_read(&pdev->enable_cnt) > 0);
1022 }
1023 
1024 static inline int pci_is_managed(struct pci_dev *pdev)
1025 {
1026 	return pdev->is_managed;
1027 }
1028 
1029 void pci_disable_device(struct pci_dev *dev);
1030 
1031 extern unsigned int pcibios_max_latency;
1032 void pci_set_master(struct pci_dev *dev);
1033 void pci_clear_master(struct pci_dev *dev);
1034 
1035 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1036 int pci_set_cacheline_size(struct pci_dev *dev);
1037 #define HAVE_PCI_SET_MWI
1038 int __must_check pci_set_mwi(struct pci_dev *dev);
1039 int pci_try_set_mwi(struct pci_dev *dev);
1040 void pci_clear_mwi(struct pci_dev *dev);
1041 void pci_intx(struct pci_dev *dev, int enable);
1042 bool pci_intx_mask_supported(struct pci_dev *dev);
1043 bool pci_check_and_mask_intx(struct pci_dev *dev);
1044 bool pci_check_and_unmask_intx(struct pci_dev *dev);
1045 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1046 int pci_wait_for_pending_transaction(struct pci_dev *dev);
1047 int pcix_get_max_mmrbc(struct pci_dev *dev);
1048 int pcix_get_mmrbc(struct pci_dev *dev);
1049 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1050 int pcie_get_readrq(struct pci_dev *dev);
1051 int pcie_set_readrq(struct pci_dev *dev, int rq);
1052 int pcie_get_mps(struct pci_dev *dev);
1053 int pcie_set_mps(struct pci_dev *dev, int mps);
1054 int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1055 			  enum pcie_link_width *width);
1056 int __pci_reset_function(struct pci_dev *dev);
1057 int __pci_reset_function_locked(struct pci_dev *dev);
1058 int pci_reset_function(struct pci_dev *dev);
1059 int pci_try_reset_function(struct pci_dev *dev);
1060 int pci_probe_reset_slot(struct pci_slot *slot);
1061 int pci_reset_slot(struct pci_slot *slot);
1062 int pci_try_reset_slot(struct pci_slot *slot);
1063 int pci_probe_reset_bus(struct pci_bus *bus);
1064 int pci_reset_bus(struct pci_bus *bus);
1065 int pci_try_reset_bus(struct pci_bus *bus);
1066 void pci_reset_secondary_bus(struct pci_dev *dev);
1067 void pcibios_reset_secondary_bus(struct pci_dev *dev);
1068 void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
1069 void pci_update_resource(struct pci_dev *dev, int resno);
1070 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1071 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1072 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1073 bool pci_device_is_present(struct pci_dev *pdev);
1074 void pci_ignore_hotplug(struct pci_dev *dev);
1075 
1076 /* ROM control related routines */
1077 int pci_enable_rom(struct pci_dev *pdev);
1078 void pci_disable_rom(struct pci_dev *pdev);
1079 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1080 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1081 size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1082 void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1083 
1084 /* Power management related routines */
1085 int pci_save_state(struct pci_dev *dev);
1086 void pci_restore_state(struct pci_dev *dev);
1087 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1088 int pci_load_saved_state(struct pci_dev *dev,
1089 			 struct pci_saved_state *state);
1090 int pci_load_and_free_saved_state(struct pci_dev *dev,
1091 				  struct pci_saved_state **state);
1092 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1093 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1094 						   u16 cap);
1095 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1096 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1097 				u16 cap, unsigned int size);
1098 int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
1099 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1100 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1101 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1102 void pci_pme_active(struct pci_dev *dev, bool enable);
1103 int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1104 		      bool runtime, bool enable);
1105 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1106 int pci_prepare_to_sleep(struct pci_dev *dev);
1107 int pci_back_from_sleep(struct pci_dev *dev);
1108 bool pci_dev_run_wake(struct pci_dev *dev);
1109 bool pci_check_pme_status(struct pci_dev *dev);
1110 void pci_pme_wakeup_bus(struct pci_bus *bus);
1111 void pci_d3cold_enable(struct pci_dev *dev);
1112 void pci_d3cold_disable(struct pci_dev *dev);
1113 
1114 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1115 				  bool enable)
1116 {
1117 	return __pci_enable_wake(dev, state, false, enable);
1118 }
1119 
1120 /* PCI Virtual Channel */
1121 int pci_save_vc_state(struct pci_dev *dev);
1122 void pci_restore_vc_state(struct pci_dev *dev);
1123 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
1124 
1125 /* For use by arch with custom probe code */
1126 void set_pcie_port_type(struct pci_dev *pdev);
1127 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1128 
1129 /* Functions for PCI Hotplug drivers to use */
1130 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1131 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1132 unsigned int pci_rescan_bus(struct pci_bus *bus);
1133 void pci_lock_rescan_remove(void);
1134 void pci_unlock_rescan_remove(void);
1135 
1136 /* Vital product data routines */
1137 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1138 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1139 int pci_set_vpd_size(struct pci_dev *dev, size_t len);
1140 
1141 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1142 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1143 void pci_bus_assign_resources(const struct pci_bus *bus);
1144 void pci_bus_claim_resources(struct pci_bus *bus);
1145 void pci_bus_size_bridges(struct pci_bus *bus);
1146 int pci_claim_resource(struct pci_dev *, int);
1147 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1148 void pci_assign_unassigned_resources(void);
1149 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1150 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1151 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1152 void pdev_enable_device(struct pci_dev *);
1153 int pci_enable_resources(struct pci_dev *, int mask);
1154 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
1155 		    int (*)(const struct pci_dev *, u8, u8));
1156 struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1157 #define HAVE_PCI_REQ_REGIONS	2
1158 int __must_check pci_request_regions(struct pci_dev *, const char *);
1159 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1160 void pci_release_regions(struct pci_dev *);
1161 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1162 int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1163 void pci_release_region(struct pci_dev *, int);
1164 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1165 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1166 void pci_release_selected_regions(struct pci_dev *, int);
1167 
1168 /* drivers/pci/bus.c */
1169 struct pci_bus *pci_bus_get(struct pci_bus *bus);
1170 void pci_bus_put(struct pci_bus *bus);
1171 void pci_add_resource(struct list_head *resources, struct resource *res);
1172 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1173 			     resource_size_t offset);
1174 void pci_free_resource_list(struct list_head *resources);
1175 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1176 			  unsigned int flags);
1177 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1178 void pci_bus_remove_resources(struct pci_bus *bus);
1179 int devm_request_pci_bus_resources(struct device *dev,
1180 				   struct list_head *resources);
1181 
1182 #define pci_bus_for_each_resource(bus, res, i)				\
1183 	for (i = 0;							\
1184 	    (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1185 	     i++)
1186 
1187 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1188 			struct resource *res, resource_size_t size,
1189 			resource_size_t align, resource_size_t min,
1190 			unsigned long type_mask,
1191 			resource_size_t (*alignf)(void *,
1192 						  const struct resource *,
1193 						  resource_size_t,
1194 						  resource_size_t),
1195 			void *alignf_data);
1196 
1197 
1198 int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1199 unsigned long pci_address_to_pio(phys_addr_t addr);
1200 phys_addr_t pci_pio_to_address(unsigned long pio);
1201 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1202 void pci_unmap_iospace(struct resource *res);
1203 
1204 static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1205 {
1206 	struct pci_bus_region region;
1207 
1208 	pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1209 	return region.start;
1210 }
1211 
1212 /* Proper probing supporting hot-pluggable devices */
1213 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1214 				       const char *mod_name);
1215 
1216 /*
1217  * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1218  */
1219 #define pci_register_driver(driver)		\
1220 	__pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1221 
1222 void pci_unregister_driver(struct pci_driver *dev);
1223 
1224 /**
1225  * module_pci_driver() - Helper macro for registering a PCI driver
1226  * @__pci_driver: pci_driver struct
1227  *
1228  * Helper macro for PCI drivers which do not do anything special in module
1229  * init/exit. This eliminates a lot of boilerplate. Each module may only
1230  * use this macro once, and calling it replaces module_init() and module_exit()
1231  */
1232 #define module_pci_driver(__pci_driver) \
1233 	module_driver(__pci_driver, pci_register_driver, \
1234 		       pci_unregister_driver)
1235 
1236 /**
1237  * builtin_pci_driver() - Helper macro for registering a PCI driver
1238  * @__pci_driver: pci_driver struct
1239  *
1240  * Helper macro for PCI drivers which do not do anything special in their
1241  * init code. This eliminates a lot of boilerplate. Each driver may only
1242  * use this macro once, and calling it replaces device_initcall(...)
1243  */
1244 #define builtin_pci_driver(__pci_driver) \
1245 	builtin_driver(__pci_driver, pci_register_driver)
1246 
1247 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1248 int pci_add_dynid(struct pci_driver *drv,
1249 		  unsigned int vendor, unsigned int device,
1250 		  unsigned int subvendor, unsigned int subdevice,
1251 		  unsigned int class, unsigned int class_mask,
1252 		  unsigned long driver_data);
1253 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1254 					 struct pci_dev *dev);
1255 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1256 		    int pass);
1257 
1258 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1259 		  void *userdata);
1260 int pci_cfg_space_size(struct pci_dev *dev);
1261 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1262 void pci_setup_bridge(struct pci_bus *bus);
1263 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1264 					 unsigned long type);
1265 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
1266 
1267 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1268 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1269 
1270 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1271 		      unsigned int command_bits, u32 flags);
1272 
1273 #define PCI_IRQ_LEGACY		(1 << 0) /* allow legacy interrupts */
1274 #define PCI_IRQ_MSI		(1 << 1) /* allow MSI interrupts */
1275 #define PCI_IRQ_MSIX		(1 << 2) /* allow MSI-X interrupts */
1276 #define PCI_IRQ_AFFINITY	(1 << 3) /* auto-assign affinity */
1277 #define PCI_IRQ_ALL_TYPES \
1278 	(PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
1279 
1280 /* kmem_cache style wrapper around pci_alloc_consistent() */
1281 
1282 #include <linux/pci-dma.h>
1283 #include <linux/dmapool.h>
1284 
1285 #define	pci_pool dma_pool
1286 #define pci_pool_create(name, pdev, size, align, allocation) \
1287 		dma_pool_create(name, &pdev->dev, size, align, allocation)
1288 #define	pci_pool_destroy(pool) dma_pool_destroy(pool)
1289 #define	pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1290 #define	pci_pool_zalloc(pool, flags, handle) \
1291 		dma_pool_zalloc(pool, flags, handle)
1292 #define	pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1293 
1294 struct msix_entry {
1295 	u32	vector;	/* kernel uses to write allocated vector */
1296 	u16	entry;	/* driver uses to specify entry, OS writes */
1297 };
1298 
1299 #ifdef CONFIG_PCI_MSI
1300 int pci_msi_vec_count(struct pci_dev *dev);
1301 void pci_msi_shutdown(struct pci_dev *dev);
1302 void pci_disable_msi(struct pci_dev *dev);
1303 int pci_msix_vec_count(struct pci_dev *dev);
1304 int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1305 void pci_msix_shutdown(struct pci_dev *dev);
1306 void pci_disable_msix(struct pci_dev *dev);
1307 void pci_restore_msi_state(struct pci_dev *dev);
1308 int pci_msi_enabled(void);
1309 int pci_enable_msi(struct pci_dev *dev);
1310 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1311 			  int minvec, int maxvec);
1312 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1313 					struct msix_entry *entries, int nvec)
1314 {
1315 	int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1316 	if (rc < 0)
1317 		return rc;
1318 	return 0;
1319 }
1320 int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1321 				   unsigned int max_vecs, unsigned int flags,
1322 				   const struct irq_affinity *affd);
1323 
1324 void pci_free_irq_vectors(struct pci_dev *dev);
1325 int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1326 const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
1327 int pci_irq_get_node(struct pci_dev *pdev, int vec);
1328 
1329 #else
1330 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1331 static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1332 static inline void pci_disable_msi(struct pci_dev *dev) { }
1333 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1334 static inline int pci_enable_msix(struct pci_dev *dev,
1335 				  struct msix_entry *entries, int nvec)
1336 { return -ENOSYS; }
1337 static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1338 static inline void pci_disable_msix(struct pci_dev *dev) { }
1339 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1340 static inline int pci_msi_enabled(void) { return 0; }
1341 static inline int pci_enable_msi(struct pci_dev *dev)
1342 { return -ENOSYS; }
1343 static inline int pci_enable_msix_range(struct pci_dev *dev,
1344 		      struct msix_entry *entries, int minvec, int maxvec)
1345 { return -ENOSYS; }
1346 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1347 		      struct msix_entry *entries, int nvec)
1348 { return -ENOSYS; }
1349 
1350 static inline int
1351 pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1352 			       unsigned int max_vecs, unsigned int flags,
1353 			       const struct irq_affinity *aff_desc)
1354 {
1355 	if (min_vecs > 1)
1356 		return -EINVAL;
1357 	return 1;
1358 }
1359 
1360 static inline void pci_free_irq_vectors(struct pci_dev *dev)
1361 {
1362 }
1363 
1364 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1365 {
1366 	if (WARN_ON_ONCE(nr > 0))
1367 		return -EINVAL;
1368 	return dev->irq;
1369 }
1370 static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1371 		int vec)
1372 {
1373 	return cpu_possible_mask;
1374 }
1375 
1376 static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1377 {
1378 	return first_online_node;
1379 }
1380 #endif
1381 
1382 static inline int
1383 pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1384 		      unsigned int max_vecs, unsigned int flags)
1385 {
1386 	return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1387 					      NULL);
1388 }
1389 
1390 #ifdef CONFIG_PCIEPORTBUS
1391 extern bool pcie_ports_disabled;
1392 extern bool pcie_ports_auto;
1393 #else
1394 #define pcie_ports_disabled	true
1395 #define pcie_ports_auto		false
1396 #endif
1397 
1398 #ifdef CONFIG_PCIEASPM
1399 bool pcie_aspm_support_enabled(void);
1400 #else
1401 static inline bool pcie_aspm_support_enabled(void) { return false; }
1402 #endif
1403 
1404 #ifdef CONFIG_PCIEAER
1405 void pci_no_aer(void);
1406 bool pci_aer_available(void);
1407 int pci_aer_init(struct pci_dev *dev);
1408 #else
1409 static inline void pci_no_aer(void) { }
1410 static inline bool pci_aer_available(void) { return false; }
1411 static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
1412 #endif
1413 
1414 #ifdef CONFIG_PCIE_ECRC
1415 void pcie_set_ecrc_checking(struct pci_dev *dev);
1416 void pcie_ecrc_get_policy(char *str);
1417 #else
1418 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1419 static inline void pcie_ecrc_get_policy(char *str) { }
1420 #endif
1421 
1422 #ifdef CONFIG_HT_IRQ
1423 /* The functions a driver should call */
1424 int  ht_create_irq(struct pci_dev *dev, int idx);
1425 void ht_destroy_irq(unsigned int irq);
1426 #endif /* CONFIG_HT_IRQ */
1427 
1428 #ifdef CONFIG_PCI_ATS
1429 /* Address Translation Service */
1430 void pci_ats_init(struct pci_dev *dev);
1431 int pci_enable_ats(struct pci_dev *dev, int ps);
1432 void pci_disable_ats(struct pci_dev *dev);
1433 int pci_ats_queue_depth(struct pci_dev *dev);
1434 #else
1435 static inline void pci_ats_init(struct pci_dev *d) { }
1436 static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1437 static inline void pci_disable_ats(struct pci_dev *d) { }
1438 static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
1439 #endif
1440 
1441 #ifdef CONFIG_PCIE_PTM
1442 int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1443 #else
1444 static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1445 { return -EINVAL; }
1446 #endif
1447 
1448 void pci_cfg_access_lock(struct pci_dev *dev);
1449 bool pci_cfg_access_trylock(struct pci_dev *dev);
1450 void pci_cfg_access_unlock(struct pci_dev *dev);
1451 
1452 /*
1453  * PCI domain support.  Sometimes called PCI segment (eg by ACPI),
1454  * a PCI domain is defined to be a set of PCI buses which share
1455  * configuration space.
1456  */
1457 #ifdef CONFIG_PCI_DOMAINS
1458 extern int pci_domains_supported;
1459 int pci_get_new_domain_nr(void);
1460 #else
1461 enum { pci_domains_supported = 0 };
1462 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1463 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1464 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1465 #endif /* CONFIG_PCI_DOMAINS */
1466 
1467 /*
1468  * Generic implementation for PCI domain support. If your
1469  * architecture does not need custom management of PCI
1470  * domains then this implementation will be used
1471  */
1472 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1473 static inline int pci_domain_nr(struct pci_bus *bus)
1474 {
1475 	return bus->domain_nr;
1476 }
1477 #ifdef CONFIG_ACPI
1478 int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
1479 #else
1480 static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1481 { return 0; }
1482 #endif
1483 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
1484 #endif
1485 
1486 /* some architectures require additional setup to direct VGA traffic */
1487 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1488 		      unsigned int command_bits, u32 flags);
1489 void pci_register_set_vga_state(arch_set_vga_state_t func);
1490 
1491 static inline int
1492 pci_request_io_regions(struct pci_dev *pdev, const char *name)
1493 {
1494 	return pci_request_selected_regions(pdev,
1495 			    pci_select_bars(pdev, IORESOURCE_IO), name);
1496 }
1497 
1498 static inline void
1499 pci_release_io_regions(struct pci_dev *pdev)
1500 {
1501 	return pci_release_selected_regions(pdev,
1502 			    pci_select_bars(pdev, IORESOURCE_IO));
1503 }
1504 
1505 static inline int
1506 pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1507 {
1508 	return pci_request_selected_regions(pdev,
1509 			    pci_select_bars(pdev, IORESOURCE_MEM), name);
1510 }
1511 
1512 static inline void
1513 pci_release_mem_regions(struct pci_dev *pdev)
1514 {
1515 	return pci_release_selected_regions(pdev,
1516 			    pci_select_bars(pdev, IORESOURCE_MEM));
1517 }
1518 
1519 #else /* CONFIG_PCI is not enabled */
1520 
1521 static inline void pci_set_flags(int flags) { }
1522 static inline void pci_add_flags(int flags) { }
1523 static inline void pci_clear_flags(int flags) { }
1524 static inline int pci_has_flag(int flag) { return 0; }
1525 
1526 /*
1527  *  If the system does not have PCI, clearly these return errors.  Define
1528  *  these as simple inline functions to avoid hair in drivers.
1529  */
1530 
1531 #define _PCI_NOP(o, s, t) \
1532 	static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1533 						int where, t val) \
1534 		{ return PCIBIOS_FUNC_NOT_SUPPORTED; }
1535 
1536 #define _PCI_NOP_ALL(o, x)	_PCI_NOP(o, byte, u8 x) \
1537 				_PCI_NOP(o, word, u16 x) \
1538 				_PCI_NOP(o, dword, u32 x)
1539 _PCI_NOP_ALL(read, *)
1540 _PCI_NOP_ALL(write,)
1541 
1542 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1543 					     unsigned int device,
1544 					     struct pci_dev *from)
1545 { return NULL; }
1546 
1547 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1548 					     unsigned int device,
1549 					     unsigned int ss_vendor,
1550 					     unsigned int ss_device,
1551 					     struct pci_dev *from)
1552 { return NULL; }
1553 
1554 static inline struct pci_dev *pci_get_class(unsigned int class,
1555 					    struct pci_dev *from)
1556 { return NULL; }
1557 
1558 #define pci_dev_present(ids)	(0)
1559 #define no_pci_devices()	(1)
1560 #define pci_dev_put(dev)	do { } while (0)
1561 
1562 static inline void pci_set_master(struct pci_dev *dev) { }
1563 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1564 static inline void pci_disable_device(struct pci_dev *dev) { }
1565 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1566 { return -EBUSY; }
1567 static inline int __pci_register_driver(struct pci_driver *drv,
1568 					struct module *owner)
1569 { return 0; }
1570 static inline int pci_register_driver(struct pci_driver *drv)
1571 { return 0; }
1572 static inline void pci_unregister_driver(struct pci_driver *drv) { }
1573 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1574 { return 0; }
1575 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1576 					   int cap)
1577 { return 0; }
1578 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1579 { return 0; }
1580 
1581 /* Power management related routines */
1582 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1583 static inline void pci_restore_state(struct pci_dev *dev) { }
1584 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1585 { return 0; }
1586 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1587 { return 0; }
1588 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1589 					   pm_message_t state)
1590 { return PCI_D0; }
1591 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1592 				  int enable)
1593 { return 0; }
1594 
1595 static inline struct resource *pci_find_resource(struct pci_dev *dev,
1596 						 struct resource *res)
1597 { return NULL; }
1598 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1599 { return -EIO; }
1600 static inline void pci_release_regions(struct pci_dev *dev) { }
1601 
1602 static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1603 
1604 static inline void pci_block_cfg_access(struct pci_dev *dev) { }
1605 static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1606 { return 0; }
1607 static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
1608 
1609 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1610 { return NULL; }
1611 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1612 						unsigned int devfn)
1613 { return NULL; }
1614 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1615 						unsigned int devfn)
1616 { return NULL; }
1617 
1618 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1619 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
1620 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1621 
1622 #define dev_is_pci(d) (false)
1623 #define dev_is_pf(d) (false)
1624 #endif /* CONFIG_PCI */
1625 
1626 /* Include architecture-dependent settings and functions */
1627 
1628 #include <asm/pci.h>
1629 
1630 #ifndef pci_root_bus_fwnode
1631 #define pci_root_bus_fwnode(bus)	NULL
1632 #endif
1633 
1634 /* these helpers provide future and backwards compatibility
1635  * for accessing popular PCI BAR info */
1636 #define pci_resource_start(dev, bar)	((dev)->resource[(bar)].start)
1637 #define pci_resource_end(dev, bar)	((dev)->resource[(bar)].end)
1638 #define pci_resource_flags(dev, bar)	((dev)->resource[(bar)].flags)
1639 #define pci_resource_len(dev,bar) \
1640 	((pci_resource_start((dev), (bar)) == 0 &&	\
1641 	  pci_resource_end((dev), (bar)) ==		\
1642 	  pci_resource_start((dev), (bar))) ? 0 :	\
1643 							\
1644 	 (pci_resource_end((dev), (bar)) -		\
1645 	  pci_resource_start((dev), (bar)) + 1))
1646 
1647 /* Similar to the helpers above, these manipulate per-pci_dev
1648  * driver-specific data.  They are really just a wrapper around
1649  * the generic device structure functions of these calls.
1650  */
1651 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1652 {
1653 	return dev_get_drvdata(&pdev->dev);
1654 }
1655 
1656 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1657 {
1658 	dev_set_drvdata(&pdev->dev, data);
1659 }
1660 
1661 /* If you want to know what to call your pci_dev, ask this function.
1662  * Again, it's a wrapper around the generic device.
1663  */
1664 static inline const char *pci_name(const struct pci_dev *pdev)
1665 {
1666 	return dev_name(&pdev->dev);
1667 }
1668 
1669 
1670 /* Some archs don't want to expose struct resource to userland as-is
1671  * in sysfs and /proc
1672  */
1673 #ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1674 void pci_resource_to_user(const struct pci_dev *dev, int bar,
1675 			  const struct resource *rsrc,
1676 			  resource_size_t *start, resource_size_t *end);
1677 #else
1678 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
1679 		const struct resource *rsrc, resource_size_t *start,
1680 		resource_size_t *end)
1681 {
1682 	*start = rsrc->start;
1683 	*end = rsrc->end;
1684 }
1685 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1686 
1687 
1688 /*
1689  *  The world is not perfect and supplies us with broken PCI devices.
1690  *  For at least a part of these bugs we need a work-around, so both
1691  *  generic (drivers/pci/quirks.c) and per-architecture code can define
1692  *  fixup hooks to be called for particular buggy devices.
1693  */
1694 
1695 struct pci_fixup {
1696 	u16 vendor;		/* You can use PCI_ANY_ID here of course */
1697 	u16 device;		/* You can use PCI_ANY_ID here of course */
1698 	u32 class;		/* You can use PCI_ANY_ID here too */
1699 	unsigned int class_shift;	/* should be 0, 8, 16 */
1700 	void (*hook)(struct pci_dev *dev);
1701 };
1702 
1703 enum pci_fixup_pass {
1704 	pci_fixup_early,	/* Before probing BARs */
1705 	pci_fixup_header,	/* After reading configuration header */
1706 	pci_fixup_final,	/* Final phase of device fixups */
1707 	pci_fixup_enable,	/* pci_enable_device() time */
1708 	pci_fixup_resume,	/* pci_device_resume() */
1709 	pci_fixup_suspend,	/* pci_device_suspend() */
1710 	pci_fixup_resume_early, /* pci_device_resume_early() */
1711 	pci_fixup_suspend_late,	/* pci_device_suspend_late() */
1712 };
1713 
1714 /* Anonymous variables would be nice... */
1715 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class,	\
1716 				  class_shift, hook)			\
1717 	static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used	\
1718 	__attribute__((__section__(#section), aligned((sizeof(void *)))))    \
1719 		= { vendor, device, class, class_shift, hook };
1720 
1721 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class,		\
1722 					 class_shift, hook)		\
1723 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early,			\
1724 		hook, vendor, device, class, class_shift, hook)
1725 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class,		\
1726 					 class_shift, hook)		\
1727 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header,			\
1728 		hook, vendor, device, class, class_shift, hook)
1729 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class,		\
1730 					 class_shift, hook)		\
1731 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final,			\
1732 		hook, vendor, device, class, class_shift, hook)
1733 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class,		\
1734 					 class_shift, hook)		\
1735 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable,			\
1736 		hook, vendor, device, class, class_shift, hook)
1737 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class,		\
1738 					 class_shift, hook)		\
1739 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume,			\
1740 		resume##hook, vendor, device, class,	\
1741 		class_shift, hook)
1742 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class,	\
1743 					 class_shift, hook)		\
1744 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early,		\
1745 		resume_early##hook, vendor, device,	\
1746 		class, class_shift, hook)
1747 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class,		\
1748 					 class_shift, hook)		\
1749 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend,			\
1750 		suspend##hook, vendor, device, class,	\
1751 		class_shift, hook)
1752 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class,	\
1753 					 class_shift, hook)		\
1754 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late,		\
1755 		suspend_late##hook, vendor, device,	\
1756 		class, class_shift, hook)
1757 
1758 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook)			\
1759 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early,			\
1760 		hook, vendor, device, PCI_ANY_ID, 0, hook)
1761 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook)			\
1762 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header,			\
1763 		hook, vendor, device, PCI_ANY_ID, 0, hook)
1764 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook)			\
1765 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final,			\
1766 		hook, vendor, device, PCI_ANY_ID, 0, hook)
1767 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook)			\
1768 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable,			\
1769 		hook, vendor, device, PCI_ANY_ID, 0, hook)
1770 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook)			\
1771 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume,			\
1772 		resume##hook, vendor, device,		\
1773 		PCI_ANY_ID, 0, hook)
1774 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook)		\
1775 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early,		\
1776 		resume_early##hook, vendor, device,	\
1777 		PCI_ANY_ID, 0, hook)
1778 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook)			\
1779 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend,			\
1780 		suspend##hook, vendor, device,		\
1781 		PCI_ANY_ID, 0, hook)
1782 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook)		\
1783 	DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late,		\
1784 		suspend_late##hook, vendor, device,	\
1785 		PCI_ANY_ID, 0, hook)
1786 
1787 #ifdef CONFIG_PCI_QUIRKS
1788 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1789 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
1790 int pci_dev_specific_enable_acs(struct pci_dev *dev);
1791 #else
1792 static inline void pci_fixup_device(enum pci_fixup_pass pass,
1793 				    struct pci_dev *dev) { }
1794 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1795 					       u16 acs_flags)
1796 {
1797 	return -ENOTTY;
1798 }
1799 static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1800 {
1801 	return -ENOTTY;
1802 }
1803 #endif
1804 
1805 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1806 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1807 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1808 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1809 int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
1810 				   const char *name);
1811 void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
1812 
1813 extern int pci_pci_problems;
1814 #define PCIPCI_FAIL		1	/* No PCI PCI DMA */
1815 #define PCIPCI_TRITON		2
1816 #define PCIPCI_NATOMA		4
1817 #define PCIPCI_VIAETBF		8
1818 #define PCIPCI_VSFX		16
1819 #define PCIPCI_ALIMAGIK		32	/* Need low latency setting */
1820 #define PCIAGP_FAIL		64	/* No PCI to AGP DMA */
1821 
1822 extern unsigned long pci_cardbus_io_size;
1823 extern unsigned long pci_cardbus_mem_size;
1824 extern u8 pci_dfl_cache_line_size;
1825 extern u8 pci_cache_line_size;
1826 
1827 extern unsigned long pci_hotplug_io_size;
1828 extern unsigned long pci_hotplug_mem_size;
1829 extern unsigned long pci_hotplug_bus_size;
1830 
1831 /* Architecture-specific versions may override these (weak) */
1832 void pcibios_disable_device(struct pci_dev *dev);
1833 void pcibios_set_master(struct pci_dev *dev);
1834 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1835 				 enum pcie_reset_state state);
1836 int pcibios_add_device(struct pci_dev *dev);
1837 void pcibios_release_device(struct pci_dev *dev);
1838 void pcibios_penalize_isa_irq(int irq, int active);
1839 int pcibios_alloc_irq(struct pci_dev *dev);
1840 void pcibios_free_irq(struct pci_dev *dev);
1841 
1842 #ifdef CONFIG_HIBERNATE_CALLBACKS
1843 extern struct dev_pm_ops pcibios_pm_ops;
1844 #endif
1845 
1846 #if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
1847 void __init pci_mmcfg_early_init(void);
1848 void __init pci_mmcfg_late_init(void);
1849 #else
1850 static inline void pci_mmcfg_early_init(void) { }
1851 static inline void pci_mmcfg_late_init(void) { }
1852 #endif
1853 
1854 int pci_ext_cfg_avail(void);
1855 
1856 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
1857 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
1858 
1859 #ifdef CONFIG_PCI_IOV
1860 int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1861 int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1862 
1863 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1864 void pci_disable_sriov(struct pci_dev *dev);
1865 int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1866 void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
1867 int pci_num_vf(struct pci_dev *dev);
1868 int pci_vfs_assigned(struct pci_dev *dev);
1869 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1870 int pci_sriov_get_totalvfs(struct pci_dev *dev);
1871 resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
1872 #else
1873 static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1874 {
1875 	return -ENOSYS;
1876 }
1877 static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1878 {
1879 	return -ENOSYS;
1880 }
1881 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1882 { return -ENODEV; }
1883 static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1884 {
1885 	return -ENOSYS;
1886 }
1887 static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1888 					 int id, int reset) { }
1889 static inline void pci_disable_sriov(struct pci_dev *dev) { }
1890 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
1891 static inline int pci_vfs_assigned(struct pci_dev *dev)
1892 { return 0; }
1893 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1894 { return 0; }
1895 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1896 { return 0; }
1897 static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1898 { return 0; }
1899 #endif
1900 
1901 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1902 void pci_hp_create_module_link(struct pci_slot *pci_slot);
1903 void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1904 #endif
1905 
1906 /**
1907  * pci_pcie_cap - get the saved PCIe capability offset
1908  * @dev: PCI device
1909  *
1910  * PCIe capability offset is calculated at PCI device initialization
1911  * time and saved in the data structure. This function returns saved
1912  * PCIe capability offset. Using this instead of pci_find_capability()
1913  * reduces unnecessary search in the PCI configuration space. If you
1914  * need to calculate PCIe capability offset from raw device for some
1915  * reasons, please use pci_find_capability() instead.
1916  */
1917 static inline int pci_pcie_cap(struct pci_dev *dev)
1918 {
1919 	return dev->pcie_cap;
1920 }
1921 
1922 /**
1923  * pci_is_pcie - check if the PCI device is PCI Express capable
1924  * @dev: PCI device
1925  *
1926  * Returns: true if the PCI device is PCI Express capable, false otherwise.
1927  */
1928 static inline bool pci_is_pcie(struct pci_dev *dev)
1929 {
1930 	return pci_pcie_cap(dev);
1931 }
1932 
1933 /**
1934  * pcie_caps_reg - get the PCIe Capabilities Register
1935  * @dev: PCI device
1936  */
1937 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1938 {
1939 	return dev->pcie_flags_reg;
1940 }
1941 
1942 /**
1943  * pci_pcie_type - get the PCIe device/port type
1944  * @dev: PCI device
1945  */
1946 static inline int pci_pcie_type(const struct pci_dev *dev)
1947 {
1948 	return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
1949 }
1950 
1951 static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1952 {
1953 	while (1) {
1954 		if (!pci_is_pcie(dev))
1955 			break;
1956 		if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1957 			return dev;
1958 		if (!dev->bus->self)
1959 			break;
1960 		dev = dev->bus->self;
1961 	}
1962 	return NULL;
1963 }
1964 
1965 void pci_request_acs(void);
1966 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1967 bool pci_acs_path_enabled(struct pci_dev *start,
1968 			  struct pci_dev *end, u16 acs_flags);
1969 
1970 #define PCI_VPD_LRDT			0x80	/* Large Resource Data Type */
1971 #define PCI_VPD_LRDT_ID(x)		((x) | PCI_VPD_LRDT)
1972 
1973 /* Large Resource Data Type Tag Item Names */
1974 #define PCI_VPD_LTIN_ID_STRING		0x02	/* Identifier String */
1975 #define PCI_VPD_LTIN_RO_DATA		0x10	/* Read-Only Data */
1976 #define PCI_VPD_LTIN_RW_DATA		0x11	/* Read-Write Data */
1977 
1978 #define PCI_VPD_LRDT_ID_STRING		PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1979 #define PCI_VPD_LRDT_RO_DATA		PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1980 #define PCI_VPD_LRDT_RW_DATA		PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1981 
1982 /* Small Resource Data Type Tag Item Names */
1983 #define PCI_VPD_STIN_END		0x0f	/* End */
1984 
1985 #define PCI_VPD_SRDT_END		(PCI_VPD_STIN_END << 3)
1986 
1987 #define PCI_VPD_SRDT_TIN_MASK		0x78
1988 #define PCI_VPD_SRDT_LEN_MASK		0x07
1989 #define PCI_VPD_LRDT_TIN_MASK		0x7f
1990 
1991 #define PCI_VPD_LRDT_TAG_SIZE		3
1992 #define PCI_VPD_SRDT_TAG_SIZE		1
1993 
1994 #define PCI_VPD_INFO_FLD_HDR_SIZE	3
1995 
1996 #define PCI_VPD_RO_KEYWORD_PARTNO	"PN"
1997 #define PCI_VPD_RO_KEYWORD_MFR_ID	"MN"
1998 #define PCI_VPD_RO_KEYWORD_VENDOR0	"V0"
1999 #define PCI_VPD_RO_KEYWORD_CHKSUM	"RV"
2000 
2001 /**
2002  * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2003  * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2004  *
2005  * Returns the extracted Large Resource Data Type length.
2006  */
2007 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2008 {
2009 	return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2010 }
2011 
2012 /**
2013  * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2014  * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2015  *
2016  * Returns the extracted Large Resource Data Type Tag item.
2017  */
2018 static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2019 {
2020     return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2021 }
2022 
2023 /**
2024  * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2025  * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2026  *
2027  * Returns the extracted Small Resource Data Type length.
2028  */
2029 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2030 {
2031 	return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2032 }
2033 
2034 /**
2035  * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2036  * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2037  *
2038  * Returns the extracted Small Resource Data Type Tag Item.
2039  */
2040 static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2041 {
2042 	return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2043 }
2044 
2045 /**
2046  * pci_vpd_info_field_size - Extracts the information field length
2047  * @lrdt: Pointer to the beginning of an information field header
2048  *
2049  * Returns the extracted information field length.
2050  */
2051 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2052 {
2053 	return info_field[2];
2054 }
2055 
2056 /**
2057  * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2058  * @buf: Pointer to buffered vpd data
2059  * @off: The offset into the buffer at which to begin the search
2060  * @len: The length of the vpd buffer
2061  * @rdt: The Resource Data Type to search for
2062  *
2063  * Returns the index where the Resource Data Type was found or
2064  * -ENOENT otherwise.
2065  */
2066 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2067 
2068 /**
2069  * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2070  * @buf: Pointer to buffered vpd data
2071  * @off: The offset into the buffer at which to begin the search
2072  * @len: The length of the buffer area, relative to off, in which to search
2073  * @kw: The keyword to search for
2074  *
2075  * Returns the index where the information field keyword was found or
2076  * -ENOENT otherwise.
2077  */
2078 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2079 			      unsigned int len, const char *kw);
2080 
2081 /* PCI <-> OF binding helpers */
2082 #ifdef CONFIG_OF
2083 struct device_node;
2084 struct irq_domain;
2085 void pci_set_of_node(struct pci_dev *dev);
2086 void pci_release_of_node(struct pci_dev *dev);
2087 void pci_set_bus_of_node(struct pci_bus *bus);
2088 void pci_release_bus_of_node(struct pci_bus *bus);
2089 struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
2090 
2091 /* Arch may override this (weak) */
2092 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
2093 
2094 static inline struct device_node *
2095 pci_device_to_OF_node(const struct pci_dev *pdev)
2096 {
2097 	return pdev ? pdev->dev.of_node : NULL;
2098 }
2099 
2100 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2101 {
2102 	return bus ? bus->dev.of_node : NULL;
2103 }
2104 
2105 #else /* CONFIG_OF */
2106 static inline void pci_set_of_node(struct pci_dev *dev) { }
2107 static inline void pci_release_of_node(struct pci_dev *dev) { }
2108 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2109 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
2110 static inline struct device_node *
2111 pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
2112 static inline struct irq_domain *
2113 pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
2114 #endif  /* CONFIG_OF */
2115 
2116 #ifdef CONFIG_ACPI
2117 struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2118 
2119 void
2120 pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2121 #else
2122 static inline struct irq_domain *
2123 pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2124 #endif
2125 
2126 #ifdef CONFIG_EEH
2127 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2128 {
2129 	return pdev->dev.archdata.edev;
2130 }
2131 #endif
2132 
2133 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
2134 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
2135 int pci_for_each_dma_alias(struct pci_dev *pdev,
2136 			   int (*fn)(struct pci_dev *pdev,
2137 				     u16 alias, void *data), void *data);
2138 
2139 /* helper functions for operation of device flag */
2140 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2141 {
2142 	pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2143 }
2144 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2145 {
2146 	pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2147 }
2148 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2149 {
2150 	return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2151 }
2152 
2153 /**
2154  * pci_ari_enabled - query ARI forwarding status
2155  * @bus: the PCI bus
2156  *
2157  * Returns true if ARI forwarding is enabled.
2158  */
2159 static inline bool pci_ari_enabled(struct pci_bus *bus)
2160 {
2161 	return bus->self && bus->self->ari_enabled;
2162 }
2163 
2164 /**
2165  * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2166  * @pdev: PCI device to check
2167  *
2168  * Walk upwards from @pdev and check for each encountered bridge if it's part
2169  * of a Thunderbolt controller.  Reaching the host bridge means @pdev is not
2170  * Thunderbolt-attached.  (But rather soldered to the mainboard usually.)
2171  */
2172 static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2173 {
2174 	struct pci_dev *parent = pdev;
2175 
2176 	if (pdev->is_thunderbolt)
2177 		return true;
2178 
2179 	while ((parent = pci_upstream_bridge(parent)))
2180 		if (parent->is_thunderbolt)
2181 			return true;
2182 
2183 	return false;
2184 }
2185 
2186 /* provide the legacy pci_dma_* API */
2187 #include <linux/pci-dma-compat.h>
2188 
2189 #endif /* LINUX_PCI_H */
2190