1 /* 2 * Definitions for the NVM Express interface 3 * Copyright (c) 2011-2014, Intel Corporation. 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms and conditions of the GNU General Public License, 7 * version 2, as published by the Free Software Foundation. 8 * 9 * This program is distributed in the hope it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12 * more details. 13 */ 14 15 #ifndef _LINUX_NVME_H 16 #define _LINUX_NVME_H 17 18 #include <linux/types.h> 19 #include <linux/uuid.h> 20 21 /* NQN names in commands fields specified one size */ 22 #define NVMF_NQN_FIELD_LEN 256 23 24 /* However the max length of a qualified name is another size */ 25 #define NVMF_NQN_SIZE 223 26 27 #define NVMF_TRSVCID_SIZE 32 28 #define NVMF_TRADDR_SIZE 256 29 #define NVMF_TSAS_SIZE 256 30 31 #define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery" 32 33 #define NVME_RDMA_IP_PORT 4420 34 35 enum nvme_subsys_type { 36 NVME_NQN_DISC = 1, /* Discovery type target subsystem */ 37 NVME_NQN_NVME = 2, /* NVME type target subsystem */ 38 }; 39 40 /* Address Family codes for Discovery Log Page entry ADRFAM field */ 41 enum { 42 NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */ 43 NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */ 44 NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */ 45 NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */ 46 NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */ 47 }; 48 49 /* Transport Type codes for Discovery Log Page entry TRTYPE field */ 50 enum { 51 NVMF_TRTYPE_RDMA = 1, /* RDMA */ 52 NVMF_TRTYPE_FC = 2, /* Fibre Channel */ 53 NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */ 54 NVMF_TRTYPE_MAX, 55 }; 56 57 /* Transport Requirements codes for Discovery Log Page entry TREQ field */ 58 enum { 59 NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */ 60 NVMF_TREQ_REQUIRED = 1, /* Required */ 61 NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */ 62 }; 63 64 /* RDMA QP Service Type codes for Discovery Log Page entry TSAS 65 * RDMA_QPTYPE field 66 */ 67 enum { 68 NVMF_RDMA_QPTYPE_CONNECTED = 0, /* Reliable Connected */ 69 NVMF_RDMA_QPTYPE_DATAGRAM = 1, /* Reliable Datagram */ 70 }; 71 72 /* RDMA QP Service Type codes for Discovery Log Page entry TSAS 73 * RDMA_QPTYPE field 74 */ 75 enum { 76 NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 0, /* No Provider Specified */ 77 NVMF_RDMA_PRTYPE_IB = 1, /* InfiniBand */ 78 NVMF_RDMA_PRTYPE_ROCE = 2, /* InfiniBand RoCE */ 79 NVMF_RDMA_PRTYPE_ROCEV2 = 3, /* InfiniBand RoCEV2 */ 80 NVMF_RDMA_PRTYPE_IWARP = 4, /* IWARP */ 81 }; 82 83 /* RDMA Connection Management Service Type codes for Discovery Log Page 84 * entry TSAS RDMA_CMS field 85 */ 86 enum { 87 NVMF_RDMA_CMS_RDMA_CM = 0, /* Sockets based enpoint addressing */ 88 }; 89 90 #define NVMF_AQ_DEPTH 32 91 92 enum { 93 NVME_REG_CAP = 0x0000, /* Controller Capabilities */ 94 NVME_REG_VS = 0x0008, /* Version */ 95 NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */ 96 NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */ 97 NVME_REG_CC = 0x0014, /* Controller Configuration */ 98 NVME_REG_CSTS = 0x001c, /* Controller Status */ 99 NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */ 100 NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */ 101 NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */ 102 NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */ 103 NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */ 104 NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */ 105 }; 106 107 #define NVME_CAP_MQES(cap) ((cap) & 0xffff) 108 #define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff) 109 #define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf) 110 #define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1) 111 #define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf) 112 #define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf) 113 114 #define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7) 115 #define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff) 116 #define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff) 117 #define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf) 118 119 #define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10) 120 #define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8) 121 #define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4) 122 #define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2) 123 #define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1) 124 125 /* 126 * Submission and Completion Queue Entry Sizes for the NVM command set. 127 * (In bytes and specified as a power of two (2^n)). 128 */ 129 #define NVME_NVM_IOSQES 6 130 #define NVME_NVM_IOCQES 4 131 132 enum { 133 NVME_CC_ENABLE = 1 << 0, 134 NVME_CC_CSS_NVM = 0 << 4, 135 NVME_CC_MPS_SHIFT = 7, 136 NVME_CC_ARB_RR = 0 << 11, 137 NVME_CC_ARB_WRRU = 1 << 11, 138 NVME_CC_ARB_VS = 7 << 11, 139 NVME_CC_SHN_NONE = 0 << 14, 140 NVME_CC_SHN_NORMAL = 1 << 14, 141 NVME_CC_SHN_ABRUPT = 2 << 14, 142 NVME_CC_SHN_MASK = 3 << 14, 143 NVME_CC_IOSQES = NVME_NVM_IOSQES << 16, 144 NVME_CC_IOCQES = NVME_NVM_IOCQES << 20, 145 NVME_CSTS_RDY = 1 << 0, 146 NVME_CSTS_CFS = 1 << 1, 147 NVME_CSTS_NSSRO = 1 << 4, 148 NVME_CSTS_SHST_NORMAL = 0 << 2, 149 NVME_CSTS_SHST_OCCUR = 1 << 2, 150 NVME_CSTS_SHST_CMPLT = 2 << 2, 151 NVME_CSTS_SHST_MASK = 3 << 2, 152 }; 153 154 struct nvme_id_power_state { 155 __le16 max_power; /* centiwatts */ 156 __u8 rsvd2; 157 __u8 flags; 158 __le32 entry_lat; /* microseconds */ 159 __le32 exit_lat; /* microseconds */ 160 __u8 read_tput; 161 __u8 read_lat; 162 __u8 write_tput; 163 __u8 write_lat; 164 __le16 idle_power; 165 __u8 idle_scale; 166 __u8 rsvd19; 167 __le16 active_power; 168 __u8 active_work_scale; 169 __u8 rsvd23[9]; 170 }; 171 172 enum { 173 NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0, 174 NVME_PS_FLAGS_NON_OP_STATE = 1 << 1, 175 }; 176 177 struct nvme_id_ctrl { 178 __le16 vid; 179 __le16 ssvid; 180 char sn[20]; 181 char mn[40]; 182 char fr[8]; 183 __u8 rab; 184 __u8 ieee[3]; 185 __u8 mic; 186 __u8 mdts; 187 __le16 cntlid; 188 __le32 ver; 189 __le32 rtd3r; 190 __le32 rtd3e; 191 __le32 oaes; 192 __le32 ctratt; 193 __u8 rsvd100[156]; 194 __le16 oacs; 195 __u8 acl; 196 __u8 aerl; 197 __u8 frmw; 198 __u8 lpa; 199 __u8 elpe; 200 __u8 npss; 201 __u8 avscc; 202 __u8 apsta; 203 __le16 wctemp; 204 __le16 cctemp; 205 __u8 rsvd270[50]; 206 __le16 kas; 207 __u8 rsvd322[190]; 208 __u8 sqes; 209 __u8 cqes; 210 __le16 maxcmd; 211 __le32 nn; 212 __le16 oncs; 213 __le16 fuses; 214 __u8 fna; 215 __u8 vwc; 216 __le16 awun; 217 __le16 awupf; 218 __u8 nvscc; 219 __u8 rsvd531; 220 __le16 acwu; 221 __u8 rsvd534[2]; 222 __le32 sgls; 223 __u8 rsvd540[228]; 224 char subnqn[256]; 225 __u8 rsvd1024[768]; 226 __le32 ioccsz; 227 __le32 iorcsz; 228 __le16 icdoff; 229 __u8 ctrattr; 230 __u8 msdbd; 231 __u8 rsvd1804[244]; 232 struct nvme_id_power_state psd[32]; 233 __u8 vs[1024]; 234 }; 235 236 enum { 237 NVME_CTRL_ONCS_COMPARE = 1 << 0, 238 NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1, 239 NVME_CTRL_ONCS_DSM = 1 << 2, 240 NVME_CTRL_ONCS_WRITE_ZEROES = 1 << 3, 241 NVME_CTRL_VWC_PRESENT = 1 << 0, 242 }; 243 244 struct nvme_lbaf { 245 __le16 ms; 246 __u8 ds; 247 __u8 rp; 248 }; 249 250 struct nvme_id_ns { 251 __le64 nsze; 252 __le64 ncap; 253 __le64 nuse; 254 __u8 nsfeat; 255 __u8 nlbaf; 256 __u8 flbas; 257 __u8 mc; 258 __u8 dpc; 259 __u8 dps; 260 __u8 nmic; 261 __u8 rescap; 262 __u8 fpi; 263 __u8 rsvd33; 264 __le16 nawun; 265 __le16 nawupf; 266 __le16 nacwu; 267 __le16 nabsn; 268 __le16 nabo; 269 __le16 nabspf; 270 __u16 rsvd46; 271 __le64 nvmcap[2]; 272 __u8 rsvd64[40]; 273 __u8 nguid[16]; 274 __u8 eui64[8]; 275 struct nvme_lbaf lbaf[16]; 276 __u8 rsvd192[192]; 277 __u8 vs[3712]; 278 }; 279 280 enum { 281 NVME_NS_FEAT_THIN = 1 << 0, 282 NVME_NS_FLBAS_LBA_MASK = 0xf, 283 NVME_NS_FLBAS_META_EXT = 0x10, 284 NVME_LBAF_RP_BEST = 0, 285 NVME_LBAF_RP_BETTER = 1, 286 NVME_LBAF_RP_GOOD = 2, 287 NVME_LBAF_RP_DEGRADED = 3, 288 NVME_NS_DPC_PI_LAST = 1 << 4, 289 NVME_NS_DPC_PI_FIRST = 1 << 3, 290 NVME_NS_DPC_PI_TYPE3 = 1 << 2, 291 NVME_NS_DPC_PI_TYPE2 = 1 << 1, 292 NVME_NS_DPC_PI_TYPE1 = 1 << 0, 293 NVME_NS_DPS_PI_FIRST = 1 << 3, 294 NVME_NS_DPS_PI_MASK = 0x7, 295 NVME_NS_DPS_PI_TYPE1 = 1, 296 NVME_NS_DPS_PI_TYPE2 = 2, 297 NVME_NS_DPS_PI_TYPE3 = 3, 298 }; 299 300 struct nvme_smart_log { 301 __u8 critical_warning; 302 __u8 temperature[2]; 303 __u8 avail_spare; 304 __u8 spare_thresh; 305 __u8 percent_used; 306 __u8 rsvd6[26]; 307 __u8 data_units_read[16]; 308 __u8 data_units_written[16]; 309 __u8 host_reads[16]; 310 __u8 host_writes[16]; 311 __u8 ctrl_busy_time[16]; 312 __u8 power_cycles[16]; 313 __u8 power_on_hours[16]; 314 __u8 unsafe_shutdowns[16]; 315 __u8 media_errors[16]; 316 __u8 num_err_log_entries[16]; 317 __le32 warning_temp_time; 318 __le32 critical_comp_time; 319 __le16 temp_sensor[8]; 320 __u8 rsvd216[296]; 321 }; 322 323 enum { 324 NVME_SMART_CRIT_SPARE = 1 << 0, 325 NVME_SMART_CRIT_TEMPERATURE = 1 << 1, 326 NVME_SMART_CRIT_RELIABILITY = 1 << 2, 327 NVME_SMART_CRIT_MEDIA = 1 << 3, 328 NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4, 329 }; 330 331 enum { 332 NVME_AER_NOTICE_NS_CHANGED = 0x0002, 333 }; 334 335 struct nvme_lba_range_type { 336 __u8 type; 337 __u8 attributes; 338 __u8 rsvd2[14]; 339 __u64 slba; 340 __u64 nlb; 341 __u8 guid[16]; 342 __u8 rsvd48[16]; 343 }; 344 345 enum { 346 NVME_LBART_TYPE_FS = 0x01, 347 NVME_LBART_TYPE_RAID = 0x02, 348 NVME_LBART_TYPE_CACHE = 0x03, 349 NVME_LBART_TYPE_SWAP = 0x04, 350 351 NVME_LBART_ATTRIB_TEMP = 1 << 0, 352 NVME_LBART_ATTRIB_HIDE = 1 << 1, 353 }; 354 355 struct nvme_reservation_status { 356 __le32 gen; 357 __u8 rtype; 358 __u8 regctl[2]; 359 __u8 resv5[2]; 360 __u8 ptpls; 361 __u8 resv10[13]; 362 struct { 363 __le16 cntlid; 364 __u8 rcsts; 365 __u8 resv3[5]; 366 __le64 hostid; 367 __le64 rkey; 368 } regctl_ds[]; 369 }; 370 371 enum nvme_async_event_type { 372 NVME_AER_TYPE_ERROR = 0, 373 NVME_AER_TYPE_SMART = 1, 374 NVME_AER_TYPE_NOTICE = 2, 375 }; 376 377 /* I/O commands */ 378 379 enum nvme_opcode { 380 nvme_cmd_flush = 0x00, 381 nvme_cmd_write = 0x01, 382 nvme_cmd_read = 0x02, 383 nvme_cmd_write_uncor = 0x04, 384 nvme_cmd_compare = 0x05, 385 nvme_cmd_write_zeroes = 0x08, 386 nvme_cmd_dsm = 0x09, 387 nvme_cmd_resv_register = 0x0d, 388 nvme_cmd_resv_report = 0x0e, 389 nvme_cmd_resv_acquire = 0x11, 390 nvme_cmd_resv_release = 0x15, 391 }; 392 393 /* 394 * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier 395 * 396 * @NVME_SGL_FMT_ADDRESS: absolute address of the data block 397 * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block 398 * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation 399 * request subtype 400 */ 401 enum { 402 NVME_SGL_FMT_ADDRESS = 0x00, 403 NVME_SGL_FMT_OFFSET = 0x01, 404 NVME_SGL_FMT_INVALIDATE = 0x0f, 405 }; 406 407 /* 408 * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier 409 * 410 * For struct nvme_sgl_desc: 411 * @NVME_SGL_FMT_DATA_DESC: data block descriptor 412 * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor 413 * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor 414 * 415 * For struct nvme_keyed_sgl_desc: 416 * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor 417 */ 418 enum { 419 NVME_SGL_FMT_DATA_DESC = 0x00, 420 NVME_SGL_FMT_SEG_DESC = 0x02, 421 NVME_SGL_FMT_LAST_SEG_DESC = 0x03, 422 NVME_KEY_SGL_FMT_DATA_DESC = 0x04, 423 }; 424 425 struct nvme_sgl_desc { 426 __le64 addr; 427 __le32 length; 428 __u8 rsvd[3]; 429 __u8 type; 430 }; 431 432 struct nvme_keyed_sgl_desc { 433 __le64 addr; 434 __u8 length[3]; 435 __u8 key[4]; 436 __u8 type; 437 }; 438 439 union nvme_data_ptr { 440 struct { 441 __le64 prp1; 442 __le64 prp2; 443 }; 444 struct nvme_sgl_desc sgl; 445 struct nvme_keyed_sgl_desc ksgl; 446 }; 447 448 /* 449 * Lowest two bits of our flags field (FUSE field in the spec): 450 * 451 * @NVME_CMD_FUSE_FIRST: Fused Operation, first command 452 * @NVME_CMD_FUSE_SECOND: Fused Operation, second command 453 * 454 * Highest two bits in our flags field (PSDT field in the spec): 455 * 456 * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer, 457 * If used, MPTR contains addr of single physical buffer (byte aligned). 458 * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer, 459 * If used, MPTR contains an address of an SGL segment containing 460 * exactly 1 SGL descriptor (qword aligned). 461 */ 462 enum { 463 NVME_CMD_FUSE_FIRST = (1 << 0), 464 NVME_CMD_FUSE_SECOND = (1 << 1), 465 466 NVME_CMD_SGL_METABUF = (1 << 6), 467 NVME_CMD_SGL_METASEG = (1 << 7), 468 NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG, 469 }; 470 471 struct nvme_common_command { 472 __u8 opcode; 473 __u8 flags; 474 __u16 command_id; 475 __le32 nsid; 476 __le32 cdw2[2]; 477 __le64 metadata; 478 union nvme_data_ptr dptr; 479 __le32 cdw10[6]; 480 }; 481 482 struct nvme_rw_command { 483 __u8 opcode; 484 __u8 flags; 485 __u16 command_id; 486 __le32 nsid; 487 __u64 rsvd2; 488 __le64 metadata; 489 union nvme_data_ptr dptr; 490 __le64 slba; 491 __le16 length; 492 __le16 control; 493 __le32 dsmgmt; 494 __le32 reftag; 495 __le16 apptag; 496 __le16 appmask; 497 }; 498 499 enum { 500 NVME_RW_LR = 1 << 15, 501 NVME_RW_FUA = 1 << 14, 502 NVME_RW_DSM_FREQ_UNSPEC = 0, 503 NVME_RW_DSM_FREQ_TYPICAL = 1, 504 NVME_RW_DSM_FREQ_RARE = 2, 505 NVME_RW_DSM_FREQ_READS = 3, 506 NVME_RW_DSM_FREQ_WRITES = 4, 507 NVME_RW_DSM_FREQ_RW = 5, 508 NVME_RW_DSM_FREQ_ONCE = 6, 509 NVME_RW_DSM_FREQ_PREFETCH = 7, 510 NVME_RW_DSM_FREQ_TEMP = 8, 511 NVME_RW_DSM_LATENCY_NONE = 0 << 4, 512 NVME_RW_DSM_LATENCY_IDLE = 1 << 4, 513 NVME_RW_DSM_LATENCY_NORM = 2 << 4, 514 NVME_RW_DSM_LATENCY_LOW = 3 << 4, 515 NVME_RW_DSM_SEQ_REQ = 1 << 6, 516 NVME_RW_DSM_COMPRESSED = 1 << 7, 517 NVME_RW_PRINFO_PRCHK_REF = 1 << 10, 518 NVME_RW_PRINFO_PRCHK_APP = 1 << 11, 519 NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12, 520 NVME_RW_PRINFO_PRACT = 1 << 13, 521 }; 522 523 struct nvme_dsm_cmd { 524 __u8 opcode; 525 __u8 flags; 526 __u16 command_id; 527 __le32 nsid; 528 __u64 rsvd2[2]; 529 union nvme_data_ptr dptr; 530 __le32 nr; 531 __le32 attributes; 532 __u32 rsvd12[4]; 533 }; 534 535 enum { 536 NVME_DSMGMT_IDR = 1 << 0, 537 NVME_DSMGMT_IDW = 1 << 1, 538 NVME_DSMGMT_AD = 1 << 2, 539 }; 540 541 struct nvme_dsm_range { 542 __le32 cattr; 543 __le32 nlb; 544 __le64 slba; 545 }; 546 547 struct nvme_write_zeroes_cmd { 548 __u8 opcode; 549 __u8 flags; 550 __u16 command_id; 551 __le32 nsid; 552 __u64 rsvd2; 553 __le64 metadata; 554 union nvme_data_ptr dptr; 555 __le64 slba; 556 __le16 length; 557 __le16 control; 558 __le32 dsmgmt; 559 __le32 reftag; 560 __le16 apptag; 561 __le16 appmask; 562 }; 563 564 /* Admin commands */ 565 566 enum nvme_admin_opcode { 567 nvme_admin_delete_sq = 0x00, 568 nvme_admin_create_sq = 0x01, 569 nvme_admin_get_log_page = 0x02, 570 nvme_admin_delete_cq = 0x04, 571 nvme_admin_create_cq = 0x05, 572 nvme_admin_identify = 0x06, 573 nvme_admin_abort_cmd = 0x08, 574 nvme_admin_set_features = 0x09, 575 nvme_admin_get_features = 0x0a, 576 nvme_admin_async_event = 0x0c, 577 nvme_admin_activate_fw = 0x10, 578 nvme_admin_download_fw = 0x11, 579 nvme_admin_keep_alive = 0x18, 580 nvme_admin_format_nvm = 0x80, 581 nvme_admin_security_send = 0x81, 582 nvme_admin_security_recv = 0x82, 583 }; 584 585 enum { 586 NVME_QUEUE_PHYS_CONTIG = (1 << 0), 587 NVME_CQ_IRQ_ENABLED = (1 << 1), 588 NVME_SQ_PRIO_URGENT = (0 << 1), 589 NVME_SQ_PRIO_HIGH = (1 << 1), 590 NVME_SQ_PRIO_MEDIUM = (2 << 1), 591 NVME_SQ_PRIO_LOW = (3 << 1), 592 NVME_FEAT_ARBITRATION = 0x01, 593 NVME_FEAT_POWER_MGMT = 0x02, 594 NVME_FEAT_LBA_RANGE = 0x03, 595 NVME_FEAT_TEMP_THRESH = 0x04, 596 NVME_FEAT_ERR_RECOVERY = 0x05, 597 NVME_FEAT_VOLATILE_WC = 0x06, 598 NVME_FEAT_NUM_QUEUES = 0x07, 599 NVME_FEAT_IRQ_COALESCE = 0x08, 600 NVME_FEAT_IRQ_CONFIG = 0x09, 601 NVME_FEAT_WRITE_ATOMIC = 0x0a, 602 NVME_FEAT_ASYNC_EVENT = 0x0b, 603 NVME_FEAT_AUTO_PST = 0x0c, 604 NVME_FEAT_KATO = 0x0f, 605 NVME_FEAT_SW_PROGRESS = 0x80, 606 NVME_FEAT_HOST_ID = 0x81, 607 NVME_FEAT_RESV_MASK = 0x82, 608 NVME_FEAT_RESV_PERSIST = 0x83, 609 NVME_LOG_ERROR = 0x01, 610 NVME_LOG_SMART = 0x02, 611 NVME_LOG_FW_SLOT = 0x03, 612 NVME_LOG_DISC = 0x70, 613 NVME_LOG_RESERVATION = 0x80, 614 NVME_FWACT_REPL = (0 << 3), 615 NVME_FWACT_REPL_ACTV = (1 << 3), 616 NVME_FWACT_ACTV = (2 << 3), 617 }; 618 619 struct nvme_identify { 620 __u8 opcode; 621 __u8 flags; 622 __u16 command_id; 623 __le32 nsid; 624 __u64 rsvd2[2]; 625 union nvme_data_ptr dptr; 626 __le32 cns; 627 __u32 rsvd11[5]; 628 }; 629 630 struct nvme_features { 631 __u8 opcode; 632 __u8 flags; 633 __u16 command_id; 634 __le32 nsid; 635 __u64 rsvd2[2]; 636 union nvme_data_ptr dptr; 637 __le32 fid; 638 __le32 dword11; 639 __u32 rsvd12[4]; 640 }; 641 642 struct nvme_create_cq { 643 __u8 opcode; 644 __u8 flags; 645 __u16 command_id; 646 __u32 rsvd1[5]; 647 __le64 prp1; 648 __u64 rsvd8; 649 __le16 cqid; 650 __le16 qsize; 651 __le16 cq_flags; 652 __le16 irq_vector; 653 __u32 rsvd12[4]; 654 }; 655 656 struct nvme_create_sq { 657 __u8 opcode; 658 __u8 flags; 659 __u16 command_id; 660 __u32 rsvd1[5]; 661 __le64 prp1; 662 __u64 rsvd8; 663 __le16 sqid; 664 __le16 qsize; 665 __le16 sq_flags; 666 __le16 cqid; 667 __u32 rsvd12[4]; 668 }; 669 670 struct nvme_delete_queue { 671 __u8 opcode; 672 __u8 flags; 673 __u16 command_id; 674 __u32 rsvd1[9]; 675 __le16 qid; 676 __u16 rsvd10; 677 __u32 rsvd11[5]; 678 }; 679 680 struct nvme_abort_cmd { 681 __u8 opcode; 682 __u8 flags; 683 __u16 command_id; 684 __u32 rsvd1[9]; 685 __le16 sqid; 686 __u16 cid; 687 __u32 rsvd11[5]; 688 }; 689 690 struct nvme_download_firmware { 691 __u8 opcode; 692 __u8 flags; 693 __u16 command_id; 694 __u32 rsvd1[5]; 695 union nvme_data_ptr dptr; 696 __le32 numd; 697 __le32 offset; 698 __u32 rsvd12[4]; 699 }; 700 701 struct nvme_format_cmd { 702 __u8 opcode; 703 __u8 flags; 704 __u16 command_id; 705 __le32 nsid; 706 __u64 rsvd2[4]; 707 __le32 cdw10; 708 __u32 rsvd11[5]; 709 }; 710 711 struct nvme_get_log_page_command { 712 __u8 opcode; 713 __u8 flags; 714 __u16 command_id; 715 __le32 nsid; 716 __u64 rsvd2[2]; 717 union nvme_data_ptr dptr; 718 __u8 lid; 719 __u8 rsvd10; 720 __le16 numdl; 721 __le16 numdu; 722 __u16 rsvd11; 723 __le32 lpol; 724 __le32 lpou; 725 __u32 rsvd14[2]; 726 }; 727 728 /* 729 * Fabrics subcommands. 730 */ 731 enum nvmf_fabrics_opcode { 732 nvme_fabrics_command = 0x7f, 733 }; 734 735 enum nvmf_capsule_command { 736 nvme_fabrics_type_property_set = 0x00, 737 nvme_fabrics_type_connect = 0x01, 738 nvme_fabrics_type_property_get = 0x04, 739 }; 740 741 struct nvmf_common_command { 742 __u8 opcode; 743 __u8 resv1; 744 __u16 command_id; 745 __u8 fctype; 746 __u8 resv2[35]; 747 __u8 ts[24]; 748 }; 749 750 /* 751 * The legal cntlid range a NVMe Target will provide. 752 * Note that cntlid of value 0 is considered illegal in the fabrics world. 753 * Devices based on earlier specs did not have the subsystem concept; 754 * therefore, those devices had their cntlid value set to 0 as a result. 755 */ 756 #define NVME_CNTLID_MIN 1 757 #define NVME_CNTLID_MAX 0xffef 758 #define NVME_CNTLID_DYNAMIC 0xffff 759 760 #define MAX_DISC_LOGS 255 761 762 /* Discovery log page entry */ 763 struct nvmf_disc_rsp_page_entry { 764 __u8 trtype; 765 __u8 adrfam; 766 __u8 nqntype; 767 __u8 treq; 768 __le16 portid; 769 __le16 cntlid; 770 __le16 asqsz; 771 __u8 resv8[22]; 772 char trsvcid[NVMF_TRSVCID_SIZE]; 773 __u8 resv64[192]; 774 char subnqn[NVMF_NQN_FIELD_LEN]; 775 char traddr[NVMF_TRADDR_SIZE]; 776 union tsas { 777 char common[NVMF_TSAS_SIZE]; 778 struct rdma { 779 __u8 qptype; 780 __u8 prtype; 781 __u8 cms; 782 __u8 resv3[5]; 783 __u16 pkey; 784 __u8 resv10[246]; 785 } rdma; 786 } tsas; 787 }; 788 789 /* Discovery log page header */ 790 struct nvmf_disc_rsp_page_hdr { 791 __le64 genctr; 792 __le64 numrec; 793 __le16 recfmt; 794 __u8 resv14[1006]; 795 struct nvmf_disc_rsp_page_entry entries[0]; 796 }; 797 798 struct nvmf_connect_command { 799 __u8 opcode; 800 __u8 resv1; 801 __u16 command_id; 802 __u8 fctype; 803 __u8 resv2[19]; 804 union nvme_data_ptr dptr; 805 __le16 recfmt; 806 __le16 qid; 807 __le16 sqsize; 808 __u8 cattr; 809 __u8 resv3; 810 __le32 kato; 811 __u8 resv4[12]; 812 }; 813 814 struct nvmf_connect_data { 815 uuid_be hostid; 816 __le16 cntlid; 817 char resv4[238]; 818 char subsysnqn[NVMF_NQN_FIELD_LEN]; 819 char hostnqn[NVMF_NQN_FIELD_LEN]; 820 char resv5[256]; 821 }; 822 823 struct nvmf_property_set_command { 824 __u8 opcode; 825 __u8 resv1; 826 __u16 command_id; 827 __u8 fctype; 828 __u8 resv2[35]; 829 __u8 attrib; 830 __u8 resv3[3]; 831 __le32 offset; 832 __le64 value; 833 __u8 resv4[8]; 834 }; 835 836 struct nvmf_property_get_command { 837 __u8 opcode; 838 __u8 resv1; 839 __u16 command_id; 840 __u8 fctype; 841 __u8 resv2[35]; 842 __u8 attrib; 843 __u8 resv3[3]; 844 __le32 offset; 845 __u8 resv4[16]; 846 }; 847 848 struct nvme_command { 849 union { 850 struct nvme_common_command common; 851 struct nvme_rw_command rw; 852 struct nvme_identify identify; 853 struct nvme_features features; 854 struct nvme_create_cq create_cq; 855 struct nvme_create_sq create_sq; 856 struct nvme_delete_queue delete_queue; 857 struct nvme_download_firmware dlfw; 858 struct nvme_format_cmd format; 859 struct nvme_dsm_cmd dsm; 860 struct nvme_write_zeroes_cmd write_zeroes; 861 struct nvme_abort_cmd abort; 862 struct nvme_get_log_page_command get_log_page; 863 struct nvmf_common_command fabrics; 864 struct nvmf_connect_command connect; 865 struct nvmf_property_set_command prop_set; 866 struct nvmf_property_get_command prop_get; 867 }; 868 }; 869 870 static inline bool nvme_is_write(struct nvme_command *cmd) 871 { 872 /* 873 * What a mess... 874 * 875 * Why can't we simply have a Fabrics In and Fabrics out command? 876 */ 877 if (unlikely(cmd->common.opcode == nvme_fabrics_command)) 878 return cmd->fabrics.opcode & 1; 879 return cmd->common.opcode & 1; 880 } 881 882 enum { 883 /* 884 * Generic Command Status: 885 */ 886 NVME_SC_SUCCESS = 0x0, 887 NVME_SC_INVALID_OPCODE = 0x1, 888 NVME_SC_INVALID_FIELD = 0x2, 889 NVME_SC_CMDID_CONFLICT = 0x3, 890 NVME_SC_DATA_XFER_ERROR = 0x4, 891 NVME_SC_POWER_LOSS = 0x5, 892 NVME_SC_INTERNAL = 0x6, 893 NVME_SC_ABORT_REQ = 0x7, 894 NVME_SC_ABORT_QUEUE = 0x8, 895 NVME_SC_FUSED_FAIL = 0x9, 896 NVME_SC_FUSED_MISSING = 0xa, 897 NVME_SC_INVALID_NS = 0xb, 898 NVME_SC_CMD_SEQ_ERROR = 0xc, 899 NVME_SC_SGL_INVALID_LAST = 0xd, 900 NVME_SC_SGL_INVALID_COUNT = 0xe, 901 NVME_SC_SGL_INVALID_DATA = 0xf, 902 NVME_SC_SGL_INVALID_METADATA = 0x10, 903 NVME_SC_SGL_INVALID_TYPE = 0x11, 904 905 NVME_SC_SGL_INVALID_OFFSET = 0x16, 906 NVME_SC_SGL_INVALID_SUBTYPE = 0x17, 907 908 NVME_SC_LBA_RANGE = 0x80, 909 NVME_SC_CAP_EXCEEDED = 0x81, 910 NVME_SC_NS_NOT_READY = 0x82, 911 NVME_SC_RESERVATION_CONFLICT = 0x83, 912 913 /* 914 * Command Specific Status: 915 */ 916 NVME_SC_CQ_INVALID = 0x100, 917 NVME_SC_QID_INVALID = 0x101, 918 NVME_SC_QUEUE_SIZE = 0x102, 919 NVME_SC_ABORT_LIMIT = 0x103, 920 NVME_SC_ABORT_MISSING = 0x104, 921 NVME_SC_ASYNC_LIMIT = 0x105, 922 NVME_SC_FIRMWARE_SLOT = 0x106, 923 NVME_SC_FIRMWARE_IMAGE = 0x107, 924 NVME_SC_INVALID_VECTOR = 0x108, 925 NVME_SC_INVALID_LOG_PAGE = 0x109, 926 NVME_SC_INVALID_FORMAT = 0x10a, 927 NVME_SC_FIRMWARE_NEEDS_RESET = 0x10b, 928 NVME_SC_INVALID_QUEUE = 0x10c, 929 NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d, 930 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e, 931 NVME_SC_FEATURE_NOT_PER_NS = 0x10f, 932 NVME_SC_FW_NEEDS_RESET_SUBSYS = 0x110, 933 934 /* 935 * I/O Command Set Specific - NVM commands: 936 */ 937 NVME_SC_BAD_ATTRIBUTES = 0x180, 938 NVME_SC_INVALID_PI = 0x181, 939 NVME_SC_READ_ONLY = 0x182, 940 NVME_SC_ONCS_NOT_SUPPORTED = 0x183, 941 942 /* 943 * I/O Command Set Specific - Fabrics commands: 944 */ 945 NVME_SC_CONNECT_FORMAT = 0x180, 946 NVME_SC_CONNECT_CTRL_BUSY = 0x181, 947 NVME_SC_CONNECT_INVALID_PARAM = 0x182, 948 NVME_SC_CONNECT_RESTART_DISC = 0x183, 949 NVME_SC_CONNECT_INVALID_HOST = 0x184, 950 951 NVME_SC_DISCOVERY_RESTART = 0x190, 952 NVME_SC_AUTH_REQUIRED = 0x191, 953 954 /* 955 * Media and Data Integrity Errors: 956 */ 957 NVME_SC_WRITE_FAULT = 0x280, 958 NVME_SC_READ_ERROR = 0x281, 959 NVME_SC_GUARD_CHECK = 0x282, 960 NVME_SC_APPTAG_CHECK = 0x283, 961 NVME_SC_REFTAG_CHECK = 0x284, 962 NVME_SC_COMPARE_FAILED = 0x285, 963 NVME_SC_ACCESS_DENIED = 0x286, 964 965 NVME_SC_DNR = 0x4000, 966 }; 967 968 struct nvme_completion { 969 /* 970 * Used by Admin and Fabrics commands to return data: 971 */ 972 union nvme_result { 973 __le16 u16; 974 __le32 u32; 975 __le64 u64; 976 } result; 977 __le16 sq_head; /* how much of this queue may be reclaimed */ 978 __le16 sq_id; /* submission queue that generated this entry */ 979 __u16 command_id; /* of the command which completed */ 980 __le16 status; /* did the command fail, and if so, why? */ 981 }; 982 983 #define NVME_VS(major, minor) (((major) << 16) | ((minor) << 8)) 984 985 #endif /* _LINUX_NVME_H */ 986