1fadccd8fSChristoph Hellwig /* SPDX-License-Identifier: GPL-2.0 */
2b60503baSMatthew Wilcox /*
3b60503baSMatthew Wilcox * Definitions for the NVM Express interface
48757ad65SMatthew Wilcox * Copyright (c) 2011-2014, Intel Corporation.
5b60503baSMatthew Wilcox */
6b60503baSMatthew Wilcox
7b60503baSMatthew Wilcox #ifndef _LINUX_NVME_H
8b60503baSMatthew Wilcox #define _LINUX_NVME_H
9b60503baSMatthew Wilcox
10685e6311SChristoph Hellwig #include <linux/bits.h>
112812dfe3SChristoph Hellwig #include <linux/types.h>
128e412263SChristoph Hellwig #include <linux/uuid.h>
13eb793e2cSChristoph Hellwig
14eb793e2cSChristoph Hellwig /* NQN names in commands fields specified one size */
15eb793e2cSChristoph Hellwig #define NVMF_NQN_FIELD_LEN 256
16eb793e2cSChristoph Hellwig
17eb793e2cSChristoph Hellwig /* However the max length of a qualified name is another size */
18eb793e2cSChristoph Hellwig #define NVMF_NQN_SIZE 223
19eb793e2cSChristoph Hellwig
20eb793e2cSChristoph Hellwig #define NVMF_TRSVCID_SIZE 32
21eb793e2cSChristoph Hellwig #define NVMF_TRADDR_SIZE 256
22eb793e2cSChristoph Hellwig #define NVMF_TSAS_SIZE 256
23eb793e2cSChristoph Hellwig
24eb793e2cSChristoph Hellwig #define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery"
25eb793e2cSChristoph Hellwig
2662346eaeSArnav Dawn #define NVME_NSID_ALL 0xffffffff
2762346eaeSArnav Dawn
28210b1f65SKeith Busch /* Special NSSR value, 'NVMe' */
29210b1f65SKeith Busch #define NVME_SUBSYS_RESET 0x4E564D65
30210b1f65SKeith Busch
31eb793e2cSChristoph Hellwig enum nvme_subsys_type {
32785d584cSHannes Reinecke /* Referral to another discovery type target subsystem */
33785d584cSHannes Reinecke NVME_NQN_DISC = 1,
34785d584cSHannes Reinecke
35785d584cSHannes Reinecke /* NVME type target subsystem */
36785d584cSHannes Reinecke NVME_NQN_NVME = 2,
37785d584cSHannes Reinecke
38785d584cSHannes Reinecke /* Current discovery type target subsystem */
39785d584cSHannes Reinecke NVME_NQN_CURR = 3,
40eb793e2cSChristoph Hellwig };
41eb793e2cSChristoph Hellwig
42e15a8a97SHannes Reinecke enum nvme_ctrl_type {
43e15a8a97SHannes Reinecke NVME_CTRL_IO = 1, /* I/O controller */
44e15a8a97SHannes Reinecke NVME_CTRL_DISC = 2, /* Discovery controller */
45e15a8a97SHannes Reinecke NVME_CTRL_ADMIN = 3, /* Administrative controller */
46e15a8a97SHannes Reinecke };
47e15a8a97SHannes Reinecke
4886c2457aSMartin Belanger enum nvme_dctype {
4986c2457aSMartin Belanger NVME_DCTYPE_NOT_REPORTED = 0,
5086c2457aSMartin Belanger NVME_DCTYPE_DDC = 1, /* Direct Discovery Controller */
5186c2457aSMartin Belanger NVME_DCTYPE_CDC = 2, /* Central Discovery Controller */
5286c2457aSMartin Belanger };
5386c2457aSMartin Belanger
54eb793e2cSChristoph Hellwig /* Address Family codes for Discovery Log Page entry ADRFAM field */
55eb793e2cSChristoph Hellwig enum {
56eb793e2cSChristoph Hellwig NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */
57eb793e2cSChristoph Hellwig NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */
58eb793e2cSChristoph Hellwig NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */
59eb793e2cSChristoph Hellwig NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */
60eb793e2cSChristoph Hellwig NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */
61d02abd19SChaitanya Kulkarni NVMF_ADDR_FAMILY_LOOP = 254, /* Reserved for host usage */
62d02abd19SChaitanya Kulkarni NVMF_ADDR_FAMILY_MAX,
63eb793e2cSChristoph Hellwig };
64eb793e2cSChristoph Hellwig
65eb793e2cSChristoph Hellwig /* Transport Type codes for Discovery Log Page entry TRTYPE field */
66eb793e2cSChristoph Hellwig enum {
67200adac7SDamien Le Moal NVMF_TRTYPE_PCI = 0, /* PCI */
68eb793e2cSChristoph Hellwig NVMF_TRTYPE_RDMA = 1, /* RDMA */
69eb793e2cSChristoph Hellwig NVMF_TRTYPE_FC = 2, /* Fibre Channel */
70fc221d05SSagi Grimberg NVMF_TRTYPE_TCP = 3, /* TCP/IP */
71eb793e2cSChristoph Hellwig NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */
72eb793e2cSChristoph Hellwig NVMF_TRTYPE_MAX,
73eb793e2cSChristoph Hellwig };
74eb793e2cSChristoph Hellwig
75eb793e2cSChristoph Hellwig /* Transport Requirements codes for Discovery Log Page entry TREQ field */
76eb793e2cSChristoph Hellwig enum {
77eb793e2cSChristoph Hellwig NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */
78eb793e2cSChristoph Hellwig NVMF_TREQ_REQUIRED = 1, /* Required */
79eb793e2cSChristoph Hellwig NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */
800445e1b5SSagi Grimberg #define NVME_TREQ_SECURE_CHANNEL_MASK \
810445e1b5SSagi Grimberg (NVMF_TREQ_REQUIRED | NVMF_TREQ_NOT_REQUIRED)
829b95d2fbSSagi Grimberg
839b95d2fbSSagi Grimberg NVMF_TREQ_DISABLE_SQFLOW = (1 << 2), /* Supports SQ flow control disable */
84eb793e2cSChristoph Hellwig };
85eb793e2cSChristoph Hellwig
86eb793e2cSChristoph Hellwig /* RDMA QP Service Type codes for Discovery Log Page entry TSAS
87eb793e2cSChristoph Hellwig * RDMA_QPTYPE field
88eb793e2cSChristoph Hellwig */
89eb793e2cSChristoph Hellwig enum {
90bf17aa36SRoland Dreier NVMF_RDMA_QPTYPE_CONNECTED = 1, /* Reliable Connected */
91bf17aa36SRoland Dreier NVMF_RDMA_QPTYPE_DATAGRAM = 2, /* Reliable Datagram */
920f1f5803SHannes Reinecke NVMF_RDMA_QPTYPE_INVALID = 0xff,
93eb793e2cSChristoph Hellwig };
94eb793e2cSChristoph Hellwig
95f80a55faSHannes Reinecke /* RDMA Provider Type codes for Discovery Log Page entry TSAS
96f80a55faSHannes Reinecke * RDMA_PRTYPE field
97eb793e2cSChristoph Hellwig */
98eb793e2cSChristoph Hellwig enum {
99bf17aa36SRoland Dreier NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 1, /* No Provider Specified */
100bf17aa36SRoland Dreier NVMF_RDMA_PRTYPE_IB = 2, /* InfiniBand */
101bf17aa36SRoland Dreier NVMF_RDMA_PRTYPE_ROCE = 3, /* InfiniBand RoCE */
102bf17aa36SRoland Dreier NVMF_RDMA_PRTYPE_ROCEV2 = 4, /* InfiniBand RoCEV2 */
103bf17aa36SRoland Dreier NVMF_RDMA_PRTYPE_IWARP = 5, /* IWARP */
104eb793e2cSChristoph Hellwig };
105eb793e2cSChristoph Hellwig
106eb793e2cSChristoph Hellwig /* RDMA Connection Management Service Type codes for Discovery Log Page
107eb793e2cSChristoph Hellwig * entry TSAS RDMA_CMS field
108eb793e2cSChristoph Hellwig */
109eb793e2cSChristoph Hellwig enum {
110bf17aa36SRoland Dreier NVMF_RDMA_CMS_RDMA_CM = 1, /* Sockets based endpoint addressing */
111eb793e2cSChristoph Hellwig };
112eb793e2cSChristoph Hellwig
113646f45b2SHannes Reinecke /* TSAS SECTYPE for TCP transport */
114646f45b2SHannes Reinecke enum {
115646f45b2SHannes Reinecke NVMF_TCP_SECTYPE_NONE = 0, /* No Security */
116646f45b2SHannes Reinecke NVMF_TCP_SECTYPE_TLS12 = 1, /* TLSv1.2, NVMe-oF 1.1 and NVMe-TCP 3.6.1.1 */
117646f45b2SHannes Reinecke NVMF_TCP_SECTYPE_TLS13 = 2, /* TLSv1.3, NVMe-oF 1.1 and NVMe-TCP 3.6.1.1 */
1180f1f5803SHannes Reinecke NVMF_TCP_SECTYPE_INVALID = 0xff,
119646f45b2SHannes Reinecke };
120646f45b2SHannes Reinecke
1217aa1f427SSagi Grimberg #define NVME_AQ_DEPTH 32
12238dabe21SKeith Busch #define NVME_NR_AEN_COMMANDS 1
12338dabe21SKeith Busch #define NVME_AQ_BLK_MQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
12438dabe21SKeith Busch
12538dabe21SKeith Busch /*
12638dabe21SKeith Busch * Subtract one to leave an empty queue entry for 'Full Queue' condition. See
12738dabe21SKeith Busch * NVM-Express 1.2 specification, section 4.1.2.
12838dabe21SKeith Busch */
12938dabe21SKeith Busch #define NVME_AQ_MQ_TAG_DEPTH (NVME_AQ_BLK_MQ_DEPTH - 1)
1302812dfe3SChristoph Hellwig
1317a67cbeaSChristoph Hellwig enum {
1327a67cbeaSChristoph Hellwig NVME_REG_CAP = 0x0000, /* Controller Capabilities */
1337a67cbeaSChristoph Hellwig NVME_REG_VS = 0x0008, /* Version */
1347a67cbeaSChristoph Hellwig NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */
135a5b714adSWang Sheng-Hui NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */
1367a67cbeaSChristoph Hellwig NVME_REG_CC = 0x0014, /* Controller Configuration */
1377a67cbeaSChristoph Hellwig NVME_REG_CSTS = 0x001c, /* Controller Status */
1387a67cbeaSChristoph Hellwig NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */
1397a67cbeaSChristoph Hellwig NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */
1407a67cbeaSChristoph Hellwig NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */
141a5b714adSWang Sheng-Hui NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */
1427a67cbeaSChristoph Hellwig NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */
1437a67cbeaSChristoph Hellwig NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */
14448c9e85bSRevanth Rajashekar NVME_REG_BPINFO = 0x0040, /* Boot Partition Information */
14548c9e85bSRevanth Rajashekar NVME_REG_BPRSEL = 0x0044, /* Boot Partition Read Select */
14648c9e85bSRevanth Rajashekar NVME_REG_BPMBL = 0x0048, /* Boot Partition Memory Buffer
14748c9e85bSRevanth Rajashekar * Location
14848c9e85bSRevanth Rajashekar */
14920d3bb92SKlaus Jensen NVME_REG_CMBMSC = 0x0050, /* Controller Memory Buffer Memory
15020d3bb92SKlaus Jensen * Space Control
15120d3bb92SKlaus Jensen */
152354201c5SChristoph Hellwig NVME_REG_CRTO = 0x0068, /* Controller Ready Timeouts */
15348c9e85bSRevanth Rajashekar NVME_REG_PMRCAP = 0x0e00, /* Persistent Memory Capabilities */
15448c9e85bSRevanth Rajashekar NVME_REG_PMRCTL = 0x0e04, /* Persistent Memory Region Control */
15548c9e85bSRevanth Rajashekar NVME_REG_PMRSTS = 0x0e08, /* Persistent Memory Region Status */
15648c9e85bSRevanth Rajashekar NVME_REG_PMREBS = 0x0e0c, /* Persistent Memory Region Elasticity
15748c9e85bSRevanth Rajashekar * Buffer Size
15848c9e85bSRevanth Rajashekar */
15948c9e85bSRevanth Rajashekar NVME_REG_PMRSWTP = 0x0e10, /* Persistent Memory Region Sustained
16048c9e85bSRevanth Rajashekar * Write Throughput
16148c9e85bSRevanth Rajashekar */
16297f6ef64SXu Yu NVME_REG_DBS = 0x1000, /* SQ 0 Tail Doorbell */
163b60503baSMatthew Wilcox };
164b60503baSMatthew Wilcox
165a0cadb85SKeith Busch #define NVME_CAP_MQES(cap) ((cap) & 0xffff)
16622605f96SMatthew Wilcox #define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
167f1938f6eSMatthew Wilcox #define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
168dfbac8c7SKeith Busch #define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1)
16971010c30SNiklas Cassel #define NVME_CAP_CSS(cap) (((cap) >> 37) & 0xff)
1708fc23e03SKeith Busch #define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
1711d090624SKeith Busch #define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
17220d3bb92SKlaus Jensen #define NVME_CAP_CMBS(cap) (((cap) >> 57) & 0x1)
17322605f96SMatthew Wilcox
1748ffaadf7SJon Derrick #define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
1758ffaadf7SJon Derrick #define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
1768ffaadf7SJon Derrick
177354201c5SChristoph Hellwig #define NVME_CRTO_CRIMT(crto) ((crto) >> 16)
178354201c5SChristoph Hellwig #define NVME_CRTO_CRWMT(crto) ((crto) & 0xffff)
179354201c5SChristoph Hellwig
18088de4598SChristoph Hellwig enum {
18188de4598SChristoph Hellwig NVME_CMBSZ_SQS = 1 << 0,
18288de4598SChristoph Hellwig NVME_CMBSZ_CQS = 1 << 1,
18388de4598SChristoph Hellwig NVME_CMBSZ_LISTS = 1 << 2,
18488de4598SChristoph Hellwig NVME_CMBSZ_RDS = 1 << 3,
18588de4598SChristoph Hellwig NVME_CMBSZ_WDS = 1 << 4,
18688de4598SChristoph Hellwig
18788de4598SChristoph Hellwig NVME_CMBSZ_SZ_SHIFT = 12,
18888de4598SChristoph Hellwig NVME_CMBSZ_SZ_MASK = 0xfffff,
18988de4598SChristoph Hellwig
19088de4598SChristoph Hellwig NVME_CMBSZ_SZU_SHIFT = 8,
19188de4598SChristoph Hellwig NVME_CMBSZ_SZU_MASK = 0xf,
19288de4598SChristoph Hellwig };
1938ffaadf7SJon Derrick
19469cd27e2SChristoph Hellwig /*
19569cd27e2SChristoph Hellwig * Submission and Completion Queue Entry Sizes for the NVM command set.
19669cd27e2SChristoph Hellwig * (In bytes and specified as a power of two (2^n)).
19769cd27e2SChristoph Hellwig */
198c1e0cc7eSBenjamin Herrenschmidt #define NVME_ADM_SQES 6
19969cd27e2SChristoph Hellwig #define NVME_NVM_IOSQES 6
20069cd27e2SChristoph Hellwig #define NVME_NVM_IOCQES 4
20169cd27e2SChristoph Hellwig
202b60503baSMatthew Wilcox /*
203b60503baSMatthew Wilcox * Controller Configuration (CC) register (Offset 14h)
204ad4e05b2SMax Gurtovoy */
205ad4e05b2SMax Gurtovoy enum {
206b60503baSMatthew Wilcox /* Enable (EN): bit 0 */
207ad4e05b2SMax Gurtovoy NVME_CC_ENABLE = 1 << 0,
208ad4e05b2SMax Gurtovoy NVME_CC_EN_SHIFT = 0,
209ad4e05b2SMax Gurtovoy
210ad4e05b2SMax Gurtovoy /* Bits 03:01 are reserved (NVMe Base Specification rev 2.1) */
21171010c30SNiklas Cassel
21271010c30SNiklas Cassel /* I/O Command Set Selected (CSS): bits 06:04 */
21371010c30SNiklas Cassel NVME_CC_CSS_SHIFT = 4,
21460b43f62SMax Gurtovoy NVME_CC_CSS_MASK = 7 << NVME_CC_CSS_SHIFT,
21560b43f62SMax Gurtovoy NVME_CC_CSS_NVM = 0 << NVME_CC_CSS_SHIFT,
21660b43f62SMax Gurtovoy NVME_CC_CSS_CSI = 6 << NVME_CC_CSS_SHIFT,
217ad4e05b2SMax Gurtovoy
218ad4e05b2SMax Gurtovoy /* Memory Page Size (MPS): bits 10:07 */
219ad4e05b2SMax Gurtovoy NVME_CC_MPS_SHIFT = 7,
220ad4e05b2SMax Gurtovoy NVME_CC_MPS_MASK = 0xf << NVME_CC_MPS_SHIFT,
221ad4e05b2SMax Gurtovoy
222ad4e05b2SMax Gurtovoy /* Arbitration Mechanism Selected (AMS): bits 13:11 */
223354201c5SChristoph Hellwig NVME_CC_AMS_SHIFT = 11,
224e626f37eSChristoph Hellwig NVME_CC_AMS_MASK = 7 << NVME_CC_AMS_SHIFT,
225e626f37eSChristoph Hellwig NVME_CC_AMS_RR = 0 << NVME_CC_AMS_SHIFT,
226e626f37eSChristoph Hellwig NVME_CC_AMS_WRRU = 1 << NVME_CC_AMS_SHIFT,
227b60503baSMatthew Wilcox NVME_CC_AMS_VS = 7 << NVME_CC_AMS_SHIFT,
228b60503baSMatthew Wilcox
229dfbac8c7SKeith Busch /* Shutdown Notification (SHN): bits 15:14 */
230b6dccf7fSArnav Dawn NVME_CC_SHN_SHIFT = 14,
231b60503baSMatthew Wilcox NVME_CC_SHN_MASK = 3 << NVME_CC_SHN_SHIFT,
232b60503baSMatthew Wilcox NVME_CC_SHN_NONE = 0 << NVME_CC_SHN_SHIFT,
233b60503baSMatthew Wilcox NVME_CC_SHN_NORMAL = 1 << NVME_CC_SHN_SHIFT,
2341894d8f1SKeith Busch NVME_CC_SHN_ABRUPT = 2 << NVME_CC_SHN_SHIFT,
235e626f37eSChristoph Hellwig
236e626f37eSChristoph Hellwig /* I/O Submission Queue Entry Size (IOSQES): bits 19:16 */
237e626f37eSChristoph Hellwig NVME_CC_IOSQES_SHIFT = 16,
23820d3bb92SKlaus Jensen NVME_CC_IOSQES_MASK = 0xf << NVME_CC_IOSQES_SHIFT,
23920d3bb92SKlaus Jensen NVME_CC_IOSQES = NVME_NVM_IOSQES << NVME_CC_IOSQES_SHIFT,
240b60503baSMatthew Wilcox
241b60503baSMatthew Wilcox /* I/O Completion Queue Entry Size (IOCQES): bits 23:20 */
242e626f37eSChristoph Hellwig NVME_CC_IOCQES_SHIFT = 20,
243e626f37eSChristoph Hellwig NVME_CC_IOCQES_MASK = 0xf << NVME_CC_IOCQES_SHIFT,
244e626f37eSChristoph Hellwig NVME_CC_IOCQES = NVME_NVM_IOCQES << NVME_CC_IOCQES_SHIFT,
245e626f37eSChristoph Hellwig
246e626f37eSChristoph Hellwig /* Controller Ready Independent of Media Enable (CRIME): bit 24 */
247354201c5SChristoph Hellwig NVME_CC_CRIME = 1 << 24,
24823c9cd56SJoel Granados
24923c9cd56SJoel Granados /* Bits 25:31 are reserved (NVMe Base Specification rev 2.1) */
250354201c5SChristoph Hellwig };
251354201c5SChristoph Hellwig
2529d99a8ddSChristoph Hellwig enum {
2539d99a8ddSChristoph Hellwig NVME_CSTS_RDY = 1 << 0,
2549d99a8ddSChristoph Hellwig NVME_CSTS_CFS = 1 << 1,
2559d99a8ddSChristoph Hellwig NVME_CSTS_NSSRO = 1 << 4,
2569d99a8ddSChristoph Hellwig NVME_CSTS_PP = 1 << 5,
2579d99a8ddSChristoph Hellwig NVME_CSTS_SHST_NORMAL = 0 << 2,
2589d99a8ddSChristoph Hellwig NVME_CSTS_SHST_OCCUR = 1 << 2,
2599d99a8ddSChristoph Hellwig NVME_CSTS_SHST_CMPLT = 2 << 2,
2609d99a8ddSChristoph Hellwig NVME_CSTS_SHST_MASK = 3 << 2,
2619d99a8ddSChristoph Hellwig };
2629d99a8ddSChristoph Hellwig
2639d99a8ddSChristoph Hellwig enum {
2649d99a8ddSChristoph Hellwig NVME_CMBMSC_CRE = 1 << 0,
2659d99a8ddSChristoph Hellwig NVME_CMBMSC_CMSE = 1 << 1,
2669d99a8ddSChristoph Hellwig };
2679d99a8ddSChristoph Hellwig
2689d99a8ddSChristoph Hellwig enum {
2699d99a8ddSChristoph Hellwig NVME_CAP_CSS_NVM = 1 << 0,
2709d99a8ddSChristoph Hellwig NVME_CAP_CSS_CSI = 1 << 6,
2719d99a8ddSChristoph Hellwig };
2729d99a8ddSChristoph Hellwig
2739d99a8ddSChristoph Hellwig enum {
2749d99a8ddSChristoph Hellwig NVME_CAP_CRMS_CRWMS = 1ULL << 59,
27512b21171SSagi Grimberg NVME_CAP_CRMS_CRIMS = 1ULL << 60,
27612b21171SSagi Grimberg };
2776e3ca03eSSagi Grimberg
2784020aad8SKeith Busch struct nvme_id_power_state {
2792f2b20faSDamien Le Moal __le16 max_power; /* centiwatts */
28012b21171SSagi Grimberg __u8 rsvd2;
28112b21171SSagi Grimberg __u8 flags;
2829d99a8ddSChristoph Hellwig __le32 entry_lat; /* microseconds */
2839d99a8ddSChristoph Hellwig __le32 exit_lat; /* microseconds */
2849d99a8ddSChristoph Hellwig __u8 read_tput;
2859d99a8ddSChristoph Hellwig __u8 read_lat;
2869d99a8ddSChristoph Hellwig __u8 write_tput;
2879d99a8ddSChristoph Hellwig __u8 write_lat;
2889d99a8ddSChristoph Hellwig __le16 idle_power;
2899d99a8ddSChristoph Hellwig __u8 idle_scale;
290a446c084SChristoph Hellwig __u8 rsvd19;
2919d99a8ddSChristoph Hellwig __le16 active_power;
29208c69640SChristoph Hellwig __u8 active_work_scale;
29308c69640SChristoph Hellwig __u8 rsvd23[9];
29414e974a8SChristoph Hellwig };
29514e974a8SChristoph Hellwig
29614e974a8SChristoph Hellwig enum {
297eb793e2cSChristoph Hellwig NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
298e15a8a97SHannes Reinecke NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
299e15a8a97SHannes Reinecke };
300e15a8a97SHannes Reinecke
30149cd84b6SKeith Busch enum nvme_ctrl_attr {
30249cd84b6SKeith Busch NVME_CTRL_ATTR_HID_128_BIT = (1 << 0),
30349cd84b6SKeith Busch NVME_CTRL_ATTR_TBKAS = (1 << 6),
30449cd84b6SKeith Busch NVME_CTRL_ATTR_ELBAS = (1 << 15),
3059d99a8ddSChristoph Hellwig NVME_CTRL_ATTR_RHII = (1 << 18),
3069d99a8ddSChristoph Hellwig };
3079d99a8ddSChristoph Hellwig
3089d99a8ddSChristoph Hellwig struct nvme_id_ctrl {
3099d99a8ddSChristoph Hellwig __le16 vid;
3109d99a8ddSChristoph Hellwig __le16 ssvid;
3119d99a8ddSChristoph Hellwig char sn[20];
3129d99a8ddSChristoph Hellwig char mn[40];
3139d99a8ddSChristoph Hellwig char fr[8];
3149d99a8ddSChristoph Hellwig __u8 rab;
3159d99a8ddSChristoph Hellwig __u8 ieee[3];
316a446c084SChristoph Hellwig __u8 cmic;
317a446c084SChristoph Hellwig __u8 mdts;
318a446c084SChristoph Hellwig __le16 cntlid;
319a446c084SChristoph Hellwig __le32 ver;
320a446c084SChristoph Hellwig __le32 rtd3r;
321a446c084SChristoph Hellwig __le32 rtd3e;
322435e8090SGuan Junxiong __le32 oaes;
323435e8090SGuan Junxiong __le32 ctratt;
324435e8090SGuan Junxiong __u8 rsvd100[11];
3257b89eae2SSagi Grimberg __u8 cntrltype;
326435e8090SGuan Junxiong __u8 fguid[16];
327435e8090SGuan Junxiong __le16 crdt1;
328435e8090SGuan Junxiong __le16 crdt2;
329435e8090SGuan Junxiong __le16 crdt3;
330044a9df1SChristoph Hellwig __u8 rsvd134[122];
331044a9df1SChristoph Hellwig __le16 oacs;
332266b652cSKeith Busch __u8 acl;
333266b652cSKeith Busch __u8 aerl;
3341a376216SChristoph Hellwig __u8 frmw;
3351a376216SChristoph Hellwig __u8 lpa;
3361a376216SChristoph Hellwig __u8 elpe;
3371a376216SChristoph Hellwig __u8 npss;
3381a376216SChristoph Hellwig __u8 avscc;
3399d99a8ddSChristoph Hellwig __u8 apsta;
3409d99a8ddSChristoph Hellwig __le16 wctemp;
341eb793e2cSChristoph Hellwig __le16 cctemp;
3429d99a8ddSChristoph Hellwig __le16 mtfa;
3439d99a8ddSChristoph Hellwig __le32 hmpre;
3449d99a8ddSChristoph Hellwig __le32 hmmin;
3459d99a8ddSChristoph Hellwig __u8 tnvmcap[16];
3469d99a8ddSChristoph Hellwig __u8 unvmcap[16];
3479d99a8ddSChristoph Hellwig __le32 rpmbs;
3489d99a8ddSChristoph Hellwig __le16 edstt;
3499d99a8ddSChristoph Hellwig __u8 dsto;
35093045d59SChaitanya Kulkarni __u8 fwug;
3519d99a8ddSChristoph Hellwig __le16 kas;
3529d99a8ddSChristoph Hellwig __le16 hctma;
3539d99a8ddSChristoph Hellwig __le16 mntmt;
3541a376216SChristoph Hellwig __le16 mxtmt;
3551a376216SChristoph Hellwig __le32 sanicap;
356eb793e2cSChristoph Hellwig __le32 hmminds;
357eb793e2cSChristoph Hellwig __le16 hmmaxd;
358eb793e2cSChristoph Hellwig __le16 nvmsetidmax;
359eb793e2cSChristoph Hellwig __le16 endgidmax;
360eb793e2cSChristoph Hellwig __u8 anatt;
361eb793e2cSChristoph Hellwig __u8 anacap;
362eb793e2cSChristoph Hellwig __le32 anagrpmax;
36386c2457aSMartin Belanger __le32 nanagrpid;
36486c2457aSMartin Belanger __u8 rsvd352[160];
36586c2457aSMartin Belanger __u8 sqes;
3669d99a8ddSChristoph Hellwig __u8 cqes;
3679d99a8ddSChristoph Hellwig __le16 maxcmd;
3689d99a8ddSChristoph Hellwig __le32 nn;
3699d99a8ddSChristoph Hellwig __le16 oncs;
3709d99a8ddSChristoph Hellwig __le16 fuses;
371d56ae18fSMax Gurtovoy __u8 fna;
37292decf11SKeith Busch __u8 vwc;
37392decf11SKeith Busch __le16 awun;
3749d99a8ddSChristoph Hellwig __le16 awupf;
3759d99a8ddSChristoph Hellwig __u8 nvscc;
3769d99a8ddSChristoph Hellwig __u8 nwpc;
3773b7c33b2SChaitanya Kulkarni __le16 acwu;
378c1fef73fSLogan Gunthorpe __u8 rsvd534[2];
379dbf86b39SJon Derrick __le32 sgls;
3809d99a8ddSChristoph Hellwig __le32 mnan;
3818a9ae523SScott Bauer __u8 rsvd544[224];
3825974ea7cSSungup Moon char subnqn[256];
383f5d11840SJens Axboe __u8 rsvd1024[768];
384223694b9SChangpeng Liu __le32 ioccsz;
38584fef62dSKeith Busch __le32 iorcsz;
38648c9e85bSRevanth Rajashekar __le16 icdoff;
38748c9e85bSRevanth Rajashekar __u8 ctrattr;
38848c9e85bSRevanth Rajashekar __u8 msdbd;
38948c9e85bSRevanth Rajashekar __u8 rsvd1804[2];
39048c9e85bSRevanth Rajashekar __u8 dctype;
39148c9e85bSRevanth Rajashekar __u8 rsvd1807[241];
39248c9e85bSRevanth Rajashekar struct nvme_id_power_state psd[32];
39348c9e85bSRevanth Rajashekar __u8 vs[1024];
3946399a0dbSKeith Busch };
3956399a0dbSKeith Busch
3966399a0dbSKeith Busch enum {
397979c6342SKeith Busch NVME_CTRL_CMIC_MULTI_PORT = 1 << 0,
3986399a0dbSKeith Busch NVME_CTRL_CMIC_MULTI_CTRL = 1 << 1,
3999d99a8ddSChristoph Hellwig NVME_CTRL_CMIC_ANA = 1 << 3,
4009d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_COMPARE = 1 << 0,
4019d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
4029d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_DSM = 1 << 2,
4039d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_WRITE_ZEROES = 1 << 3,
4049d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_RESERVATIONS = 1 << 5,
4059d99a8ddSChristoph Hellwig NVME_CTRL_ONCS_TIMESTAMP = 1 << 6,
4069d99a8ddSChristoph Hellwig NVME_CTRL_VWC_PRESENT = 1 << 0,
4079d99a8ddSChristoph Hellwig NVME_CTRL_OACS_SEC_SUPP = 1 << 0,
4089d99a8ddSChristoph Hellwig NVME_CTRL_OACS_NS_MNGT_SUPP = 1 << 3,
4099d99a8ddSChristoph Hellwig NVME_CTRL_OACS_DIRECTIVES = 1 << 5,
4109d99a8ddSChristoph Hellwig NVME_CTRL_OACS_DBBUF_SUPP = 1 << 8,
4119d99a8ddSChristoph Hellwig NVME_CTRL_LPA_CMD_EFFECTS_LOG = 1 << 1,
4129d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_128_ID = 1 << 0,
4139d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_NON_OP_PSP = 1 << 1,
4149d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_NVM_SETS = 1 << 2,
4159d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_READ_RECV_LVLS = 1 << 3,
4169d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_ENDURANCE_GROUPS = 1 << 4,
4179d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_PREDICTABLE_LAT = 1 << 5,
4189d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_NAMESPACE_GRANULARITY = 1 << 7,
4199d99a8ddSChristoph Hellwig NVME_CTRL_CTRATT_UUID_LIST = 1 << 9,
4206605bdd5SBart Van Assche NVME_CTRL_SGLS_BYTE_ALIGNED = 1,
4219d99a8ddSChristoph Hellwig NVME_CTRL_SGLS_DWORD_ALIGNED = 2,
4229d99a8ddSChristoph Hellwig NVME_CTRL_SGLS_KSDBDS = 1 << 2,
4239d99a8ddSChristoph Hellwig NVME_CTRL_SGLS_MSDS = 1 << 19,
4249d99a8ddSChristoph Hellwig NVME_CTRL_SGLS_SAOS = 1 << 20,
4259d99a8ddSChristoph Hellwig };
4269d99a8ddSChristoph Hellwig
4276b8190d6SScott Bauer struct nvme_lbaf {
428a446c084SChristoph Hellwig __le16 ms;
4296605bdd5SBart Van Assche __u8 ds;
4306605bdd5SBart Van Assche __u8 rp;
4316605bdd5SBart Van Assche };
4326605bdd5SBart Van Assche
4336605bdd5SBart Van Assche struct nvme_id_ns {
4346605bdd5SBart Van Assche __le64 nsze;
4351a376216SChristoph Hellwig __le64 ncap;
43693045d59SChaitanya Kulkarni __le64 nuse;
43793045d59SChaitanya Kulkarni __u8 nsfeat;
4386605bdd5SBart Van Assche __u8 nlbaf;
4396605bdd5SBart Van Assche __u8 flbas;
4409d99a8ddSChristoph Hellwig __u8 mc;
4419d99a8ddSChristoph Hellwig __u8 dpc;
4424020aad8SKeith Busch __u8 dps;
4439d99a8ddSChristoph Hellwig __u8 nmic;
4449d99a8ddSChristoph Hellwig __u8 rescap;
4459d99a8ddSChristoph Hellwig __u8 fpi;
446354201c5SChristoph Hellwig __u8 dlfeat;
447354201c5SChristoph Hellwig __le16 nawun;
448354201c5SChristoph Hellwig __le16 nawupf;
449354201c5SChristoph Hellwig __le16 nacwu;
450354201c5SChristoph Hellwig __le16 nabsn;
451354201c5SChristoph Hellwig __le16 nabo;
452354201c5SChristoph Hellwig __le16 nabspf;
453354201c5SChristoph Hellwig __le16 noiob;
454354201c5SChristoph Hellwig __u8 nvmcap[16];
455354201c5SChristoph Hellwig __le16 npwg;
456354201c5SChristoph Hellwig __le16 npwa;
457354201c5SChristoph Hellwig __le16 npdg;
458354201c5SChristoph Hellwig __le16 npda;
459354201c5SChristoph Hellwig __le16 nows;
460354201c5SChristoph Hellwig __u8 rsvd74[18];
461240e6ee2SKeith Busch __le32 anagrpid;
462240e6ee2SKeith Busch __u8 rsvd96[3];
463240e6ee2SKeith Busch __u8 nsattr;
464240e6ee2SKeith Busch __le16 nvmsetid;
465240e6ee2SKeith Busch __le16 endgid;
466240e6ee2SKeith Busch __u8 nguid[16];
467240e6ee2SKeith Busch __u8 eui64[8];
468240e6ee2SKeith Busch struct nvme_lbaf lbaf[64];
469240e6ee2SKeith Busch __u8 vs[3712];
470240e6ee2SKeith Busch };
471240e6ee2SKeith Busch
472240e6ee2SKeith Busch /* I/O Command Set Independent Identify Namespace Data Structure */
473240e6ee2SKeith Busch struct nvme_id_ns_cs_indep {
474240e6ee2SKeith Busch __u8 nsfeat;
4754020aad8SKeith Busch __u8 nmic;
476240e6ee2SKeith Busch __u8 rescap;
477240e6ee2SKeith Busch __u8 fpi;
478240e6ee2SKeith Busch __le32 anagrpid;
479240e6ee2SKeith Busch __u8 nsattr;
480240e6ee2SKeith Busch __u8 rsvd9;
481240e6ee2SKeith Busch __le16 nvmsetid;
482240e6ee2SKeith Busch __le16 endgid;
483240e6ee2SKeith Busch __u8 nstat;
4844020aad8SKeith Busch __u8 rsvd15[4081];
4854020aad8SKeith Busch };
4864020aad8SKeith Busch
4874020aad8SKeith Busch struct nvme_zns_lbafe {
4884020aad8SKeith Busch __le64 zsze;
4894020aad8SKeith Busch __u8 zdes;
4904020aad8SKeith Busch __u8 rsvd9[7];
4914020aad8SKeith Busch };
4924020aad8SKeith Busch
493b938e660SAnkit Kumar struct nvme_id_ns_zns {
4944020aad8SKeith Busch __le16 zoc;
4954020aad8SKeith Busch __le16 ozcs;
496415fb383SFrancis Pravin __le32 mar;
497415fb383SFrancis Pravin __le32 mor;
498415fb383SFrancis Pravin __le32 rrl;
4994020aad8SKeith Busch __le32 frl;
5004020aad8SKeith Busch __u8 rsvd20[2796];
5014020aad8SKeith Busch struct nvme_zns_lbafe lbafe[64];
5024020aad8SKeith Busch __u8 vs[256];
5034020aad8SKeith Busch };
5044020aad8SKeith Busch
5054020aad8SKeith Busch struct nvme_id_ctrl_zns {
5064020aad8SKeith Busch __u8 zasl;
5074020aad8SKeith Busch __u8 rsvd1[4095];
5084020aad8SKeith Busch };
5094020aad8SKeith Busch
5104020aad8SKeith Busch struct nvme_id_ns_nvm {
511415fb383SFrancis Pravin __le64 lbstm;
512415fb383SFrancis Pravin __u8 pic;
513415fb383SFrancis Pravin __u8 rsvd9[3];
514415fb383SFrancis Pravin __le32 elbaf[64];
515415fb383SFrancis Pravin __u8 rsvd268[3828];
5165befc7c2SKeith Busch };
5175befc7c2SKeith Busch
5185befc7c2SKeith Busch enum {
5195befc7c2SKeith Busch NVME_ID_NS_NVM_STS_MASK = 0x7f,
5205befc7c2SKeith Busch NVME_ID_NS_NVM_GUARD_SHIFT = 7,
5215befc7c2SKeith Busch NVME_ID_NS_NVM_GUARD_MASK = 0x3,
5225befc7c2SKeith Busch NVME_ID_NS_NVM_QPIF_SHIFT = 9,
5235befc7c2SKeith Busch NVME_ID_NS_NVM_QPIF_MASK = 0xf,
5245befc7c2SKeith Busch NVME_ID_NS_NVM_QPIFS = 1 << 3,
5255befc7c2SKeith Busch };
5269d99a8ddSChristoph Hellwig
nvme_elbaf_sts(__u32 elbaf)527329dd768SChristoph Hellwig static inline __u8 nvme_elbaf_sts(__u32 elbaf)
528329dd768SChristoph Hellwig {
529329dd768SChristoph Hellwig return elbaf & NVME_ID_NS_NVM_STS_MASK;
530af8b86e9SJohannes Thumshirn }
53171010c30SNiklas Cassel
nvme_elbaf_guard_type(__u32 elbaf)53271010c30SNiklas Cassel static inline __u8 nvme_elbaf_guard_type(__u32 elbaf)
53361c9967cSKeith Busch {
534354201c5SChristoph Hellwig return (elbaf >> NVME_ID_NS_NVM_GUARD_SHIFT) & NVME_ID_NS_NVM_GUARD_MASK;
535329dd768SChristoph Hellwig }
536329dd768SChristoph Hellwig
nvme_elbaf_qualified_guard_type(__u32 elbaf)537329dd768SChristoph Hellwig static inline __u8 nvme_elbaf_qualified_guard_type(__u32 elbaf)
538329dd768SChristoph Hellwig {
53948c9e85bSRevanth Rajashekar return (elbaf >> NVME_ID_NS_NVM_QPIF_SHIFT) & NVME_ID_NS_NVM_QPIF_MASK;
54048c9e85bSRevanth Rajashekar }
54148c9e85bSRevanth Rajashekar
542266b652cSKeith Busch struct nvme_id_ctrl_nvm {
543329dd768SChristoph Hellwig __u8 vsl;
544329dd768SChristoph Hellwig __u8 wzsl;
545329dd768SChristoph Hellwig __u8 wusl;
54671010c30SNiklas Cassel __u8 dmrl;
547240e6ee2SKeith Busch __le32 dmrsl;
54871010c30SNiklas Cassel __le64 dmsl;
54971010c30SNiklas Cassel __u8 rsvd16[4080];
55071010c30SNiklas Cassel };
551f5d11840SJens Axboe
552f5d11840SJens Axboe enum {
553f5d11840SJens Axboe NVME_ID_CNS_NS = 0x00,
554f5d11840SJens Axboe NVME_ID_CNS_CTRL = 0x01,
555f5d11840SJens Axboe NVME_ID_CNS_NS_ACTIVE_LIST = 0x02,
556f5d11840SJens Axboe NVME_ID_CNS_NS_DESC_LIST = 0x03,
557f5d11840SJens Axboe NVME_ID_CNS_CS_NS = 0x05,
558f5d11840SJens Axboe NVME_ID_CNS_CS_CTRL = 0x06,
559f5d11840SJens Axboe NVME_ID_CNS_NS_ACTIVE_LIST_CS = 0x07,
560f5d11840SJens Axboe NVME_ID_CNS_NS_CS_INDEP = 0x08,
561f5d11840SJens Axboe NVME_ID_CNS_NS_PRESENT_LIST = 0x10,
562f5d11840SJens Axboe NVME_ID_CNS_NS_PRESENT = 0x11,
563f5d11840SJens Axboe NVME_ID_CNS_CTRL_NS_LIST = 0x12,
5649d99a8ddSChristoph Hellwig NVME_ID_CNS_CTRL_LIST = 0x13,
56592decf11SKeith Busch NVME_ID_CNS_SCNDRY_CTRL_LIST = 0x15,
56692decf11SKeith Busch NVME_ID_CNS_NS_GRANULARITY = 0x16,
56792decf11SKeith Busch NVME_ID_CNS_UUID_LIST = 0x17,
5689d99a8ddSChristoph Hellwig NVME_ID_CNS_ENDGRP_LIST = 0x19,
5694020aad8SKeith Busch };
5704020aad8SKeith Busch
5719d99a8ddSChristoph Hellwig enum {
57292decf11SKeith Busch NVME_CSI_NVM = 0,
573e2758c76SKeith Busch NVME_CSI_ZNS = 2,
5748a825d22SGuixin Liu };
5759d99a8ddSChristoph Hellwig
5769d99a8ddSChristoph Hellwig enum {
5779d99a8ddSChristoph Hellwig NVME_DIR_IDENTIFY = 0x00,
5789d99a8ddSChristoph Hellwig NVME_DIR_STREAMS = 0x01,
5799d99a8ddSChristoph Hellwig NVME_DIR_SND_ID_OP_ENABLE = 0x01,
5809d99a8ddSChristoph Hellwig NVME_DIR_SND_ST_OP_REL_ID = 0x01,
5819d99a8ddSChristoph Hellwig NVME_DIR_SND_ST_OP_REL_RSC = 0x02,
5829d99a8ddSChristoph Hellwig NVME_DIR_RCV_ID_OP_PARAM = 0x01,
5839d99a8ddSChristoph Hellwig NVME_DIR_RCV_ST_OP_PARAM = 0x01,
5849d99a8ddSChristoph Hellwig NVME_DIR_RCV_ST_OP_STATUS = 0x02,
5859d99a8ddSChristoph Hellwig NVME_DIR_RCV_ST_OP_RESOURCE = 0x03,
5869d99a8ddSChristoph Hellwig NVME_DIR_ENDIR = 0x01,
5879d99a8ddSChristoph Hellwig };
5889d99a8ddSChristoph Hellwig
5899d99a8ddSChristoph Hellwig enum {
5909d99a8ddSChristoph Hellwig NVME_NS_FEAT_THIN = 1 << 0,
5914020aad8SKeith Busch NVME_NS_FEAT_ATOMICS = 1 << 1,
592354201c5SChristoph Hellwig NVME_NS_FEAT_IO_OPT = 1 << 4,
593354201c5SChristoph Hellwig NVME_NS_ATTR_RO = 1 << 0,
594354201c5SChristoph Hellwig NVME_NS_FLBAS_LBA_MASK = 0xf,
595354201c5SChristoph Hellwig NVME_NS_FLBAS_LBA_UMASK = 0x60,
5964020aad8SKeith Busch NVME_NS_FLBAS_LBA_SHIFT = 1,
5974020aad8SKeith Busch NVME_NS_FLBAS_META_EXT = 0x10,
5984020aad8SKeith Busch NVME_NS_NMIC_SHARED = 1 << 0,
599415fb383SFrancis Pravin NVME_NS_ROTATIONAL = 1 << 4,
6004020aad8SKeith Busch NVME_NS_VWC_NOT_PRESENT = 1 << 5,
6014020aad8SKeith Busch NVME_LBAF_RP_BEST = 0,
6024020aad8SKeith Busch NVME_LBAF_RP_BETTER = 1,
6034020aad8SKeith Busch NVME_LBAF_RP_GOOD = 2,
6044020aad8SKeith Busch NVME_LBAF_RP_DEGRADED = 3,
6054020aad8SKeith Busch NVME_NS_DPC_PI_LAST = 1 << 4,
6064020aad8SKeith Busch NVME_NS_DPC_PI_FIRST = 1 << 3,
6074020aad8SKeith Busch NVME_NS_DPC_PI_TYPE3 = 1 << 2,
60839481fbdSIsrael Rukshin NVME_NS_DPC_PI_TYPE2 = 1 << 1,
60939481fbdSIsrael Rukshin NVME_NS_DPC_PI_TYPE1 = 1 << 0,
61039481fbdSIsrael Rukshin NVME_NS_DPS_PI_FIRST = 1 << 3,
61139481fbdSIsrael Rukshin NVME_NS_DPS_PI_MASK = 0x7,
61239481fbdSIsrael Rukshin NVME_NS_DPS_PI_TYPE1 = 1,
61339481fbdSIsrael Rukshin NVME_NS_DPS_PI_TYPE2 = 2,
614af8b86e9SJohannes Thumshirn NVME_NS_DPS_PI_TYPE3 = 3,
615af8b86e9SJohannes Thumshirn };
616af8b86e9SJohannes Thumshirn
617af8b86e9SJohannes Thumshirn enum {
618af8b86e9SJohannes Thumshirn NVME_NSTAT_NRDY = 1 << 0,
619af8b86e9SJohannes Thumshirn };
620af8b86e9SJohannes Thumshirn
621af8b86e9SJohannes Thumshirn enum {
622af8b86e9SJohannes Thumshirn NVME_NVM_NS_16B_GUARD = 0,
62371010c30SNiklas Cassel NVME_NVM_NS_32B_GUARD = 1,
624af8b86e9SJohannes Thumshirn NVME_NVM_NS_64B_GUARD = 2,
625af8b86e9SJohannes Thumshirn NVME_NVM_NS_QTYPE_GUARD = 3,
626af8b86e9SJohannes Thumshirn };
627af8b86e9SJohannes Thumshirn
nvme_lbaf_index(__u8 flbas)628af8b86e9SJohannes Thumshirn static inline __u8 nvme_lbaf_index(__u8 flbas)
62971010c30SNiklas Cassel {
630af8b86e9SJohannes Thumshirn return (flbas & NVME_NS_FLBAS_LBA_MASK) |
631af8b86e9SJohannes Thumshirn ((flbas & NVME_NS_FLBAS_LBA_UMASK) >> NVME_NS_FLBAS_LBA_SHIFT);
632266b652cSKeith Busch }
633266b652cSKeith Busch
634266b652cSKeith Busch /* Identify Namespace Metadata Capabilities (MC): */
635266b652cSKeith Busch enum {
636266b652cSKeith Busch NVME_MC_EXTENDED_LBA = (1 << 0),
637266b652cSKeith Busch NVME_MC_METADATA_PTR = (1 << 1),
638266b652cSKeith Busch };
639266b652cSKeith Busch
640266b652cSKeith Busch struct nvme_ns_id_desc {
641266b652cSKeith Busch __u8 nidt;
642266b652cSKeith Busch __u8 nidl;
643266b652cSKeith Busch __le16 reserved;
644266b652cSKeith Busch };
645266b652cSKeith Busch
646266b652cSKeith Busch #define NVME_NIDT_EUI64_LEN 8
647266b652cSKeith Busch #define NVME_NIDT_NGUID_LEN 16
648266b652cSKeith Busch #define NVME_NIDT_UUID_LEN 16
649266b652cSKeith Busch #define NVME_NIDT_CSI_LEN 1
650266b652cSKeith Busch
651266b652cSKeith Busch enum {
652266b652cSKeith Busch NVME_NIDT_EUI64 = 0x01,
653266b652cSKeith Busch NVME_NIDT_NGUID = 0x02,
6545fd075cdSKeith Busch NVME_NIDT_UUID = 0x03,
6555fd075cdSKeith Busch NVME_NIDT_CSI = 0x04,
6565fd075cdSKeith Busch };
6575fd075cdSKeith Busch
6585fd075cdSKeith Busch struct nvme_endurance_group_log {
6595fd075cdSKeith Busch __u8 egcw;
6605fd075cdSKeith Busch __u8 egfeat;
6615fd075cdSKeith Busch __u8 rsvd2;
6625fd075cdSKeith Busch __u8 avsp;
6635fd075cdSKeith Busch __u8 avspt;
6645fd075cdSKeith Busch __u8 pused;
6655fd075cdSKeith Busch __le16 did;
6669d99a8ddSChristoph Hellwig __u8 rsvd8[24];
6679d99a8ddSChristoph Hellwig __u8 ee[16];
6689d99a8ddSChristoph Hellwig __u8 dur[16];
6699d99a8ddSChristoph Hellwig __u8 duw[16];
6709d99a8ddSChristoph Hellwig __u8 muw[16];
6719d99a8ddSChristoph Hellwig __u8 hrc[16];
67248c9e85bSRevanth Rajashekar __u8 hwc[16];
67348c9e85bSRevanth Rajashekar __u8 mdie[16];
6749d99a8ddSChristoph Hellwig __u8 neile[16];
6759d99a8ddSChristoph Hellwig __u8 tegcap[16];
6769d99a8ddSChristoph Hellwig __u8 uegcap[16];
6779d99a8ddSChristoph Hellwig __u8 rsvd192[320];
6789d99a8ddSChristoph Hellwig };
6799d99a8ddSChristoph Hellwig
6809d99a8ddSChristoph Hellwig struct nvme_rotational_media_log {
6819d99a8ddSChristoph Hellwig __le16 endgid;
6829d99a8ddSChristoph Hellwig __le16 numa;
6839d99a8ddSChristoph Hellwig __le16 nrs;
6849d99a8ddSChristoph Hellwig __u8 rsvd6[2];
6859d99a8ddSChristoph Hellwig __le32 spinc;
6869d99a8ddSChristoph Hellwig __le32 fspinc;
68748c9e85bSRevanth Rajashekar __le32 ldc;
68848c9e85bSRevanth Rajashekar __le32 fldc;
68948c9e85bSRevanth Rajashekar __u8 rsvd24[488];
69048c9e85bSRevanth Rajashekar };
69148c9e85bSRevanth Rajashekar
6929d99a8ddSChristoph Hellwig struct nvme_smart_log {
6939d99a8ddSChristoph Hellwig __u8 critical_warning;
694b6dccf7fSArnav Dawn __u8 temperature[2];
695b6dccf7fSArnav Dawn __u8 avail_spare;
696b6dccf7fSArnav Dawn __u8 spare_thresh;
697b6dccf7fSArnav Dawn __u8 percent_used;
698b6dccf7fSArnav Dawn __u8 endu_grp_crit_warn_sumry;
699b6dccf7fSArnav Dawn __u8 rsvd7[25];
700b6dccf7fSArnav Dawn __u8 data_units_read[16];
7019d99a8ddSChristoph Hellwig __u8 data_units_written[16];
70284fef62dSKeith Busch __u8 host_reads[16];
70384fef62dSKeith Busch __u8 host_writes[16];
70484fef62dSKeith Busch __u8 ctrl_busy_time[16];
70584fef62dSKeith Busch __u8 power_cycles[16];
70684fef62dSKeith Busch __u8 power_on_hours[16];
70729f69753SKeith Busch __u8 unsafe_shutdowns[16];
708685e6311SChristoph Hellwig __u8 media_errors[16];
70948c9e85bSRevanth Rajashekar __u8 num_err_log_entries[16];
7106f99ac04SChristoph Hellwig __le32 warning_temp_time;
71184fef62dSKeith Busch __le32 critical_comp_time;
71284fef62dSKeith Busch __le16 temp_sensor[8];
71384fef62dSKeith Busch __le32 thm_temp1_trans_count;
71484fef62dSKeith Busch __le32 thm_temp2_trans_count;
71584fef62dSKeith Busch __le32 thm_temp1_total_time;
71684fef62dSKeith Busch __le32 thm_temp2_total_time;
71784fef62dSKeith Busch __u8 rsvd232[280];
71884fef62dSKeith Busch };
7191a376216SChristoph Hellwig
7201a376216SChristoph Hellwig struct nvme_fw_slot_info_log {
7211a376216SChristoph Hellwig __u8 afi;
7221a376216SChristoph Hellwig __u8 rsvd1[7];
7231a376216SChristoph Hellwig __le64 frs[7];
7241a376216SChristoph Hellwig __u8 rsvd64[448];
7251a376216SChristoph Hellwig };
7261a376216SChristoph Hellwig
7271a376216SChristoph Hellwig enum {
7281a376216SChristoph Hellwig NVME_CMD_EFFECTS_CSUPP = 1 << 0,
7291a376216SChristoph Hellwig NVME_CMD_EFFECTS_LBCC = 1 << 1,
7301a376216SChristoph Hellwig NVME_CMD_EFFECTS_NCC = 1 << 2,
7311a376216SChristoph Hellwig NVME_CMD_EFFECTS_NIC = 1 << 3,
7328b92d0e3SHannes Reinecke NVME_CMD_EFFECTS_CCC = 1 << 4,
7331a376216SChristoph Hellwig NVME_CMD_EFFECTS_CSER_MASK = GENMASK(15, 14),
7341a376216SChristoph Hellwig NVME_CMD_EFFECTS_CSE_MASK = GENMASK(18, 16),
7351a376216SChristoph Hellwig NVME_CMD_EFFECTS_UUID_SEL = 1 << 19,
7361a376216SChristoph Hellwig NVME_CMD_EFFECTS_SCOPE_MASK = GENMASK(31, 20),
7371a376216SChristoph Hellwig };
7381a376216SChristoph Hellwig
7391a376216SChristoph Hellwig struct nvme_effects_log {
7401a376216SChristoph Hellwig __le32 acs[256];
7411a376216SChristoph Hellwig __le32 iocs[256];
7421a376216SChristoph Hellwig __u8 resv[2048];
7431a376216SChristoph Hellwig };
7441a376216SChristoph Hellwig
745240e6ee2SKeith Busch enum nvme_ana_state {
746240e6ee2SKeith Busch NVME_ANA_OPTIMIZED = 0x01,
747240e6ee2SKeith Busch NVME_ANA_NONOPTIMIZED = 0x02,
748240e6ee2SKeith Busch NVME_ANA_INACCESSIBLE = 0x03,
749240e6ee2SKeith Busch NVME_ANA_PERSISTENT_LOSS = 0x04,
750240e6ee2SKeith Busch NVME_ANA_CHANGE = 0x0f,
751240e6ee2SKeith Busch };
752240e6ee2SKeith Busch
753240e6ee2SKeith Busch struct nvme_ana_group_desc {
754240e6ee2SKeith Busch __le32 grpid;
755240e6ee2SKeith Busch __le32 nnsids;
756240e6ee2SKeith Busch __le64 chgcnt;
757240e6ee2SKeith Busch __u8 state;
758240e6ee2SKeith Busch __u8 rsvd17[15];
759240e6ee2SKeith Busch __le32 nsids[];
760240e6ee2SKeith Busch };
761240e6ee2SKeith Busch
762240e6ee2SKeith Busch /* flag for the log specific field of the ANA log */
763240e6ee2SKeith Busch #define NVME_ANA_LOG_RGO (1 << 0)
764240e6ee2SKeith Busch
765240e6ee2SKeith Busch struct nvme_ana_rsp_hdr {
76684fef62dSKeith Busch __le64 chgcnt;
7679d99a8ddSChristoph Hellwig __le16 ngrps;
7689d99a8ddSChristoph Hellwig __le16 rsvd10[3];
7699d99a8ddSChristoph Hellwig };
7709d99a8ddSChristoph Hellwig
7719d99a8ddSChristoph Hellwig struct nvme_zone_descriptor {
7729d99a8ddSChristoph Hellwig __u8 zt;
7739d99a8ddSChristoph Hellwig __u8 zs;
7749d99a8ddSChristoph Hellwig __u8 za;
775e3d7874dSKeith Busch __u8 rsvd3[5];
776e3d7874dSKeith Busch __le64 zcap;
777868c2392SChristoph Hellwig __le64 zslba;
778e3d7874dSKeith Busch __le64 wp;
779e3d7874dSKeith Busch __u8 rsvd32[32];
780868c2392SChristoph Hellwig };
781868c2392SChristoph Hellwig
782868c2392SChristoph Hellwig enum {
7832c61c97fSMichael Kelley NVME_ZONE_TYPE_SEQWRITE_REQ = 0x2,
7842c61c97fSMichael Kelley };
7852c61c97fSMichael Kelley
7862c61c97fSMichael Kelley struct nvme_zone_report {
787868c2392SChristoph Hellwig __le64 nr_zones;
788868c2392SChristoph Hellwig __u8 resv8[56];
7891a376216SChristoph Hellwig struct nvme_zone_descriptor entries[];
790f301c2b1SJay Sternberg };
7919d99a8ddSChristoph Hellwig
7929d99a8ddSChristoph Hellwig enum {
793aafd3afeSHannes Reinecke NVME_SMART_CRIT_SPARE = 1 << 0,
7947114ddebSJay Sternberg NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
7957114ddebSJay Sternberg NVME_SMART_CRIT_RELIABILITY = 1 << 2,
7967114ddebSJay Sternberg NVME_SMART_CRIT_MEDIA = 1 << 3,
797f301c2b1SJay Sternberg NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
7987114ddebSJay Sternberg };
7997114ddebSJay Sternberg
8007114ddebSJay Sternberg enum {
8017114ddebSJay Sternberg NVME_AER_ERROR = 0,
8027114ddebSJay Sternberg NVME_AER_SMART = 1,
8037114ddebSJay Sternberg NVME_AER_NOTICE = 2,
804f301c2b1SJay Sternberg NVME_AER_CSS = 6,
805aafd3afeSHannes Reinecke NVME_AER_VS = 7,
806aafd3afeSHannes Reinecke };
8079d99a8ddSChristoph Hellwig
8089d99a8ddSChristoph Hellwig enum {
8099d99a8ddSChristoph Hellwig NVME_AER_ERROR_PERSIST_INT_ERR = 0x03,
8109d99a8ddSChristoph Hellwig };
8118cf486e1SWesley Sheng
8128cf486e1SWesley Sheng enum {
8139d99a8ddSChristoph Hellwig NVME_AER_NOTICE_NS_CHANGED = 0x00,
8149d99a8ddSChristoph Hellwig NVME_AER_NOTICE_FW_ACT_STARTING = 0x01,
8159d99a8ddSChristoph Hellwig NVME_AER_NOTICE_ANA = 0x03,
8169d99a8ddSChristoph Hellwig NVME_AER_NOTICE_DISC_CHANGED = 0xf0,
8179d99a8ddSChristoph Hellwig };
8189d99a8ddSChristoph Hellwig
8199d99a8ddSChristoph Hellwig enum {
8209d99a8ddSChristoph Hellwig NVME_AEN_BIT_NS_ATTR = 8,
8219d99a8ddSChristoph Hellwig NVME_AEN_BIT_FW_ACT = 9,
8229d99a8ddSChristoph Hellwig NVME_AEN_BIT_ANA_CHANGE = 11,
8239d99a8ddSChristoph Hellwig NVME_AEN_BIT_DISC_CHANGE = 31,
8249d99a8ddSChristoph Hellwig };
8259d99a8ddSChristoph Hellwig
8269d99a8ddSChristoph Hellwig enum {
827be1a7cd2SMike Christie NVME_AEN_CFG_NS_ATTR = 1 << NVME_AEN_BIT_NS_ATTR,
828be1a7cd2SMike Christie NVME_AEN_CFG_FW_ACT = 1 << NVME_AEN_BIT_FW_ACT,
829be1a7cd2SMike Christie NVME_AEN_CFG_ANA_CHANGE = 1 << NVME_AEN_BIT_ANA_CHANGE,
830be1a7cd2SMike Christie NVME_AEN_CFG_DISC_CHANGE = 1 << NVME_AEN_BIT_DISC_CHANGE,
831be1a7cd2SMike Christie };
832be1a7cd2SMike Christie
833be1a7cd2SMike Christie struct nvme_lba_range_type {
834be1a7cd2SMike Christie __u8 type;
835be1a7cd2SMike Christie __u8 attributes;
8365fd96a4eSMike Christie __u8 rsvd2[14];
8375fd96a4eSMike Christie __le64 slba;
8385fd96a4eSMike Christie __le64 nlb;
8395fd96a4eSMike Christie __u8 guid[16];
840f2bf2e7eSMike Christie __u8 rsvd48[16];
841f2bf2e7eSMike Christie };
842f2bf2e7eSMike Christie
843f2bf2e7eSMike Christie enum {
844f2bf2e7eSMike Christie NVME_LBART_TYPE_FS = 0x01,
845f2bf2e7eSMike Christie NVME_LBART_TYPE_RAID = 0x02,
846f2bf2e7eSMike Christie NVME_LBART_TYPE_CACHE = 0x03,
847f2bf2e7eSMike Christie NVME_LBART_TYPE_SWAP = 0x04,
8489d99a8ddSChristoph Hellwig
8499d99a8ddSChristoph Hellwig NVME_LBART_ATTRIB_TEMP = 1 << 0,
8509d99a8ddSChristoph Hellwig NVME_LBART_ATTRIB_HIDE = 1 << 1,
8519d99a8ddSChristoph Hellwig };
8529d99a8ddSChristoph Hellwig
8539d99a8ddSChristoph Hellwig enum nvme_pr_type {
854f2bf2e7eSMike Christie NVME_PR_WRITE_EXCLUSIVE = 1,
855f2bf2e7eSMike Christie NVME_PR_EXCLUSIVE_ACCESS = 2,
856f2bf2e7eSMike Christie NVME_PR_WRITE_EXCLUSIVE_REG_ONLY = 3,
857f2bf2e7eSMike Christie NVME_PR_EXCLUSIVE_ACCESS_REG_ONLY = 4,
858f2bf2e7eSMike Christie NVME_PR_WRITE_EXCLUSIVE_ALL_REGS = 5,
8599d99a8ddSChristoph Hellwig NVME_PR_EXCLUSIVE_ACCESS_ALL_REGS = 6,
8609d99a8ddSChristoph Hellwig };
861f2bf2e7eSMike Christie
8629d99a8ddSChristoph Hellwig enum nvme_eds {
863f2bf2e7eSMike Christie NVME_EXTENDED_DATA_STRUCT = 0x1,
864f2bf2e7eSMike Christie };
865f2bf2e7eSMike Christie
866f2bf2e7eSMike Christie struct nvme_registered_ctrl {
867f2bf2e7eSMike Christie __le16 cntlid;
868f2bf2e7eSMike Christie __u8 rcsts;
869f2bf2e7eSMike Christie __u8 rsvd3[5];
870f2bf2e7eSMike Christie __le64 hostid;
871f2bf2e7eSMike Christie __le64 rkey;
872f2bf2e7eSMike Christie };
873f2bf2e7eSMike Christie
874f2bf2e7eSMike Christie struct nvme_reservation_status {
875f2bf2e7eSMike Christie __le32 gen;
8769d99a8ddSChristoph Hellwig __u8 rtype;
8779d99a8ddSChristoph Hellwig __u8 regctl[2];
8789d99a8ddSChristoph Hellwig __u8 resv5[2];
8799d99a8ddSChristoph Hellwig __u8 ptpls;
8809d99a8ddSChristoph Hellwig __u8 resv10[14];
8819d99a8ddSChristoph Hellwig struct nvme_registered_ctrl regctl_ds[];
8829d99a8ddSChristoph Hellwig };
8839d99a8ddSChristoph Hellwig
8849d99a8ddSChristoph Hellwig struct nvme_registered_ctrl_ext {
8859d99a8ddSChristoph Hellwig __le16 cntlid;
8869d99a8ddSChristoph Hellwig __u8 rcsts;
8879d99a8ddSChristoph Hellwig __u8 rsvd3[5];
88848c9e85bSRevanth Rajashekar __le64 rkey;
8899d99a8ddSChristoph Hellwig __u8 hostid[16];
8909d99a8ddSChristoph Hellwig __u8 rsvd32[32];
8919d99a8ddSChristoph Hellwig };
8929d99a8ddSChristoph Hellwig
893240e6ee2SKeith Busch struct nvme_reservation_status_ext {
894240e6ee2SKeith Busch __le32 gen;
895240e6ee2SKeith Busch __u8 rtype;
896855b7717SKanchan Joshi __u8 regctl[2];
8979d99a8ddSChristoph Hellwig __u8 resv5[2];
8989d99a8ddSChristoph Hellwig __u8 ptpls;
89926f2990dSMinwoo Im __u8 resv10[14];
90026f2990dSMinwoo Im __u8 rsvd24[40];
90126f2990dSMinwoo Im struct nvme_registered_ctrl_ext regctl_eds[];
90226f2990dSMinwoo Im };
90326f2990dSMinwoo Im
90426f2990dSMinwoo Im /* I/O commands */
90526f2990dSMinwoo Im
90626f2990dSMinwoo Im enum nvme_opcode {
90726f2990dSMinwoo Im nvme_cmd_flush = 0x00,
90826f2990dSMinwoo Im nvme_cmd_write = 0x01,
9098e19b87cSMinwoo Im nvme_cmd_read = 0x02,
91026f2990dSMinwoo Im nvme_cmd_write_uncor = 0x04,
91126f2990dSMinwoo Im nvme_cmd_compare = 0x05,
91226f2990dSMinwoo Im nvme_cmd_write_zeroes = 0x08,
9134a407d5eSJohannes Thumshirn nvme_cmd_dsm = 0x09,
9144a407d5eSJohannes Thumshirn nvme_cmd_verify = 0x0c,
9154a407d5eSJohannes Thumshirn nvme_cmd_resv_register = 0x0d,
9164a407d5eSJohannes Thumshirn nvme_cmd_resv_report = 0x0e,
9174a407d5eSJohannes Thumshirn nvme_cmd_resv_acquire = 0x11,
91826f2990dSMinwoo Im nvme_cmd_resv_release = 0x15,
91926f2990dSMinwoo Im nvme_cmd_zone_mgmt_send = 0x79,
9203972be23SJames Smart nvme_cmd_zone_mgmt_recv = 0x7a,
921eb793e2cSChristoph Hellwig nvme_cmd_zone_append = 0x7d,
922eb793e2cSChristoph Hellwig nvme_cmd_vendor_start = 0x80,
923eb793e2cSChristoph Hellwig };
924eb793e2cSChristoph Hellwig
925d85cf207SJames Smart #define nvme_opcode_name(opcode) { opcode, #opcode }
926eb793e2cSChristoph Hellwig #define show_nvm_opcode_name(val) \
927eb793e2cSChristoph Hellwig __print_symbolic(val, \
928eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_flush), \
929eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_write), \
930eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_read), \
931eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_write_uncor), \
932d85cf207SJames Smart nvme_opcode_name(nvme_cmd_compare), \
933eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_write_zeroes), \
934eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_dsm), \
935eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_verify), \
936eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_resv_register), \
937eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_resv_report), \
938eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_resv_acquire), \
939eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_resv_release), \
940eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_zone_mgmt_send), \
941eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_zone_mgmt_recv), \
942eb793e2cSChristoph Hellwig nvme_opcode_name(nvme_cmd_zone_append))
943eb793e2cSChristoph Hellwig
944eb793e2cSChristoph Hellwig
945eb793e2cSChristoph Hellwig
946d85cf207SJames Smart /*
947d85cf207SJames Smart * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier
948d85cf207SJames Smart *
949eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_ADDRESS: absolute address of the data block
950eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block
951eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_TRANSPORT_A: transport defined format, value 0xA
952eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation
953eb793e2cSChristoph Hellwig * request subtype
954eb793e2cSChristoph Hellwig */
955d85cf207SJames Smart enum {
956eb793e2cSChristoph Hellwig NVME_SGL_FMT_ADDRESS = 0x00,
957eb793e2cSChristoph Hellwig NVME_SGL_FMT_OFFSET = 0x01,
958eb793e2cSChristoph Hellwig NVME_SGL_FMT_TRANSPORT_A = 0x0A,
959eb793e2cSChristoph Hellwig NVME_SGL_FMT_INVALIDATE = 0x0f,
960eb793e2cSChristoph Hellwig };
961eb793e2cSChristoph Hellwig
962eb793e2cSChristoph Hellwig /*
963eb793e2cSChristoph Hellwig * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier
964eb793e2cSChristoph Hellwig *
965eb793e2cSChristoph Hellwig * For struct nvme_sgl_desc:
966eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_DATA_DESC: data block descriptor
967eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor
968eb793e2cSChristoph Hellwig * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor
969eb793e2cSChristoph Hellwig *
970eb793e2cSChristoph Hellwig * For struct nvme_keyed_sgl_desc:
971eb793e2cSChristoph Hellwig * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor
972eb793e2cSChristoph Hellwig *
973eb793e2cSChristoph Hellwig * Transport-specific SGL types:
974eb793e2cSChristoph Hellwig * @NVME_TRANSPORT_SGL_DATA_DESC: Transport SGL data dlock descriptor
975eb793e2cSChristoph Hellwig */
976eb793e2cSChristoph Hellwig enum {
977eb793e2cSChristoph Hellwig NVME_SGL_FMT_DATA_DESC = 0x00,
978eb793e2cSChristoph Hellwig NVME_SGL_FMT_SEG_DESC = 0x02,
979eb793e2cSChristoph Hellwig NVME_SGL_FMT_LAST_SEG_DESC = 0x03,
980eb793e2cSChristoph Hellwig NVME_KEY_SGL_FMT_DATA_DESC = 0x04,
981eb793e2cSChristoph Hellwig NVME_TRANSPORT_SGL_DATA_DESC = 0x05,
9823972be23SJames Smart };
9833972be23SJames Smart
9843972be23SJames Smart struct nvme_sgl_desc {
9853972be23SJames Smart __le64 addr;
9863972be23SJames Smart __le32 length;
9873972be23SJames Smart __u8 rsvd[3];
9883972be23SJames Smart __u8 type;
9893972be23SJames Smart };
9903972be23SJames Smart
9913972be23SJames Smart struct nvme_keyed_sgl_desc {
9923972be23SJames Smart __le64 addr;
9933972be23SJames Smart __u8 length[3];
9943972be23SJames Smart __u8 key[4];
9953972be23SJames Smart __u8 type;
9963972be23SJames Smart };
9973972be23SJames Smart
9983972be23SJames Smart union nvme_data_ptr {
9993972be23SJames Smart struct {
10003972be23SJames Smart __le64 prp1;
10013972be23SJames Smart __le64 prp2;
10023972be23SJames Smart };
10033972be23SJames Smart struct nvme_sgl_desc sgl;
10049d99a8ddSChristoph Hellwig struct nvme_keyed_sgl_desc ksgl;
10059d99a8ddSChristoph Hellwig };
10069d99a8ddSChristoph Hellwig
10079d99a8ddSChristoph Hellwig /*
10089d99a8ddSChristoph Hellwig * Lowest two bits of our flags field (FUSE field in the spec):
10099d99a8ddSChristoph Hellwig *
10109d99a8ddSChristoph Hellwig * @NVME_CMD_FUSE_FIRST: Fused Operation, first command
1011eb793e2cSChristoph Hellwig * @NVME_CMD_FUSE_SECOND: Fused Operation, second command
10125c629dc9SKeith Busch *
1013b7c8f366SChaitanya Kulkarni * Highest two bits in our flags field (PSDT field in the spec):
1014b7c8f366SChaitanya Kulkarni *
1015b7c8f366SChaitanya Kulkarni * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer,
1016b7c8f366SChaitanya Kulkarni * If used, MPTR contains addr of single physical buffer (byte aligned).
1017b7c8f366SChaitanya Kulkarni * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer,
1018b7c8f366SChaitanya Kulkarni * If used, MPTR contains an address of an SGL segment containing
10195c629dc9SKeith Busch * exactly 1 SGL descriptor (qword aligned).
10209d99a8ddSChristoph Hellwig */
10219d99a8ddSChristoph Hellwig enum {
10229d99a8ddSChristoph Hellwig NVME_CMD_FUSE_FIRST = (1 << 0),
10239d99a8ddSChristoph Hellwig NVME_CMD_FUSE_SECOND = (1 << 1),
10249d99a8ddSChristoph Hellwig
10259d99a8ddSChristoph Hellwig NVME_CMD_SGL_METABUF = (1 << 6),
10269d99a8ddSChristoph Hellwig NVME_CMD_SGL_METASEG = (1 << 7),
10274020aad8SKeith Busch NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG,
10284020aad8SKeith Busch };
10299d99a8ddSChristoph Hellwig
1030eb793e2cSChristoph Hellwig struct nvme_common_command {
10319d99a8ddSChristoph Hellwig __u8 opcode;
10329d99a8ddSChristoph Hellwig __u8 flags;
10339d99a8ddSChristoph Hellwig __u16 command_id;
10349d99a8ddSChristoph Hellwig __le32 nsid;
10359d99a8ddSChristoph Hellwig __le32 cdw2[2];
1036cead0b89SAnuj Gupta __le64 metadata;
1037cead0b89SAnuj Gupta union nvme_data_ptr dptr;
10389d99a8ddSChristoph Hellwig struct_group(cdws,
10399d99a8ddSChristoph Hellwig __le32 cdw10;
10409d99a8ddSChristoph Hellwig __le32 cdw11;
10419d99a8ddSChristoph Hellwig __le32 cdw12;
10429d99a8ddSChristoph Hellwig __le32 cdw13;
1043240e6ee2SKeith Busch __le32 cdw14;
10449d99a8ddSChristoph Hellwig __le32 cdw15;
10459d99a8ddSChristoph Hellwig );
10469d99a8ddSChristoph Hellwig };
10479d99a8ddSChristoph Hellwig
10489d99a8ddSChristoph Hellwig struct nvme_rw_command {
10499d99a8ddSChristoph Hellwig __u8 opcode;
10509d99a8ddSChristoph Hellwig __u8 flags;
10519d99a8ddSChristoph Hellwig __u16 command_id;
10529d99a8ddSChristoph Hellwig __le32 nsid;
10539d99a8ddSChristoph Hellwig __le32 cdw2;
10549d99a8ddSChristoph Hellwig __le32 cdw3;
10559d99a8ddSChristoph Hellwig __le64 metadata;
10569d99a8ddSChristoph Hellwig union nvme_data_ptr dptr;
10579d99a8ddSChristoph Hellwig __le64 slba;
10589d99a8ddSChristoph Hellwig __le16 length;
10599d99a8ddSChristoph Hellwig __le16 control;
10609d99a8ddSChristoph Hellwig __le32 dsmgmt;
10619d99a8ddSChristoph Hellwig __le32 reftag;
10629d99a8ddSChristoph Hellwig __le16 lbat;
1063f5d11840SJens Axboe __le16 lbatm;
10641b96f862SChristoph Hellwig };
10659d99a8ddSChristoph Hellwig
10669d99a8ddSChristoph Hellwig enum {
10679d99a8ddSChristoph Hellwig NVME_RW_LR = 1 << 15,
10689d99a8ddSChristoph Hellwig NVME_RW_FUA = 1 << 14,
10699d99a8ddSChristoph Hellwig NVME_RW_APPEND_PIREMAP = 1 << 9,
10709d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_UNSPEC = 0,
10719d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_TYPICAL = 1,
10729d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_RARE = 2,
1073eb793e2cSChristoph Hellwig NVME_RW_DSM_FREQ_READS = 3,
10749d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_WRITES = 4,
10759d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_RW = 5,
10769d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_ONCE = 6,
10779d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_PREFETCH = 7,
10789d99a8ddSChristoph Hellwig NVME_RW_DSM_FREQ_TEMP = 8,
10799d99a8ddSChristoph Hellwig NVME_RW_DSM_LATENCY_NONE = 0 << 4,
10809d99a8ddSChristoph Hellwig NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
10819d99a8ddSChristoph Hellwig NVME_RW_DSM_LATENCY_NORM = 2 << 4,
10829d99a8ddSChristoph Hellwig NVME_RW_DSM_LATENCY_LOW = 3 << 4,
10839d99a8ddSChristoph Hellwig NVME_RW_DSM_SEQ_REQ = 1 << 6,
10849d99a8ddSChristoph Hellwig NVME_RW_DSM_COMPRESSED = 1 << 7,
1085b35ba01eSChristoph Hellwig NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
1086b35ba01eSChristoph Hellwig NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
10879d99a8ddSChristoph Hellwig NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
10889d99a8ddSChristoph Hellwig NVME_RW_PRINFO_PRACT = 1 << 13,
10899d99a8ddSChristoph Hellwig NVME_RW_DTYPE_STREAMS = 1 << 4,
10909d99a8ddSChristoph Hellwig NVME_WZ_DEAC = 1 << 9,
10919d99a8ddSChristoph Hellwig };
10929d99a8ddSChristoph Hellwig
10933b7c33b2SChaitanya Kulkarni struct nvme_dsm_cmd {
10943b7c33b2SChaitanya Kulkarni __u8 opcode;
10953b7c33b2SChaitanya Kulkarni __u8 flags;
10963b7c33b2SChaitanya Kulkarni __u16 command_id;
10973b7c33b2SChaitanya Kulkarni __le32 nsid;
10983b7c33b2SChaitanya Kulkarni __u64 rsvd2[2];
10993b7c33b2SChaitanya Kulkarni union nvme_data_ptr dptr;
11003b7c33b2SChaitanya Kulkarni __le32 nr;
11013b7c33b2SChaitanya Kulkarni __le32 attributes;
11023b7c33b2SChaitanya Kulkarni __u32 rsvd12[4];
11033b7c33b2SChaitanya Kulkarni };
11043b7c33b2SChaitanya Kulkarni
11053b7c33b2SChaitanya Kulkarni enum {
1106cead0b89SAnuj Gupta NVME_DSMGMT_IDR = 1 << 0,
1107cead0b89SAnuj Gupta NVME_DSMGMT_IDW = 1 << 1,
11083b7c33b2SChaitanya Kulkarni NVME_DSMGMT_AD = 1 << 2,
11093b7c33b2SChaitanya Kulkarni };
1110240e6ee2SKeith Busch
1111240e6ee2SKeith Busch #define NVME_DSM_MAX_RANGES 256
1112240e6ee2SKeith Busch
1113240e6ee2SKeith Busch struct nvme_dsm_range {
1114240e6ee2SKeith Busch __le32 cattr;
1115240e6ee2SKeith Busch __le32 nlb;
1116240e6ee2SKeith Busch __le64 slba;
1117240e6ee2SKeith Busch };
1118240e6ee2SKeith Busch
1119240e6ee2SKeith Busch struct nvme_write_zeroes_cmd {
1120240e6ee2SKeith Busch __u8 opcode;
1121240e6ee2SKeith Busch __u8 flags;
1122240e6ee2SKeith Busch __u16 command_id;
1123240e6ee2SKeith Busch __le32 nsid;
1124240e6ee2SKeith Busch __u64 rsvd2;
1125240e6ee2SKeith Busch __le64 metadata;
1126240e6ee2SKeith Busch union nvme_data_ptr dptr;
1127240e6ee2SKeith Busch __le64 slba;
1128240e6ee2SKeith Busch __le16 length;
1129240e6ee2SKeith Busch __le16 control;
1130240e6ee2SKeith Busch __le32 dsmgmt;
1131240e6ee2SKeith Busch __le32 reftag;
1132240e6ee2SKeith Busch __le16 lbat;
1133240e6ee2SKeith Busch __le16 lbatm;
1134240e6ee2SKeith Busch };
1135240e6ee2SKeith Busch
1136240e6ee2SKeith Busch enum nvme_zone_mgmt_action {
1137240e6ee2SKeith Busch NVME_ZONE_CLOSE = 0x1,
1138240e6ee2SKeith Busch NVME_ZONE_FINISH = 0x2,
1139240e6ee2SKeith Busch NVME_ZONE_OPEN = 0x3,
1140240e6ee2SKeith Busch NVME_ZONE_RESET = 0x4,
1141240e6ee2SKeith Busch NVME_ZONE_OFFLINE = 0x5,
1142240e6ee2SKeith Busch NVME_ZONE_SET_DESC_EXT = 0x10,
1143240e6ee2SKeith Busch };
1144240e6ee2SKeith Busch
1145240e6ee2SKeith Busch struct nvme_zone_mgmt_send_cmd {
1146240e6ee2SKeith Busch __u8 opcode;
1147240e6ee2SKeith Busch __u8 flags;
1148240e6ee2SKeith Busch __u16 command_id;
1149240e6ee2SKeith Busch __le32 nsid;
1150240e6ee2SKeith Busch __le32 cdw2[2];
1151240e6ee2SKeith Busch __le64 metadata;
1152240e6ee2SKeith Busch union nvme_data_ptr dptr;
1153240e6ee2SKeith Busch __le64 slba;
1154aaf2e048SChaitanya Kulkarni __le32 cdw12;
1155aaf2e048SChaitanya Kulkarni __u8 zsa;
1156aaf2e048SChaitanya Kulkarni __u8 select_all;
1157aaf2e048SChaitanya Kulkarni __u8 rsvd13[2];
1158aaf2e048SChaitanya Kulkarni __le32 cdw14[2];
1159aaf2e048SChaitanya Kulkarni };
1160aaf2e048SChaitanya Kulkarni
1161240e6ee2SKeith Busch struct nvme_zone_mgmt_recv_cmd {
1162240e6ee2SKeith Busch __u8 opcode;
1163240e6ee2SKeith Busch __u8 flags;
1164c5552fdeSAndy Lutomirski __u16 command_id;
1165c5552fdeSAndy Lutomirski __le32 nsid;
116652deba0fSAkinobu Mita __le64 rsvd2[2];
116752deba0fSAkinobu Mita union nvme_data_ptr dptr;
116852deba0fSAkinobu Mita __le64 slba;
116952deba0fSAkinobu Mita __le32 numd;
117052deba0fSAkinobu Mita __u8 zra;
117152deba0fSAkinobu Mita __u8 zrasf;
1172c5552fdeSAndy Lutomirski __u8 pr;
1173c5552fdeSAndy Lutomirski __u8 rsvd13;
1174c5552fdeSAndy Lutomirski __le32 cdw14[2];
1175c5552fdeSAndy Lutomirski };
117639673e19SChristoph Hellwig
117739673e19SChristoph Hellwig enum {
117839673e19SChristoph Hellwig NVME_ZRA_ZONE_REPORT = 0,
117939673e19SChristoph Hellwig NVME_ZRASF_ZONE_REPORT_ALL = 0,
118039673e19SChristoph Hellwig NVME_ZRASF_ZONE_STATE_EMPTY = 0x01,
118149cd84b6SKeith Busch NVME_ZRASF_ZONE_STATE_IMP_OPEN = 0x02,
118249cd84b6SKeith Busch NVME_ZRASF_ZONE_STATE_EXP_OPEN = 0x03,
11834020aad8SKeith Busch NVME_ZRASF_ZONE_STATE_CLOSED = 0x04,
11844020aad8SKeith Busch NVME_ZRASF_ZONE_STATE_READONLY = 0x05,
11854020aad8SKeith Busch NVME_ZRASF_ZONE_STATE_FULL = 0x06,
118649cd84b6SKeith Busch NVME_ZRASF_ZONE_STATE_OFFLINE = 0x07,
118749cd84b6SKeith Busch NVME_REPORT_ZONE_PARTIAL = 1,
118849cd84b6SKeith Busch };
118949cd84b6SKeith Busch
11904020aad8SKeith Busch /* Features */
119149cd84b6SKeith Busch
119249cd84b6SKeith Busch enum {
11939d99a8ddSChristoph Hellwig NVME_TEMP_THRESH_MASK = 0xffff,
11949d99a8ddSChristoph Hellwig NVME_TEMP_THRESH_SELECT_SHIFT = 16,
11959d99a8ddSChristoph Hellwig NVME_TEMP_THRESH_TYPE_UNDER = 0x100000,
11969d99a8ddSChristoph Hellwig };
11979d99a8ddSChristoph Hellwig
11989d99a8ddSChristoph Hellwig struct nvme_feat_auto_pst {
11999d99a8ddSChristoph Hellwig __le64 entries[32];
12009d99a8ddSChristoph Hellwig };
12019d99a8ddSChristoph Hellwig
12029d99a8ddSChristoph Hellwig enum {
12039d99a8ddSChristoph Hellwig NVME_HOST_MEM_ENABLE = (1 << 0),
12049d99a8ddSChristoph Hellwig NVME_HOST_MEM_RETURN = (1 << 1),
12059d99a8ddSChristoph Hellwig };
1206a446c084SChristoph Hellwig
12079d99a8ddSChristoph Hellwig struct nvme_feat_host_behavior {
12089d99a8ddSChristoph Hellwig __u8 acre;
120948c9e85bSRevanth Rajashekar __u8 etdas;
1210a446c084SChristoph Hellwig __u8 lbafee;
12117b89eae2SSagi Grimberg __u8 resv1[509];
1212f5d11840SJens Axboe };
1213f5d11840SJens Axboe
121448c9e85bSRevanth Rajashekar enum {
121548c9e85bSRevanth Rajashekar NVME_ENABLE_ACRE = 1,
121648c9e85bSRevanth Rajashekar NVME_ENABLE_LBAFEE = 1,
1217f9f38e33SHelen Koike };
12189d99a8ddSChristoph Hellwig
12199d99a8ddSChristoph Hellwig /* Admin commands */
12209d99a8ddSChristoph Hellwig
122184fef62dSKeith Busch enum nvme_admin_opcode {
1222c6389845SMinwoo Im nvme_admin_delete_sq = 0x00,
1223c1fef73fSLogan Gunthorpe nvme_admin_create_sq = 0x01,
12249d99a8ddSChristoph Hellwig nvme_admin_get_log_page = 0x02,
12259d99a8ddSChristoph Hellwig nvme_admin_delete_cq = 0x04,
122626f2990dSMinwoo Im nvme_admin_create_cq = 0x05,
122726f2990dSMinwoo Im nvme_admin_identify = 0x06,
122826f2990dSMinwoo Im nvme_admin_abort_cmd = 0x08,
122926f2990dSMinwoo Im nvme_admin_set_features = 0x09,
123026f2990dSMinwoo Im nvme_admin_get_features = 0x0a,
123126f2990dSMinwoo Im nvme_admin_async_event = 0x0c,
123226f2990dSMinwoo Im nvme_admin_ns_mgmt = 0x0d,
123326f2990dSMinwoo Im nvme_admin_activate_fw = 0x10,
123426f2990dSMinwoo Im nvme_admin_download_fw = 0x11,
123526f2990dSMinwoo Im nvme_admin_dev_self_test = 0x14,
123626f2990dSMinwoo Im nvme_admin_ns_attach = 0x15,
123726f2990dSMinwoo Im nvme_admin_keep_alive = 0x18,
123826f2990dSMinwoo Im nvme_admin_directive_send = 0x19,
123926f2990dSMinwoo Im nvme_admin_directive_recv = 0x1a,
124026f2990dSMinwoo Im nvme_admin_virtual_mgmt = 0x1c,
124126f2990dSMinwoo Im nvme_admin_nvme_mi_send = 0x1d,
12428e19b87cSMinwoo Im nvme_admin_nvme_mi_recv = 0x1e,
124326f2990dSMinwoo Im nvme_admin_dbbuf = 0x7C,
124426f2990dSMinwoo Im nvme_admin_format_nvm = 0x80,
124526f2990dSMinwoo Im nvme_admin_security_send = 0x81,
124626f2990dSMinwoo Im nvme_admin_security_recv = 0x82,
12478e19b87cSMinwoo Im nvme_admin_sanitize_nvm = 0x84,
12488e19b87cSMinwoo Im nvme_admin_get_lba_status = 0x86,
12498e19b87cSMinwoo Im nvme_admin_vendor_start = 0xC0,
125026f2990dSMinwoo Im };
125126f2990dSMinwoo Im
125226f2990dSMinwoo Im #define nvme_admin_opcode_name(opcode) { opcode, #opcode }
125326f2990dSMinwoo Im #define show_admin_opcode_name(val) \
1254a5ef7572SMinwoo Im __print_symbolic(val, \
1255a5ef7572SMinwoo Im nvme_admin_opcode_name(nvme_admin_delete_sq), \
125626f2990dSMinwoo Im nvme_admin_opcode_name(nvme_admin_create_sq), \
12579d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_get_log_page), \
12589d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_delete_cq), \
12599d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_create_cq), \
12609d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_identify), \
12619d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_abort_cmd), \
12629d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_set_features), \
12639d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_get_features), \
12649d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_async_event), \
12659d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_ns_mgmt), \
12669d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_activate_fw), \
12679d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_download_fw), \
12689d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_dev_self_test), \
12699d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_ns_attach), \
12709d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_keep_alive), \
12719d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_directive_send), \
12729d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_directive_recv), \
12739d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_virtual_mgmt), \
12749d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_nvme_mi_send), \
12759d99a8ddSChristoph Hellwig nvme_admin_opcode_name(nvme_admin_nvme_mi_recv), \
1276a446c084SChristoph Hellwig nvme_admin_opcode_name(nvme_admin_dbbuf), \
1277dbf86b39SJon Derrick nvme_admin_opcode_name(nvme_admin_format_nvm), \
12787b89eae2SSagi Grimberg nvme_admin_opcode_name(nvme_admin_security_send), \
127940c6f9c2SRevanth Rajashekar nvme_admin_opcode_name(nvme_admin_security_recv), \
128040c6f9c2SRevanth Rajashekar nvme_admin_opcode_name(nvme_admin_sanitize_nvm), \
128140c6f9c2SRevanth Rajashekar nvme_admin_opcode_name(nvme_admin_get_lba_status))
128240c6f9c2SRevanth Rajashekar
128340c6f9c2SRevanth Rajashekar enum {
128449cd84b6SKeith Busch NVME_QUEUE_PHYS_CONTIG = (1 << 0),
128548c9e85bSRevanth Rajashekar NVME_CQ_IRQ_ENABLED = (1 << 1),
12869d99a8ddSChristoph Hellwig NVME_SQ_PRIO_URGENT = (0 << 1),
12879d99a8ddSChristoph Hellwig NVME_SQ_PRIO_HIGH = (1 << 1),
12889d99a8ddSChristoph Hellwig NVME_SQ_PRIO_MEDIUM = (2 << 1),
12899d99a8ddSChristoph Hellwig NVME_SQ_PRIO_LOW = (3 << 1),
129093045d59SChaitanya Kulkarni NVME_FEAT_ARBITRATION = 0x01,
1291c1fef73fSLogan Gunthorpe NVME_FEAT_POWER_MGMT = 0x02,
1292c1fef73fSLogan Gunthorpe NVME_FEAT_LBA_RANGE = 0x03,
129383acb24eSKeith Busch NVME_FEAT_TEMP_THRESH = 0x04,
12949d99a8ddSChristoph Hellwig NVME_FEAT_ERR_RECOVERY = 0x05,
12959d99a8ddSChristoph Hellwig NVME_FEAT_VOLATILE_WC = 0x06,
12969d99a8ddSChristoph Hellwig NVME_FEAT_NUM_QUEUES = 0x07,
1297b3984e06SChristoph Hellwig NVME_FEAT_IRQ_COALESCE = 0x08,
129884fef62dSKeith Busch NVME_FEAT_IRQ_CONFIG = 0x09,
129948c9e85bSRevanth Rajashekar NVME_FEAT_WRITE_ATOMIC = 0x0a,
130048c9e85bSRevanth Rajashekar NVME_FEAT_ASYNC_EVENT = 0x0b,
130148c9e85bSRevanth Rajashekar NVME_FEAT_AUTO_PST = 0x0c,
130248c9e85bSRevanth Rajashekar NVME_FEAT_HOST_MEM_BUF = 0x0d,
13031a376216SChristoph Hellwig NVME_FEAT_TIMESTAMP = 0x0e,
1304e973c917SKeith Busch NVME_FEAT_KATO = 0x0f,
13055fd075cdSKeith Busch NVME_FEAT_HCTM = 0x10,
1306eb793e2cSChristoph Hellwig NVME_FEAT_NOPSC = 0x11,
13079d99a8ddSChristoph Hellwig NVME_FEAT_RRL = 0x12,
13089d99a8ddSChristoph Hellwig NVME_FEAT_PLM_CONFIG = 0x13,
13099d99a8ddSChristoph Hellwig NVME_FEAT_PLM_WINDOW = 0x14,
13109d99a8ddSChristoph Hellwig NVME_FEAT_HOST_BEHAVIOR = 0x16,
13119d99a8ddSChristoph Hellwig NVME_FEAT_SANITIZE = 0x17,
13129d99a8ddSChristoph Hellwig NVME_FEAT_SW_PROGRESS = 0x80,
131383acb24eSKeith Busch NVME_FEAT_HOST_ID = 0x81,
131483acb24eSKeith Busch NVME_FEAT_RESV_MASK = 0x82,
131583acb24eSKeith Busch NVME_FEAT_RESV_PERSIST = 0x83,
131683acb24eSKeith Busch NVME_FEAT_WRITE_PROTECT = 0x84,
131783acb24eSKeith Busch NVME_FEAT_VENDOR_START = 0xC0,
131883acb24eSKeith Busch NVME_FEAT_VENDOR_END = 0xFF,
131983acb24eSKeith Busch NVME_LOG_SUPPORTED = 0x00,
132083acb24eSKeith Busch NVME_LOG_ERROR = 0x01,
1321e973c917SKeith Busch NVME_LOG_SMART = 0x02,
1322e973c917SKeith Busch NVME_LOG_FW_SLOT = 0x03,
1323e973c917SKeith Busch NVME_LOG_CHANGED_NS = 0x04,
1324e973c917SKeith Busch NVME_LOG_CMD_EFFECTS = 0x05,
1325e973c917SKeith Busch NVME_LOG_DEVICE_SELF_TEST = 0x06,
1326e973c917SKeith Busch NVME_LOG_TELEMETRY_HOST = 0x07,
1327e973c917SKeith Busch NVME_LOG_TELEMETRY_CTRL = 0x08,
1328e973c917SKeith Busch NVME_LOG_ENDURANCE_GROUP = 0x09,
1329e973c917SKeith Busch NVME_LOG_ANA = 0x0c,
1330e973c917SKeith Busch NVME_LOG_FEATURES = 0x12,
133193045d59SChaitanya Kulkarni NVME_LOG_RMI = 0x16,
133293045d59SChaitanya Kulkarni NVME_LOG_DISC = 0x70,
133393045d59SChaitanya Kulkarni NVME_LOG_RESERVATION = 0x80,
133493045d59SChaitanya Kulkarni NVME_FWACT_REPL = (0 << 3),
133593045d59SChaitanya Kulkarni NVME_FWACT_REPL_ACTV = (1 << 3),
133693045d59SChaitanya Kulkarni NVME_FWACT_ACTV = (2 << 3),
133793045d59SChaitanya Kulkarni };
133893045d59SChaitanya Kulkarni
1339b3984e06SChristoph Hellwig struct nvme_supported_log {
1340b3984e06SChristoph Hellwig __le32 lids[256];
13419d99a8ddSChristoph Hellwig };
13429d99a8ddSChristoph Hellwig
13439d99a8ddSChristoph Hellwig enum {
13449d99a8ddSChristoph Hellwig NVME_LIDS_LSUPP = 1 << 0,
13459d99a8ddSChristoph Hellwig };
13469d99a8ddSChristoph Hellwig
1347eb793e2cSChristoph Hellwig struct nvme_supported_features_log {
1348986994a2SParav Pandit __le32 fis[256];
1349986994a2SParav Pandit };
1350986994a2SParav Pandit
1351266b652cSKeith Busch enum {
1352266b652cSKeith Busch NVME_FIS_FSUPP = 1 << 0,
135371010c30SNiklas Cassel NVME_FIS_NSCPE = 1 << 20,
135471010c30SNiklas Cassel NVME_FIS_CSCPE = 1 << 21,
13559d99a8ddSChristoph Hellwig };
13569d99a8ddSChristoph Hellwig
13570add5e8eSJohannes Thumshirn /* NVMe Namespace Write Protect State */
13580add5e8eSJohannes Thumshirn enum {
13599d99a8ddSChristoph Hellwig NVME_NS_NO_WRITE_PROTECT = 0,
13609d99a8ddSChristoph Hellwig NVME_NS_WRITE_PROTECT,
13619d99a8ddSChristoph Hellwig NVME_NS_WRITE_PROTECT_POWER_CYCLE,
13629d99a8ddSChristoph Hellwig NVME_NS_WRITE_PROTECT_PERMANENT,
13639d99a8ddSChristoph Hellwig };
13649d99a8ddSChristoph Hellwig
1365eb793e2cSChristoph Hellwig #define NVME_MAX_CHANGED_NAMESPACES 1024
13669d99a8ddSChristoph Hellwig
13679d99a8ddSChristoph Hellwig struct nvme_identify {
1368b85cf734SArnav Dawn __u8 opcode;
1369b85cf734SArnav Dawn __u8 flags;
1370b85cf734SArnav Dawn __u16 command_id;
1371b85cf734SArnav Dawn __le32 nsid;
13729d99a8ddSChristoph Hellwig __u64 rsvd2[2];
13739d99a8ddSChristoph Hellwig union nvme_data_ptr dptr;
137439673e19SChristoph Hellwig __u8 cns;
137539673e19SChristoph Hellwig __u8 rsvd3;
137639673e19SChristoph Hellwig __le16 ctrlid;
137739673e19SChristoph Hellwig __le16 cnssid;
137839673e19SChristoph Hellwig __u8 rsvd11;
137939673e19SChristoph Hellwig __u8 csi;
13809d99a8ddSChristoph Hellwig __u32 rsvd12[4];
13819d99a8ddSChristoph Hellwig };
13829d99a8ddSChristoph Hellwig
13839d99a8ddSChristoph Hellwig #define NVME_IDENTIFY_DATA_SIZE 4096
13849d99a8ddSChristoph Hellwig
13859d99a8ddSChristoph Hellwig struct nvme_features {
13869d99a8ddSChristoph Hellwig __u8 opcode;
13879d99a8ddSChristoph Hellwig __u8 flags;
13889d99a8ddSChristoph Hellwig __u16 command_id;
13899d99a8ddSChristoph Hellwig __le32 nsid;
13909d99a8ddSChristoph Hellwig __u64 rsvd2[2];
13919d99a8ddSChristoph Hellwig union nvme_data_ptr dptr;
13929d99a8ddSChristoph Hellwig __le32 fid;
13939d99a8ddSChristoph Hellwig __le32 dword11;
13949d99a8ddSChristoph Hellwig __le32 dword12;
13959d99a8ddSChristoph Hellwig __le32 dword13;
13969d99a8ddSChristoph Hellwig __le32 dword14;
13979d99a8ddSChristoph Hellwig __le32 dword15;
13989d99a8ddSChristoph Hellwig };
13999d99a8ddSChristoph Hellwig
14009d99a8ddSChristoph Hellwig struct nvme_host_mem_buf_desc {
14019d99a8ddSChristoph Hellwig __le64 addr;
14029d99a8ddSChristoph Hellwig __le32 size;
14039d99a8ddSChristoph Hellwig __u32 rsvd;
14049d99a8ddSChristoph Hellwig };
14059d99a8ddSChristoph Hellwig
14069d99a8ddSChristoph Hellwig struct nvme_create_cq {
14079d99a8ddSChristoph Hellwig __u8 opcode;
14089d99a8ddSChristoph Hellwig __u8 flags;
14099d99a8ddSChristoph Hellwig __u16 command_id;
14109d99a8ddSChristoph Hellwig __u32 rsvd1[5];
14119d99a8ddSChristoph Hellwig __le64 prp1;
14129d99a8ddSChristoph Hellwig __u64 rsvd8;
14139d99a8ddSChristoph Hellwig __le16 cqid;
14149d99a8ddSChristoph Hellwig __le16 qsize;
14159d99a8ddSChristoph Hellwig __le16 cq_flags;
14169d99a8ddSChristoph Hellwig __le16 irq_vector;
14179d99a8ddSChristoph Hellwig __u32 rsvd12[4];
14189d99a8ddSChristoph Hellwig };
14199d99a8ddSChristoph Hellwig
14209d99a8ddSChristoph Hellwig struct nvme_create_sq {
14219d99a8ddSChristoph Hellwig __u8 opcode;
14229d99a8ddSChristoph Hellwig __u8 flags;
14239d99a8ddSChristoph Hellwig __u16 command_id;
14249d99a8ddSChristoph Hellwig __u32 rsvd1[5];
14259d99a8ddSChristoph Hellwig __le64 prp1;
14269d99a8ddSChristoph Hellwig __u64 rsvd8;
14279d99a8ddSChristoph Hellwig __le16 sqid;
14289d99a8ddSChristoph Hellwig __le16 qsize;
14299d99a8ddSChristoph Hellwig __le16 sq_flags;
14309d99a8ddSChristoph Hellwig __le16 cqid;
14319d99a8ddSChristoph Hellwig __u32 rsvd12[4];
14329d99a8ddSChristoph Hellwig };
1433eb793e2cSChristoph Hellwig
14349d99a8ddSChristoph Hellwig struct nvme_delete_queue {
14359d99a8ddSChristoph Hellwig __u8 opcode;
14369d99a8ddSChristoph Hellwig __u8 flags;
14379d99a8ddSChristoph Hellwig __u16 command_id;
14389d99a8ddSChristoph Hellwig __u32 rsvd1[9];
14399d99a8ddSChristoph Hellwig __le16 qid;
14409d99a8ddSChristoph Hellwig __u16 rsvd10;
14419d99a8ddSChristoph Hellwig __u32 rsvd11[5];
14429d99a8ddSChristoph Hellwig };
14439d99a8ddSChristoph Hellwig
14449d99a8ddSChristoph Hellwig struct nvme_abort_cmd {
14459d99a8ddSChristoph Hellwig __u8 opcode;
14469d99a8ddSChristoph Hellwig __u8 flags;
14479d99a8ddSChristoph Hellwig __u16 command_id;
14489d99a8ddSChristoph Hellwig __u32 rsvd1[9];
1449725b3588SArmen Baloyan __le16 sqid;
1450725b3588SArmen Baloyan __u16 cid;
1451725b3588SArmen Baloyan __u32 rsvd11[5];
1452725b3588SArmen Baloyan };
1453725b3588SArmen Baloyan
1454725b3588SArmen Baloyan struct nvme_download_firmware {
1455eb793e2cSChristoph Hellwig __u8 opcode;
1456725b3588SArmen Baloyan __u8 flags;
14579b89bc38SChristoph Hellwig __u16 command_id;
1458725b3588SArmen Baloyan __u32 rsvd1[5];
1459725b3588SArmen Baloyan union nvme_data_ptr dptr;
14605fd075cdSKeith Busch __le32 numd;
1461d808b7f7SKeith Busch __le32 offset;
1462d808b7f7SKeith Busch __u32 rsvd12[4];
1463725b3588SArmen Baloyan };
1464725b3588SArmen Baloyan
1465d808b7f7SKeith Busch struct nvme_format_cmd {
1466d808b7f7SKeith Busch __u8 opcode;
1467d808b7f7SKeith Busch __u8 flags;
1468be93e87eSKeith Busch __u16 command_id;
1469be93e87eSKeith Busch __le32 nsid;
1470be93e87eSKeith Busch __u64 rsvd2[4];
1471725b3588SArmen Baloyan __le32 cdw10;
1472725b3588SArmen Baloyan __u32 rsvd11[5];
1473f5d11840SJens Axboe };
1474f5d11840SJens Axboe
1475f5d11840SJens Axboe struct nvme_get_log_page_command {
1476f5d11840SJens Axboe __u8 opcode;
1477f5d11840SJens Axboe __u8 flags;
1478f5d11840SJens Axboe __u16 command_id;
1479f5d11840SJens Axboe __le32 nsid;
1480f5d11840SJens Axboe __u64 rsvd2[2];
1481f5d11840SJens Axboe union nvme_data_ptr dptr;
1482f5d11840SJens Axboe __u8 lid;
1483f5d11840SJens Axboe __u8 lsp; /* upper 4 bits reserved */
1484f5d11840SJens Axboe __le16 numdl;
1485f5d11840SJens Axboe __le16 numdu;
1486f5d11840SJens Axboe __le16 lsi;
1487f5d11840SJens Axboe union {
1488f5d11840SJens Axboe struct {
1489f5d11840SJens Axboe __le32 lpol;
1490f5d11840SJens Axboe __le32 lpou;
1491eb793e2cSChristoph Hellwig };
1492eb793e2cSChristoph Hellwig __le64 lpo;
1493eb793e2cSChristoph Hellwig };
1494eb793e2cSChristoph Hellwig __u8 rsvd14[3];
1495eb793e2cSChristoph Hellwig __u8 csi;
1496eb793e2cSChristoph Hellwig __u32 rsvd15;
1497eb793e2cSChristoph Hellwig };
1498eb793e2cSChristoph Hellwig
1499eb793e2cSChristoph Hellwig struct nvme_directive_cmd {
1500eb793e2cSChristoph Hellwig __u8 opcode;
1501eb793e2cSChristoph Hellwig __u8 flags;
150288b140feSHannes Reinecke __u16 command_id;
150388b140feSHannes Reinecke __le32 nsid;
1504eb793e2cSChristoph Hellwig __u64 rsvd2[2];
1505eb793e2cSChristoph Hellwig union nvme_data_ptr dptr;
1506ad795e47SMinwoo Im __le32 numd;
1507ad795e47SMinwoo Im __u8 doper;
1508ad795e47SMinwoo Im __u8 dtype;
1509ad795e47SMinwoo Im __le16 dspec;
1510ad795e47SMinwoo Im __u8 endir;
151188b140feSHannes Reinecke __u8 tdtype;
151288b140feSHannes Reinecke __u16 rsvd15;
151388b140feSHannes Reinecke
1514ad795e47SMinwoo Im __u32 rsvd16[3];
1515ad795e47SMinwoo Im };
1516ad795e47SMinwoo Im
1517ad795e47SMinwoo Im /*
1518ad795e47SMinwoo Im * Fabrics subcommands.
1519ad795e47SMinwoo Im */
1520ad795e47SMinwoo Im enum nvmf_fabrics_opcode {
1521ad795e47SMinwoo Im nvme_fabrics_command = 0x7f,
1522ad795e47SMinwoo Im };
1523ad795e47SMinwoo Im
1524ad795e47SMinwoo Im enum nvmf_capsule_command {
1525eb793e2cSChristoph Hellwig nvme_fabrics_type_property_set = 0x00,
1526eb793e2cSChristoph Hellwig nvme_fabrics_type_connect = 0x01,
1527eb793e2cSChristoph Hellwig nvme_fabrics_type_property_get = 0x04,
1528eb793e2cSChristoph Hellwig nvme_fabrics_type_auth_send = 0x05,
1529eb793e2cSChristoph Hellwig nvme_fabrics_type_auth_receive = 0x06,
1530eb793e2cSChristoph Hellwig };
1531eb793e2cSChristoph Hellwig
1532eb793e2cSChristoph Hellwig #define nvme_fabrics_type_name(type) { type, #type }
1533eb793e2cSChristoph Hellwig #define show_fabrics_type_name(type) \
1534eb793e2cSChristoph Hellwig __print_symbolic(type, \
1535eb793e2cSChristoph Hellwig nvme_fabrics_type_name(nvme_fabrics_type_property_set), \
1536eb793e2cSChristoph Hellwig nvme_fabrics_type_name(nvme_fabrics_type_connect), \
1537eb793e2cSChristoph Hellwig nvme_fabrics_type_name(nvme_fabrics_type_property_get), \
1538eb793e2cSChristoph Hellwig nvme_fabrics_type_name(nvme_fabrics_type_auth_send), \
1539eb793e2cSChristoph Hellwig nvme_fabrics_type_name(nvme_fabrics_type_auth_receive))
1540eb793e2cSChristoph Hellwig
1541eb793e2cSChristoph Hellwig /*
1542eb793e2cSChristoph Hellwig * If not fabrics command, fctype will be ignored.
1543eb793e2cSChristoph Hellwig */
1544eb793e2cSChristoph Hellwig #define show_opcode_name(qid, opcode, fctype) \
1545eb793e2cSChristoph Hellwig ((opcode) == nvme_fabrics_command ? \
1546785d584cSHannes Reinecke show_fabrics_type_name(fctype) : \
1547785d584cSHannes Reinecke ((qid) ? \
1548785d584cSHannes Reinecke show_nvm_opcode_name(opcode) : \
1549785d584cSHannes Reinecke show_admin_opcode_name(opcode)))
1550785d584cSHannes Reinecke
1551785d584cSHannes Reinecke struct nvmf_common_command {
1552eb793e2cSChristoph Hellwig __u8 opcode;
1553eb793e2cSChristoph Hellwig __u8 resv1;
1554eb793e2cSChristoph Hellwig __u16 command_id;
1555eb793e2cSChristoph Hellwig __u8 fctype;
1556a446c084SChristoph Hellwig __u8 resv2[35];
1557eb793e2cSChristoph Hellwig __u8 ts[24];
1558eb793e2cSChristoph Hellwig };
1559eb793e2cSChristoph Hellwig
1560eb793e2cSChristoph Hellwig /*
1561785d584cSHannes Reinecke * The legal cntlid range a NVMe Target will provide.
1562785d584cSHannes Reinecke * Note that cntlid of value 0 is considered illegal in the fabrics world.
1563eb793e2cSChristoph Hellwig * Devices based on earlier specs did not have the subsystem concept;
1564eb793e2cSChristoph Hellwig * therefore, those devices had their cntlid value set to 0 as a result.
1565eb793e2cSChristoph Hellwig */
1566eb793e2cSChristoph Hellwig #define NVME_CNTLID_MIN 1
1567eb793e2cSChristoph Hellwig #define NVME_CNTLID_MAX 0xffef
1568eb793e2cSChristoph Hellwig #define NVME_CNTLID_DYNAMIC 0xffff
1569eb793e2cSChristoph Hellwig
1570eb793e2cSChristoph Hellwig #define MAX_DISC_LOGS 255
1571eb793e2cSChristoph Hellwig
1572eb793e2cSChristoph Hellwig /* Discovery log page entry flags (EFLAGS): */
1573eb793e2cSChristoph Hellwig enum {
1574eb793e2cSChristoph Hellwig NVME_DISC_EFLAGS_EPCSD = (1 << 1),
1575eb793e2cSChristoph Hellwig NVME_DISC_EFLAGS_DUPRETINFO = (1 << 0),
1576eb793e2cSChristoph Hellwig };
1577646f45b2SHannes Reinecke
1578646f45b2SHannes Reinecke /* Discovery log page entry */
1579646f45b2SHannes Reinecke struct nvmf_disc_rsp_page_entry {
1580eb793e2cSChristoph Hellwig __u8 trtype;
1581eb793e2cSChristoph Hellwig __u8 adrfam;
1582eb793e2cSChristoph Hellwig __u8 subtype;
1583eb793e2cSChristoph Hellwig __u8 treq;
1584eb793e2cSChristoph Hellwig __le16 portid;
1585eb793e2cSChristoph Hellwig __le16 cntlid;
1586eb793e2cSChristoph Hellwig __le16 asqsz;
1587eb793e2cSChristoph Hellwig __le16 eflags;
1588eb793e2cSChristoph Hellwig __u8 resv10[20];
1589f1e71d75SGustavo A. R. Silva char trsvcid[NVMF_TRSVCID_SIZE];
1590eb793e2cSChristoph Hellwig __u8 resv64[192];
1591eb793e2cSChristoph Hellwig char subnqn[NVMF_NQN_FIELD_LEN];
1592e6a622fdSSagi Grimberg char traddr[NVMF_TRADDR_SIZE];
1593e6a622fdSSagi Grimberg union tsas {
1594e6a622fdSSagi Grimberg char common[NVMF_TSAS_SIZE];
1595e6a622fdSSagi Grimberg struct rdma {
1596eb793e2cSChristoph Hellwig __u8 qptype;
1597eb793e2cSChristoph Hellwig __u8 prtype;
1598eb793e2cSChristoph Hellwig __u8 cms;
1599eb793e2cSChristoph Hellwig __u8 resv3[5];
1600eb793e2cSChristoph Hellwig __u16 pkey;
1601eb793e2cSChristoph Hellwig __u8 resv10[246];
1602eb793e2cSChristoph Hellwig } rdma;
1603eb793e2cSChristoph Hellwig struct tcp {
1604eb793e2cSChristoph Hellwig __u8 sectype;
1605eb793e2cSChristoph Hellwig } tcp;
1606eb793e2cSChristoph Hellwig } tsas;
1607eb793e2cSChristoph Hellwig };
1608eb793e2cSChristoph Hellwig
1609eb793e2cSChristoph Hellwig /* Discovery log page header */
1610eb793e2cSChristoph Hellwig struct nvmf_disc_rsp_page_hdr {
1611eb793e2cSChristoph Hellwig __le64 genctr;
161288b140feSHannes Reinecke __le64 numrec;
16131c32a801SChristoph Hellwig __le16 recfmt;
16141c32a801SChristoph Hellwig __u8 resv14[1006];
161588b140feSHannes Reinecke struct nvmf_disc_rsp_page_entry entries[];
161688b140feSHannes Reinecke };
1617eb793e2cSChristoph Hellwig
16188e412263SChristoph Hellwig enum {
1619eb793e2cSChristoph Hellwig NVME_CONNECT_DISABLE_SQFLOW = (1 << 2),
1620eb793e2cSChristoph Hellwig };
1621eb793e2cSChristoph Hellwig
1622eb793e2cSChristoph Hellwig struct nvmf_connect_command {
1623eb793e2cSChristoph Hellwig __u8 opcode;
1624eb793e2cSChristoph Hellwig __u8 resv1;
1625eb793e2cSChristoph Hellwig __u16 command_id;
1626eb793e2cSChristoph Hellwig __u8 fctype;
1627eb793e2cSChristoph Hellwig __u8 resv2[19];
1628eb793e2cSChristoph Hellwig union nvme_data_ptr dptr;
1629eb793e2cSChristoph Hellwig __le16 recfmt;
1630eb793e2cSChristoph Hellwig __le16 qid;
1631eb793e2cSChristoph Hellwig __le16 sqsize;
1632eb793e2cSChristoph Hellwig __u8 cattr;
1633eb793e2cSChristoph Hellwig __u8 resv3;
1634eb793e2cSChristoph Hellwig __le32 kato;
1635eb793e2cSChristoph Hellwig __u8 resv4[12];
1636eb793e2cSChristoph Hellwig };
1637eb793e2cSChristoph Hellwig
1638eb793e2cSChristoph Hellwig enum {
1639eb793e2cSChristoph Hellwig NVME_CONNECT_AUTHREQ_ASCR = (1U << 18),
1640eb793e2cSChristoph Hellwig NVME_CONNECT_AUTHREQ_ATR = (1U << 17),
1641eb793e2cSChristoph Hellwig };
1642eb793e2cSChristoph Hellwig
1643eb793e2cSChristoph Hellwig struct nvmf_connect_data {
1644eb793e2cSChristoph Hellwig uuid_t hostid;
1645eb793e2cSChristoph Hellwig __le16 cntlid;
1646eb793e2cSChristoph Hellwig char resv4[238];
1647eb793e2cSChristoph Hellwig char subsysnqn[NVMF_NQN_FIELD_LEN];
1648eb793e2cSChristoph Hellwig char hostnqn[NVMF_NQN_FIELD_LEN];
1649eb793e2cSChristoph Hellwig char resv5[256];
1650eb793e2cSChristoph Hellwig };
165188b140feSHannes Reinecke
165288b140feSHannes Reinecke struct nvmf_property_set_command {
165388b140feSHannes Reinecke __u8 opcode;
165488b140feSHannes Reinecke __u8 resv1;
165588b140feSHannes Reinecke __u16 command_id;
165688b140feSHannes Reinecke __u8 fctype;
165788b140feSHannes Reinecke __u8 resv2[35];
165888b140feSHannes Reinecke __u8 attrib;
165988b140feSHannes Reinecke __u8 resv3[3];
166088b140feSHannes Reinecke __le32 offset;
166188b140feSHannes Reinecke __le64 value;
166288b140feSHannes Reinecke __u8 resv4[8];
166388b140feSHannes Reinecke };
166488b140feSHannes Reinecke
166588b140feSHannes Reinecke struct nvmf_property_get_command {
166688b140feSHannes Reinecke __u8 opcode;
166788b140feSHannes Reinecke __u8 resv1;
166888b140feSHannes Reinecke __u16 command_id;
166988b140feSHannes Reinecke __u8 fctype;
167088b140feSHannes Reinecke __u8 resv2[35];
167188b140feSHannes Reinecke __u8 attrib;
167288b140feSHannes Reinecke __u8 resv3[3];
167388b140feSHannes Reinecke __le32 offset;
167488b140feSHannes Reinecke __u8 resv4[16];
167588b140feSHannes Reinecke };
167688b140feSHannes Reinecke
167788b140feSHannes Reinecke struct nvmf_auth_common_command {
167888b140feSHannes Reinecke __u8 opcode;
167988b140feSHannes Reinecke __u8 resv1;
168088b140feSHannes Reinecke __u16 command_id;
168188b140feSHannes Reinecke __u8 fctype;
168288b140feSHannes Reinecke __u8 resv2[19];
168388b140feSHannes Reinecke union nvme_data_ptr dptr;
168488b140feSHannes Reinecke __u8 resv3;
168588b140feSHannes Reinecke __u8 spsp0;
168688b140feSHannes Reinecke __u8 spsp1;
168788b140feSHannes Reinecke __u8 secp;
168888b140feSHannes Reinecke __le32 al_tl;
168988b140feSHannes Reinecke __u8 resv4[16];
169088b140feSHannes Reinecke };
169188b140feSHannes Reinecke
169288b140feSHannes Reinecke struct nvmf_auth_send_command {
169388b140feSHannes Reinecke __u8 opcode;
169488b140feSHannes Reinecke __u8 resv1;
169588b140feSHannes Reinecke __u16 command_id;
169688b140feSHannes Reinecke __u8 fctype;
169788b140feSHannes Reinecke __u8 resv2[19];
169888b140feSHannes Reinecke union nvme_data_ptr dptr;
169988b140feSHannes Reinecke __u8 resv3;
170088b140feSHannes Reinecke __u8 spsp0;
170188b140feSHannes Reinecke __u8 spsp1;
170288b140feSHannes Reinecke __u8 secp;
170388b140feSHannes Reinecke __le32 tl;
170488b140feSHannes Reinecke __u8 resv4[16];
170588b140feSHannes Reinecke };
170688b140feSHannes Reinecke
170788b140feSHannes Reinecke struct nvmf_auth_receive_command {
170888b140feSHannes Reinecke __u8 opcode;
170988b140feSHannes Reinecke __u8 resv1;
171088b140feSHannes Reinecke __u16 command_id;
171188b140feSHannes Reinecke __u8 fctype;
171288b140feSHannes Reinecke __u8 resv2[19];
171388b140feSHannes Reinecke union nvme_data_ptr dptr;
171488b140feSHannes Reinecke __u8 resv3;
171588b140feSHannes Reinecke __u8 spsp0;
171688b140feSHannes Reinecke __u8 spsp1;
171788b140feSHannes Reinecke __u8 secp;
171888b140feSHannes Reinecke __le32 al;
171988b140feSHannes Reinecke __u8 resv4[16];
172088b140feSHannes Reinecke };
172188b140feSHannes Reinecke
172288b140feSHannes Reinecke /* Value for secp */
172388b140feSHannes Reinecke enum {
172488b140feSHannes Reinecke NVME_AUTH_DHCHAP_PROTOCOL_IDENTIFIER = 0xe9,
172588b140feSHannes Reinecke };
172688b140feSHannes Reinecke
172788b140feSHannes Reinecke /* Defined value for auth_type */
172888b140feSHannes Reinecke enum {
172988b140feSHannes Reinecke NVME_AUTH_COMMON_MESSAGES = 0x00,
173088b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGES = 0x01,
173188b140feSHannes Reinecke };
173288b140feSHannes Reinecke
173388b140feSHannes Reinecke /* Defined messages for auth_id */
173488b140feSHannes Reinecke enum {
173588b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_NEGOTIATE = 0x00,
173688b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_CHALLENGE = 0x01,
173788b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_REPLY = 0x02,
173888b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_SUCCESS1 = 0x03,
173988b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_SUCCESS2 = 0x04,
174088b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_FAILURE2 = 0xf0,
174188b140feSHannes Reinecke NVME_AUTH_DHCHAP_MESSAGE_FAILURE1 = 0xf1,
174288b140feSHannes Reinecke };
174388b140feSHannes Reinecke
174488b140feSHannes Reinecke struct nvmf_auth_dhchap_protocol_descriptor {
174588b140feSHannes Reinecke __u8 authid;
174688b140feSHannes Reinecke __u8 rsvd;
174788b140feSHannes Reinecke __u8 halen;
174888b140feSHannes Reinecke __u8 dhlen;
1749*e88a7595SHannes Reinecke __u8 idlist[60];
1750*e88a7595SHannes Reinecke };
1751*e88a7595SHannes Reinecke
1752*e88a7595SHannes Reinecke enum {
1753*e88a7595SHannes Reinecke NVME_AUTH_DHCHAP_AUTH_ID = 0x01,
1754*e88a7595SHannes Reinecke };
1755*e88a7595SHannes Reinecke
175688b140feSHannes Reinecke /* Defined hash functions for DH-HMAC-CHAP authentication */
175788b140feSHannes Reinecke enum {
175888b140feSHannes Reinecke NVME_AUTH_HASH_SHA256 = 0x01,
175988b140feSHannes Reinecke NVME_AUTH_HASH_SHA384 = 0x02,
176088b140feSHannes Reinecke NVME_AUTH_HASH_SHA512 = 0x03,
176188b140feSHannes Reinecke NVME_AUTH_HASH_INVALID = 0xff,
176288b140feSHannes Reinecke };
176388b140feSHannes Reinecke
176488b140feSHannes Reinecke /* Defined Diffie-Hellman group identifiers for DH-HMAC-CHAP authentication */
176588b140feSHannes Reinecke enum {
176688b140feSHannes Reinecke NVME_AUTH_DHGROUP_NULL = 0x00,
176788b140feSHannes Reinecke NVME_AUTH_DHGROUP_2048 = 0x01,
176888b140feSHannes Reinecke NVME_AUTH_DHGROUP_3072 = 0x02,
176988b140feSHannes Reinecke NVME_AUTH_DHGROUP_4096 = 0x03,
177088b140feSHannes Reinecke NVME_AUTH_DHGROUP_6144 = 0x04,
177188b140feSHannes Reinecke NVME_AUTH_DHGROUP_8192 = 0x05,
177288b140feSHannes Reinecke NVME_AUTH_DHGROUP_INVALID = 0xff,
177388b140feSHannes Reinecke };
177488b140feSHannes Reinecke
177588b140feSHannes Reinecke enum {
177688b140feSHannes Reinecke NVME_AUTH_SECP_NOSC = 0x00,
177788b140feSHannes Reinecke NVME_AUTH_SECP_SC = 0x01,
177888b140feSHannes Reinecke NVME_AUTH_SECP_NEWTLSPSK = 0x02,
177988b140feSHannes Reinecke NVME_AUTH_SECP_REPLACETLSPSK = 0x03,
178088b140feSHannes Reinecke };
178188b140feSHannes Reinecke
178288b140feSHannes Reinecke union nvmf_auth_protocol {
178388b140feSHannes Reinecke struct nvmf_auth_dhchap_protocol_descriptor dhchap;
178488b140feSHannes Reinecke };
178588b140feSHannes Reinecke
178688b140feSHannes Reinecke struct nvmf_auth_dhchap_negotiate_data {
178788b140feSHannes Reinecke __u8 auth_type;
178888b140feSHannes Reinecke __u8 auth_id;
178988b140feSHannes Reinecke __le16 rsvd;
179088b140feSHannes Reinecke __le16 t_id;
179188b140feSHannes Reinecke __u8 sc_c;
179288b140feSHannes Reinecke __u8 napd;
179388b140feSHannes Reinecke union nvmf_auth_protocol auth_protocol[];
179488b140feSHannes Reinecke };
179588b140feSHannes Reinecke
179688b140feSHannes Reinecke struct nvmf_auth_dhchap_challenge_data {
179788b140feSHannes Reinecke __u8 auth_type;
179888b140feSHannes Reinecke __u8 auth_id;
179988b140feSHannes Reinecke __u16 rsvd1;
180088b140feSHannes Reinecke __le16 t_id;
180188b140feSHannes Reinecke __u8 hl;
180288b140feSHannes Reinecke __u8 rsvd2;
180388b140feSHannes Reinecke __u8 hashid;
180488b140feSHannes Reinecke __u8 dhgid;
180588b140feSHannes Reinecke __le16 dhvlen;
180688b140feSHannes Reinecke __le32 seqnum;
180788b140feSHannes Reinecke /* 'hl' bytes of challenge value */
180888b140feSHannes Reinecke __u8 cval[];
180988b140feSHannes Reinecke /* followed by 'dhvlen' bytes of DH value */
181088b140feSHannes Reinecke };
181188b140feSHannes Reinecke
181288b140feSHannes Reinecke struct nvmf_auth_dhchap_reply_data {
181388b140feSHannes Reinecke __u8 auth_type;
181488b140feSHannes Reinecke __u8 auth_id;
181588b140feSHannes Reinecke __le16 rsvd1;
181675276847SMark O'Donovan __le16 t_id;
181788b140feSHannes Reinecke __u8 hl;
181888b140feSHannes Reinecke __u8 rsvd2;
181988b140feSHannes Reinecke __u8 cvalid;
182088b140feSHannes Reinecke __u8 rsvd3;
182188b140feSHannes Reinecke __le16 dhvlen;
182288b140feSHannes Reinecke __le32 seqnum;
182388b140feSHannes Reinecke /* 'hl' bytes of response data */
182488b140feSHannes Reinecke __u8 rval[];
182588b140feSHannes Reinecke /* followed by 'hl' bytes of Challenge value */
182688b140feSHannes Reinecke /* followed by 'dhvlen' bytes of DH value */
182788b140feSHannes Reinecke };
182888b140feSHannes Reinecke
182988b140feSHannes Reinecke enum {
183088b140feSHannes Reinecke NVME_AUTH_DHCHAP_RESPONSE_VALID = (1 << 0),
183188b140feSHannes Reinecke };
183288b140feSHannes Reinecke
183388b140feSHannes Reinecke struct nvmf_auth_dhchap_success1_data {
183488b140feSHannes Reinecke __u8 auth_type;
183588b140feSHannes Reinecke __u8 auth_id;
183688b140feSHannes Reinecke __le16 rsvd1;
183788b140feSHannes Reinecke __le16 t_id;
183888b140feSHannes Reinecke __u8 hl;
183988b140feSHannes Reinecke __u8 rsvd2;
184088b140feSHannes Reinecke __u8 rvalid;
184188b140feSHannes Reinecke __u8 rsvd3[7];
184288b140feSHannes Reinecke /* 'hl' bytes of response value */
184388b140feSHannes Reinecke __u8 rval[];
184488b140feSHannes Reinecke };
184588b140feSHannes Reinecke
184688b140feSHannes Reinecke struct nvmf_auth_dhchap_success2_data {
184788b140feSHannes Reinecke __u8 auth_type;
184888b140feSHannes Reinecke __u8 auth_id;
184988b140feSHannes Reinecke __le16 rsvd1;
185088b140feSHannes Reinecke __le16 t_id;
185188b140feSHannes Reinecke __u8 rsvd2[10];
1852f9f38e33SHelen Koike };
1853f9f38e33SHelen Koike
1854f9f38e33SHelen Koike struct nvmf_auth_dhchap_failure_data {
1855f9f38e33SHelen Koike __u8 auth_type;
1856f9f38e33SHelen Koike __u8 auth_id;
1857f9f38e33SHelen Koike __le16 rsvd1;
1858f9f38e33SHelen Koike __le16 t_id;
1859f9f38e33SHelen Koike __u8 rescode;
1860f9f38e33SHelen Koike __u8 rescode_exp;
1861f9f38e33SHelen Koike };
1862f5d11840SJens Axboe
1863dc1a0afbSChristoph Hellwig enum {
1864dc1a0afbSChristoph Hellwig NVME_AUTH_DHCHAP_FAILURE_REASON_FAILED = 0x01,
1865dc1a0afbSChristoph Hellwig };
1866f5d11840SJens Axboe
1867dc1a0afbSChristoph Hellwig enum {
1868dc1a0afbSChristoph Hellwig NVME_AUTH_DHCHAP_FAILURE_FAILED = 0x01,
1869dc1a0afbSChristoph Hellwig NVME_AUTH_DHCHAP_FAILURE_NOT_USABLE = 0x02,
1870dc1a0afbSChristoph Hellwig NVME_AUTH_DHCHAP_FAILURE_CONCAT_MISMATCH = 0x03,
1871f5d11840SJens Axboe NVME_AUTH_DHCHAP_FAILURE_HASH_UNUSABLE = 0x04,
1872f5d11840SJens Axboe NVME_AUTH_DHCHAP_FAILURE_DHGROUP_UNUSABLE = 0x05,
1873f5d11840SJens Axboe NVME_AUTH_DHCHAP_FAILURE_INCORRECT_PAYLOAD = 0x06,
18749d99a8ddSChristoph Hellwig NVME_AUTH_DHCHAP_FAILURE_INCORRECT_MESSAGE = 0x07,
18759d99a8ddSChristoph Hellwig };
18769d99a8ddSChristoph Hellwig
18779d99a8ddSChristoph Hellwig
18789d99a8ddSChristoph Hellwig struct nvme_dbbuf {
18799d99a8ddSChristoph Hellwig __u8 opcode;
18809d99a8ddSChristoph Hellwig __u8 flags;
18819d99a8ddSChristoph Hellwig __u16 command_id;
18829d99a8ddSChristoph Hellwig __u32 rsvd1[5];
18839d99a8ddSChristoph Hellwig __le64 prp1;
18849d99a8ddSChristoph Hellwig __le64 prp2;
18859d99a8ddSChristoph Hellwig __u32 rsvd12[6];
18863b7c33b2SChaitanya Kulkarni };
1887240e6ee2SKeith Busch
1888240e6ee2SKeith Busch struct streams_directive_params {
18899d99a8ddSChristoph Hellwig __le16 msl;
1890725b3588SArmen Baloyan __le16 nssa;
1891eb793e2cSChristoph Hellwig __le16 nsso;
1892eb793e2cSChristoph Hellwig __u8 rsvd[10];
1893eb793e2cSChristoph Hellwig __le32 sws;
1894eb793e2cSChristoph Hellwig __le16 sgs;
189588b140feSHannes Reinecke __le16 nsa;
189688b140feSHannes Reinecke __le16 nso;
189788b140feSHannes Reinecke __u8 rsvd2[6];
1898f9f38e33SHelen Koike };
1899f5d11840SJens Axboe
19009d99a8ddSChristoph Hellwig struct nvme_command {
19019d99a8ddSChristoph Hellwig union {
19029d99a8ddSChristoph Hellwig struct nvme_common_command common;
1903f9e9115dSCaleb Sander struct nvme_rw_command rw;
19047a1f46e3SMinwoo Im struct nvme_identify identify;
19057a1f46e3SMinwoo Im struct nvme_features features;
19067a1f46e3SMinwoo Im struct nvme_create_cq create_cq;
19077a1f46e3SMinwoo Im struct nvme_create_sq create_sq;
190830e77e0fSDamien Le Moal struct nvme_delete_queue delete_queue;
190930e77e0fSDamien Le Moal struct nvme_download_firmware dlfw;
191030e77e0fSDamien Le Moal struct nvme_format_cmd format;
191130e77e0fSDamien Le Moal struct nvme_dsm_cmd dsm;
191230e77e0fSDamien Le Moal struct nvme_write_zeroes_cmd write_zeroes;
191330e77e0fSDamien Le Moal struct nvme_zone_mgmt_send_cmd zms;
191430e77e0fSDamien Le Moal struct nvme_zone_mgmt_recv_cmd zmr;
191530e77e0fSDamien Le Moal struct nvme_abort_cmd abort;
191630e77e0fSDamien Le Moal struct nvme_get_log_page_command get_log_page;
191730e77e0fSDamien Le Moal struct nvmf_common_command fabrics;
191830e77e0fSDamien Le Moal struct nvmf_connect_command connect;
191930e77e0fSDamien Le Moal struct nvmf_property_set_command prop_set;
192030e77e0fSDamien Le Moal struct nvmf_property_get_command prop_get;
192130e77e0fSDamien Le Moal struct nvmf_auth_common_command auth_common;
192230e77e0fSDamien Le Moal struct nvmf_auth_send_command auth_send;
192330e77e0fSDamien Le Moal struct nvmf_auth_receive_command auth_receive;
192430e77e0fSDamien Le Moal struct nvme_dbbuf dbbuf;
192530e77e0fSDamien Le Moal struct nvme_directive_cmd directive;
192630e77e0fSDamien Le Moal };
192730e77e0fSDamien Le Moal };
192830e77e0fSDamien Le Moal
nvme_is_fabrics(const struct nvme_command * cmd)192930e77e0fSDamien Le Moal static inline bool nvme_is_fabrics(const struct nvme_command *cmd)
193030e77e0fSDamien Le Moal {
193130e77e0fSDamien Le Moal return cmd->common.opcode == nvme_fabrics_command;
193230e77e0fSDamien Le Moal }
193330e77e0fSDamien Le Moal
193430e77e0fSDamien Le Moal #ifdef CONFIG_NVME_VERBOSE_ERRORS
193530e77e0fSDamien Le Moal const char *nvme_get_error_status_str(u16 status);
193630e77e0fSDamien Le Moal const char *nvme_get_opcode_str(u8 opcode);
193730e77e0fSDamien Le Moal const char *nvme_get_admin_opcode_str(u8 opcode);
193830e77e0fSDamien Le Moal const char *nvme_get_fabrics_opcode_str(u8 opcode);
193930e77e0fSDamien Le Moal #else /* CONFIG_NVME_VERBOSE_ERRORS */
nvme_get_error_status_str(u16 status)194030e77e0fSDamien Le Moal static inline const char *nvme_get_error_status_str(u16 status)
194130e77e0fSDamien Le Moal {
194230e77e0fSDamien Le Moal return "I/O Error";
194330e77e0fSDamien Le Moal }
nvme_get_opcode_str(u8 opcode)194430e77e0fSDamien Le Moal static inline const char *nvme_get_opcode_str(u8 opcode)
194530e77e0fSDamien Le Moal {
194630e77e0fSDamien Le Moal return "I/O Cmd";
194730e77e0fSDamien Le Moal }
nvme_get_admin_opcode_str(u8 opcode)1948b34de7ceSChaitanya Kulkarni static inline const char *nvme_get_admin_opcode_str(u8 opcode)
1949b34de7ceSChaitanya Kulkarni {
1950b34de7ceSChaitanya Kulkarni return "Admin Cmd";
1951b34de7ceSChaitanya Kulkarni }
1952b34de7ceSChaitanya Kulkarni
nvme_get_fabrics_opcode_str(u8 opcode)1953b34de7ceSChaitanya Kulkarni static inline const char *nvme_get_fabrics_opcode_str(u8 opcode)
1954b34de7ceSChaitanya Kulkarni {
1955b34de7ceSChaitanya Kulkarni return "Fabrics Cmd";
1956b34de7ceSChaitanya Kulkarni }
1957b34de7ceSChaitanya Kulkarni #endif /* CONFIG_NVME_VERBOSE_ERRORS */
1958b34de7ceSChaitanya Kulkarni
nvme_opcode_str(int qid,u8 opcode)1959b34de7ceSChaitanya Kulkarni static inline const char *nvme_opcode_str(int qid, u8 opcode)
1960b34de7ceSChaitanya Kulkarni {
1961b34de7ceSChaitanya Kulkarni return qid ? nvme_get_opcode_str(opcode) :
1962f9e9115dSCaleb Sander nvme_get_admin_opcode_str(opcode);
19637a5abb4bSChristoph Hellwig }
1964eb793e2cSChristoph Hellwig
nvme_fabrics_opcode_str(int qid,const struct nvme_command * cmd)1965eb793e2cSChristoph Hellwig static inline const char *nvme_fabrics_opcode_str(
1966eb793e2cSChristoph Hellwig int qid, const struct nvme_command *cmd)
1967eb793e2cSChristoph Hellwig {
1968eb793e2cSChristoph Hellwig if (nvme_is_fabrics(cmd))
19697a1f46e3SMinwoo Im return nvme_get_fabrics_opcode_str(cmd->fabrics.fctype);
19702fd4167fSJon Derrick
19717a5abb4bSChristoph Hellwig return nvme_opcode_str(qid, cmd->common.opcode);
19727a5abb4bSChristoph Hellwig }
19737a5abb4bSChristoph Hellwig
19749d99a8ddSChristoph Hellwig struct nvme_error_slot {
1975eb793e2cSChristoph Hellwig __le64 error_count;
1976eb793e2cSChristoph Hellwig __le16 sqid;
1977eb793e2cSChristoph Hellwig __le16 cmdid;
1978d89a5c67SWeiwen Hu __le16 status_field;
19799d99a8ddSChristoph Hellwig __le16 param_error_location;
19809d99a8ddSChristoph Hellwig __le64 lba;
19819d99a8ddSChristoph Hellwig __le32 nsid;
19829d99a8ddSChristoph Hellwig __u8 vs;
19839d99a8ddSChristoph Hellwig __u8 resv[3];
19849d99a8ddSChristoph Hellwig __le64 cs;
19859d99a8ddSChristoph Hellwig __u8 resv2[24];
19869d99a8ddSChristoph Hellwig };
19879d99a8ddSChristoph Hellwig
nvme_is_write(const struct nvme_command * cmd)19889d99a8ddSChristoph Hellwig static inline bool nvme_is_write(const struct nvme_command *cmd)
19899d99a8ddSChristoph Hellwig {
19909d99a8ddSChristoph Hellwig /*
19919d99a8ddSChristoph Hellwig * What a mess...
19929d99a8ddSChristoph Hellwig *
19939d99a8ddSChristoph Hellwig * Why can't we simply have a Fabrics In and Fabrics out command?
19949d99a8ddSChristoph Hellwig */
19959d99a8ddSChristoph Hellwig if (unlikely(nvme_is_fabrics(cmd)))
19969d99a8ddSChristoph Hellwig return cmd->fabrics.fctype & 1;
19973254899eSMax Gurtovoy return cmd->common.opcode & 1;
19983254899eSMax Gurtovoy }
19993254899eSMax Gurtovoy
20003254899eSMax Gurtovoy enum {
2001eb793e2cSChristoph Hellwig /*
20023254899eSMax Gurtovoy * Generic Command Status:
20033254899eSMax Gurtovoy */
20043254899eSMax Gurtovoy NVME_SCT_GENERIC = 0x0,
20053254899eSMax Gurtovoy NVME_SC_SUCCESS = 0x0,
20063254899eSMax Gurtovoy NVME_SC_INVALID_OPCODE = 0x1,
200748c9e85bSRevanth Rajashekar NVME_SC_INVALID_FIELD = 0x2,
200848c9e85bSRevanth Rajashekar NVME_SC_CMDID_CONFLICT = 0x3,
20093254899eSMax Gurtovoy NVME_SC_DATA_XFER_ERROR = 0x4,
20103254899eSMax Gurtovoy NVME_SC_POWER_LOSS = 0x5,
201193045d59SChaitanya Kulkarni NVME_SC_INTERNAL = 0x6,
201248c9e85bSRevanth Rajashekar NVME_SC_ABORT_REQ = 0x7,
20133254899eSMax Gurtovoy NVME_SC_ABORT_QUEUE = 0x8,
2014354201c5SChristoph Hellwig NVME_SC_FUSED_FAIL = 0x9,
2015ab5d0b38SChaitanya Kulkarni NVME_SC_FUSED_MISSING = 0xa,
201693045d59SChaitanya Kulkarni NVME_SC_INVALID_NS = 0xb,
20179d99a8ddSChristoph Hellwig NVME_SC_CMD_SEQ_ERROR = 0xc,
20189d99a8ddSChristoph Hellwig NVME_SC_SGL_INVALID_LAST = 0xd,
20199d99a8ddSChristoph Hellwig NVME_SC_SGL_INVALID_COUNT = 0xe,
20209d99a8ddSChristoph Hellwig NVME_SC_SGL_INVALID_DATA = 0xf,
20213254899eSMax Gurtovoy NVME_SC_SGL_INVALID_METADATA = 0x10,
2022eb793e2cSChristoph Hellwig NVME_SC_SGL_INVALID_TYPE = 0x11,
2023eb793e2cSChristoph Hellwig NVME_SC_CMB_INVALID_USE = 0x12,
2024eb793e2cSChristoph Hellwig NVME_SC_PRP_INVALID_OFFSET = 0x13,
2025eb793e2cSChristoph Hellwig NVME_SC_ATOMIC_WU_EXCEEDED = 0x14,
2026d89a5c67SWeiwen Hu NVME_SC_OP_DENIED = 0x15,
20279d99a8ddSChristoph Hellwig NVME_SC_SGL_INVALID_OFFSET = 0x16,
20289d99a8ddSChristoph Hellwig NVME_SC_RESERVED = 0x17,
20299d99a8ddSChristoph Hellwig NVME_SC_HOST_ID_INCONSIST = 0x18,
20309d99a8ddSChristoph Hellwig NVME_SC_KA_TIMEOUT_EXPIRED = 0x19,
20319d99a8ddSChristoph Hellwig NVME_SC_KA_TIMEOUT_INVALID = 0x1A,
20329d99a8ddSChristoph Hellwig NVME_SC_ABORTED_PREEMPT_ABORT = 0x1B,
20339d99a8ddSChristoph Hellwig NVME_SC_SANITIZE_FAILED = 0x1C,
20349d99a8ddSChristoph Hellwig NVME_SC_SANITIZE_IN_PROGRESS = 0x1D,
20359d99a8ddSChristoph Hellwig NVME_SC_SGL_INVALID_GRANULARITY = 0x1E,
20369d99a8ddSChristoph Hellwig NVME_SC_CMD_NOT_SUP_CMB_QUEUE = 0x1F,
20379d99a8ddSChristoph Hellwig NVME_SC_NS_WRITE_PROTECTED = 0x20,
2038a446c084SChristoph Hellwig NVME_SC_CMD_INTERRUPTED = 0x21,
20399d99a8ddSChristoph Hellwig NVME_SC_TRANSIENT_TR_ERR = 0x22,
20409d99a8ddSChristoph Hellwig NVME_SC_ADMIN_COMMAND_MEDIA_NOT_READY = 0x24,
20419d99a8ddSChristoph Hellwig NVME_SC_INVALID_IO_CMD_SET = 0x2C,
20429d99a8ddSChristoph Hellwig
2043a446c084SChristoph Hellwig NVME_SC_LBA_RANGE = 0x80,
2044a446c084SChristoph Hellwig NVME_SC_CAP_EXCEEDED = 0x81,
2045a446c084SChristoph Hellwig NVME_SC_NS_NOT_READY = 0x82,
20469581ae4fSMinwoo Im NVME_SC_RESERVATION_CONFLICT = 0x83,
2047a446c084SChristoph Hellwig NVME_SC_FORMAT_IN_PROGRESS = 0x84,
20489581ae4fSMinwoo Im
2049a446c084SChristoph Hellwig /*
2050a446c084SChristoph Hellwig * Command Specific Status:
2051a446c084SChristoph Hellwig */
2052a446c084SChristoph Hellwig NVME_SCT_COMMAND_SPECIFIC = 0x100,
2053a446c084SChristoph Hellwig NVME_SC_CQ_INVALID = 0x100,
2054a446c084SChristoph Hellwig NVME_SC_QID_INVALID = 0x101,
20553254899eSMax Gurtovoy NVME_SC_QUEUE_SIZE = 0x102,
205648c9e85bSRevanth Rajashekar NVME_SC_ABORT_LIMIT = 0x103,
20573254899eSMax Gurtovoy NVME_SC_ABORT_MISSING = 0x104,
20583254899eSMax Gurtovoy NVME_SC_ASYNC_LIMIT = 0x105,
20593254899eSMax Gurtovoy NVME_SC_FIRMWARE_SLOT = 0x106,
20603254899eSMax Gurtovoy NVME_SC_FIRMWARE_IMAGE = 0x107,
206148c9e85bSRevanth Rajashekar NVME_SC_INVALID_VECTOR = 0x108,
20623254899eSMax Gurtovoy NVME_SC_INVALID_LOG_PAGE = 0x109,
20633254899eSMax Gurtovoy NVME_SC_INVALID_FORMAT = 0x10a,
2064eb793e2cSChristoph Hellwig NVME_SC_FW_NEEDS_CONV_RESET = 0x10b,
2065eb793e2cSChristoph Hellwig NVME_SC_INVALID_QUEUE = 0x10c,
2066eb793e2cSChristoph Hellwig NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
2067eb793e2cSChristoph Hellwig NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
20689d99a8ddSChristoph Hellwig NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
20699d99a8ddSChristoph Hellwig NVME_SC_FW_NEEDS_SUBSYS_RESET = 0x110,
20709d99a8ddSChristoph Hellwig NVME_SC_FW_NEEDS_RESET = 0x111,
20713b7c33b2SChaitanya Kulkarni NVME_SC_FW_NEEDS_MAX_TIME = 0x112,
2072eb793e2cSChristoph Hellwig NVME_SC_FW_ACTIVATE_PROHIBITED = 0x113,
2073eb793e2cSChristoph Hellwig NVME_SC_OVERLAPPING_RANGE = 0x114,
2074eb793e2cSChristoph Hellwig NVME_SC_NS_INSUFFICIENT_CAP = 0x115,
2075eb793e2cSChristoph Hellwig NVME_SC_NS_ID_UNAVAILABLE = 0x116,
2076eb793e2cSChristoph Hellwig NVME_SC_NS_ALREADY_ATTACHED = 0x118,
2077eb793e2cSChristoph Hellwig NVME_SC_NS_IS_PRIVATE = 0x119,
2078eb793e2cSChristoph Hellwig NVME_SC_NS_NOT_ATTACHED = 0x11a,
2079eb793e2cSChristoph Hellwig NVME_SC_THIN_PROV_NOT_SUPP = 0x11b,
2080eb793e2cSChristoph Hellwig NVME_SC_CTRL_LIST_INVALID = 0x11c,
2081eb793e2cSChristoph Hellwig NVME_SC_SELT_TEST_IN_PROGRESS = 0x11d,
2082eb793e2cSChristoph Hellwig NVME_SC_BP_WRITE_PROHIBITED = 0x11e,
2083eb793e2cSChristoph Hellwig NVME_SC_CTRL_ID_INVALID = 0x11f,
2084eb793e2cSChristoph Hellwig NVME_SC_SEC_CTRL_STATE_INVALID = 0x120,
2085eb793e2cSChristoph Hellwig NVME_SC_CTRL_RES_NUM_INVALID = 0x121,
2086240e6ee2SKeith Busch NVME_SC_RES_ID_INVALID = 0x122,
2087240e6ee2SKeith Busch NVME_SC_PMR_SAN_PROHIBITED = 0x123,
2088240e6ee2SKeith Busch NVME_SC_ANA_GROUP_ID_INVALID = 0x124,
2089240e6ee2SKeith Busch NVME_SC_ANA_ATTACH_FAILED = 0x125,
2090240e6ee2SKeith Busch
2091240e6ee2SKeith Busch /*
2092240e6ee2SKeith Busch * I/O Command Set Specific - NVM commands:
2093240e6ee2SKeith Busch */
2094240e6ee2SKeith Busch NVME_SC_BAD_ATTRIBUTES = 0x180,
2095240e6ee2SKeith Busch NVME_SC_INVALID_PI = 0x181,
2096240e6ee2SKeith Busch NVME_SC_READ_ONLY = 0x182,
2097240e6ee2SKeith Busch NVME_SC_ONCS_NOT_SUPPORTED = 0x183,
2098eb793e2cSChristoph Hellwig
2099eb793e2cSChristoph Hellwig /*
2100d89a5c67SWeiwen Hu * I/O Command Set Specific - Fabrics commands:
21019d99a8ddSChristoph Hellwig */
21029d99a8ddSChristoph Hellwig NVME_SC_CONNECT_FORMAT = 0x180,
21039d99a8ddSChristoph Hellwig NVME_SC_CONNECT_CTRL_BUSY = 0x181,
21049d99a8ddSChristoph Hellwig NVME_SC_CONNECT_INVALID_PARAM = 0x182,
21059d99a8ddSChristoph Hellwig NVME_SC_CONNECT_RESTART_DISC = 0x183,
21069d99a8ddSChristoph Hellwig NVME_SC_CONNECT_INVALID_HOST = 0x184,
21079d99a8ddSChristoph Hellwig
2108a446c084SChristoph Hellwig NVME_SC_DISCOVERY_RESTART = 0x190,
2109eb793e2cSChristoph Hellwig NVME_SC_AUTH_REQUIRED = 0x191,
21101a376216SChristoph Hellwig
21111a376216SChristoph Hellwig /*
21121a376216SChristoph Hellwig * I/O Command Set Specific - Zoned commands:
2113d89a5c67SWeiwen Hu */
2114ca2d8992SMax Gurtovoy NVME_SC_ZONE_BOUNDARY_ERROR = 0x1b8,
21151a376216SChristoph Hellwig NVME_SC_ZONE_FULL = 0x1b9,
21161a376216SChristoph Hellwig NVME_SC_ZONE_READ_ONLY = 0x1ba,
21171a376216SChristoph Hellwig NVME_SC_ZONE_OFFLINE = 0x1bb,
2118ca2d8992SMax Gurtovoy NVME_SC_ZONE_INVALID_WRITE = 0x1bc,
2119783f4a44SJames Smart NVME_SC_ZONE_TOO_MANY_ACTIVE = 0x1bd,
21202dc3947bSMax Gurtovoy NVME_SC_ZONE_TOO_MANY_OPEN = 0x1be,
21211a376216SChristoph Hellwig NVME_SC_ZONE_INVALID_TRANSITION = 0x1bf,
2122d89a5c67SWeiwen Hu
2123d89a5c67SWeiwen Hu /*
2124d89a5c67SWeiwen Hu * Media and Data Integrity Errors:
2125d89a5c67SWeiwen Hu */
2126dd0b0a4aSWeiwen Hu NVME_SCT_MEDIA_ERROR = 0x200,
2127dd0b0a4aSWeiwen Hu NVME_SC_WRITE_FAULT = 0x280,
2128dd0b0a4aSWeiwen Hu NVME_SC_READ_ERROR = 0x281,
21299d99a8ddSChristoph Hellwig NVME_SC_GUARD_CHECK = 0x282,
21309d99a8ddSChristoph Hellwig NVME_SC_APPTAG_CHECK = 0x283,
2131d89a5c67SWeiwen Hu NVME_SC_REFTAG_CHECK = 0x284,
2132d89a5c67SWeiwen Hu NVME_SC_COMPARE_FAILED = 0x285,
21339d99a8ddSChristoph Hellwig NVME_SC_ACCESS_DENIED = 0x286,
2134eb793e2cSChristoph Hellwig NVME_SC_UNWRITTEN_BLOCK = 0x287,
2135eb793e2cSChristoph Hellwig
2136eb793e2cSChristoph Hellwig /*
2137d49187e9SChristoph Hellwig * Path-related Errors:
2138d49187e9SChristoph Hellwig */
2139d49187e9SChristoph Hellwig NVME_SCT_PATH = 0x300,
2140d49187e9SChristoph Hellwig NVME_SC_INTERNAL_PATH_ERROR = 0x300,
2141d49187e9SChristoph Hellwig NVME_SC_ANA_PERSISTENT_LOSS = 0x301,
21429d99a8ddSChristoph Hellwig NVME_SC_ANA_INACCESSIBLE = 0x302,
21439d99a8ddSChristoph Hellwig NVME_SC_ANA_TRANSITION = 0x303,
21449d99a8ddSChristoph Hellwig NVME_SC_CTRL_PATH_ERROR = 0x360,
21459d99a8ddSChristoph Hellwig NVME_SC_HOST_PATH_ERROR = 0x370,
21469d99a8ddSChristoph Hellwig NVME_SC_HOST_ABORTED_CMD = 0x371,
21479d99a8ddSChristoph Hellwig
21488ef2074dSGabriel Krisman Bertazi NVME_SC_MASK = 0x00ff, /* Status Code */
21498ef2074dSGabriel Krisman Bertazi NVME_SCT_MASK = 0x0700, /* Status Code Type */
21509d99a8ddSChristoph Hellwig NVME_SCT_SC_MASK = NVME_SCT_MASK | NVME_SC_MASK,
2151c61d788bSJohannes Thumshirn
2152c61d788bSJohannes Thumshirn NVME_STATUS_CRD = 0x1800, /* Command Retry Delayed */
2153c61d788bSJohannes Thumshirn NVME_STATUS_MORE = 0x2000,
2154c61d788bSJohannes Thumshirn NVME_STATUS_DNR = 0x4000, /* Do Not Retry */
21551900e1a4SGuixin Liu };
21561900e1a4SGuixin Liu
21571900e1a4SGuixin Liu #define NVME_SCT(status) ((status) >> 8 & 7)
21581900e1a4SGuixin Liu
21591900e1a4SGuixin Liu struct nvme_completion {
21601900e1a4SGuixin Liu /*
21611900e1a4SGuixin Liu * Used by Admin and Fabrics commands to return data:
21621900e1a4SGuixin Liu */
21635a47c208SGuixin Liu union nvme_result {
21641900e1a4SGuixin Liu __le16 u16;
21651900e1a4SGuixin Liu __le32 u32;
21661900e1a4SGuixin Liu __le64 u64;
21671900e1a4SGuixin Liu } result;
21681900e1a4SGuixin Liu __le16 sq_head; /* how much of this queue may be reclaimed */
21691900e1a4SGuixin Liu __le16 sq_id; /* submission queue that generated this entry */
21701900e1a4SGuixin Liu __u16 command_id; /* of the command which completed */
21711900e1a4SGuixin Liu __le16 status; /* did the command fail, and if so, why? */
21721900e1a4SGuixin Liu };
21731900e1a4SGuixin Liu
21741900e1a4SGuixin Liu #define NVME_VS(major, minor, tertiary) \
21751900e1a4SGuixin Liu (((major) << 16) | ((minor) << 8) | (tertiary))
21761900e1a4SGuixin Liu
21771900e1a4SGuixin Liu #define NVME_MAJOR(ver) ((ver) >> 16)
21781900e1a4SGuixin Liu #define NVME_MINOR(ver) (((ver) >> 8) & 0xff)
21791900e1a4SGuixin Liu #define NVME_TERTIARY(ver) ((ver) & 0xff)
21801900e1a4SGuixin Liu
21811900e1a4SGuixin Liu enum {
21821900e1a4SGuixin Liu NVME_AEN_RESV_LOG_PAGE_AVALIABLE = 0x00,
21831900e1a4SGuixin Liu };
21841900e1a4SGuixin Liu
21851900e1a4SGuixin Liu enum {
21861900e1a4SGuixin Liu NVME_PR_LOG_EMPTY_LOG_PAGE = 0x00,
21871900e1a4SGuixin Liu NVME_PR_LOG_REGISTRATION_PREEMPTED = 0x01,
21881900e1a4SGuixin Liu NVME_PR_LOG_RESERVATION_RELEASED = 0x02,
21891900e1a4SGuixin Liu NVME_PR_LOG_RESERVATOIN_PREEMPTED = 0x03,
21901900e1a4SGuixin Liu };
21911900e1a4SGuixin Liu
21921900e1a4SGuixin Liu enum {
21931900e1a4SGuixin Liu NVME_PR_NOTIFY_BIT_REG_PREEMPTED = 1,
21941900e1a4SGuixin Liu NVME_PR_NOTIFY_BIT_RESV_RELEASED = 2,
21951900e1a4SGuixin Liu NVME_PR_NOTIFY_BIT_RESV_PREEMPTED = 3,
21961900e1a4SGuixin Liu };
21971900e1a4SGuixin Liu
21981900e1a4SGuixin Liu struct nvme_pr_log {
21991900e1a4SGuixin Liu __le64 count;
22001900e1a4SGuixin Liu __u8 type;
22011900e1a4SGuixin Liu __u8 nr_pages;
22021900e1a4SGuixin Liu __u8 rsvd1[2];
22031900e1a4SGuixin Liu __le32 nsid;
22041900e1a4SGuixin Liu __u8 rsvd2[48];
22051900e1a4SGuixin Liu };
22061900e1a4SGuixin Liu
22071900e1a4SGuixin Liu struct nvmet_pr_register_data {
22081900e1a4SGuixin Liu __le64 crkey;
22091900e1a4SGuixin Liu __le64 nrkey;
22101900e1a4SGuixin Liu };
22111900e1a4SGuixin Liu
22121900e1a4SGuixin Liu struct nvmet_pr_acquire_data {
22131900e1a4SGuixin Liu __le64 crkey;
22141900e1a4SGuixin Liu __le64 prkey;
22151900e1a4SGuixin Liu };
22161900e1a4SGuixin Liu
22171900e1a4SGuixin Liu struct nvmet_pr_release_data {
22181900e1a4SGuixin Liu __le64 crkey;
22191900e1a4SGuixin Liu };
22201900e1a4SGuixin Liu
22211900e1a4SGuixin Liu enum nvme_pr_capabilities {
22221900e1a4SGuixin Liu NVME_PR_SUPPORT_PTPL = 1,
22237d2f9f87SGuixin Liu NVME_PR_SUPPORT_WRITE_EXCLUSIVE = 1 << 1,
22247d2f9f87SGuixin Liu NVME_PR_SUPPORT_EXCLUSIVE_ACCESS = 1 << 2,
22257d2f9f87SGuixin Liu NVME_PR_SUPPORT_WRITE_EXCLUSIVE_REG_ONLY = 1 << 3,
22267d2f9f87SGuixin Liu NVME_PR_SUPPORT_EXCLUSIVE_ACCESS_REG_ONLY = 1 << 4,
22277d2f9f87SGuixin Liu NVME_PR_SUPPORT_WRITE_EXCLUSIVE_ALL_REGS = 1 << 5,
22287d2f9f87SGuixin Liu NVME_PR_SUPPORT_EXCLUSIVE_ACCESS_ALL_REGS = 1 << 6,
22297d2f9f87SGuixin Liu NVME_PR_SUPPORT_IEKEY_VER_1_3_DEF = 1 << 7,
22307d2f9f87SGuixin Liu };
22317d2f9f87SGuixin Liu
2232b60503baSMatthew Wilcox enum nvme_pr_register_action {
2233 NVME_PR_REGISTER_ACT_REG = 0,
2234 NVME_PR_REGISTER_ACT_UNREG = 1,
2235 NVME_PR_REGISTER_ACT_REPLACE = 1 << 1,
2236 };
2237
2238 enum nvme_pr_acquire_action {
2239 NVME_PR_ACQUIRE_ACT_ACQUIRE = 0,
2240 NVME_PR_ACQUIRE_ACT_PREEMPT = 1,
2241 NVME_PR_ACQUIRE_ACT_PREEMPT_AND_ABORT = 1 << 1,
2242 };
2243
2244 enum nvme_pr_release_action {
2245 NVME_PR_RELEASE_ACT_RELEASE = 0,
2246 NVME_PR_RELEASE_ACT_CLEAR = 1,
2247 };
2248
2249 enum nvme_pr_change_ptpl {
2250 NVME_PR_CPTPL_NO_CHANGE = 0,
2251 NVME_PR_CPTPL_RESV = 1 << 30,
2252 NVME_PR_CPTPL_CLEARED = 2 << 30,
2253 NVME_PR_CPTPL_PERSIST = 3 << 30,
2254 };
2255
2256 #define NVME_PR_IGNORE_KEY (1 << 3)
2257
2258 #endif /* _LINUX_NVME_H */
2259