xref: /linux-6.15/include/linux/mlx5/driver.h (revision 8564c315)
1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef MLX5_DRIVER_H
34 #define MLX5_DRIVER_H
35 
36 #include <linux/kernel.h>
37 #include <linux/completion.h>
38 #include <linux/pci.h>
39 #include <linux/irq.h>
40 #include <linux/spinlock_types.h>
41 #include <linux/semaphore.h>
42 #include <linux/slab.h>
43 #include <linux/vmalloc.h>
44 #include <linux/xarray.h>
45 #include <linux/workqueue.h>
46 #include <linux/mempool.h>
47 #include <linux/interrupt.h>
48 #include <linux/idr.h>
49 #include <linux/notifier.h>
50 #include <linux/refcount.h>
51 #include <linux/auxiliary_bus.h>
52 #include <linux/mutex.h>
53 
54 #include <linux/mlx5/device.h>
55 #include <linux/mlx5/doorbell.h>
56 #include <linux/mlx5/eq.h>
57 #include <linux/timecounter.h>
58 #include <linux/ptp_clock_kernel.h>
59 #include <net/devlink.h>
60 
61 #define MLX5_ADEV_NAME "mlx5_core"
62 
63 #define MLX5_IRQ_EQ_CTRL (U8_MAX)
64 
65 enum {
66 	MLX5_BOARD_ID_LEN = 64,
67 };
68 
69 enum {
70 	MLX5_CMD_WQ_MAX_NAME	= 32,
71 };
72 
73 enum {
74 	CMD_OWNER_SW		= 0x0,
75 	CMD_OWNER_HW		= 0x1,
76 	CMD_STATUS_SUCCESS	= 0,
77 };
78 
79 enum mlx5_sqp_t {
80 	MLX5_SQP_SMI		= 0,
81 	MLX5_SQP_GSI		= 1,
82 	MLX5_SQP_IEEE_1588	= 2,
83 	MLX5_SQP_SNIFFER	= 3,
84 	MLX5_SQP_SYNC_UMR	= 4,
85 };
86 
87 enum {
88 	MLX5_MAX_PORTS	= 4,
89 };
90 
91 enum {
92 	MLX5_ATOMIC_MODE_OFFSET = 16,
93 	MLX5_ATOMIC_MODE_IB_COMP = 1,
94 	MLX5_ATOMIC_MODE_CX = 2,
95 	MLX5_ATOMIC_MODE_8B = 3,
96 	MLX5_ATOMIC_MODE_16B = 4,
97 	MLX5_ATOMIC_MODE_32B = 5,
98 	MLX5_ATOMIC_MODE_64B = 6,
99 	MLX5_ATOMIC_MODE_128B = 7,
100 	MLX5_ATOMIC_MODE_256B = 8,
101 };
102 
103 enum {
104 	MLX5_REG_SBPR            = 0xb001,
105 	MLX5_REG_SBCM            = 0xb002,
106 	MLX5_REG_QPTS            = 0x4002,
107 	MLX5_REG_QETCR		 = 0x4005,
108 	MLX5_REG_QTCT		 = 0x400a,
109 	MLX5_REG_QPDPM           = 0x4013,
110 	MLX5_REG_QCAM            = 0x4019,
111 	MLX5_REG_DCBX_PARAM      = 0x4020,
112 	MLX5_REG_DCBX_APP        = 0x4021,
113 	MLX5_REG_FPGA_CAP	 = 0x4022,
114 	MLX5_REG_FPGA_CTRL	 = 0x4023,
115 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
116 	MLX5_REG_CORE_DUMP	 = 0x402e,
117 	MLX5_REG_PCAP		 = 0x5001,
118 	MLX5_REG_PMTU		 = 0x5003,
119 	MLX5_REG_PTYS		 = 0x5004,
120 	MLX5_REG_PAOS		 = 0x5006,
121 	MLX5_REG_PFCC            = 0x5007,
122 	MLX5_REG_PPCNT		 = 0x5008,
123 	MLX5_REG_PPTB            = 0x500b,
124 	MLX5_REG_PBMC            = 0x500c,
125 	MLX5_REG_PMAOS		 = 0x5012,
126 	MLX5_REG_PUDE		 = 0x5009,
127 	MLX5_REG_PMPE		 = 0x5010,
128 	MLX5_REG_PELC		 = 0x500e,
129 	MLX5_REG_PVLC		 = 0x500f,
130 	MLX5_REG_PCMR		 = 0x5041,
131 	MLX5_REG_PDDR		 = 0x5031,
132 	MLX5_REG_PMLP		 = 0x5002,
133 	MLX5_REG_PPLM		 = 0x5023,
134 	MLX5_REG_PCAM		 = 0x507f,
135 	MLX5_REG_NODE_DESC	 = 0x6001,
136 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
137 	MLX5_REG_MTMP		 = 0x900A,
138 	MLX5_REG_MCIA		 = 0x9014,
139 	MLX5_REG_MFRL		 = 0x9028,
140 	MLX5_REG_MLCR		 = 0x902b,
141 	MLX5_REG_MRTC		 = 0x902d,
142 	MLX5_REG_MTRC_CAP	 = 0x9040,
143 	MLX5_REG_MTRC_CONF	 = 0x9041,
144 	MLX5_REG_MTRC_STDB	 = 0x9042,
145 	MLX5_REG_MTRC_CTRL	 = 0x9043,
146 	MLX5_REG_MPEIN		 = 0x9050,
147 	MLX5_REG_MPCNT		 = 0x9051,
148 	MLX5_REG_MTPPS		 = 0x9053,
149 	MLX5_REG_MTPPSE		 = 0x9054,
150 	MLX5_REG_MTUTC		 = 0x9055,
151 	MLX5_REG_MPEGC		 = 0x9056,
152 	MLX5_REG_MCQS		 = 0x9060,
153 	MLX5_REG_MCQI		 = 0x9061,
154 	MLX5_REG_MCC		 = 0x9062,
155 	MLX5_REG_MCDA		 = 0x9063,
156 	MLX5_REG_MCAM		 = 0x907f,
157 	MLX5_REG_MIRC		 = 0x9162,
158 	MLX5_REG_SBCAM		 = 0xB01F,
159 	MLX5_REG_RESOURCE_DUMP   = 0xC000,
160 	MLX5_REG_DTOR            = 0xC00E,
161 };
162 
163 enum mlx5_qpts_trust_state {
164 	MLX5_QPTS_TRUST_PCP  = 1,
165 	MLX5_QPTS_TRUST_DSCP = 2,
166 };
167 
168 enum mlx5_dcbx_oper_mode {
169 	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
170 	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
171 };
172 
173 enum {
174 	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
175 	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
176 	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
177 	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
178 };
179 
180 enum mlx5_page_fault_resume_flags {
181 	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
182 	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
183 	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
184 	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
185 };
186 
187 enum dbg_rsc_type {
188 	MLX5_DBG_RSC_QP,
189 	MLX5_DBG_RSC_EQ,
190 	MLX5_DBG_RSC_CQ,
191 };
192 
193 enum port_state_policy {
194 	MLX5_POLICY_DOWN	= 0,
195 	MLX5_POLICY_UP		= 1,
196 	MLX5_POLICY_FOLLOW	= 2,
197 	MLX5_POLICY_INVALID	= 0xffffffff
198 };
199 
200 enum mlx5_coredev_type {
201 	MLX5_COREDEV_PF,
202 	MLX5_COREDEV_VF,
203 	MLX5_COREDEV_SF,
204 };
205 
206 struct mlx5_field_desc {
207 	int			i;
208 };
209 
210 struct mlx5_rsc_debug {
211 	struct mlx5_core_dev   *dev;
212 	void		       *object;
213 	enum dbg_rsc_type	type;
214 	struct dentry	       *root;
215 	struct mlx5_field_desc	fields[];
216 };
217 
218 enum mlx5_dev_event {
219 	MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
220 	MLX5_DEV_EVENT_PORT_AFFINITY = 129,
221 	MLX5_DEV_EVENT_MULTIPORT_ESW = 130,
222 };
223 
224 enum mlx5_port_status {
225 	MLX5_PORT_UP        = 1,
226 	MLX5_PORT_DOWN      = 2,
227 };
228 
229 enum mlx5_cmdif_state {
230 	MLX5_CMDIF_STATE_UNINITIALIZED,
231 	MLX5_CMDIF_STATE_UP,
232 	MLX5_CMDIF_STATE_DOWN,
233 };
234 
235 struct mlx5_cmd_first {
236 	__be32		data[4];
237 };
238 
239 struct mlx5_cmd_msg {
240 	struct list_head		list;
241 	struct cmd_msg_cache	       *parent;
242 	u32				len;
243 	struct mlx5_cmd_first		first;
244 	struct mlx5_cmd_mailbox	       *next;
245 };
246 
247 struct mlx5_cmd_debug {
248 	struct dentry	       *dbg_root;
249 	void		       *in_msg;
250 	void		       *out_msg;
251 	u8			status;
252 	u16			inlen;
253 	u16			outlen;
254 };
255 
256 struct cmd_msg_cache {
257 	/* protect block chain allocations
258 	 */
259 	spinlock_t		lock;
260 	struct list_head	head;
261 	unsigned int		max_inbox_size;
262 	unsigned int		num_ent;
263 };
264 
265 enum {
266 	MLX5_NUM_COMMAND_CACHES = 5,
267 };
268 
269 struct mlx5_cmd_stats {
270 	u64		sum;
271 	u64		n;
272 	/* number of times command failed */
273 	u64		failed;
274 	/* number of times command failed on bad status returned by FW */
275 	u64		failed_mbox_status;
276 	/* last command failed returned errno */
277 	u32		last_failed_errno;
278 	/* last bad status returned by FW */
279 	u8		last_failed_mbox_status;
280 	/* last command failed syndrome returned by FW */
281 	u32		last_failed_syndrome;
282 	struct dentry  *root;
283 	/* protect command average calculations */
284 	spinlock_t	lock;
285 };
286 
287 struct mlx5_cmd {
288 	struct mlx5_nb    nb;
289 
290 	enum mlx5_cmdif_state	state;
291 	void	       *cmd_alloc_buf;
292 	dma_addr_t	alloc_dma;
293 	int		alloc_size;
294 	void	       *cmd_buf;
295 	dma_addr_t	dma;
296 	u16		cmdif_rev;
297 	u8		log_sz;
298 	u8		log_stride;
299 	int		max_reg_cmds;
300 	int		events;
301 	u32 __iomem    *vector;
302 
303 	/* protect command queue allocations
304 	 */
305 	spinlock_t	alloc_lock;
306 
307 	/* protect token allocations
308 	 */
309 	spinlock_t	token_lock;
310 	u8		token;
311 	unsigned long	bitmask;
312 	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
313 	struct workqueue_struct *wq;
314 	struct semaphore sem;
315 	struct semaphore pages_sem;
316 	struct semaphore throttle_sem;
317 	int	mode;
318 	u16     allowed_opcode;
319 	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
320 	struct dma_pool *pool;
321 	struct mlx5_cmd_debug dbg;
322 	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
323 	int checksum_disabled;
324 	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
325 };
326 
327 struct mlx5_cmd_mailbox {
328 	void	       *buf;
329 	dma_addr_t	dma;
330 	struct mlx5_cmd_mailbox *next;
331 };
332 
333 struct mlx5_buf_list {
334 	void		       *buf;
335 	dma_addr_t		map;
336 };
337 
338 struct mlx5_frag_buf {
339 	struct mlx5_buf_list	*frags;
340 	int			npages;
341 	int			size;
342 	u8			page_shift;
343 };
344 
345 struct mlx5_frag_buf_ctrl {
346 	struct mlx5_buf_list   *frags;
347 	u32			sz_m1;
348 	u16			frag_sz_m1;
349 	u16			strides_offset;
350 	u8			log_sz;
351 	u8			log_stride;
352 	u8			log_frag_strides;
353 };
354 
355 struct mlx5_core_psv {
356 	u32	psv_idx;
357 	struct psv_layout {
358 		u32	pd;
359 		u16	syndrome;
360 		u16	reserved;
361 		u16	bg;
362 		u16	app_tag;
363 		u32	ref_tag;
364 	} psv;
365 };
366 
367 struct mlx5_core_sig_ctx {
368 	struct mlx5_core_psv	psv_memory;
369 	struct mlx5_core_psv	psv_wire;
370 	struct ib_sig_err       err_item;
371 	bool			sig_status_checked;
372 	bool			sig_err_exists;
373 	u32			sigerr_count;
374 };
375 
376 #define MLX5_24BIT_MASK		((1 << 24) - 1)
377 
378 enum mlx5_res_type {
379 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
380 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
381 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
382 	MLX5_RES_SRQ	= 3,
383 	MLX5_RES_XSRQ	= 4,
384 	MLX5_RES_XRQ	= 5,
385 };
386 
387 struct mlx5_core_rsc_common {
388 	enum mlx5_res_type	res;
389 	refcount_t		refcount;
390 	struct completion	free;
391 };
392 
393 struct mlx5_uars_page {
394 	void __iomem	       *map;
395 	bool			wc;
396 	u32			index;
397 	struct list_head	list;
398 	unsigned int		bfregs;
399 	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
400 	unsigned long	       *fp_bitmap;
401 	unsigned int		reg_avail;
402 	unsigned int		fp_avail;
403 	struct kref		ref_count;
404 	struct mlx5_core_dev   *mdev;
405 };
406 
407 struct mlx5_bfreg_head {
408 	/* protect blue flame registers allocations */
409 	struct mutex		lock;
410 	struct list_head	list;
411 };
412 
413 struct mlx5_bfreg_data {
414 	struct mlx5_bfreg_head	reg_head;
415 	struct mlx5_bfreg_head	wc_head;
416 };
417 
418 struct mlx5_sq_bfreg {
419 	void __iomem	       *map;
420 	struct mlx5_uars_page  *up;
421 	bool			wc;
422 	u32			index;
423 	unsigned int		offset;
424 };
425 
426 struct mlx5_core_health {
427 	struct health_buffer __iomem   *health;
428 	__be32 __iomem		       *health_counter;
429 	struct timer_list		timer;
430 	u32				prev;
431 	int				miss_counter;
432 	u8				synd;
433 	u32				fatal_error;
434 	u32				crdump_size;
435 	struct workqueue_struct	       *wq;
436 	unsigned long			flags;
437 	struct work_struct		fatal_report_work;
438 	struct work_struct		report_work;
439 	struct devlink_health_reporter *fw_reporter;
440 	struct devlink_health_reporter *fw_fatal_reporter;
441 	struct devlink_health_reporter *vnic_reporter;
442 	struct delayed_work		update_fw_log_ts_work;
443 };
444 
445 enum {
446 	MLX5_PF_NOTIFY_DISABLE_VF,
447 	MLX5_PF_NOTIFY_ENABLE_VF,
448 };
449 
450 struct mlx5_vf_context {
451 	int	enabled;
452 	u64	port_guid;
453 	u64	node_guid;
454 	/* Valid bits are used to validate administrative guid only.
455 	 * Enabled after ndo_set_vf_guid
456 	 */
457 	u8	port_guid_valid:1;
458 	u8	node_guid_valid:1;
459 	enum port_state_policy	policy;
460 	struct blocking_notifier_head notifier;
461 };
462 
463 struct mlx5_core_sriov {
464 	struct mlx5_vf_context	*vfs_ctx;
465 	int			num_vfs;
466 	u16			max_vfs;
467 	u16			max_ec_vfs;
468 };
469 
470 struct mlx5_fc_pool {
471 	struct mlx5_core_dev *dev;
472 	struct mutex pool_lock; /* protects pool lists */
473 	struct list_head fully_used;
474 	struct list_head partially_used;
475 	struct list_head unused;
476 	int available_fcs;
477 	int used_fcs;
478 	int threshold;
479 };
480 
481 struct mlx5_fc_stats {
482 	spinlock_t counters_idr_lock; /* protects counters_idr */
483 	struct idr counters_idr;
484 	struct list_head counters;
485 	struct llist_head addlist;
486 	struct llist_head dellist;
487 
488 	struct workqueue_struct *wq;
489 	struct delayed_work work;
490 	unsigned long next_query;
491 	unsigned long sampling_interval; /* jiffies */
492 	u32 *bulk_query_out;
493 	int bulk_query_len;
494 	size_t num_counters;
495 	bool bulk_query_alloc_failed;
496 	unsigned long next_bulk_query_alloc;
497 	struct mlx5_fc_pool fc_pool;
498 };
499 
500 struct mlx5_events;
501 struct mlx5_mpfs;
502 struct mlx5_eswitch;
503 struct mlx5_lag;
504 struct mlx5_devcom;
505 struct mlx5_fw_reset;
506 struct mlx5_eq_table;
507 struct mlx5_irq_table;
508 struct mlx5_vhca_state_notifier;
509 struct mlx5_sf_dev_table;
510 struct mlx5_sf_hw_table;
511 struct mlx5_sf_table;
512 struct mlx5_crypto_dek_priv;
513 
514 struct mlx5_rate_limit {
515 	u32			rate;
516 	u32			max_burst_sz;
517 	u16			typical_pkt_sz;
518 };
519 
520 struct mlx5_rl_entry {
521 	u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
522 	u64 refcount;
523 	u16 index;
524 	u16 uid;
525 	u8 dedicated : 1;
526 };
527 
528 struct mlx5_rl_table {
529 	/* protect rate limit table */
530 	struct mutex            rl_lock;
531 	u16                     max_size;
532 	u32                     max_rate;
533 	u32                     min_rate;
534 	struct mlx5_rl_entry   *rl_entry;
535 	u64 refcount;
536 };
537 
538 struct mlx5_core_roce {
539 	struct mlx5_flow_table *ft;
540 	struct mlx5_flow_group *fg;
541 	struct mlx5_flow_handle *allow_rule;
542 };
543 
544 enum {
545 	MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
546 	MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
547 	/* Set during device detach to block any further devices
548 	 * creation/deletion on drivers rescan. Unset during device attach.
549 	 */
550 	MLX5_PRIV_FLAGS_DETACH = 1 << 2,
551 };
552 
553 struct mlx5_adev {
554 	struct auxiliary_device adev;
555 	struct mlx5_core_dev *mdev;
556 	int idx;
557 };
558 
559 struct mlx5_debugfs_entries {
560 	struct dentry *dbg_root;
561 	struct dentry *qp_debugfs;
562 	struct dentry *eq_debugfs;
563 	struct dentry *cq_debugfs;
564 	struct dentry *cmdif_debugfs;
565 	struct dentry *pages_debugfs;
566 	struct dentry *lag_debugfs;
567 };
568 
569 enum mlx5_func_type {
570 	MLX5_PF,
571 	MLX5_VF,
572 	MLX5_SF,
573 	MLX5_HOST_PF,
574 	MLX5_EC_VF,
575 	MLX5_FUNC_TYPE_NUM,
576 };
577 
578 struct mlx5_ft_pool;
579 struct mlx5_priv {
580 	/* IRQ table valid only for real pci devices PF or VF */
581 	struct mlx5_irq_table   *irq_table;
582 	struct mlx5_eq_table	*eq_table;
583 
584 	/* pages stuff */
585 	struct mlx5_nb          pg_nb;
586 	struct workqueue_struct *pg_wq;
587 	struct xarray           page_root_xa;
588 	atomic_t		reg_pages;
589 	struct list_head	free_list;
590 	u32			fw_pages;
591 	u32			page_counters[MLX5_FUNC_TYPE_NUM];
592 	u32			fw_pages_alloc_failed;
593 	u32			give_pages_dropped;
594 	u32			reclaim_pages_discard;
595 
596 	struct mlx5_core_health health;
597 	struct list_head	traps;
598 
599 	struct mlx5_debugfs_entries dbg;
600 
601 	/* start: alloc staff */
602 	/* protect buffer allocation according to numa node */
603 	struct mutex            alloc_mutex;
604 	int                     numa_node;
605 
606 	struct mutex            pgdir_mutex;
607 	struct list_head        pgdir_list;
608 	/* end: alloc staff */
609 
610 	struct mlx5_adev       **adev;
611 	int			adev_idx;
612 	int			sw_vhca_id;
613 	struct mlx5_events      *events;
614 
615 	struct mlx5_flow_steering *steering;
616 	struct mlx5_mpfs        *mpfs;
617 	struct mlx5_eswitch     *eswitch;
618 	struct mlx5_core_sriov	sriov;
619 	struct mlx5_lag		*lag;
620 	u32			flags;
621 	struct mlx5_devcom	*devcom;
622 	struct mlx5_fw_reset	*fw_reset;
623 	struct mlx5_core_roce	roce;
624 	struct mlx5_fc_stats		fc_stats;
625 	struct mlx5_rl_table            rl_table;
626 	struct mlx5_ft_pool		*ft_pool;
627 
628 	struct mlx5_bfreg_data		bfregs;
629 	struct mlx5_uars_page	       *uar;
630 #ifdef CONFIG_MLX5_SF
631 	struct mlx5_vhca_state_notifier *vhca_state_notifier;
632 	struct mlx5_sf_dev_table *sf_dev_table;
633 	struct mlx5_core_dev *parent_mdev;
634 #endif
635 #ifdef CONFIG_MLX5_SF_MANAGER
636 	struct mlx5_sf_hw_table *sf_hw_table;
637 	struct mlx5_sf_table *sf_table;
638 #endif
639 };
640 
641 enum mlx5_device_state {
642 	MLX5_DEVICE_STATE_UP = 1,
643 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
644 };
645 
646 enum mlx5_interface_state {
647 	MLX5_INTERFACE_STATE_UP = BIT(0),
648 	MLX5_BREAK_FW_WAIT = BIT(1),
649 };
650 
651 enum mlx5_pci_status {
652 	MLX5_PCI_STATUS_DISABLED,
653 	MLX5_PCI_STATUS_ENABLED,
654 };
655 
656 enum mlx5_pagefault_type_flags {
657 	MLX5_PFAULT_REQUESTOR = 1 << 0,
658 	MLX5_PFAULT_WRITE     = 1 << 1,
659 	MLX5_PFAULT_RDMA      = 1 << 2,
660 };
661 
662 struct mlx5_td {
663 	/* protects tirs list changes while tirs refresh */
664 	struct mutex     list_lock;
665 	struct list_head tirs_list;
666 	u32              tdn;
667 };
668 
669 struct mlx5e_resources {
670 	struct mlx5e_hw_objs {
671 		u32                        pdn;
672 		struct mlx5_td             td;
673 		u32			   mkey;
674 		struct mlx5_sq_bfreg       bfreg;
675 	} hw_objs;
676 	struct net_device *uplink_netdev;
677 	struct mutex uplink_netdev_lock;
678 	struct mlx5_crypto_dek_priv *dek_priv;
679 };
680 
681 enum mlx5_sw_icm_type {
682 	MLX5_SW_ICM_TYPE_STEERING,
683 	MLX5_SW_ICM_TYPE_HEADER_MODIFY,
684 	MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN,
685 };
686 
687 #define MLX5_MAX_RESERVED_GIDS 8
688 
689 struct mlx5_rsvd_gids {
690 	unsigned int start;
691 	unsigned int count;
692 	struct ida ida;
693 };
694 
695 #define MAX_PIN_NUM	8
696 struct mlx5_pps {
697 	u8                         pin_caps[MAX_PIN_NUM];
698 	struct work_struct         out_work;
699 	u64                        start[MAX_PIN_NUM];
700 	u8                         enabled;
701 	u64                        min_npps_period;
702 	u64                        min_out_pulse_duration_ns;
703 };
704 
705 struct mlx5_timer {
706 	struct cyclecounter        cycles;
707 	struct timecounter         tc;
708 	u32                        nominal_c_mult;
709 	unsigned long              overflow_period;
710 	struct delayed_work        overflow_work;
711 };
712 
713 struct mlx5_clock {
714 	struct mlx5_nb             pps_nb;
715 	seqlock_t                  lock;
716 	struct hwtstamp_config     hwtstamp_config;
717 	struct ptp_clock          *ptp;
718 	struct ptp_clock_info      ptp_info;
719 	struct mlx5_pps            pps_info;
720 	struct mlx5_timer          timer;
721 };
722 
723 struct mlx5_dm;
724 struct mlx5_fw_tracer;
725 struct mlx5_vxlan;
726 struct mlx5_geneve;
727 struct mlx5_hv_vhca;
728 struct mlx5_thermal;
729 
730 #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
731 #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
732 
733 enum {
734 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
735 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
736 };
737 
738 enum {
739 	MKEY_CACHE_LAST_STD_ENTRY = 20,
740 	MLX5_IMR_KSM_CACHE_ENTRY,
741 	MAX_MKEY_CACHE_ENTRIES
742 };
743 
744 struct mlx5_profile {
745 	u64	mask;
746 	u8	log_max_qp;
747 	u8	num_cmd_caches;
748 	struct {
749 		int	size;
750 		int	limit;
751 	} mr_cache[MAX_MKEY_CACHE_ENTRIES];
752 };
753 
754 struct mlx5_hca_cap {
755 	u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
756 	u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
757 };
758 
759 struct mlx5_core_dev {
760 	struct device *device;
761 	enum mlx5_coredev_type coredev_type;
762 	struct pci_dev	       *pdev;
763 	/* sync pci state */
764 	struct mutex		pci_status_mutex;
765 	enum mlx5_pci_status	pci_status;
766 	u8			rev_id;
767 	char			board_id[MLX5_BOARD_ID_LEN];
768 	struct mlx5_cmd		cmd;
769 	struct {
770 		struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
771 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
772 		u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
773 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
774 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
775 		u8  embedded_cpu;
776 	} caps;
777 	struct mlx5_timeouts	*timeouts;
778 	u64			sys_image_guid;
779 	phys_addr_t		iseg_base;
780 	struct mlx5_init_seg __iomem *iseg;
781 	phys_addr_t             bar_addr;
782 	enum mlx5_device_state	state;
783 	/* sync interface state */
784 	struct mutex		intf_state_mutex;
785 	struct lock_class_key	lock_key;
786 	unsigned long		intf_state;
787 	struct mlx5_priv	priv;
788 	struct mlx5_profile	profile;
789 	u32			issi;
790 	struct mlx5e_resources  mlx5e_res;
791 	struct mlx5_dm          *dm;
792 	struct mlx5_vxlan       *vxlan;
793 	struct mlx5_geneve      *geneve;
794 	struct {
795 		struct mlx5_rsvd_gids	reserved_gids;
796 		u32			roce_en;
797 	} roce;
798 #ifdef CONFIG_MLX5_FPGA
799 	struct mlx5_fpga_device *fpga;
800 #endif
801 	struct mlx5_clock        clock;
802 	struct mlx5_ib_clock_info  *clock_info;
803 	struct mlx5_fw_tracer   *tracer;
804 	struct mlx5_rsc_dump    *rsc_dump;
805 	u32                      vsc_addr;
806 	struct mlx5_hv_vhca	*hv_vhca;
807 	struct mlx5_thermal	*thermal;
808 };
809 
810 struct mlx5_db {
811 	__be32			*db;
812 	union {
813 		struct mlx5_db_pgdir		*pgdir;
814 		struct mlx5_ib_user_db_page	*user_page;
815 	}			u;
816 	dma_addr_t		dma;
817 	int			index;
818 };
819 
820 enum {
821 	MLX5_COMP_EQ_SIZE = 1024,
822 };
823 
824 enum {
825 	MLX5_PTYS_IB = 1 << 0,
826 	MLX5_PTYS_EN = 1 << 2,
827 };
828 
829 typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
830 
831 enum {
832 	MLX5_CMD_ENT_STATE_PENDING_COMP,
833 };
834 
835 struct mlx5_cmd_work_ent {
836 	unsigned long		state;
837 	struct mlx5_cmd_msg    *in;
838 	struct mlx5_cmd_msg    *out;
839 	void		       *uout;
840 	int			uout_size;
841 	mlx5_cmd_cbk_t		callback;
842 	struct delayed_work	cb_timeout_work;
843 	void		       *context;
844 	int			idx;
845 	struct completion	handling;
846 	struct completion	done;
847 	struct mlx5_cmd        *cmd;
848 	struct work_struct	work;
849 	struct mlx5_cmd_layout *lay;
850 	int			ret;
851 	int			page_queue;
852 	u8			status;
853 	u8			token;
854 	u64			ts1;
855 	u64			ts2;
856 	u16			op;
857 	bool			polling;
858 	/* Track the max comp handlers */
859 	refcount_t              refcnt;
860 };
861 
862 enum phy_port_state {
863 	MLX5_AAA_111
864 };
865 
866 struct mlx5_hca_vport_context {
867 	u32			field_select;
868 	bool			sm_virt_aware;
869 	bool			has_smi;
870 	bool			has_raw;
871 	enum port_state_policy	policy;
872 	enum phy_port_state	phys_state;
873 	enum ib_port_state	vport_state;
874 	u8			port_physical_state;
875 	u64			sys_image_guid;
876 	u64			port_guid;
877 	u64			node_guid;
878 	u32			cap_mask1;
879 	u32			cap_mask1_perm;
880 	u16			cap_mask2;
881 	u16			cap_mask2_perm;
882 	u16			lid;
883 	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
884 	u8			lmc;
885 	u8			subnet_timeout;
886 	u16			sm_lid;
887 	u8			sm_sl;
888 	u16			qkey_violation_counter;
889 	u16			pkey_violation_counter;
890 	bool			grh_required;
891 };
892 
893 #define STRUCT_FIELD(header, field) \
894 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
895 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
896 
897 extern struct dentry *mlx5_debugfs_root;
898 
899 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
900 {
901 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
902 }
903 
904 static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
905 {
906 	return ioread32be(&dev->iseg->fw_rev) >> 16;
907 }
908 
909 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
910 {
911 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
912 }
913 
914 static inline u32 mlx5_base_mkey(const u32 key)
915 {
916 	return key & 0xffffff00u;
917 }
918 
919 static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
920 {
921 	return ((u32)1 << log_sz) << log_stride;
922 }
923 
924 static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
925 					u8 log_stride, u8 log_sz,
926 					u16 strides_offset,
927 					struct mlx5_frag_buf_ctrl *fbc)
928 {
929 	fbc->frags      = frags;
930 	fbc->log_stride = log_stride;
931 	fbc->log_sz     = log_sz;
932 	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
933 	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
934 	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
935 	fbc->strides_offset = strides_offset;
936 }
937 
938 static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
939 				 u8 log_stride, u8 log_sz,
940 				 struct mlx5_frag_buf_ctrl *fbc)
941 {
942 	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
943 }
944 
945 static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
946 					  u32 ix)
947 {
948 	unsigned int frag;
949 
950 	ix  += fbc->strides_offset;
951 	frag = ix >> fbc->log_frag_strides;
952 
953 	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
954 }
955 
956 static inline u32
957 mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
958 {
959 	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
960 
961 	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
962 }
963 
964 enum {
965 	CMD_ALLOWED_OPCODE_ALL,
966 };
967 
968 void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
969 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
970 void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
971 
972 struct mlx5_async_ctx {
973 	struct mlx5_core_dev *dev;
974 	atomic_t num_inflight;
975 	struct completion inflight_done;
976 };
977 
978 struct mlx5_async_work;
979 
980 typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
981 
982 struct mlx5_async_work {
983 	struct mlx5_async_ctx *ctx;
984 	mlx5_async_cbk_t user_callback;
985 	u16 opcode; /* cmd opcode */
986 	u16 op_mod; /* cmd op_mod */
987 	void *out; /* pointer to the cmd output buffer */
988 };
989 
990 void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
991 			     struct mlx5_async_ctx *ctx);
992 void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
993 int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
994 		     void *out, int out_size, mlx5_async_cbk_t callback,
995 		     struct mlx5_async_work *work);
996 void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
997 int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
998 int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
999 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1000 		  int out_size);
1001 
1002 #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out)                             \
1003 	({                                                                     \
1004 		mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out,    \
1005 			      MLX5_ST_SZ_BYTES(ifc_cmd##_out));                \
1006 	})
1007 
1008 #define mlx5_cmd_exec_in(dev, ifc_cmd, in)                                     \
1009 	({                                                                     \
1010 		u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {};                   \
1011 		mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out);                   \
1012 	})
1013 
1014 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1015 			  void *out, int out_size);
1016 bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
1017 
1018 void mlx5_core_uplink_netdev_set(struct mlx5_core_dev *mdev, struct net_device *netdev);
1019 void mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev *mdev);
1020 
1021 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
1022 void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1023 int mlx5_health_init(struct mlx5_core_dev *dev);
1024 void mlx5_start_health_poll(struct mlx5_core_dev *dev);
1025 void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
1026 void mlx5_start_health_fw_log_up(struct mlx5_core_dev *dev);
1027 void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
1028 void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1029 int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1030 			     struct mlx5_frag_buf *buf, int node);
1031 void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1032 struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1033 						      gfp_t flags, int npages);
1034 void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1035 				 struct mlx5_cmd_mailbox *head);
1036 int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1037 			  int inlen);
1038 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1039 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1040 			 int outlen);
1041 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1042 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1043 int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1044 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1045 void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1046 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1047 void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1048 void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
1049 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1050 				 s32 npages, bool ec_function);
1051 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1052 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1053 void mlx5_register_debugfs(void);
1054 void mlx5_unregister_debugfs(void);
1055 
1056 void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1057 void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1058 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
1059 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1060 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1061 
1062 struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
1063 void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1064 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1065 int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1066 		    void *data_out, int size_out, u16 reg_id, int arg,
1067 		    int write, bool verbose);
1068 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1069 			 int size_in, void *data_out, int size_out,
1070 			 u16 reg_num, int arg, int write);
1071 
1072 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1073 		       int node);
1074 
1075 static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1076 {
1077 	return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1078 }
1079 
1080 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1081 
1082 const char *mlx5_command_str(int command);
1083 void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1084 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1085 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1086 			 int npsvs, u32 *sig_index);
1087 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1088 __be32 mlx5_core_get_terminate_scatter_list_mkey(struct mlx5_core_dev *dev);
1089 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1090 int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1091 			struct mlx5_odp_caps *odp_caps);
1092 
1093 int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1094 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1095 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1096 		     struct mlx5_rate_limit *rl);
1097 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1098 bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1099 int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1100 			 bool dedicated_entry, u16 *index);
1101 void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
1102 bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1103 		       struct mlx5_rate_limit *rl_1);
1104 int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1105 		     bool map_wc, bool fast_path);
1106 void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1107 
1108 unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1109 struct cpumask *
1110 mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1111 unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1112 int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1113 			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1114 			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1115 
1116 static inline u32 mlx5_mkey_to_idx(u32 mkey)
1117 {
1118 	return mkey >> 8;
1119 }
1120 
1121 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1122 {
1123 	return mkey_idx << 8;
1124 }
1125 
1126 static inline u8 mlx5_mkey_variant(u32 mkey)
1127 {
1128 	return mkey & 0xff;
1129 }
1130 
1131 /* Async-atomic event notifier used by mlx5 core to forward FW
1132  * evetns received from event queue to mlx5 consumers.
1133  * Optimise event queue dipatching.
1134  */
1135 int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1136 int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1137 
1138 /* Async-atomic event notifier used for forwarding
1139  * evetns from the event queue into the to mlx5 events dispatcher,
1140  * eswitch, clock and others.
1141  */
1142 int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1143 int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1144 
1145 /* Blocking event notifier used to forward SW events, used for slow path */
1146 int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1147 int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1148 int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1149 				      void *data);
1150 
1151 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1152 
1153 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1154 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1155 bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1156 bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
1157 bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1158 bool mlx5_lag_mode_is_hash(struct mlx5_core_dev *dev);
1159 bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1160 bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
1161 bool mlx5_lag_is_mpesw(struct mlx5_core_dev *dev);
1162 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1163 u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1164 			   struct net_device *slave);
1165 int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1166 				 u64 *values,
1167 				 int num_counters,
1168 				 size_t *offsets);
1169 struct mlx5_core_dev *mlx5_lag_get_next_peer_mdev(struct mlx5_core_dev *dev, int *i);
1170 
1171 #define mlx5_lag_for_each_peer_mdev(dev, peer, i)				\
1172 	for (i = 0, peer = mlx5_lag_get_next_peer_mdev(dev, &i);		\
1173 	     peer;								\
1174 	     peer = mlx5_lag_get_next_peer_mdev(dev, &i))
1175 
1176 u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
1177 struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1178 void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1179 int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1180 			 u64 length, u32 log_alignment, u16 uid,
1181 			 phys_addr_t *addr, u32 *obj_id);
1182 int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1183 			   u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
1184 
1185 struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1186 void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1187 
1188 int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1189 					  int vf_id,
1190 					  struct notifier_block *nb);
1191 void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1192 					     int vf_id,
1193 					     struct notifier_block *nb);
1194 #ifdef CONFIG_MLX5_CORE_IPOIB
1195 struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1196 					  struct ib_device *ibdev,
1197 					  const char *name,
1198 					  void (*setup)(struct net_device *));
1199 #endif /* CONFIG_MLX5_CORE_IPOIB */
1200 int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1201 			    struct ib_device *device,
1202 			    struct rdma_netdev_alloc_params *params);
1203 
1204 enum {
1205 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1206 };
1207 
1208 static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
1209 {
1210 	return dev->coredev_type == MLX5_COREDEV_PF;
1211 }
1212 
1213 static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1214 {
1215 	return dev->coredev_type == MLX5_COREDEV_VF;
1216 }
1217 
1218 static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
1219 {
1220 	return dev->caps.embedded_cpu;
1221 }
1222 
1223 static inline bool
1224 mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1225 {
1226 	return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1227 }
1228 
1229 static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1230 {
1231 	return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1232 }
1233 
1234 static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1235 {
1236 	return dev->priv.sriov.max_vfs;
1237 }
1238 
1239 static inline int mlx5_lag_is_lacp_owner(struct mlx5_core_dev *dev)
1240 {
1241 	/* LACP owner conditions:
1242 	 * 1) Function is physical.
1243 	 * 2) LAG is supported by FW.
1244 	 * 3) LAG is managed by driver (currently the only option).
1245 	 */
1246 	return  MLX5_CAP_GEN(dev, vport_group_manager) &&
1247 		   (MLX5_CAP_GEN(dev, num_lag_ports) > 1) &&
1248 		    MLX5_CAP_GEN(dev, lag_master);
1249 }
1250 
1251 static inline u16 mlx5_core_max_ec_vfs(const struct mlx5_core_dev *dev)
1252 {
1253 	return dev->priv.sriov.max_ec_vfs;
1254 }
1255 
1256 static inline int mlx5_get_gid_table_len(u16 param)
1257 {
1258 	if (param > 4) {
1259 		pr_warn("gid table length is zero\n");
1260 		return 0;
1261 	}
1262 
1263 	return 8 * (1 << param);
1264 }
1265 
1266 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1267 {
1268 	return !!(dev->priv.rl_table.max_size);
1269 }
1270 
1271 static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1272 {
1273 	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1274 	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1275 }
1276 
1277 static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1278 {
1279 	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1280 }
1281 
1282 static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1283 {
1284 	return mlx5_core_is_mp_slave(dev) ||
1285 	       mlx5_core_is_mp_master(dev);
1286 }
1287 
1288 static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1289 {
1290 	if (!mlx5_core_mp_enabled(dev))
1291 		return 1;
1292 
1293 	return MLX5_CAP_GEN(dev, native_port_num);
1294 }
1295 
1296 static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1297 {
1298 	int idx = MLX5_CAP_GEN(dev, native_port_num);
1299 
1300 	if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1301 		return idx - 1;
1302 	else
1303 		return PCI_FUNC(dev->pdev->devfn);
1304 }
1305 
1306 enum {
1307 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1308 };
1309 
1310 bool mlx5_is_roce_on(struct mlx5_core_dev *dev);
1311 
1312 static inline bool mlx5_get_roce_state(struct mlx5_core_dev *dev)
1313 {
1314 	if (MLX5_CAP_GEN(dev, roce_rw_supported))
1315 		return MLX5_CAP_GEN(dev, roce);
1316 
1317 	/* If RoCE cap is read-only in FW, get RoCE state from devlink
1318 	 * in order to support RoCE enable/disable feature
1319 	 */
1320 	return mlx5_is_roce_on(dev);
1321 }
1322 
1323 enum {
1324 	MLX5_OCTWORD = 16,
1325 };
1326 
1327 struct msi_map mlx5_msix_alloc(struct mlx5_core_dev *dev,
1328 			       irqreturn_t (*handler)(int, void *),
1329 			       const struct irq_affinity_desc *affdesc,
1330 			       const char *name);
1331 void mlx5_msix_free(struct mlx5_core_dev *dev, struct msi_map map);
1332 
1333 #endif /* MLX5_DRIVER_H */
1334