1 /* 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33 #ifndef MLX5_DRIVER_H 34 #define MLX5_DRIVER_H 35 36 #include <linux/kernel.h> 37 #include <linux/completion.h> 38 #include <linux/pci.h> 39 #include <linux/irq.h> 40 #include <linux/spinlock_types.h> 41 #include <linux/semaphore.h> 42 #include <linux/slab.h> 43 #include <linux/vmalloc.h> 44 #include <linux/xarray.h> 45 #include <linux/workqueue.h> 46 #include <linux/mempool.h> 47 #include <linux/interrupt.h> 48 #include <linux/idr.h> 49 #include <linux/notifier.h> 50 #include <linux/refcount.h> 51 #include <linux/auxiliary_bus.h> 52 53 #include <linux/mlx5/device.h> 54 #include <linux/mlx5/doorbell.h> 55 #include <linux/mlx5/eq.h> 56 #include <linux/timecounter.h> 57 #include <linux/ptp_clock_kernel.h> 58 #include <net/devlink.h> 59 60 #define MLX5_ADEV_NAME "mlx5_core" 61 62 enum { 63 MLX5_BOARD_ID_LEN = 64, 64 }; 65 66 enum { 67 /* one minute for the sake of bringup. Generally, commands must always 68 * complete and we may need to increase this timeout value 69 */ 70 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000, 71 MLX5_CMD_WQ_MAX_NAME = 32, 72 }; 73 74 enum { 75 CMD_OWNER_SW = 0x0, 76 CMD_OWNER_HW = 0x1, 77 CMD_STATUS_SUCCESS = 0, 78 }; 79 80 enum mlx5_sqp_t { 81 MLX5_SQP_SMI = 0, 82 MLX5_SQP_GSI = 1, 83 MLX5_SQP_IEEE_1588 = 2, 84 MLX5_SQP_SNIFFER = 3, 85 MLX5_SQP_SYNC_UMR = 4, 86 }; 87 88 enum { 89 MLX5_MAX_PORTS = 2, 90 }; 91 92 enum { 93 MLX5_ATOMIC_MODE_OFFSET = 16, 94 MLX5_ATOMIC_MODE_IB_COMP = 1, 95 MLX5_ATOMIC_MODE_CX = 2, 96 MLX5_ATOMIC_MODE_8B = 3, 97 MLX5_ATOMIC_MODE_16B = 4, 98 MLX5_ATOMIC_MODE_32B = 5, 99 MLX5_ATOMIC_MODE_64B = 6, 100 MLX5_ATOMIC_MODE_128B = 7, 101 MLX5_ATOMIC_MODE_256B = 8, 102 }; 103 104 enum { 105 MLX5_REG_QPTS = 0x4002, 106 MLX5_REG_QETCR = 0x4005, 107 MLX5_REG_QTCT = 0x400a, 108 MLX5_REG_QPDPM = 0x4013, 109 MLX5_REG_QCAM = 0x4019, 110 MLX5_REG_DCBX_PARAM = 0x4020, 111 MLX5_REG_DCBX_APP = 0x4021, 112 MLX5_REG_FPGA_CAP = 0x4022, 113 MLX5_REG_FPGA_CTRL = 0x4023, 114 MLX5_REG_FPGA_ACCESS_REG = 0x4024, 115 MLX5_REG_CORE_DUMP = 0x402e, 116 MLX5_REG_PCAP = 0x5001, 117 MLX5_REG_PMTU = 0x5003, 118 MLX5_REG_PTYS = 0x5004, 119 MLX5_REG_PAOS = 0x5006, 120 MLX5_REG_PFCC = 0x5007, 121 MLX5_REG_PPCNT = 0x5008, 122 MLX5_REG_PPTB = 0x500b, 123 MLX5_REG_PBMC = 0x500c, 124 MLX5_REG_PMAOS = 0x5012, 125 MLX5_REG_PUDE = 0x5009, 126 MLX5_REG_PMPE = 0x5010, 127 MLX5_REG_PELC = 0x500e, 128 MLX5_REG_PVLC = 0x500f, 129 MLX5_REG_PCMR = 0x5041, 130 MLX5_REG_PMLP = 0x5002, 131 MLX5_REG_PPLM = 0x5023, 132 MLX5_REG_PCAM = 0x507f, 133 MLX5_REG_NODE_DESC = 0x6001, 134 MLX5_REG_HOST_ENDIANNESS = 0x7004, 135 MLX5_REG_MCIA = 0x9014, 136 MLX5_REG_MFRL = 0x9028, 137 MLX5_REG_MLCR = 0x902b, 138 MLX5_REG_MTRC_CAP = 0x9040, 139 MLX5_REG_MTRC_CONF = 0x9041, 140 MLX5_REG_MTRC_STDB = 0x9042, 141 MLX5_REG_MTRC_CTRL = 0x9043, 142 MLX5_REG_MPEIN = 0x9050, 143 MLX5_REG_MPCNT = 0x9051, 144 MLX5_REG_MTPPS = 0x9053, 145 MLX5_REG_MTPPSE = 0x9054, 146 MLX5_REG_MTUTC = 0x9055, 147 MLX5_REG_MPEGC = 0x9056, 148 MLX5_REG_MCQS = 0x9060, 149 MLX5_REG_MCQI = 0x9061, 150 MLX5_REG_MCC = 0x9062, 151 MLX5_REG_MCDA = 0x9063, 152 MLX5_REG_MCAM = 0x907f, 153 MLX5_REG_MIRC = 0x9162, 154 MLX5_REG_SBCAM = 0xB01F, 155 MLX5_REG_RESOURCE_DUMP = 0xC000, 156 }; 157 158 enum mlx5_qpts_trust_state { 159 MLX5_QPTS_TRUST_PCP = 1, 160 MLX5_QPTS_TRUST_DSCP = 2, 161 }; 162 163 enum mlx5_dcbx_oper_mode { 164 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0, 165 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3, 166 }; 167 168 enum { 169 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 170 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 171 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2, 172 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3, 173 }; 174 175 enum mlx5_page_fault_resume_flags { 176 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, 177 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, 178 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, 179 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, 180 }; 181 182 enum dbg_rsc_type { 183 MLX5_DBG_RSC_QP, 184 MLX5_DBG_RSC_EQ, 185 MLX5_DBG_RSC_CQ, 186 }; 187 188 enum port_state_policy { 189 MLX5_POLICY_DOWN = 0, 190 MLX5_POLICY_UP = 1, 191 MLX5_POLICY_FOLLOW = 2, 192 MLX5_POLICY_INVALID = 0xffffffff 193 }; 194 195 enum mlx5_coredev_type { 196 MLX5_COREDEV_PF, 197 MLX5_COREDEV_VF, 198 MLX5_COREDEV_SF, 199 }; 200 201 struct mlx5_field_desc { 202 int i; 203 }; 204 205 struct mlx5_rsc_debug { 206 struct mlx5_core_dev *dev; 207 void *object; 208 enum dbg_rsc_type type; 209 struct dentry *root; 210 struct mlx5_field_desc fields[]; 211 }; 212 213 enum mlx5_dev_event { 214 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */ 215 MLX5_DEV_EVENT_PORT_AFFINITY = 129, 216 }; 217 218 enum mlx5_port_status { 219 MLX5_PORT_UP = 1, 220 MLX5_PORT_DOWN = 2, 221 }; 222 223 enum mlx5_cmdif_state { 224 MLX5_CMDIF_STATE_UNINITIALIZED, 225 MLX5_CMDIF_STATE_UP, 226 MLX5_CMDIF_STATE_DOWN, 227 }; 228 229 struct mlx5_cmd_first { 230 __be32 data[4]; 231 }; 232 233 struct mlx5_cmd_msg { 234 struct list_head list; 235 struct cmd_msg_cache *parent; 236 u32 len; 237 struct mlx5_cmd_first first; 238 struct mlx5_cmd_mailbox *next; 239 }; 240 241 struct mlx5_cmd_debug { 242 struct dentry *dbg_root; 243 void *in_msg; 244 void *out_msg; 245 u8 status; 246 u16 inlen; 247 u16 outlen; 248 }; 249 250 struct cmd_msg_cache { 251 /* protect block chain allocations 252 */ 253 spinlock_t lock; 254 struct list_head head; 255 unsigned int max_inbox_size; 256 unsigned int num_ent; 257 }; 258 259 enum { 260 MLX5_NUM_COMMAND_CACHES = 5, 261 }; 262 263 struct mlx5_cmd_stats { 264 u64 sum; 265 u64 n; 266 struct dentry *root; 267 /* protect command average calculations */ 268 spinlock_t lock; 269 }; 270 271 struct mlx5_cmd { 272 struct mlx5_nb nb; 273 274 enum mlx5_cmdif_state state; 275 void *cmd_alloc_buf; 276 dma_addr_t alloc_dma; 277 int alloc_size; 278 void *cmd_buf; 279 dma_addr_t dma; 280 u16 cmdif_rev; 281 u8 log_sz; 282 u8 log_stride; 283 int max_reg_cmds; 284 int events; 285 u32 __iomem *vector; 286 287 /* protect command queue allocations 288 */ 289 spinlock_t alloc_lock; 290 291 /* protect token allocations 292 */ 293 spinlock_t token_lock; 294 u8 token; 295 unsigned long bitmask; 296 char wq_name[MLX5_CMD_WQ_MAX_NAME]; 297 struct workqueue_struct *wq; 298 struct semaphore sem; 299 struct semaphore pages_sem; 300 int mode; 301 u16 allowed_opcode; 302 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 303 struct dma_pool *pool; 304 struct mlx5_cmd_debug dbg; 305 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES]; 306 int checksum_disabled; 307 struct mlx5_cmd_stats *stats; 308 }; 309 310 struct mlx5_cmd_mailbox { 311 void *buf; 312 dma_addr_t dma; 313 struct mlx5_cmd_mailbox *next; 314 }; 315 316 struct mlx5_buf_list { 317 void *buf; 318 dma_addr_t map; 319 }; 320 321 struct mlx5_frag_buf { 322 struct mlx5_buf_list *frags; 323 int npages; 324 int size; 325 u8 page_shift; 326 }; 327 328 struct mlx5_frag_buf_ctrl { 329 struct mlx5_buf_list *frags; 330 u32 sz_m1; 331 u16 frag_sz_m1; 332 u16 strides_offset; 333 u8 log_sz; 334 u8 log_stride; 335 u8 log_frag_strides; 336 }; 337 338 struct mlx5_core_psv { 339 u32 psv_idx; 340 struct psv_layout { 341 u32 pd; 342 u16 syndrome; 343 u16 reserved; 344 u16 bg; 345 u16 app_tag; 346 u32 ref_tag; 347 } psv; 348 }; 349 350 struct mlx5_core_sig_ctx { 351 struct mlx5_core_psv psv_memory; 352 struct mlx5_core_psv psv_wire; 353 struct ib_sig_err err_item; 354 bool sig_status_checked; 355 bool sig_err_exists; 356 u32 sigerr_count; 357 }; 358 359 enum { 360 MLX5_MKEY_MR = 1, 361 MLX5_MKEY_MW, 362 MLX5_MKEY_INDIRECT_DEVX, 363 }; 364 365 struct mlx5_core_mkey { 366 u64 iova; 367 u64 size; 368 u32 key; 369 u32 pd; 370 u32 type; 371 struct wait_queue_head wait; 372 refcount_t usecount; 373 }; 374 375 #define MLX5_24BIT_MASK ((1 << 24) - 1) 376 377 enum mlx5_res_type { 378 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 379 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 380 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 381 MLX5_RES_SRQ = 3, 382 MLX5_RES_XSRQ = 4, 383 MLX5_RES_XRQ = 5, 384 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT, 385 }; 386 387 struct mlx5_core_rsc_common { 388 enum mlx5_res_type res; 389 refcount_t refcount; 390 struct completion free; 391 }; 392 393 struct mlx5_uars_page { 394 void __iomem *map; 395 bool wc; 396 u32 index; 397 struct list_head list; 398 unsigned int bfregs; 399 unsigned long *reg_bitmap; /* for non fast path bf regs */ 400 unsigned long *fp_bitmap; 401 unsigned int reg_avail; 402 unsigned int fp_avail; 403 struct kref ref_count; 404 struct mlx5_core_dev *mdev; 405 }; 406 407 struct mlx5_bfreg_head { 408 /* protect blue flame registers allocations */ 409 struct mutex lock; 410 struct list_head list; 411 }; 412 413 struct mlx5_bfreg_data { 414 struct mlx5_bfreg_head reg_head; 415 struct mlx5_bfreg_head wc_head; 416 }; 417 418 struct mlx5_sq_bfreg { 419 void __iomem *map; 420 struct mlx5_uars_page *up; 421 bool wc; 422 u32 index; 423 unsigned int offset; 424 }; 425 426 struct mlx5_core_health { 427 struct health_buffer __iomem *health; 428 __be32 __iomem *health_counter; 429 struct timer_list timer; 430 u32 prev; 431 int miss_counter; 432 u8 synd; 433 u32 fatal_error; 434 u32 crdump_size; 435 /* wq spinlock to synchronize draining */ 436 spinlock_t wq_lock; 437 struct workqueue_struct *wq; 438 unsigned long flags; 439 struct work_struct fatal_report_work; 440 struct work_struct report_work; 441 struct delayed_work recover_work; 442 struct devlink_health_reporter *fw_reporter; 443 struct devlink_health_reporter *fw_fatal_reporter; 444 }; 445 446 struct mlx5_qp_table { 447 struct notifier_block nb; 448 449 /* protect radix tree 450 */ 451 spinlock_t lock; 452 struct radix_tree_root tree; 453 }; 454 455 struct mlx5_vf_context { 456 int enabled; 457 u64 port_guid; 458 u64 node_guid; 459 /* Valid bits are used to validate administrative guid only. 460 * Enabled after ndo_set_vf_guid 461 */ 462 u8 port_guid_valid:1; 463 u8 node_guid_valid:1; 464 enum port_state_policy policy; 465 }; 466 467 struct mlx5_core_sriov { 468 struct mlx5_vf_context *vfs_ctx; 469 int num_vfs; 470 u16 max_vfs; 471 }; 472 473 struct mlx5_fc_pool { 474 struct mlx5_core_dev *dev; 475 struct mutex pool_lock; /* protects pool lists */ 476 struct list_head fully_used; 477 struct list_head partially_used; 478 struct list_head unused; 479 int available_fcs; 480 int used_fcs; 481 int threshold; 482 }; 483 484 struct mlx5_fc_stats { 485 spinlock_t counters_idr_lock; /* protects counters_idr */ 486 struct idr counters_idr; 487 struct list_head counters; 488 struct llist_head addlist; 489 struct llist_head dellist; 490 491 struct workqueue_struct *wq; 492 struct delayed_work work; 493 unsigned long next_query; 494 unsigned long sampling_interval; /* jiffies */ 495 u32 *bulk_query_out; 496 struct mlx5_fc_pool fc_pool; 497 }; 498 499 struct mlx5_events; 500 struct mlx5_mpfs; 501 struct mlx5_eswitch; 502 struct mlx5_lag; 503 struct mlx5_devcom; 504 struct mlx5_fw_reset; 505 struct mlx5_eq_table; 506 struct mlx5_irq_table; 507 struct mlx5_vhca_state_notifier; 508 struct mlx5_sf_dev_table; 509 struct mlx5_sf_hw_table; 510 struct mlx5_sf_table; 511 512 struct mlx5_rate_limit { 513 u32 rate; 514 u32 max_burst_sz; 515 u16 typical_pkt_sz; 516 }; 517 518 struct mlx5_rl_entry { 519 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)]; 520 u16 index; 521 u64 refcount; 522 u16 uid; 523 u8 dedicated : 1; 524 }; 525 526 struct mlx5_rl_table { 527 /* protect rate limit table */ 528 struct mutex rl_lock; 529 u16 max_size; 530 u32 max_rate; 531 u32 min_rate; 532 struct mlx5_rl_entry *rl_entry; 533 }; 534 535 struct mlx5_core_roce { 536 struct mlx5_flow_table *ft; 537 struct mlx5_flow_group *fg; 538 struct mlx5_flow_handle *allow_rule; 539 }; 540 541 enum { 542 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0, 543 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1, 544 }; 545 546 struct mlx5_adev { 547 struct auxiliary_device adev; 548 struct mlx5_core_dev *mdev; 549 int idx; 550 }; 551 552 struct mlx5_priv { 553 /* IRQ table valid only for real pci devices PF or VF */ 554 struct mlx5_irq_table *irq_table; 555 struct mlx5_eq_table *eq_table; 556 557 /* pages stuff */ 558 struct mlx5_nb pg_nb; 559 struct workqueue_struct *pg_wq; 560 struct xarray page_root_xa; 561 int fw_pages; 562 atomic_t reg_pages; 563 struct list_head free_list; 564 int vfs_pages; 565 int host_pf_pages; 566 567 struct mlx5_core_health health; 568 struct list_head traps; 569 570 /* start: qp staff */ 571 struct dentry *qp_debugfs; 572 struct dentry *eq_debugfs; 573 struct dentry *cq_debugfs; 574 struct dentry *cmdif_debugfs; 575 /* end: qp staff */ 576 577 /* start: alloc staff */ 578 /* protect buffer alocation according to numa node */ 579 struct mutex alloc_mutex; 580 int numa_node; 581 582 struct mutex pgdir_mutex; 583 struct list_head pgdir_list; 584 /* end: alloc staff */ 585 struct dentry *dbg_root; 586 587 struct list_head ctx_list; 588 spinlock_t ctx_lock; 589 struct mlx5_adev **adev; 590 int adev_idx; 591 struct mlx5_events *events; 592 593 struct mlx5_flow_steering *steering; 594 struct mlx5_mpfs *mpfs; 595 struct mlx5_eswitch *eswitch; 596 struct mlx5_core_sriov sriov; 597 struct mlx5_lag *lag; 598 u32 flags; 599 struct mlx5_devcom *devcom; 600 struct mlx5_fw_reset *fw_reset; 601 struct mlx5_core_roce roce; 602 struct mlx5_fc_stats fc_stats; 603 struct mlx5_rl_table rl_table; 604 605 struct mlx5_bfreg_data bfregs; 606 struct mlx5_uars_page *uar; 607 #ifdef CONFIG_MLX5_SF 608 struct mlx5_vhca_state_notifier *vhca_state_notifier; 609 struct mlx5_sf_dev_table *sf_dev_table; 610 struct mlx5_core_dev *parent_mdev; 611 #endif 612 #ifdef CONFIG_MLX5_SF_MANAGER 613 struct mlx5_sf_hw_table *sf_hw_table; 614 struct mlx5_sf_table *sf_table; 615 #endif 616 }; 617 618 enum mlx5_device_state { 619 MLX5_DEVICE_STATE_UNINITIALIZED, 620 MLX5_DEVICE_STATE_UP, 621 MLX5_DEVICE_STATE_INTERNAL_ERROR, 622 }; 623 624 enum mlx5_interface_state { 625 MLX5_INTERFACE_STATE_UP = BIT(0), 626 }; 627 628 enum mlx5_pci_status { 629 MLX5_PCI_STATUS_DISABLED, 630 MLX5_PCI_STATUS_ENABLED, 631 }; 632 633 enum mlx5_pagefault_type_flags { 634 MLX5_PFAULT_REQUESTOR = 1 << 0, 635 MLX5_PFAULT_WRITE = 1 << 1, 636 MLX5_PFAULT_RDMA = 1 << 2, 637 }; 638 639 struct mlx5_td { 640 /* protects tirs list changes while tirs refresh */ 641 struct mutex list_lock; 642 struct list_head tirs_list; 643 u32 tdn; 644 }; 645 646 struct mlx5e_resources { 647 struct mlx5e_hw_objs { 648 u32 pdn; 649 struct mlx5_td td; 650 struct mlx5_core_mkey mkey; 651 struct mlx5_sq_bfreg bfreg; 652 } hw_objs; 653 struct devlink_port dl_port; 654 struct net_device *uplink_netdev; 655 }; 656 657 enum mlx5_sw_icm_type { 658 MLX5_SW_ICM_TYPE_STEERING, 659 MLX5_SW_ICM_TYPE_HEADER_MODIFY, 660 }; 661 662 #define MLX5_MAX_RESERVED_GIDS 8 663 664 struct mlx5_rsvd_gids { 665 unsigned int start; 666 unsigned int count; 667 struct ida ida; 668 }; 669 670 #define MAX_PIN_NUM 8 671 struct mlx5_pps { 672 u8 pin_caps[MAX_PIN_NUM]; 673 struct work_struct out_work; 674 u64 start[MAX_PIN_NUM]; 675 u8 enabled; 676 }; 677 678 struct mlx5_timer { 679 struct cyclecounter cycles; 680 struct timecounter tc; 681 u32 nominal_c_mult; 682 unsigned long overflow_period; 683 struct delayed_work overflow_work; 684 }; 685 686 struct mlx5_clock { 687 struct mlx5_nb pps_nb; 688 seqlock_t lock; 689 struct hwtstamp_config hwtstamp_config; 690 struct ptp_clock *ptp; 691 struct ptp_clock_info ptp_info; 692 struct mlx5_pps pps_info; 693 struct mlx5_timer timer; 694 }; 695 696 struct mlx5_dm; 697 struct mlx5_fw_tracer; 698 struct mlx5_vxlan; 699 struct mlx5_geneve; 700 struct mlx5_hv_vhca; 701 702 #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity)) 703 #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev)) 704 705 struct mlx5_core_dev { 706 struct device *device; 707 enum mlx5_coredev_type coredev_type; 708 struct pci_dev *pdev; 709 /* sync pci state */ 710 struct mutex pci_status_mutex; 711 enum mlx5_pci_status pci_status; 712 u8 rev_id; 713 char board_id[MLX5_BOARD_ID_LEN]; 714 struct mlx5_cmd cmd; 715 struct { 716 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 717 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 718 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)]; 719 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)]; 720 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)]; 721 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)]; 722 u8 embedded_cpu; 723 } caps; 724 u64 sys_image_guid; 725 phys_addr_t iseg_base; 726 struct mlx5_init_seg __iomem *iseg; 727 phys_addr_t bar_addr; 728 enum mlx5_device_state state; 729 /* sync interface state */ 730 struct mutex intf_state_mutex; 731 unsigned long intf_state; 732 struct mlx5_priv priv; 733 struct mlx5_profile *profile; 734 u32 issi; 735 struct mlx5e_resources mlx5e_res; 736 struct mlx5_dm *dm; 737 struct mlx5_vxlan *vxlan; 738 struct mlx5_geneve *geneve; 739 struct { 740 struct mlx5_rsvd_gids reserved_gids; 741 u32 roce_en; 742 } roce; 743 #ifdef CONFIG_MLX5_FPGA 744 struct mlx5_fpga_device *fpga; 745 #endif 746 #ifdef CONFIG_MLX5_ACCEL 747 const struct mlx5_accel_ipsec_ops *ipsec_ops; 748 #endif 749 struct mlx5_clock clock; 750 struct mlx5_ib_clock_info *clock_info; 751 struct mlx5_fw_tracer *tracer; 752 struct mlx5_rsc_dump *rsc_dump; 753 u32 vsc_addr; 754 struct mlx5_hv_vhca *hv_vhca; 755 }; 756 757 struct mlx5_db { 758 __be32 *db; 759 union { 760 struct mlx5_db_pgdir *pgdir; 761 struct mlx5_ib_user_db_page *user_page; 762 } u; 763 dma_addr_t dma; 764 int index; 765 }; 766 767 enum { 768 MLX5_COMP_EQ_SIZE = 1024, 769 }; 770 771 enum { 772 MLX5_PTYS_IB = 1 << 0, 773 MLX5_PTYS_EN = 1 << 2, 774 }; 775 776 typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 777 778 enum { 779 MLX5_CMD_ENT_STATE_PENDING_COMP, 780 }; 781 782 struct mlx5_cmd_work_ent { 783 unsigned long state; 784 struct mlx5_cmd_msg *in; 785 struct mlx5_cmd_msg *out; 786 void *uout; 787 int uout_size; 788 mlx5_cmd_cbk_t callback; 789 struct delayed_work cb_timeout_work; 790 void *context; 791 int idx; 792 struct completion handling; 793 struct completion done; 794 struct mlx5_cmd *cmd; 795 struct work_struct work; 796 struct mlx5_cmd_layout *lay; 797 int ret; 798 int page_queue; 799 u8 status; 800 u8 token; 801 u64 ts1; 802 u64 ts2; 803 u16 op; 804 bool polling; 805 /* Track the max comp handlers */ 806 refcount_t refcnt; 807 }; 808 809 struct mlx5_pas { 810 u64 pa; 811 u8 log_sz; 812 }; 813 814 enum phy_port_state { 815 MLX5_AAA_111 816 }; 817 818 struct mlx5_hca_vport_context { 819 u32 field_select; 820 bool sm_virt_aware; 821 bool has_smi; 822 bool has_raw; 823 enum port_state_policy policy; 824 enum phy_port_state phys_state; 825 enum ib_port_state vport_state; 826 u8 port_physical_state; 827 u64 sys_image_guid; 828 u64 port_guid; 829 u64 node_guid; 830 u32 cap_mask1; 831 u32 cap_mask1_perm; 832 u16 cap_mask2; 833 u16 cap_mask2_perm; 834 u16 lid; 835 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ 836 u8 lmc; 837 u8 subnet_timeout; 838 u16 sm_lid; 839 u8 sm_sl; 840 u16 qkey_violation_counter; 841 u16 pkey_violation_counter; 842 bool grh_required; 843 }; 844 845 static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset) 846 { 847 return buf->frags->buf + offset; 848 } 849 850 #define STRUCT_FIELD(header, field) \ 851 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 852 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 853 854 static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 855 { 856 return pci_get_drvdata(pdev); 857 } 858 859 extern struct dentry *mlx5_debugfs_root; 860 861 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 862 { 863 return ioread32be(&dev->iseg->fw_rev) & 0xffff; 864 } 865 866 static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 867 { 868 return ioread32be(&dev->iseg->fw_rev) >> 16; 869 } 870 871 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 872 { 873 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 874 } 875 876 static inline u32 mlx5_base_mkey(const u32 key) 877 { 878 return key & 0xffffff00u; 879 } 880 881 static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags, 882 u8 log_stride, u8 log_sz, 883 u16 strides_offset, 884 struct mlx5_frag_buf_ctrl *fbc) 885 { 886 fbc->frags = frags; 887 fbc->log_stride = log_stride; 888 fbc->log_sz = log_sz; 889 fbc->sz_m1 = (1 << fbc->log_sz) - 1; 890 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride; 891 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1; 892 fbc->strides_offset = strides_offset; 893 } 894 895 static inline void mlx5_init_fbc(struct mlx5_buf_list *frags, 896 u8 log_stride, u8 log_sz, 897 struct mlx5_frag_buf_ctrl *fbc) 898 { 899 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc); 900 } 901 902 static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc, 903 u32 ix) 904 { 905 unsigned int frag; 906 907 ix += fbc->strides_offset; 908 frag = ix >> fbc->log_frag_strides; 909 910 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride); 911 } 912 913 static inline u32 914 mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix) 915 { 916 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1; 917 918 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1); 919 } 920 921 enum { 922 CMD_ALLOWED_OPCODE_ALL, 923 }; 924 925 void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 926 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 927 void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode); 928 929 struct mlx5_async_ctx { 930 struct mlx5_core_dev *dev; 931 atomic_t num_inflight; 932 struct wait_queue_head wait; 933 }; 934 935 struct mlx5_async_work; 936 937 typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context); 938 939 struct mlx5_async_work { 940 struct mlx5_async_ctx *ctx; 941 mlx5_async_cbk_t user_callback; 942 }; 943 944 void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev, 945 struct mlx5_async_ctx *ctx); 946 void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx); 947 int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size, 948 void *out, int out_size, mlx5_async_cbk_t callback, 949 struct mlx5_async_work *work); 950 951 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 952 int out_size); 953 954 #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \ 955 ({ \ 956 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \ 957 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \ 958 }) 959 960 #define mlx5_cmd_exec_in(dev, ifc_cmd, in) \ 961 ({ \ 962 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \ 963 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \ 964 }) 965 966 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, 967 void *out, int out_size); 968 void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); 969 bool mlx5_cmd_is_down(struct mlx5_core_dev *dev); 970 971 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); 972 int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 973 int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 974 void mlx5_health_flush(struct mlx5_core_dev *dev); 975 void mlx5_health_cleanup(struct mlx5_core_dev *dev); 976 int mlx5_health_init(struct mlx5_core_dev *dev); 977 void mlx5_start_health_poll(struct mlx5_core_dev *dev); 978 void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health); 979 void mlx5_drain_health_wq(struct mlx5_core_dev *dev); 980 void mlx5_trigger_health_work(struct mlx5_core_dev *dev); 981 int mlx5_buf_alloc(struct mlx5_core_dev *dev, 982 int size, struct mlx5_frag_buf *buf); 983 void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); 984 int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size, 985 struct mlx5_frag_buf *buf, int node); 986 void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); 987 struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, 988 gfp_t flags, int npages); 989 void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, 990 struct mlx5_cmd_mailbox *head); 991 int mlx5_core_create_mkey(struct mlx5_core_dev *dev, 992 struct mlx5_core_mkey *mkey, 993 u32 *in, int inlen); 994 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, 995 struct mlx5_core_mkey *mkey); 996 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey, 997 u32 *out, int outlen); 998 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 999 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 1000 int mlx5_pagealloc_init(struct mlx5_core_dev *dev); 1001 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 1002 void mlx5_pagealloc_start(struct mlx5_core_dev *dev); 1003 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 1004 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 1005 s32 npages, bool ec_function); 1006 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 1007 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 1008 void mlx5_register_debugfs(void); 1009 void mlx5_unregister_debugfs(void); 1010 1011 void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas); 1012 void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm); 1013 void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas); 1014 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, 1015 unsigned int *irqn); 1016 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 1017 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 1018 1019 void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 1020 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 1021 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 1022 int size_in, void *data_out, int size_out, 1023 u16 reg_num, int arg, int write); 1024 1025 int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 1026 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 1027 int node); 1028 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 1029 1030 const char *mlx5_command_str(int command); 1031 void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 1032 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 1033 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 1034 int npsvs, u32 *sig_index); 1035 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 1036 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 1037 int mlx5_query_odp_caps(struct mlx5_core_dev *dev, 1038 struct mlx5_odp_caps *odp_caps); 1039 int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev, 1040 u8 port_num, void *out, size_t sz); 1041 1042 int mlx5_init_rl_table(struct mlx5_core_dev *dev); 1043 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); 1044 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index, 1045 struct mlx5_rate_limit *rl); 1046 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl); 1047 bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate); 1048 int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid, 1049 bool dedicated_entry, u16 *index); 1050 void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index); 1051 bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0, 1052 struct mlx5_rate_limit *rl_1); 1053 int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg, 1054 bool map_wc, bool fast_path); 1055 void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg); 1056 1057 unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev); 1058 struct cpumask * 1059 mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector); 1060 unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev); 1061 int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index, 1062 u8 roce_version, u8 roce_l3_type, const u8 *gid, 1063 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num); 1064 1065 static inline u32 mlx5_mkey_to_idx(u32 mkey) 1066 { 1067 return mkey >> 8; 1068 } 1069 1070 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 1071 { 1072 return mkey_idx << 8; 1073 } 1074 1075 static inline u8 mlx5_mkey_variant(u32 mkey) 1076 { 1077 return mkey & 0xff; 1078 } 1079 1080 enum { 1081 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 1082 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 1083 }; 1084 1085 enum { 1086 MR_CACHE_LAST_STD_ENTRY = 20, 1087 MLX5_IMR_MTT_CACHE_ENTRY, 1088 MLX5_IMR_KSM_CACHE_ENTRY, 1089 MAX_MR_CACHE_ENTRIES 1090 }; 1091 1092 /* Async-atomic event notifier used by mlx5 core to forward FW 1093 * evetns recived from event queue to mlx5 consumers. 1094 * Optimise event queue dipatching. 1095 */ 1096 int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); 1097 int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); 1098 1099 /* Async-atomic event notifier used for forwarding 1100 * evetns from the event queue into the to mlx5 events dispatcher, 1101 * eswitch, clock and others. 1102 */ 1103 int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb); 1104 int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb); 1105 1106 /* Blocking event notifier used to forward SW events, used for slow path */ 1107 int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); 1108 int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); 1109 int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event, 1110 void *data); 1111 1112 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 1113 1114 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev); 1115 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev); 1116 bool mlx5_lag_is_roce(struct mlx5_core_dev *dev); 1117 bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev); 1118 bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev); 1119 bool mlx5_lag_is_active(struct mlx5_core_dev *dev); 1120 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev); 1121 u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev, 1122 struct net_device *slave); 1123 int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev, 1124 u64 *values, 1125 int num_counters, 1126 size_t *offsets); 1127 struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev); 1128 void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up); 1129 int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, 1130 u64 length, u32 log_alignment, u16 uid, 1131 phys_addr_t *addr, u32 *obj_id); 1132 int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, 1133 u64 length, u16 uid, phys_addr_t addr, u32 obj_id); 1134 1135 #ifdef CONFIG_MLX5_CORE_IPOIB 1136 struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev, 1137 struct ib_device *ibdev, 1138 const char *name, 1139 void (*setup)(struct net_device *)); 1140 #endif /* CONFIG_MLX5_CORE_IPOIB */ 1141 int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev, 1142 struct ib_device *device, 1143 struct rdma_netdev_alloc_params *params); 1144 1145 struct mlx5_profile { 1146 u64 mask; 1147 u8 log_max_qp; 1148 struct { 1149 int size; 1150 int limit; 1151 } mr_cache[MAX_MR_CACHE_ENTRIES]; 1152 }; 1153 1154 enum { 1155 MLX5_PCI_DEV_IS_VF = 1 << 0, 1156 }; 1157 1158 static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev) 1159 { 1160 return dev->coredev_type == MLX5_COREDEV_PF; 1161 } 1162 1163 static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev) 1164 { 1165 return dev->coredev_type == MLX5_COREDEV_VF; 1166 } 1167 1168 static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev) 1169 { 1170 return dev->caps.embedded_cpu; 1171 } 1172 1173 static inline bool 1174 mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev) 1175 { 1176 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager); 1177 } 1178 1179 static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev) 1180 { 1181 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists); 1182 } 1183 1184 static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev) 1185 { 1186 return dev->priv.sriov.max_vfs; 1187 } 1188 1189 static inline int mlx5_get_gid_table_len(u16 param) 1190 { 1191 if (param > 4) { 1192 pr_warn("gid table length is zero\n"); 1193 return 0; 1194 } 1195 1196 return 8 * (1 << param); 1197 } 1198 1199 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) 1200 { 1201 return !!(dev->priv.rl_table.max_size); 1202 } 1203 1204 static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev) 1205 { 1206 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) && 1207 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1; 1208 } 1209 1210 static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev) 1211 { 1212 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1; 1213 } 1214 1215 static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev) 1216 { 1217 return mlx5_core_is_mp_slave(dev) || 1218 mlx5_core_is_mp_master(dev); 1219 } 1220 1221 static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev) 1222 { 1223 if (!mlx5_core_mp_enabled(dev)) 1224 return 1; 1225 1226 return MLX5_CAP_GEN(dev, native_port_num); 1227 } 1228 1229 enum { 1230 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, 1231 }; 1232 1233 static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev) 1234 { 1235 struct devlink *devlink = priv_to_devlink(dev); 1236 union devlink_param_value val; 1237 1238 devlink_param_driverinit_value_get(devlink, 1239 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE, 1240 &val); 1241 return val.vbool; 1242 } 1243 1244 #endif /* MLX5_DRIVER_H */ 1245