xref: /linux-6.15/include/linux/mlx5/device.h (revision d2e9ace4)
1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef MLX5_DEVICE_H
34 #define MLX5_DEVICE_H
35 
36 #include <linux/types.h>
37 #include <rdma/ib_verbs.h>
38 #include <linux/mlx5/mlx5_ifc.h>
39 
40 #if defined(__LITTLE_ENDIAN)
41 #define MLX5_SET_HOST_ENDIANNESS	0
42 #elif defined(__BIG_ENDIAN)
43 #define MLX5_SET_HOST_ENDIANNESS	0x80
44 #else
45 #error Host endianness not defined
46 #endif
47 
48 /* helper macros */
49 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
50 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
51 #define __mlx5_bit_off(typ, fld) (offsetof(struct mlx5_ifc_##typ##_bits, fld))
52 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
53 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
54 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
55 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf))
56 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
57 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
58 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
59 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
60 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld))
61 #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
62 
63 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
64 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
65 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
66 #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
67 #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
68 #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
69 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
70 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
71 
72 /* insert a value to a struct */
73 #define MLX5_SET(typ, p, fld, v) do { \
74 	u32 _v = v; \
75 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32);             \
76 	*((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
77 	cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
78 		     (~__mlx5_dw_mask(typ, fld))) | (((_v) & __mlx5_mask(typ, fld)) \
79 		     << __mlx5_dw_bit_off(typ, fld))); \
80 } while (0)
81 
82 #define MLX5_ARRAY_SET(typ, p, fld, idx, v) do { \
83 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 32); \
84 	MLX5_SET(typ, p, fld[idx], v); \
85 } while (0)
86 
87 #define MLX5_SET_TO_ONES(typ, p, fld) do { \
88 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32);             \
89 	*((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
90 	cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
91 		     (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
92 		     << __mlx5_dw_bit_off(typ, fld))); \
93 } while (0)
94 
95 #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
96 __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
97 __mlx5_mask(typ, fld))
98 
99 #define MLX5_GET_PR(typ, p, fld) ({ \
100 	u32 ___t = MLX5_GET(typ, p, fld); \
101 	pr_debug(#fld " = 0x%x\n", ___t); \
102 	___t; \
103 })
104 
105 #define __MLX5_SET64(typ, p, fld, v) do { \
106 	BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
107 	*((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
108 } while (0)
109 
110 #define MLX5_SET64(typ, p, fld, v) do { \
111 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
112 	__MLX5_SET64(typ, p, fld, v); \
113 } while (0)
114 
115 #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
116 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
117 	__MLX5_SET64(typ, p, fld[idx], v); \
118 } while (0)
119 
120 #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
121 
122 #define MLX5_GET64_PR(typ, p, fld) ({ \
123 	u64 ___t = MLX5_GET64(typ, p, fld); \
124 	pr_debug(#fld " = 0x%llx\n", ___t); \
125 	___t; \
126 })
127 
128 #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\
129 __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
130 __mlx5_mask16(typ, fld))
131 
132 #define MLX5_SET16(typ, p, fld, v) do { \
133 	u16 _v = v; \
134 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16);             \
135 	*((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \
136 	cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \
137 		     (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \
138 		     << __mlx5_16_bit_off(typ, fld))); \
139 } while (0)
140 
141 /* Big endian getters */
142 #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
143 	__mlx5_64_off(typ, fld)))
144 
145 #define MLX5_GET_BE(type_t, typ, p, fld) ({				  \
146 		type_t tmp;						  \
147 		switch (sizeof(tmp)) {					  \
148 		case sizeof(u8):					  \
149 			tmp = (__force type_t)MLX5_GET(typ, p, fld);	  \
150 			break;						  \
151 		case sizeof(u16):					  \
152 			tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
153 			break;						  \
154 		case sizeof(u32):					  \
155 			tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
156 			break;						  \
157 		case sizeof(u64):					  \
158 			tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
159 			break;						  \
160 			}						  \
161 		tmp;							  \
162 		})
163 
164 enum mlx5_inline_modes {
165 	MLX5_INLINE_MODE_NONE,
166 	MLX5_INLINE_MODE_L2,
167 	MLX5_INLINE_MODE_IP,
168 	MLX5_INLINE_MODE_TCP_UDP,
169 };
170 
171 enum {
172 	MLX5_MAX_COMMANDS		= 32,
173 	MLX5_CMD_DATA_BLOCK_SIZE	= 512,
174 	MLX5_PCI_CMD_XPORT		= 7,
175 	MLX5_MKEY_BSF_OCTO_SIZE		= 4,
176 	MLX5_MAX_PSVS			= 4,
177 };
178 
179 enum {
180 	MLX5_EXTENDED_UD_AV		= 0x80000000,
181 };
182 
183 enum {
184 	MLX5_CQ_STATE_ARMED		= 9,
185 	MLX5_CQ_STATE_ALWAYS_ARMED	= 0xb,
186 	MLX5_CQ_STATE_FIRED		= 0xa,
187 };
188 
189 enum {
190 	MLX5_STAT_RATE_OFFSET	= 5,
191 };
192 
193 enum {
194 	MLX5_INLINE_SEG = 0x80000000,
195 };
196 
197 enum {
198 	MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
199 };
200 
201 enum {
202 	MLX5_MIN_PKEY_TABLE_SIZE = 128,
203 	MLX5_MAX_LOG_PKEY_TABLE  = 5,
204 };
205 
206 enum {
207 	MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
208 };
209 
210 enum {
211 	MLX5_PFAULT_SUBTYPE_WQE = 0,
212 	MLX5_PFAULT_SUBTYPE_RDMA = 1,
213 };
214 
215 enum wqe_page_fault_type {
216 	MLX5_WQE_PF_TYPE_RMP = 0,
217 	MLX5_WQE_PF_TYPE_REQ_SEND_OR_WRITE = 1,
218 	MLX5_WQE_PF_TYPE_RESP = 2,
219 	MLX5_WQE_PF_TYPE_REQ_READ_OR_ATOMIC = 3,
220 };
221 
222 enum {
223 	MLX5_PERM_LOCAL_READ	= 1 << 2,
224 	MLX5_PERM_LOCAL_WRITE	= 1 << 3,
225 	MLX5_PERM_REMOTE_READ	= 1 << 4,
226 	MLX5_PERM_REMOTE_WRITE	= 1 << 5,
227 	MLX5_PERM_ATOMIC	= 1 << 6,
228 	MLX5_PERM_UMR_EN	= 1 << 7,
229 };
230 
231 enum {
232 	MLX5_PCIE_CTRL_SMALL_FENCE	= 1 << 0,
233 	MLX5_PCIE_CTRL_RELAXED_ORDERING	= 1 << 2,
234 	MLX5_PCIE_CTRL_NO_SNOOP		= 1 << 3,
235 	MLX5_PCIE_CTRL_TLP_PROCE_EN	= 1 << 6,
236 	MLX5_PCIE_CTRL_TPH_MASK		= 3 << 4,
237 };
238 
239 enum {
240 	MLX5_EN_RD	= (u64)1,
241 	MLX5_EN_WR	= (u64)2
242 };
243 
244 enum {
245 	MLX5_ADAPTER_PAGE_SHIFT		= 12,
246 	MLX5_ADAPTER_PAGE_SIZE		= 1 << MLX5_ADAPTER_PAGE_SHIFT,
247 };
248 
249 enum {
250 	MLX5_BFREGS_PER_UAR		= 4,
251 	MLX5_MAX_UARS			= 1 << 8,
252 	MLX5_NON_FP_BFREGS_PER_UAR	= 2,
253 	MLX5_FP_BFREGS_PER_UAR		= MLX5_BFREGS_PER_UAR -
254 					  MLX5_NON_FP_BFREGS_PER_UAR,
255 	MLX5_MAX_BFREGS			= MLX5_MAX_UARS *
256 					  MLX5_NON_FP_BFREGS_PER_UAR,
257 	MLX5_UARS_IN_PAGE		= PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE,
258 	MLX5_NON_FP_BFREGS_IN_PAGE	= MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE,
259 	MLX5_MIN_DYN_BFREGS		= 512,
260 	MLX5_MAX_DYN_BFREGS		= 1024,
261 };
262 
263 enum {
264 	MLX5_MKEY_MASK_LEN		= 1ull << 0,
265 	MLX5_MKEY_MASK_PAGE_SIZE	= 1ull << 1,
266 	MLX5_MKEY_MASK_START_ADDR	= 1ull << 6,
267 	MLX5_MKEY_MASK_PD		= 1ull << 7,
268 	MLX5_MKEY_MASK_EN_RINVAL	= 1ull << 8,
269 	MLX5_MKEY_MASK_EN_SIGERR	= 1ull << 9,
270 	MLX5_MKEY_MASK_BSF_EN		= 1ull << 12,
271 	MLX5_MKEY_MASK_KEY		= 1ull << 13,
272 	MLX5_MKEY_MASK_QPN		= 1ull << 14,
273 	MLX5_MKEY_MASK_LR		= 1ull << 17,
274 	MLX5_MKEY_MASK_LW		= 1ull << 18,
275 	MLX5_MKEY_MASK_RR		= 1ull << 19,
276 	MLX5_MKEY_MASK_RW		= 1ull << 20,
277 	MLX5_MKEY_MASK_A		= 1ull << 21,
278 	MLX5_MKEY_MASK_SMALL_FENCE	= 1ull << 23,
279 	MLX5_MKEY_MASK_FREE		= 1ull << 29,
280 };
281 
282 enum {
283 	MLX5_UMR_TRANSLATION_OFFSET_EN	= (1 << 4),
284 
285 	MLX5_UMR_CHECK_NOT_FREE		= (1 << 5),
286 	MLX5_UMR_CHECK_FREE		= (2 << 5),
287 
288 	MLX5_UMR_INLINE			= (1 << 7),
289 };
290 
291 #define MLX5_UMR_MTT_ALIGNMENT 0x40
292 #define MLX5_UMR_MTT_MASK      (MLX5_UMR_MTT_ALIGNMENT - 1)
293 #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
294 
295 #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
296 
297 enum {
298 	MLX5_EVENT_QUEUE_TYPE_QP = 0,
299 	MLX5_EVENT_QUEUE_TYPE_RQ = 1,
300 	MLX5_EVENT_QUEUE_TYPE_SQ = 2,
301 	MLX5_EVENT_QUEUE_TYPE_DCT = 6,
302 };
303 
304 /* mlx5 components can subscribe to any one of these events via
305  * mlx5_eq_notifier_register API.
306  */
307 enum mlx5_event {
308 	/* Special value to subscribe to any event */
309 	MLX5_EVENT_TYPE_NOTIFY_ANY	   = 0x0,
310 	/* HW events enum start: comp events are not subscribable */
311 	MLX5_EVENT_TYPE_COMP		   = 0x0,
312 	/* HW Async events enum start: subscribable events */
313 	MLX5_EVENT_TYPE_PATH_MIG	   = 0x01,
314 	MLX5_EVENT_TYPE_COMM_EST	   = 0x02,
315 	MLX5_EVENT_TYPE_SQ_DRAINED	   = 0x03,
316 	MLX5_EVENT_TYPE_SRQ_LAST_WQE	   = 0x13,
317 	MLX5_EVENT_TYPE_SRQ_RQ_LIMIT	   = 0x14,
318 
319 	MLX5_EVENT_TYPE_CQ_ERROR	   = 0x04,
320 	MLX5_EVENT_TYPE_WQ_CATAS_ERROR	   = 0x05,
321 	MLX5_EVENT_TYPE_PATH_MIG_FAILED	   = 0x07,
322 	MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
323 	MLX5_EVENT_TYPE_WQ_ACCESS_ERROR	   = 0x11,
324 	MLX5_EVENT_TYPE_SRQ_CATAS_ERROR	   = 0x12,
325 
326 	MLX5_EVENT_TYPE_INTERNAL_ERROR	   = 0x08,
327 	MLX5_EVENT_TYPE_PORT_CHANGE	   = 0x09,
328 	MLX5_EVENT_TYPE_GPIO_EVENT	   = 0x15,
329 	MLX5_EVENT_TYPE_PORT_MODULE_EVENT  = 0x16,
330 	MLX5_EVENT_TYPE_TEMP_WARN_EVENT    = 0x17,
331 	MLX5_EVENT_TYPE_REMOTE_CONFIG	   = 0x19,
332 	MLX5_EVENT_TYPE_GENERAL_EVENT	   = 0x22,
333 	MLX5_EVENT_TYPE_PPS_EVENT          = 0x25,
334 
335 	MLX5_EVENT_TYPE_DB_BF_CONGESTION   = 0x1a,
336 	MLX5_EVENT_TYPE_STALL_EVENT	   = 0x1b,
337 
338 	MLX5_EVENT_TYPE_CMD		   = 0x0a,
339 	MLX5_EVENT_TYPE_PAGE_REQUEST	   = 0xb,
340 
341 	MLX5_EVENT_TYPE_PAGE_FAULT	   = 0xc,
342 	MLX5_EVENT_TYPE_NIC_VPORT_CHANGE   = 0xd,
343 
344 	MLX5_EVENT_TYPE_DCT_DRAINED        = 0x1c,
345 
346 	MLX5_EVENT_TYPE_FPGA_ERROR         = 0x20,
347 	MLX5_EVENT_TYPE_FPGA_QP_ERROR      = 0x21,
348 
349 	MLX5_EVENT_TYPE_DEVICE_TRACER      = 0x26,
350 
351 	MLX5_EVENT_TYPE_MAX                = MLX5_EVENT_TYPE_DEVICE_TRACER + 1,
352 };
353 
354 enum {
355 	MLX5_TRACER_SUBTYPE_OWNERSHIP_CHANGE = 0x0,
356 	MLX5_TRACER_SUBTYPE_TRACES_AVAILABLE = 0x1,
357 };
358 
359 enum {
360 	MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1,
361 };
362 
363 enum {
364 	MLX5_PORT_CHANGE_SUBTYPE_DOWN		= 1,
365 	MLX5_PORT_CHANGE_SUBTYPE_ACTIVE		= 4,
366 	MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED	= 5,
367 	MLX5_PORT_CHANGE_SUBTYPE_LID		= 6,
368 	MLX5_PORT_CHANGE_SUBTYPE_PKEY		= 7,
369 	MLX5_PORT_CHANGE_SUBTYPE_GUID		= 8,
370 	MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG	= 9,
371 };
372 
373 enum {
374 	MLX5_DEV_CAP_FLAG_XRC		= 1LL <<  3,
375 	MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR	= 1LL <<  8,
376 	MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR	= 1LL <<  9,
377 	MLX5_DEV_CAP_FLAG_APM		= 1LL << 17,
378 	MLX5_DEV_CAP_FLAG_ATOMIC	= 1LL << 18,
379 	MLX5_DEV_CAP_FLAG_BLOCK_MCAST	= 1LL << 23,
380 	MLX5_DEV_CAP_FLAG_ON_DMND_PG	= 1LL << 24,
381 	MLX5_DEV_CAP_FLAG_CQ_MODER	= 1LL << 29,
382 	MLX5_DEV_CAP_FLAG_RESIZE_CQ	= 1LL << 30,
383 	MLX5_DEV_CAP_FLAG_DCT		= 1LL << 37,
384 	MLX5_DEV_CAP_FLAG_SIG_HAND_OVER	= 1LL << 40,
385 	MLX5_DEV_CAP_FLAG_CMDIF_CSUM	= 3LL << 46,
386 };
387 
388 enum {
389 	MLX5_ROCE_VERSION_1		= 0,
390 	MLX5_ROCE_VERSION_2		= 2,
391 };
392 
393 enum {
394 	MLX5_ROCE_VERSION_1_CAP		= 1 << MLX5_ROCE_VERSION_1,
395 	MLX5_ROCE_VERSION_2_CAP		= 1 << MLX5_ROCE_VERSION_2,
396 };
397 
398 enum {
399 	MLX5_ROCE_L3_TYPE_IPV4		= 0,
400 	MLX5_ROCE_L3_TYPE_IPV6		= 1,
401 };
402 
403 enum {
404 	MLX5_ROCE_L3_TYPE_IPV4_CAP	= 1 << 1,
405 	MLX5_ROCE_L3_TYPE_IPV6_CAP	= 1 << 2,
406 };
407 
408 enum {
409 	MLX5_OPCODE_NOP			= 0x00,
410 	MLX5_OPCODE_SEND_INVAL		= 0x01,
411 	MLX5_OPCODE_RDMA_WRITE		= 0x08,
412 	MLX5_OPCODE_RDMA_WRITE_IMM	= 0x09,
413 	MLX5_OPCODE_SEND		= 0x0a,
414 	MLX5_OPCODE_SEND_IMM		= 0x0b,
415 	MLX5_OPCODE_LSO			= 0x0e,
416 	MLX5_OPCODE_RDMA_READ		= 0x10,
417 	MLX5_OPCODE_ATOMIC_CS		= 0x11,
418 	MLX5_OPCODE_ATOMIC_FA		= 0x12,
419 	MLX5_OPCODE_ATOMIC_MASKED_CS	= 0x14,
420 	MLX5_OPCODE_ATOMIC_MASKED_FA	= 0x15,
421 	MLX5_OPCODE_BIND_MW		= 0x18,
422 	MLX5_OPCODE_CONFIG_CMD		= 0x1f,
423 
424 	MLX5_RECV_OPCODE_RDMA_WRITE_IMM	= 0x00,
425 	MLX5_RECV_OPCODE_SEND		= 0x01,
426 	MLX5_RECV_OPCODE_SEND_IMM	= 0x02,
427 	MLX5_RECV_OPCODE_SEND_INVAL	= 0x03,
428 
429 	MLX5_CQE_OPCODE_ERROR		= 0x1e,
430 	MLX5_CQE_OPCODE_RESIZE		= 0x16,
431 
432 	MLX5_OPCODE_SET_PSV		= 0x20,
433 	MLX5_OPCODE_GET_PSV		= 0x21,
434 	MLX5_OPCODE_CHECK_PSV		= 0x22,
435 	MLX5_OPCODE_RGET_PSV		= 0x26,
436 	MLX5_OPCODE_RCHECK_PSV		= 0x27,
437 
438 	MLX5_OPCODE_UMR			= 0x25,
439 
440 };
441 
442 enum {
443 	MLX5_SET_PORT_RESET_QKEY	= 0,
444 	MLX5_SET_PORT_GUID0		= 16,
445 	MLX5_SET_PORT_NODE_GUID		= 17,
446 	MLX5_SET_PORT_SYS_GUID		= 18,
447 	MLX5_SET_PORT_GID_TABLE		= 19,
448 	MLX5_SET_PORT_PKEY_TABLE	= 20,
449 };
450 
451 enum {
452 	MLX5_BW_NO_LIMIT   = 0,
453 	MLX5_100_MBPS_UNIT = 3,
454 	MLX5_GBPS_UNIT	   = 4,
455 };
456 
457 enum {
458 	MLX5_MAX_PAGE_SHIFT		= 31
459 };
460 
461 enum {
462 	MLX5_CAP_OFF_CMDIF_CSUM		= 46,
463 };
464 
465 enum {
466 	/*
467 	 * Max wqe size for rdma read is 512 bytes, so this
468 	 * limits our max_sge_rd as the wqe needs to fit:
469 	 * - ctrl segment (16 bytes)
470 	 * - rdma segment (16 bytes)
471 	 * - scatter elements (16 bytes each)
472 	 */
473 	MLX5_MAX_SGE_RD	= (512 - 16 - 16) / 16
474 };
475 
476 enum mlx5_odp_transport_cap_bits {
477 	MLX5_ODP_SUPPORT_SEND	 = 1 << 31,
478 	MLX5_ODP_SUPPORT_RECV	 = 1 << 30,
479 	MLX5_ODP_SUPPORT_WRITE	 = 1 << 29,
480 	MLX5_ODP_SUPPORT_READ	 = 1 << 28,
481 };
482 
483 struct mlx5_odp_caps {
484 	char reserved[0x10];
485 	struct {
486 		__be32			rc_odp_caps;
487 		__be32			uc_odp_caps;
488 		__be32			ud_odp_caps;
489 	} per_transport_caps;
490 	char reserved2[0xe4];
491 };
492 
493 struct mlx5_cmd_layout {
494 	u8		type;
495 	u8		rsvd0[3];
496 	__be32		inlen;
497 	__be64		in_ptr;
498 	__be32		in[4];
499 	__be32		out[4];
500 	__be64		out_ptr;
501 	__be32		outlen;
502 	u8		token;
503 	u8		sig;
504 	u8		rsvd1;
505 	u8		status_own;
506 };
507 
508 struct health_buffer {
509 	__be32		assert_var[5];
510 	__be32		rsvd0[3];
511 	__be32		assert_exit_ptr;
512 	__be32		assert_callra;
513 	__be32		rsvd1[2];
514 	__be32		fw_ver;
515 	__be32		hw_id;
516 	__be32		rsvd2;
517 	u8		irisc_index;
518 	u8		synd;
519 	__be16		ext_synd;
520 };
521 
522 enum mlx5_cmd_addr_l_sz_offset {
523 	MLX5_NIC_IFC_OFFSET = 8,
524 };
525 
526 struct mlx5_init_seg {
527 	__be32			fw_rev;
528 	__be32			cmdif_rev_fw_sub;
529 	__be32			rsvd0[2];
530 	__be32			cmdq_addr_h;
531 	__be32			cmdq_addr_l_sz;
532 	__be32			cmd_dbell;
533 	__be32			rsvd1[120];
534 	__be32			initializing;
535 	struct health_buffer	health;
536 	__be32			rsvd2[880];
537 	__be32			internal_timer_h;
538 	__be32			internal_timer_l;
539 	__be32			rsvd3[2];
540 	__be32			health_counter;
541 	__be32			rsvd4[1019];
542 	__be64			ieee1588_clk;
543 	__be32			ieee1588_clk_type;
544 	__be32			clr_intx;
545 };
546 
547 struct mlx5_eqe_comp {
548 	__be32	reserved[6];
549 	__be32	cqn;
550 };
551 
552 struct mlx5_eqe_qp_srq {
553 	__be32	reserved1[5];
554 	u8	type;
555 	u8	reserved2[3];
556 	__be32	qp_srq_n;
557 };
558 
559 struct mlx5_eqe_cq_err {
560 	__be32	cqn;
561 	u8	reserved1[7];
562 	u8	syndrome;
563 };
564 
565 struct mlx5_eqe_port_state {
566 	u8	reserved0[8];
567 	u8	port;
568 };
569 
570 struct mlx5_eqe_gpio {
571 	__be32	reserved0[2];
572 	__be64	gpio_event;
573 };
574 
575 struct mlx5_eqe_congestion {
576 	u8	type;
577 	u8	rsvd0;
578 	u8	congestion_level;
579 };
580 
581 struct mlx5_eqe_stall_vl {
582 	u8	rsvd0[3];
583 	u8	port_vl;
584 };
585 
586 struct mlx5_eqe_cmd {
587 	__be32	vector;
588 	__be32	rsvd[6];
589 };
590 
591 struct mlx5_eqe_page_req {
592 	u8		rsvd0[2];
593 	__be16		func_id;
594 	__be32		num_pages;
595 	__be32		rsvd1[5];
596 };
597 
598 struct mlx5_eqe_page_fault {
599 	__be32 bytes_committed;
600 	union {
601 		struct {
602 			u16     reserved1;
603 			__be16  wqe_index;
604 			u16	reserved2;
605 			__be16  packet_length;
606 			__be32  token;
607 			u8	reserved4[8];
608 			__be32  pftype_wq;
609 		} __packed wqe;
610 		struct {
611 			__be32  r_key;
612 			u16	reserved1;
613 			__be16  packet_length;
614 			__be32  rdma_op_len;
615 			__be64  rdma_va;
616 			__be32  pftype_token;
617 		} __packed rdma;
618 	} __packed;
619 } __packed;
620 
621 struct mlx5_eqe_vport_change {
622 	u8		rsvd0[2];
623 	__be16		vport_num;
624 	__be32		rsvd1[6];
625 } __packed;
626 
627 struct mlx5_eqe_port_module {
628 	u8        reserved_at_0[1];
629 	u8        module;
630 	u8        reserved_at_2[1];
631 	u8        module_status;
632 	u8        reserved_at_4[2];
633 	u8        error_type;
634 } __packed;
635 
636 struct mlx5_eqe_pps {
637 	u8		rsvd0[3];
638 	u8		pin;
639 	u8		rsvd1[4];
640 	union {
641 		struct {
642 			__be32		time_sec;
643 			__be32		time_nsec;
644 		};
645 		struct {
646 			__be64		time_stamp;
647 		};
648 	};
649 	u8		rsvd2[12];
650 } __packed;
651 
652 struct mlx5_eqe_dct {
653 	__be32  reserved[6];
654 	__be32  dctn;
655 };
656 
657 struct mlx5_eqe_temp_warning {
658 	__be64 sensor_warning_msb;
659 	__be64 sensor_warning_lsb;
660 } __packed;
661 
662 union ev_data {
663 	__be32				raw[7];
664 	struct mlx5_eqe_cmd		cmd;
665 	struct mlx5_eqe_comp		comp;
666 	struct mlx5_eqe_qp_srq		qp_srq;
667 	struct mlx5_eqe_cq_err		cq_err;
668 	struct mlx5_eqe_port_state	port;
669 	struct mlx5_eqe_gpio		gpio;
670 	struct mlx5_eqe_congestion	cong;
671 	struct mlx5_eqe_stall_vl	stall_vl;
672 	struct mlx5_eqe_page_req	req_pages;
673 	struct mlx5_eqe_page_fault	page_fault;
674 	struct mlx5_eqe_vport_change	vport_change;
675 	struct mlx5_eqe_port_module	port_module;
676 	struct mlx5_eqe_pps		pps;
677 	struct mlx5_eqe_dct             dct;
678 	struct mlx5_eqe_temp_warning	temp_warning;
679 } __packed;
680 
681 struct mlx5_eqe {
682 	u8		rsvd0;
683 	u8		type;
684 	u8		rsvd1;
685 	u8		sub_type;
686 	__be32		rsvd2[7];
687 	union ev_data	data;
688 	__be16		rsvd3;
689 	u8		signature;
690 	u8		owner;
691 } __packed;
692 
693 struct mlx5_cmd_prot_block {
694 	u8		data[MLX5_CMD_DATA_BLOCK_SIZE];
695 	u8		rsvd0[48];
696 	__be64		next;
697 	__be32		block_num;
698 	u8		rsvd1;
699 	u8		token;
700 	u8		ctrl_sig;
701 	u8		sig;
702 };
703 
704 enum {
705 	MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
706 };
707 
708 struct mlx5_err_cqe {
709 	u8	rsvd0[32];
710 	__be32	srqn;
711 	u8	rsvd1[18];
712 	u8	vendor_err_synd;
713 	u8	syndrome;
714 	__be32	s_wqe_opcode_qpn;
715 	__be16	wqe_counter;
716 	u8	signature;
717 	u8	op_own;
718 };
719 
720 struct mlx5_cqe64 {
721 	u8		outer_l3_tunneled;
722 	u8		rsvd0;
723 	__be16		wqe_id;
724 	u8		lro_tcppsh_abort_dupack;
725 	u8		lro_min_ttl;
726 	__be16		lro_tcp_win;
727 	__be32		lro_ack_seq_num;
728 	__be32		rss_hash_result;
729 	u8		rss_hash_type;
730 	u8		ml_path;
731 	u8		rsvd20[2];
732 	__be16		check_sum;
733 	__be16		slid;
734 	__be32		flags_rqpn;
735 	u8		hds_ip_ext;
736 	u8		l4_l3_hdr_type;
737 	__be16		vlan_info;
738 	__be32		srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
739 	__be32		imm_inval_pkey;
740 	u8		rsvd40[4];
741 	__be32		byte_cnt;
742 	__be32		timestamp_h;
743 	__be32		timestamp_l;
744 	__be32		sop_drop_qpn;
745 	__be16		wqe_counter;
746 	u8		signature;
747 	u8		op_own;
748 };
749 
750 struct mlx5_mini_cqe8 {
751 	union {
752 		__be32 rx_hash_result;
753 		struct {
754 			__be16 checksum;
755 			__be16 rsvd;
756 		};
757 		struct {
758 			__be16 wqe_counter;
759 			u8  s_wqe_opcode;
760 			u8  reserved;
761 		} s_wqe_info;
762 	};
763 	__be32 byte_cnt;
764 };
765 
766 enum {
767 	MLX5_NO_INLINE_DATA,
768 	MLX5_INLINE_DATA32_SEG,
769 	MLX5_INLINE_DATA64_SEG,
770 	MLX5_COMPRESSED,
771 };
772 
773 enum {
774 	MLX5_CQE_FORMAT_CSUM = 0x1,
775 };
776 
777 #define MLX5_MINI_CQE_ARRAY_SIZE 8
778 
779 static inline u8 mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
780 {
781 	return (cqe->op_own >> 2) & 0x3;
782 }
783 
784 static inline u8 get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
785 {
786 	return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
787 }
788 
789 static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
790 {
791 	return (cqe->l4_l3_hdr_type >> 4) & 0x7;
792 }
793 
794 static inline u8 get_cqe_l3_hdr_type(struct mlx5_cqe64 *cqe)
795 {
796 	return (cqe->l4_l3_hdr_type >> 2) & 0x3;
797 }
798 
799 static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe)
800 {
801 	return cqe->outer_l3_tunneled & 0x1;
802 }
803 
804 static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe)
805 {
806 	return cqe->l4_l3_hdr_type & 0x1;
807 }
808 
809 static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
810 {
811 	u32 hi, lo;
812 
813 	hi = be32_to_cpu(cqe->timestamp_h);
814 	lo = be32_to_cpu(cqe->timestamp_l);
815 
816 	return (u64)lo | ((u64)hi << 32);
817 }
818 
819 #define MLX5_MPWQE_LOG_NUM_STRIDES_BASE	(9)
820 #define MLX5_MPWQE_LOG_STRIDE_SZ_BASE	(6)
821 
822 struct mpwrq_cqe_bc {
823 	__be16	filler_consumed_strides;
824 	__be16	byte_cnt;
825 };
826 
827 static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
828 {
829 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
830 
831 	return be16_to_cpu(bc->byte_cnt);
832 }
833 
834 static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
835 {
836 	return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
837 }
838 
839 static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
840 {
841 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
842 
843 	return mpwrq_get_cqe_bc_consumed_strides(bc);
844 }
845 
846 static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
847 {
848 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
849 
850 	return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
851 }
852 
853 static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
854 {
855 	return be16_to_cpu(cqe->wqe_counter);
856 }
857 
858 enum {
859 	CQE_L4_HDR_TYPE_NONE			= 0x0,
860 	CQE_L4_HDR_TYPE_TCP_NO_ACK		= 0x1,
861 	CQE_L4_HDR_TYPE_UDP			= 0x2,
862 	CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA		= 0x3,
863 	CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA	= 0x4,
864 };
865 
866 enum {
867 	CQE_RSS_HTYPE_IP	= 0x3 << 2,
868 	/* cqe->rss_hash_type[3:2] - IP destination selected for hash
869 	 * (00 = none,  01 = IPv4, 10 = IPv6, 11 = Reserved)
870 	 */
871 	CQE_RSS_HTYPE_L4	= 0x3 << 6,
872 	/* cqe->rss_hash_type[7:6] - L4 destination selected for hash
873 	 * (00 = none, 01 = TCP. 10 = UDP, 11 = IPSEC.SPI
874 	 */
875 };
876 
877 enum {
878 	MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH	= 0x0,
879 	MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6	= 0x1,
880 	MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4	= 0x2,
881 };
882 
883 enum {
884 	CQE_L2_OK	= 1 << 0,
885 	CQE_L3_OK	= 1 << 1,
886 	CQE_L4_OK	= 1 << 2,
887 };
888 
889 struct mlx5_sig_err_cqe {
890 	u8		rsvd0[16];
891 	__be32		expected_trans_sig;
892 	__be32		actual_trans_sig;
893 	__be32		expected_reftag;
894 	__be32		actual_reftag;
895 	__be16		syndrome;
896 	u8		rsvd22[2];
897 	__be32		mkey;
898 	__be64		err_offset;
899 	u8		rsvd30[8];
900 	__be32		qpn;
901 	u8		rsvd38[2];
902 	u8		signature;
903 	u8		op_own;
904 };
905 
906 struct mlx5_wqe_srq_next_seg {
907 	u8			rsvd0[2];
908 	__be16			next_wqe_index;
909 	u8			signature;
910 	u8			rsvd1[11];
911 };
912 
913 union mlx5_ext_cqe {
914 	struct ib_grh	grh;
915 	u8		inl[64];
916 };
917 
918 struct mlx5_cqe128 {
919 	union mlx5_ext_cqe	inl_grh;
920 	struct mlx5_cqe64	cqe64;
921 };
922 
923 enum {
924 	MLX5_MKEY_STATUS_FREE = 1 << 6,
925 };
926 
927 enum {
928 	MLX5_MKEY_REMOTE_INVAL	= 1 << 24,
929 	MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
930 	MLX5_MKEY_BSF_EN	= 1 << 30,
931 	MLX5_MKEY_LEN64		= 1 << 31,
932 };
933 
934 struct mlx5_mkey_seg {
935 	/* This is a two bit field occupying bits 31-30.
936 	 * bit 31 is always 0,
937 	 * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
938 	 */
939 	u8		status;
940 	u8		pcie_control;
941 	u8		flags;
942 	u8		version;
943 	__be32		qpn_mkey7_0;
944 	u8		rsvd1[4];
945 	__be32		flags_pd;
946 	__be64		start_addr;
947 	__be64		len;
948 	__be32		bsfs_octo_size;
949 	u8		rsvd2[16];
950 	__be32		xlt_oct_size;
951 	u8		rsvd3[3];
952 	u8		log2_page_size;
953 	u8		rsvd4[4];
954 };
955 
956 #define MLX5_ATTR_EXTENDED_PORT_INFO	cpu_to_be16(0xff90)
957 
958 enum {
959 	MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO	= 1 <<  0
960 };
961 
962 enum {
963 	VPORT_STATE_DOWN		= 0x0,
964 	VPORT_STATE_UP			= 0x1,
965 };
966 
967 enum {
968 	MLX5_VPORT_ADMIN_STATE_DOWN  = 0x0,
969 	MLX5_VPORT_ADMIN_STATE_UP    = 0x1,
970 	MLX5_VPORT_ADMIN_STATE_AUTO  = 0x2,
971 };
972 
973 enum {
974 	MLX5_L3_PROT_TYPE_IPV4		= 0,
975 	MLX5_L3_PROT_TYPE_IPV6		= 1,
976 };
977 
978 enum {
979 	MLX5_L4_PROT_TYPE_TCP		= 0,
980 	MLX5_L4_PROT_TYPE_UDP		= 1,
981 };
982 
983 enum {
984 	MLX5_HASH_FIELD_SEL_SRC_IP	= 1 << 0,
985 	MLX5_HASH_FIELD_SEL_DST_IP	= 1 << 1,
986 	MLX5_HASH_FIELD_SEL_L4_SPORT	= 1 << 2,
987 	MLX5_HASH_FIELD_SEL_L4_DPORT	= 1 << 3,
988 	MLX5_HASH_FIELD_SEL_IPSEC_SPI	= 1 << 4,
989 };
990 
991 enum {
992 	MLX5_MATCH_OUTER_HEADERS	= 1 << 0,
993 	MLX5_MATCH_MISC_PARAMETERS	= 1 << 1,
994 	MLX5_MATCH_INNER_HEADERS	= 1 << 2,
995 
996 };
997 
998 enum {
999 	MLX5_FLOW_TABLE_TYPE_NIC_RCV	= 0,
1000 	MLX5_FLOW_TABLE_TYPE_ESWITCH	= 4,
1001 };
1002 
1003 enum {
1004 	MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT	= 0,
1005 	MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE	= 1,
1006 	MLX5_FLOW_CONTEXT_DEST_TYPE_TIR		= 2,
1007 };
1008 
1009 enum mlx5_list_type {
1010 	MLX5_NVPRT_LIST_TYPE_UC   = 0x0,
1011 	MLX5_NVPRT_LIST_TYPE_MC   = 0x1,
1012 	MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
1013 };
1014 
1015 enum {
1016 	MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
1017 	MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM    = 0x1,
1018 };
1019 
1020 enum mlx5_wol_mode {
1021 	MLX5_WOL_DISABLE        = 0,
1022 	MLX5_WOL_SECURED_MAGIC  = 1 << 1,
1023 	MLX5_WOL_MAGIC          = 1 << 2,
1024 	MLX5_WOL_ARP            = 1 << 3,
1025 	MLX5_WOL_BROADCAST      = 1 << 4,
1026 	MLX5_WOL_MULTICAST      = 1 << 5,
1027 	MLX5_WOL_UNICAST        = 1 << 6,
1028 	MLX5_WOL_PHY_ACTIVITY   = 1 << 7,
1029 };
1030 
1031 enum mlx5_mpls_supported_fields {
1032 	MLX5_FIELD_SUPPORT_MPLS_LABEL = 1 << 0,
1033 	MLX5_FIELD_SUPPORT_MPLS_EXP   = 1 << 1,
1034 	MLX5_FIELD_SUPPORT_MPLS_S_BOS = 1 << 2,
1035 	MLX5_FIELD_SUPPORT_MPLS_TTL   = 1 << 3
1036 };
1037 
1038 enum mlx5_flex_parser_protos {
1039 	MLX5_FLEX_PROTO_CW_MPLS_GRE   = 1 << 4,
1040 	MLX5_FLEX_PROTO_CW_MPLS_UDP   = 1 << 5,
1041 };
1042 
1043 /* MLX5 DEV CAPs */
1044 
1045 /* TODO: EAT.ME */
1046 enum mlx5_cap_mode {
1047 	HCA_CAP_OPMOD_GET_MAX	= 0,
1048 	HCA_CAP_OPMOD_GET_CUR	= 1,
1049 };
1050 
1051 enum mlx5_cap_type {
1052 	MLX5_CAP_GENERAL = 0,
1053 	MLX5_CAP_ETHERNET_OFFLOADS,
1054 	MLX5_CAP_ODP,
1055 	MLX5_CAP_ATOMIC,
1056 	MLX5_CAP_ROCE,
1057 	MLX5_CAP_IPOIB_OFFLOADS,
1058 	MLX5_CAP_IPOIB_ENHANCED_OFFLOADS,
1059 	MLX5_CAP_FLOW_TABLE,
1060 	MLX5_CAP_ESWITCH_FLOW_TABLE,
1061 	MLX5_CAP_ESWITCH,
1062 	MLX5_CAP_RESERVED,
1063 	MLX5_CAP_VECTOR_CALC,
1064 	MLX5_CAP_QOS,
1065 	MLX5_CAP_DEBUG,
1066 	MLX5_CAP_RESERVED_14,
1067 	MLX5_CAP_DEV_MEM,
1068 	/* NUM OF CAP Types */
1069 	MLX5_CAP_NUM
1070 };
1071 
1072 enum mlx5_pcam_reg_groups {
1073 	MLX5_PCAM_REGS_5000_TO_507F                 = 0x0,
1074 };
1075 
1076 enum mlx5_pcam_feature_groups {
1077 	MLX5_PCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1078 };
1079 
1080 enum mlx5_mcam_reg_groups {
1081 	MLX5_MCAM_REGS_FIRST_128                    = 0x0,
1082 };
1083 
1084 enum mlx5_mcam_feature_groups {
1085 	MLX5_MCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1086 };
1087 
1088 enum mlx5_qcam_reg_groups {
1089 	MLX5_QCAM_REGS_FIRST_128                    = 0x0,
1090 };
1091 
1092 enum mlx5_qcam_feature_groups {
1093 	MLX5_QCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1094 };
1095 
1096 /* GET Dev Caps macros */
1097 #define MLX5_CAP_GEN(mdev, cap) \
1098 	MLX5_GET(cmd_hca_cap, mdev->caps.hca_cur[MLX5_CAP_GENERAL], cap)
1099 
1100 #define MLX5_CAP_GEN_64(mdev, cap) \
1101 	MLX5_GET64(cmd_hca_cap, mdev->caps.hca_cur[MLX5_CAP_GENERAL], cap)
1102 
1103 #define MLX5_CAP_GEN_MAX(mdev, cap) \
1104 	MLX5_GET(cmd_hca_cap, mdev->caps.hca_max[MLX5_CAP_GENERAL], cap)
1105 
1106 #define MLX5_CAP_ETH(mdev, cap) \
1107 	MLX5_GET(per_protocol_networking_offload_caps,\
1108 		 mdev->caps.hca_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
1109 
1110 #define MLX5_CAP_ETH_MAX(mdev, cap) \
1111 	MLX5_GET(per_protocol_networking_offload_caps,\
1112 		 mdev->caps.hca_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
1113 
1114 #define MLX5_CAP_IPOIB_ENHANCED(mdev, cap) \
1115 	MLX5_GET(per_protocol_networking_offload_caps,\
1116 		 mdev->caps.hca_cur[MLX5_CAP_IPOIB_ENHANCED_OFFLOADS], cap)
1117 
1118 #define MLX5_CAP_ROCE(mdev, cap) \
1119 	MLX5_GET(roce_cap, mdev->caps.hca_cur[MLX5_CAP_ROCE], cap)
1120 
1121 #define MLX5_CAP_ROCE_MAX(mdev, cap) \
1122 	MLX5_GET(roce_cap, mdev->caps.hca_max[MLX5_CAP_ROCE], cap)
1123 
1124 #define MLX5_CAP_ATOMIC(mdev, cap) \
1125 	MLX5_GET(atomic_caps, mdev->caps.hca_cur[MLX5_CAP_ATOMIC], cap)
1126 
1127 #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
1128 	MLX5_GET(atomic_caps, mdev->caps.hca_max[MLX5_CAP_ATOMIC], cap)
1129 
1130 #define MLX5_CAP_FLOWTABLE(mdev, cap) \
1131 	MLX5_GET(flow_table_nic_cap, mdev->caps.hca_cur[MLX5_CAP_FLOW_TABLE], cap)
1132 
1133 #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
1134 	MLX5_GET(flow_table_nic_cap, mdev->caps.hca_max[MLX5_CAP_FLOW_TABLE], cap)
1135 
1136 #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
1137 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
1138 
1139 #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
1140 	MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
1141 
1142 #define MLX5_CAP_FLOWTABLE_NIC_TX(mdev, cap) \
1143 		MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit.cap)
1144 
1145 #define MLX5_CAP_FLOWTABLE_NIC_TX_MAX(mdev, cap) \
1146 	MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit.cap)
1147 
1148 #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
1149 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
1150 
1151 #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
1152 	MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
1153 
1154 #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
1155 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
1156 
1157 #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
1158 	MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
1159 
1160 #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
1161 	MLX5_GET(flow_table_eswitch_cap, \
1162 		 mdev->caps.hca_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
1163 
1164 #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
1165 	MLX5_GET(flow_table_eswitch_cap, \
1166 		 mdev->caps.hca_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
1167 
1168 #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
1169 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
1170 
1171 #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
1172 	MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
1173 
1174 #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
1175 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
1176 
1177 #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
1178 	MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
1179 
1180 #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
1181 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
1182 
1183 #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
1184 	MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
1185 
1186 #define MLX5_CAP_ESW(mdev, cap) \
1187 	MLX5_GET(e_switch_cap, \
1188 		 mdev->caps.hca_cur[MLX5_CAP_ESWITCH], cap)
1189 
1190 #define MLX5_CAP_ESW_MAX(mdev, cap) \
1191 	MLX5_GET(e_switch_cap, \
1192 		 mdev->caps.hca_max[MLX5_CAP_ESWITCH], cap)
1193 
1194 #define MLX5_CAP_ODP(mdev, cap)\
1195 	MLX5_GET(odp_cap, mdev->caps.hca_cur[MLX5_CAP_ODP], cap)
1196 
1197 #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
1198 	MLX5_GET(vector_calc_cap, \
1199 		 mdev->caps.hca_cur[MLX5_CAP_VECTOR_CALC], cap)
1200 
1201 #define MLX5_CAP_QOS(mdev, cap)\
1202 	MLX5_GET(qos_cap, mdev->caps.hca_cur[MLX5_CAP_QOS], cap)
1203 
1204 #define MLX5_CAP_DEBUG(mdev, cap)\
1205 	MLX5_GET(debug_cap, mdev->caps.hca_cur[MLX5_CAP_DEBUG], cap)
1206 
1207 #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \
1208 	MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld)
1209 
1210 #define MLX5_CAP_PCAM_REG(mdev, reg) \
1211 	MLX5_GET(pcam_reg, (mdev)->caps.pcam, port_access_reg_cap_mask.regs_5000_to_507f.reg)
1212 
1213 #define MLX5_CAP_MCAM_REG(mdev, reg) \
1214 	MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_access_reg_cap_mask.access_regs.reg)
1215 
1216 #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \
1217 	MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld)
1218 
1219 #define MLX5_CAP_QCAM_REG(mdev, fld) \
1220 	MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld)
1221 
1222 #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \
1223 	MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld)
1224 
1225 #define MLX5_CAP_FPGA(mdev, cap) \
1226 	MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap)
1227 
1228 #define MLX5_CAP64_FPGA(mdev, cap) \
1229 	MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap)
1230 
1231 #define MLX5_CAP_DEV_MEM(mdev, cap)\
1232 	MLX5_GET(device_mem_cap, mdev->caps.hca_cur[MLX5_CAP_DEV_MEM], cap)
1233 
1234 #define MLX5_CAP64_DEV_MEM(mdev, cap)\
1235 	MLX5_GET64(device_mem_cap, mdev->caps.hca_cur[MLX5_CAP_DEV_MEM], cap)
1236 
1237 enum {
1238 	MLX5_CMD_STAT_OK			= 0x0,
1239 	MLX5_CMD_STAT_INT_ERR			= 0x1,
1240 	MLX5_CMD_STAT_BAD_OP_ERR		= 0x2,
1241 	MLX5_CMD_STAT_BAD_PARAM_ERR		= 0x3,
1242 	MLX5_CMD_STAT_BAD_SYS_STATE_ERR		= 0x4,
1243 	MLX5_CMD_STAT_BAD_RES_ERR		= 0x5,
1244 	MLX5_CMD_STAT_RES_BUSY			= 0x6,
1245 	MLX5_CMD_STAT_LIM_ERR			= 0x8,
1246 	MLX5_CMD_STAT_BAD_RES_STATE_ERR		= 0x9,
1247 	MLX5_CMD_STAT_IX_ERR			= 0xa,
1248 	MLX5_CMD_STAT_NO_RES_ERR		= 0xf,
1249 	MLX5_CMD_STAT_BAD_INP_LEN_ERR		= 0x50,
1250 	MLX5_CMD_STAT_BAD_OUTP_LEN_ERR		= 0x51,
1251 	MLX5_CMD_STAT_BAD_QP_STATE_ERR		= 0x10,
1252 	MLX5_CMD_STAT_BAD_PKT_ERR		= 0x30,
1253 	MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR	= 0x40,
1254 };
1255 
1256 enum {
1257 	MLX5_IEEE_802_3_COUNTERS_GROUP	      = 0x0,
1258 	MLX5_RFC_2863_COUNTERS_GROUP	      = 0x1,
1259 	MLX5_RFC_2819_COUNTERS_GROUP	      = 0x2,
1260 	MLX5_RFC_3635_COUNTERS_GROUP	      = 0x3,
1261 	MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
1262 	MLX5_PER_PRIORITY_COUNTERS_GROUP      = 0x10,
1263 	MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
1264 	MLX5_PHYSICAL_LAYER_COUNTERS_GROUP    = 0x12,
1265 	MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16,
1266 	MLX5_INFINIBAND_PORT_COUNTERS_GROUP   = 0x20,
1267 };
1268 
1269 enum {
1270 	MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP       = 0x0,
1271 };
1272 
1273 static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
1274 {
1275 	if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
1276 		return 0;
1277 	return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
1278 }
1279 
1280 #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 16
1281 #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 16
1282 #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
1283 #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
1284 				MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
1285 				MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
1286 
1287 #endif /* MLX5_DEVICE_H */
1288