xref: /linux-6.15/include/linux/mlx5/device.h (revision fd24c9ef)
1e126ba97SEli Cohen /*
2302bdf68SSaeed Mahameed  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3e126ba97SEli Cohen  *
4e126ba97SEli Cohen  * This software is available to you under a choice of one of two
5e126ba97SEli Cohen  * licenses.  You may choose to be licensed under the terms of the GNU
6e126ba97SEli Cohen  * General Public License (GPL) Version 2, available from the file
7e126ba97SEli Cohen  * COPYING in the main directory of this source tree, or the
8e126ba97SEli Cohen  * OpenIB.org BSD license below:
9e126ba97SEli Cohen  *
10e126ba97SEli Cohen  *     Redistribution and use in source and binary forms, with or
11e126ba97SEli Cohen  *     without modification, are permitted provided that the following
12e126ba97SEli Cohen  *     conditions are met:
13e126ba97SEli Cohen  *
14e126ba97SEli Cohen  *      - Redistributions of source code must retain the above
15e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
16e126ba97SEli Cohen  *        disclaimer.
17e126ba97SEli Cohen  *
18e126ba97SEli Cohen  *      - Redistributions in binary form must reproduce the above
19e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
20e126ba97SEli Cohen  *        disclaimer in the documentation and/or other materials
21e126ba97SEli Cohen  *        provided with the distribution.
22e126ba97SEli Cohen  *
23e126ba97SEli Cohen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e126ba97SEli Cohen  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e126ba97SEli Cohen  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e126ba97SEli Cohen  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e126ba97SEli Cohen  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e126ba97SEli Cohen  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e126ba97SEli Cohen  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e126ba97SEli Cohen  * SOFTWARE.
31e126ba97SEli Cohen  */
32e126ba97SEli Cohen 
33e126ba97SEli Cohen #ifndef MLX5_DEVICE_H
34e126ba97SEli Cohen #define MLX5_DEVICE_H
35e126ba97SEli Cohen 
36e126ba97SEli Cohen #include <linux/types.h>
37e126ba97SEli Cohen #include <rdma/ib_verbs.h>
38e281682bSSaeed Mahameed #include <linux/mlx5/mlx5_ifc.h>
3967f245c2SJesper Dangaard Brouer #include <linux/bitfield.h>
40e126ba97SEli Cohen 
41e126ba97SEli Cohen #if defined(__LITTLE_ENDIAN)
42e126ba97SEli Cohen #define MLX5_SET_HOST_ENDIANNESS	0
43e126ba97SEli Cohen #elif defined(__BIG_ENDIAN)
44e126ba97SEli Cohen #define MLX5_SET_HOST_ENDIANNESS	0x80
45e126ba97SEli Cohen #else
46e126ba97SEli Cohen #error Host endianness not defined
47e126ba97SEli Cohen #endif
48e126ba97SEli Cohen 
49d29b796aSEli Cohen /* helper macros */
50d29b796aSEli Cohen #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
51d29b796aSEli Cohen #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
52667cb65aSMatan Barak #define __mlx5_bit_off(typ, fld) (offsetof(struct mlx5_ifc_##typ##_bits, fld))
5371c70eb2SHuy Nguyen #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
54d29b796aSEli Cohen #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
55d29b796aSEli Cohen #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
5671c70eb2SHuy Nguyen #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf))
57d29b796aSEli Cohen #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
58d29b796aSEli Cohen #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
59d29b796aSEli Cohen #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
6071c70eb2SHuy Nguyen #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
6171c70eb2SHuy Nguyen #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld))
62d29b796aSEli Cohen #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
63d29b796aSEli Cohen 
64d29b796aSEli Cohen #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
65d29b796aSEli Cohen #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
66d29b796aSEli Cohen #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
679218b44dSGal Pressman #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
68938fe83cSSaeed Mahameed #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
69938fe83cSSaeed Mahameed #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
70d29b796aSEli Cohen #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
7130f8d238SGal Pressman #define MLX5_ADDR_OF(typ, p, fld) ((void *)((u8 *)(p) + MLX5_BYTE_OFF(typ, fld)))
72d29b796aSEli Cohen 
73d29b796aSEli Cohen /* insert a value to a struct */
74d29b796aSEli Cohen #define MLX5_SET(typ, p, fld, v) do { \
75a61d5ce9SOr Gerlitz 	u32 _v = v; \
76d29b796aSEli Cohen 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32);             \
77d29b796aSEli Cohen 	*((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
78d29b796aSEli Cohen 	cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
79a61d5ce9SOr Gerlitz 		     (~__mlx5_dw_mask(typ, fld))) | (((_v) & __mlx5_mask(typ, fld)) \
80d29b796aSEli Cohen 		     << __mlx5_dw_bit_off(typ, fld))); \
81d29b796aSEli Cohen } while (0)
82d29b796aSEli Cohen 
838737f818SDaniel Jurgens #define MLX5_ARRAY_SET(typ, p, fld, idx, v) do { \
848737f818SDaniel Jurgens 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 32); \
858737f818SDaniel Jurgens 	MLX5_SET(typ, p, fld[idx], v); \
868737f818SDaniel Jurgens } while (0)
878737f818SDaniel Jurgens 
88e281682bSSaeed Mahameed #define MLX5_SET_TO_ONES(typ, p, fld) do { \
89e281682bSSaeed Mahameed 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32);             \
90e281682bSSaeed Mahameed 	*((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
91e281682bSSaeed Mahameed 	cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
92e281682bSSaeed Mahameed 		     (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
93e281682bSSaeed Mahameed 		     << __mlx5_dw_bit_off(typ, fld))); \
94e281682bSSaeed Mahameed } while (0)
95e281682bSSaeed Mahameed 
96d29b796aSEli Cohen #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
97d29b796aSEli Cohen __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
98d29b796aSEli Cohen __mlx5_mask(typ, fld))
99d29b796aSEli Cohen 
100d29b796aSEli Cohen #define MLX5_GET_PR(typ, p, fld) ({ \
101d29b796aSEli Cohen 	u32 ___t = MLX5_GET(typ, p, fld); \
102d29b796aSEli Cohen 	pr_debug(#fld " = 0x%x\n", ___t); \
103d29b796aSEli Cohen 	___t; \
104d29b796aSEli Cohen })
105d29b796aSEli Cohen 
106b8a4ddb2STom Herbert #define __MLX5_SET64(typ, p, fld, v) do { \
107d29b796aSEli Cohen 	BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
108d29b796aSEli Cohen 	*((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
109d29b796aSEli Cohen } while (0)
110d29b796aSEli Cohen 
111b8a4ddb2STom Herbert #define MLX5_SET64(typ, p, fld, v) do { \
112b8a4ddb2STom Herbert 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
113b8a4ddb2STom Herbert 	__MLX5_SET64(typ, p, fld, v); \
114b8a4ddb2STom Herbert } while (0)
115b8a4ddb2STom Herbert 
116b8a4ddb2STom Herbert #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
117b8a4ddb2STom Herbert 	BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
118b8a4ddb2STom Herbert 	__MLX5_SET64(typ, p, fld[idx], v); \
119b8a4ddb2STom Herbert } while (0)
120b8a4ddb2STom Herbert 
121d29b796aSEli Cohen #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
122d29b796aSEli Cohen 
123707c4602SMajd Dibbiny #define MLX5_GET64_PR(typ, p, fld) ({ \
124707c4602SMajd Dibbiny 	u64 ___t = MLX5_GET64(typ, p, fld); \
125707c4602SMajd Dibbiny 	pr_debug(#fld " = 0x%llx\n", ___t); \
126707c4602SMajd Dibbiny 	___t; \
127707c4602SMajd Dibbiny })
128707c4602SMajd Dibbiny 
12971c70eb2SHuy Nguyen #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\
13071c70eb2SHuy Nguyen __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
13171c70eb2SHuy Nguyen __mlx5_mask16(typ, fld))
13271c70eb2SHuy Nguyen 
13371c70eb2SHuy Nguyen #define MLX5_SET16(typ, p, fld, v) do { \
13471c70eb2SHuy Nguyen 	u16 _v = v; \
13571c70eb2SHuy Nguyen 	BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16);             \
13671c70eb2SHuy Nguyen 	*((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \
13771c70eb2SHuy Nguyen 	cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \
13871c70eb2SHuy Nguyen 		     (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \
13971c70eb2SHuy Nguyen 		     << __mlx5_16_bit_off(typ, fld))); \
14071c70eb2SHuy Nguyen } while (0)
14171c70eb2SHuy Nguyen 
1423efd9a11SMeny Yossefi /* Big endian getters */
1433efd9a11SMeny Yossefi #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
1443efd9a11SMeny Yossefi 	__mlx5_64_off(typ, fld)))
1453efd9a11SMeny Yossefi 
1463efd9a11SMeny Yossefi #define MLX5_GET_BE(type_t, typ, p, fld) ({				  \
1473efd9a11SMeny Yossefi 		type_t tmp;						  \
1483efd9a11SMeny Yossefi 		switch (sizeof(tmp)) {					  \
1493efd9a11SMeny Yossefi 		case sizeof(u8):					  \
1503efd9a11SMeny Yossefi 			tmp = (__force type_t)MLX5_GET(typ, p, fld);	  \
1513efd9a11SMeny Yossefi 			break;						  \
1523efd9a11SMeny Yossefi 		case sizeof(u16):					  \
1533efd9a11SMeny Yossefi 			tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
1543efd9a11SMeny Yossefi 			break;						  \
1553efd9a11SMeny Yossefi 		case sizeof(u32):					  \
1563efd9a11SMeny Yossefi 			tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
1573efd9a11SMeny Yossefi 			break;						  \
1583efd9a11SMeny Yossefi 		case sizeof(u64):					  \
1593efd9a11SMeny Yossefi 			tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
1603efd9a11SMeny Yossefi 			break;						  \
1613efd9a11SMeny Yossefi 			}						  \
1623efd9a11SMeny Yossefi 		tmp;							  \
1633efd9a11SMeny Yossefi 		})
1643efd9a11SMeny Yossefi 
165ae76715dSHadar Hen Zion enum mlx5_inline_modes {
166ae76715dSHadar Hen Zion 	MLX5_INLINE_MODE_NONE,
167ae76715dSHadar Hen Zion 	MLX5_INLINE_MODE_L2,
168ae76715dSHadar Hen Zion 	MLX5_INLINE_MODE_IP,
169ae76715dSHadar Hen Zion 	MLX5_INLINE_MODE_TCP_UDP,
170ae76715dSHadar Hen Zion };
171ae76715dSHadar Hen Zion 
172e126ba97SEli Cohen enum {
173e126ba97SEli Cohen 	MLX5_MAX_COMMANDS		= 32,
174e126ba97SEli Cohen 	MLX5_CMD_DATA_BLOCK_SIZE	= 512,
175e126ba97SEli Cohen 	MLX5_PCI_CMD_XPORT		= 7,
1763121e3c4SSagi Grimberg 	MLX5_MKEY_BSF_OCTO_SIZE		= 4,
1773121e3c4SSagi Grimberg 	MLX5_MAX_PSVS			= 4,
178e126ba97SEli Cohen };
179e126ba97SEli Cohen 
180e126ba97SEli Cohen enum {
181e126ba97SEli Cohen 	MLX5_EXTENDED_UD_AV		= 0x80000000,
182e126ba97SEli Cohen };
183e126ba97SEli Cohen 
184e126ba97SEli Cohen enum {
185e126ba97SEli Cohen 	MLX5_CQ_STATE_ARMED		= 9,
186e126ba97SEli Cohen 	MLX5_CQ_STATE_ALWAYS_ARMED	= 0xb,
187e126ba97SEli Cohen 	MLX5_CQ_STATE_FIRED		= 0xa,
188e126ba97SEli Cohen };
189e126ba97SEli Cohen 
190e126ba97SEli Cohen enum {
191e126ba97SEli Cohen 	MLX5_STAT_RATE_OFFSET	= 5,
192e126ba97SEli Cohen };
193e126ba97SEli Cohen 
194e126ba97SEli Cohen enum {
195e126ba97SEli Cohen 	MLX5_INLINE_SEG = 0x80000000,
196e126ba97SEli Cohen };
197e126ba97SEli Cohen 
198e126ba97SEli Cohen enum {
199fc11fbf9SSaeed Mahameed 	MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
200fc11fbf9SSaeed Mahameed };
201fc11fbf9SSaeed Mahameed 
202fc11fbf9SSaeed Mahameed enum {
203c7a08ac7SEli Cohen 	MLX5_MIN_PKEY_TABLE_SIZE = 128,
204c7a08ac7SEli Cohen 	MLX5_MAX_LOG_PKEY_TABLE  = 5,
205c7a08ac7SEli Cohen };
206c7a08ac7SEli Cohen 
207c7a08ac7SEli Cohen enum {
208e420f0c0SHaggai Eran 	MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
209e420f0c0SHaggai Eran };
210e420f0c0SHaggai Eran 
211e420f0c0SHaggai Eran enum {
212e420f0c0SHaggai Eran 	MLX5_PFAULT_SUBTYPE_WQE = 0,
213e420f0c0SHaggai Eran 	MLX5_PFAULT_SUBTYPE_RDMA = 1,
21464c68385SMichael Guralnik 	MLX5_PFAULT_SUBTYPE_MEMORY = 2,
215e420f0c0SHaggai Eran };
216e420f0c0SHaggai Eran 
217c99fefeaSMoni Shoua enum wqe_page_fault_type {
218c99fefeaSMoni Shoua 	MLX5_WQE_PF_TYPE_RMP = 0,
219c99fefeaSMoni Shoua 	MLX5_WQE_PF_TYPE_REQ_SEND_OR_WRITE = 1,
220c99fefeaSMoni Shoua 	MLX5_WQE_PF_TYPE_RESP = 2,
221c99fefeaSMoni Shoua 	MLX5_WQE_PF_TYPE_REQ_READ_OR_ATOMIC = 3,
222c99fefeaSMoni Shoua };
223c99fefeaSMoni Shoua 
224e420f0c0SHaggai Eran enum {
225e126ba97SEli Cohen 	MLX5_PERM_LOCAL_READ	= 1 << 2,
226e126ba97SEli Cohen 	MLX5_PERM_LOCAL_WRITE	= 1 << 3,
227e126ba97SEli Cohen 	MLX5_PERM_REMOTE_READ	= 1 << 4,
228e126ba97SEli Cohen 	MLX5_PERM_REMOTE_WRITE	= 1 << 5,
229e126ba97SEli Cohen 	MLX5_PERM_ATOMIC	= 1 << 6,
230e126ba97SEli Cohen 	MLX5_PERM_UMR_EN	= 1 << 7,
231e126ba97SEli Cohen };
232e126ba97SEli Cohen 
233e126ba97SEli Cohen enum {
234e126ba97SEli Cohen 	MLX5_PCIE_CTRL_SMALL_FENCE	= 1 << 0,
235e126ba97SEli Cohen 	MLX5_PCIE_CTRL_RELAXED_ORDERING	= 1 << 2,
236e126ba97SEli Cohen 	MLX5_PCIE_CTRL_NO_SNOOP		= 1 << 3,
237e126ba97SEli Cohen 	MLX5_PCIE_CTRL_TLP_PROCE_EN	= 1 << 6,
238e126ba97SEli Cohen 	MLX5_PCIE_CTRL_TPH_MASK		= 3 << 4,
239e126ba97SEli Cohen };
240e126ba97SEli Cohen 
241e126ba97SEli Cohen enum {
242e126ba97SEli Cohen 	MLX5_EN_RD	= (u64)1,
243e126ba97SEli Cohen 	MLX5_EN_WR	= (u64)2
244e126ba97SEli Cohen };
245e126ba97SEli Cohen 
246e126ba97SEli Cohen enum {
247b037c29aSEli Cohen 	MLX5_ADAPTER_PAGE_SHIFT		= 12,
248b037c29aSEli Cohen 	MLX5_ADAPTER_PAGE_SIZE		= 1 << MLX5_ADAPTER_PAGE_SHIFT,
249b037c29aSEli Cohen };
250b037c29aSEli Cohen 
251b037c29aSEli Cohen enum {
2522f5ff264SEli Cohen 	MLX5_BFREGS_PER_UAR		= 4,
2532f5ff264SEli Cohen 	MLX5_MAX_UARS			= 1 << 8,
2542f5ff264SEli Cohen 	MLX5_NON_FP_BFREGS_PER_UAR	= 2,
255a6d51b68SEli Cohen 	MLX5_FP_BFREGS_PER_UAR		= MLX5_BFREGS_PER_UAR -
256a6d51b68SEli Cohen 					  MLX5_NON_FP_BFREGS_PER_UAR,
2572f5ff264SEli Cohen 	MLX5_MAX_BFREGS			= MLX5_MAX_UARS *
2582f5ff264SEli Cohen 					  MLX5_NON_FP_BFREGS_PER_UAR,
259b037c29aSEli Cohen 	MLX5_UARS_IN_PAGE		= PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE,
260b037c29aSEli Cohen 	MLX5_NON_FP_BFREGS_IN_PAGE	= MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE,
26131a78a5aSYishai Hadas 	MLX5_MIN_DYN_BFREGS		= 512,
26231a78a5aSYishai Hadas 	MLX5_MAX_DYN_BFREGS		= 1024,
263e126ba97SEli Cohen };
264e126ba97SEli Cohen 
265e126ba97SEli Cohen enum {
266e126ba97SEli Cohen 	MLX5_MKEY_MASK_LEN		= 1ull << 0,
267e126ba97SEli Cohen 	MLX5_MKEY_MASK_PAGE_SIZE	= 1ull << 1,
268e126ba97SEli Cohen 	MLX5_MKEY_MASK_START_ADDR	= 1ull << 6,
269e126ba97SEli Cohen 	MLX5_MKEY_MASK_PD		= 1ull << 7,
270e126ba97SEli Cohen 	MLX5_MKEY_MASK_EN_RINVAL	= 1ull << 8,
271d5436ba0SSagi Grimberg 	MLX5_MKEY_MASK_EN_SIGERR	= 1ull << 9,
272e126ba97SEli Cohen 	MLX5_MKEY_MASK_BSF_EN		= 1ull << 12,
273e126ba97SEli Cohen 	MLX5_MKEY_MASK_KEY		= 1ull << 13,
274e126ba97SEli Cohen 	MLX5_MKEY_MASK_QPN		= 1ull << 14,
275e126ba97SEli Cohen 	MLX5_MKEY_MASK_LR		= 1ull << 17,
276e126ba97SEli Cohen 	MLX5_MKEY_MASK_LW		= 1ull << 18,
277e126ba97SEli Cohen 	MLX5_MKEY_MASK_RR		= 1ull << 19,
278e126ba97SEli Cohen 	MLX5_MKEY_MASK_RW		= 1ull << 20,
279e126ba97SEli Cohen 	MLX5_MKEY_MASK_A		= 1ull << 21,
280e126ba97SEli Cohen 	MLX5_MKEY_MASK_SMALL_FENCE	= 1ull << 23,
281896ec973SMeir Lichtinger 	MLX5_MKEY_MASK_RELAXED_ORDERING_WRITE	= 1ull << 25,
282e126ba97SEli Cohen 	MLX5_MKEY_MASK_FREE			= 1ull << 29,
283896ec973SMeir Lichtinger 	MLX5_MKEY_MASK_RELAXED_ORDERING_READ	= 1ull << 47,
284e126ba97SEli Cohen };
285e126ba97SEli Cohen 
286968e78ddSHaggai Eran enum {
287968e78ddSHaggai Eran 	MLX5_UMR_TRANSLATION_OFFSET_EN	= (1 << 4),
288968e78ddSHaggai Eran 
289968e78ddSHaggai Eran 	MLX5_UMR_CHECK_NOT_FREE		= (1 << 5),
290968e78ddSHaggai Eran 	MLX5_UMR_CHECK_FREE		= (2 << 5),
291968e78ddSHaggai Eran 
292968e78ddSHaggai Eran 	MLX5_UMR_INLINE			= (1 << 7),
293968e78ddSHaggai Eran };
294968e78ddSHaggai Eran 
29502648b4bSTariq Toukan #define MLX5_UMR_FLEX_ALIGNMENT 0x40
29602648b4bSTariq Toukan #define MLX5_UMR_MTT_NUM_ENTRIES_ALIGNMENT (MLX5_UMR_FLEX_ALIGNMENT / sizeof(struct mlx5_mtt))
297daab2e9cSTariq Toukan #define MLX5_UMR_KLM_NUM_ENTRIES_ALIGNMENT (MLX5_UMR_FLEX_ALIGNMENT / sizeof(struct mlx5_klm))
298758191c9SYoray Zack #define MLX5_UMR_KSM_NUM_ENTRIES_ALIGNMENT (MLX5_UMR_FLEX_ALIGNMENT / sizeof(struct mlx5_ksm))
299cc149f75SHaggai Eran 
300e2013b21S[email protected] #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
301e2013b21S[email protected] 
302e2013b21S[email protected] enum {
303e2013b21S[email protected] 	MLX5_EVENT_QUEUE_TYPE_QP = 0,
304e2013b21S[email protected] 	MLX5_EVENT_QUEUE_TYPE_RQ = 1,
305e2013b21S[email protected] 	MLX5_EVENT_QUEUE_TYPE_SQ = 2,
30657cda166SMoni Shoua 	MLX5_EVENT_QUEUE_TYPE_DCT = 6,
307e2013b21S[email protected] };
308e2013b21S[email protected] 
3090f597ed4SSaeed Mahameed /* mlx5 components can subscribe to any one of these events via
3100f597ed4SSaeed Mahameed  * mlx5_eq_notifier_register API.
3110f597ed4SSaeed Mahameed  */
312e126ba97SEli Cohen enum mlx5_event {
3130f597ed4SSaeed Mahameed 	/* Special value to subscribe to any event */
3140f597ed4SSaeed Mahameed 	MLX5_EVENT_TYPE_NOTIFY_ANY	   = 0x0,
3150f597ed4SSaeed Mahameed 	/* HW events enum start: comp events are not subscribable */
316e126ba97SEli Cohen 	MLX5_EVENT_TYPE_COMP		   = 0x0,
3170f597ed4SSaeed Mahameed 	/* HW Async events enum start: subscribable events */
318e126ba97SEli Cohen 	MLX5_EVENT_TYPE_PATH_MIG	   = 0x01,
319e126ba97SEli Cohen 	MLX5_EVENT_TYPE_COMM_EST	   = 0x02,
320e126ba97SEli Cohen 	MLX5_EVENT_TYPE_SQ_DRAINED	   = 0x03,
321e126ba97SEli Cohen 	MLX5_EVENT_TYPE_SRQ_LAST_WQE	   = 0x13,
322e126ba97SEli Cohen 	MLX5_EVENT_TYPE_SRQ_RQ_LIMIT	   = 0x14,
323e126ba97SEli Cohen 
324e126ba97SEli Cohen 	MLX5_EVENT_TYPE_CQ_ERROR	   = 0x04,
325e126ba97SEli Cohen 	MLX5_EVENT_TYPE_WQ_CATAS_ERROR	   = 0x05,
326e126ba97SEli Cohen 	MLX5_EVENT_TYPE_PATH_MIG_FAILED	   = 0x07,
327e126ba97SEli Cohen 	MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
328e126ba97SEli Cohen 	MLX5_EVENT_TYPE_WQ_ACCESS_ERROR	   = 0x11,
329e126ba97SEli Cohen 	MLX5_EVENT_TYPE_SRQ_CATAS_ERROR	   = 0x12,
3304411a6c0SEmeel Hakim 	MLX5_EVENT_TYPE_OBJECT_CHANGE	   = 0x27,
331e126ba97SEli Cohen 
332e126ba97SEli Cohen 	MLX5_EVENT_TYPE_INTERNAL_ERROR	   = 0x08,
333e126ba97SEli Cohen 	MLX5_EVENT_TYPE_PORT_CHANGE	   = 0x09,
334e126ba97SEli Cohen 	MLX5_EVENT_TYPE_GPIO_EVENT	   = 0x15,
3354ce3bf2fSHuy Nguyen 	MLX5_EVENT_TYPE_PORT_MODULE_EVENT  = 0x16,
3361865ea9aSIlan Tayari 	MLX5_EVENT_TYPE_TEMP_WARN_EVENT    = 0x17,
337972d7560SYishai Hadas 	MLX5_EVENT_TYPE_XRQ_ERROR	   = 0x18,
338e126ba97SEli Cohen 	MLX5_EVENT_TYPE_REMOTE_CONFIG	   = 0x19,
339246ac981SMaor Gottlieb 	MLX5_EVENT_TYPE_GENERAL_EVENT	   = 0x22,
340fd4572b3SEyal Davidovich 	MLX5_EVENT_TYPE_MONITOR_COUNTER    = 0x24,
341f9a1ef72SEugenia Emantayev 	MLX5_EVENT_TYPE_PPS_EVENT          = 0x25,
342e126ba97SEli Cohen 
343e126ba97SEli Cohen 	MLX5_EVENT_TYPE_DB_BF_CONGESTION   = 0x1a,
344e126ba97SEli Cohen 	MLX5_EVENT_TYPE_STALL_EVENT	   = 0x1b,
345e126ba97SEli Cohen 
346e126ba97SEli Cohen 	MLX5_EVENT_TYPE_CMD		   = 0x0a,
347e126ba97SEli Cohen 	MLX5_EVENT_TYPE_PAGE_REQUEST	   = 0xb,
348e420f0c0SHaggai Eran 
349e420f0c0SHaggai Eran 	MLX5_EVENT_TYPE_PAGE_FAULT	   = 0xc,
350073bb189SSaeed Mahameed 	MLX5_EVENT_TYPE_NIC_VPORT_CHANGE   = 0xd,
351e29341fbSIlan Tayari 
352cd56f929SVu Pham 	MLX5_EVENT_TYPE_ESW_FUNCTIONS_CHANGED = 0xe,
353349125baSParav Pandit 	MLX5_EVENT_TYPE_VHCA_STATE_CHANGE = 0xf,
3547f0d11c7SBodong Wang 
35557cda166SMoni Shoua 	MLX5_EVENT_TYPE_DCT_DRAINED        = 0x1c,
356972d7560SYishai Hadas 	MLX5_EVENT_TYPE_DCT_KEY_VIOLATION  = 0x1d,
35757cda166SMoni Shoua 
358e29341fbSIlan Tayari 	MLX5_EVENT_TYPE_FPGA_ERROR         = 0x20,
3591f0cf89bSIlan Tayari 	MLX5_EVENT_TYPE_FPGA_QP_ERROR      = 0x21,
360c71ad41cSFeras Daoud 
361c71ad41cSFeras Daoud 	MLX5_EVENT_TYPE_DEVICE_TRACER      = 0x26,
3620f597ed4SSaeed Mahameed 
363b9a7ba55SYishai Hadas 	MLX5_EVENT_TYPE_MAX                = 0x100,
364c71ad41cSFeras Daoud };
365c71ad41cSFeras Daoud 
366241dc159SAya Levin enum mlx5_driver_event {
367241dc159SAya Levin 	MLX5_DRIVER_EVENT_TYPE_TRAP = 0,
368c7d4e6abSJiri Pirko 	MLX5_DRIVER_EVENT_UPLINK_NETDEV,
369ac7ea1c7SPatrisious Haddad 	MLX5_DRIVER_EVENT_MACSEC_SA_ADDED,
370ac7ea1c7SPatrisious Haddad 	MLX5_DRIVER_EVENT_MACSEC_SA_DELETED,
371ac5f3956SJiri Pirko 	MLX5_DRIVER_EVENT_SF_PEER_DEVLINK,
3720d293714SPatrisious Haddad 	MLX5_DRIVER_EVENT_AFFILIATION_DONE,
3730d293714SPatrisious Haddad 	MLX5_DRIVER_EVENT_AFFILIATION_REMOVED,
3748d159eb2SChiara Meiohas 	MLX5_DRIVER_EVENT_ACTIVE_BACKUP_LAG_CHANGE_LOWERSTATE,
375241dc159SAya Levin };
376241dc159SAya Levin 
377c71ad41cSFeras Daoud enum {
378c71ad41cSFeras Daoud 	MLX5_TRACER_SUBTYPE_OWNERSHIP_CHANGE = 0x0,
379c71ad41cSFeras Daoud 	MLX5_TRACER_SUBTYPE_TRACES_AVAILABLE = 0x1,
3807dfcd110SShay Drory 	MLX5_TRACER_SUBTYPE_STRINGS_DB_UPDATE = 0x2,
381e126ba97SEli Cohen };
382e126ba97SEli Cohen 
383e126ba97SEli Cohen enum {
384246ac981SMaor Gottlieb 	MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1,
3855d3c537fSAya Levin 	MLX5_GENERAL_SUBTYPE_PCI_POWER_CHANGE_EVENT = 0x5,
3862d693567SMoshe Shemesh 	MLX5_GENERAL_SUBTYPE_FW_LIVE_PATCH_EVENT = 0x7,
3873df01077SMoshe Shemesh 	MLX5_GENERAL_SUBTYPE_PCI_SYNC_FOR_FW_UPDATE_EVENT = 0x8,
388246ac981SMaor Gottlieb };
389246ac981SMaor Gottlieb 
390246ac981SMaor Gottlieb enum {
391e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_DOWN		= 1,
392e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_ACTIVE		= 4,
393e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED	= 5,
394e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_LID		= 6,
395e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_PKEY		= 7,
396e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_GUID		= 8,
397e126ba97SEli Cohen 	MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG	= 9,
398e126ba97SEli Cohen };
399e126ba97SEli Cohen 
400e126ba97SEli Cohen enum {
4013cca2606SAchiad Shochat 	MLX5_ROCE_VERSION_1		= 0,
4023cca2606SAchiad Shochat 	MLX5_ROCE_VERSION_2		= 2,
4033cca2606SAchiad Shochat };
4043cca2606SAchiad Shochat 
4053cca2606SAchiad Shochat enum {
4063cca2606SAchiad Shochat 	MLX5_ROCE_VERSION_1_CAP		= 1 << MLX5_ROCE_VERSION_1,
4073cca2606SAchiad Shochat 	MLX5_ROCE_VERSION_2_CAP		= 1 << MLX5_ROCE_VERSION_2,
4083cca2606SAchiad Shochat };
4093cca2606SAchiad Shochat 
4103cca2606SAchiad Shochat enum {
4113cca2606SAchiad Shochat 	MLX5_ROCE_L3_TYPE_IPV4		= 0,
4123cca2606SAchiad Shochat 	MLX5_ROCE_L3_TYPE_IPV6		= 1,
4133cca2606SAchiad Shochat };
4143cca2606SAchiad Shochat 
4153cca2606SAchiad Shochat enum {
4163cca2606SAchiad Shochat 	MLX5_ROCE_L3_TYPE_IPV4_CAP	= 1 << 1,
4173cca2606SAchiad Shochat 	MLX5_ROCE_L3_TYPE_IPV6_CAP	= 1 << 2,
4183cca2606SAchiad Shochat };
4193cca2606SAchiad Shochat 
4203cca2606SAchiad Shochat enum {
421e126ba97SEli Cohen 	MLX5_OPCODE_NOP			= 0x00,
422e126ba97SEli Cohen 	MLX5_OPCODE_SEND_INVAL		= 0x01,
423e126ba97SEli Cohen 	MLX5_OPCODE_RDMA_WRITE		= 0x08,
424e126ba97SEli Cohen 	MLX5_OPCODE_RDMA_WRITE_IMM	= 0x09,
425e126ba97SEli Cohen 	MLX5_OPCODE_SEND		= 0x0a,
426e126ba97SEli Cohen 	MLX5_OPCODE_SEND_IMM		= 0x0b,
427e281682bSSaeed Mahameed 	MLX5_OPCODE_LSO			= 0x0e,
428e126ba97SEli Cohen 	MLX5_OPCODE_RDMA_READ		= 0x10,
429e126ba97SEli Cohen 	MLX5_OPCODE_ATOMIC_CS		= 0x11,
430e126ba97SEli Cohen 	MLX5_OPCODE_ATOMIC_FA		= 0x12,
431e126ba97SEli Cohen 	MLX5_OPCODE_ATOMIC_MASKED_CS	= 0x14,
432e126ba97SEli Cohen 	MLX5_OPCODE_ATOMIC_MASKED_FA	= 0x15,
433e126ba97SEli Cohen 	MLX5_OPCODE_BIND_MW		= 0x18,
434e126ba97SEli Cohen 	MLX5_OPCODE_CONFIG_CMD		= 0x1f,
4355e0d2eefSTariq Toukan 	MLX5_OPCODE_ENHANCED_MPSW	= 0x29,
436e126ba97SEli Cohen 
437e126ba97SEli Cohen 	MLX5_RECV_OPCODE_RDMA_WRITE_IMM	= 0x00,
438e126ba97SEli Cohen 	MLX5_RECV_OPCODE_SEND		= 0x01,
439e126ba97SEli Cohen 	MLX5_RECV_OPCODE_SEND_IMM	= 0x02,
440e126ba97SEli Cohen 	MLX5_RECV_OPCODE_SEND_INVAL	= 0x03,
441e126ba97SEli Cohen 
442e126ba97SEli Cohen 	MLX5_CQE_OPCODE_ERROR		= 0x1e,
443e126ba97SEli Cohen 	MLX5_CQE_OPCODE_RESIZE		= 0x16,
444e126ba97SEli Cohen 
445e126ba97SEli Cohen 	MLX5_OPCODE_SET_PSV		= 0x20,
446e126ba97SEli Cohen 	MLX5_OPCODE_GET_PSV		= 0x21,
447e126ba97SEli Cohen 	MLX5_OPCODE_CHECK_PSV		= 0x22,
448a12ff35eSEran Ben Elisha 	MLX5_OPCODE_DUMP		= 0x23,
449e126ba97SEli Cohen 	MLX5_OPCODE_RGET_PSV		= 0x26,
450e126ba97SEli Cohen 	MLX5_OPCODE_RCHECK_PSV		= 0x27,
451e126ba97SEli Cohen 
452e126ba97SEli Cohen 	MLX5_OPCODE_UMR			= 0x25,
453e126ba97SEli Cohen 
454977c4a3eSYevgeny Kliteynik 	MLX5_OPCODE_FLOW_TBL_ACCESS	= 0x2c,
455977c4a3eSYevgeny Kliteynik 
456f5d23ee1SJianbo Liu 	MLX5_OPCODE_ACCESS_ASO		= 0x2d,
457e126ba97SEli Cohen };
458e126ba97SEli Cohen 
459e126ba97SEli Cohen enum {
46026149e3eSTariq Toukan 	MLX5_OPC_MOD_TLS_TIS_STATIC_PARAMS = 0x1,
461ee5cdf7aSTariq Toukan 	MLX5_OPC_MOD_TLS_TIR_STATIC_PARAMS = 0x2,
462a12ff35eSEran Ben Elisha };
463a12ff35eSEran Ben Elisha 
464a12ff35eSEran Ben Elisha enum {
46526149e3eSTariq Toukan 	MLX5_OPC_MOD_TLS_TIS_PROGRESS_PARAMS = 0x1,
466ee5cdf7aSTariq Toukan 	MLX5_OPC_MOD_TLS_TIR_PROGRESS_PARAMS = 0x2,
467a12ff35eSEran Ben Elisha };
468a12ff35eSEran Ben Elisha 
4692d1b69edSTariq Toukan struct mlx5_wqe_tls_static_params_seg {
4702d1b69edSTariq Toukan 	u8     ctx[MLX5_ST_SZ_BYTES(tls_static_params)];
4712d1b69edSTariq Toukan };
4722d1b69edSTariq Toukan 
4732d1b69edSTariq Toukan struct mlx5_wqe_tls_progress_params_seg {
4742d1b69edSTariq Toukan 	__be32 tis_tir_num;
4752d1b69edSTariq Toukan 	u8     ctx[MLX5_ST_SZ_BYTES(tls_progress_params)];
4762d1b69edSTariq Toukan };
4772d1b69edSTariq Toukan 
478a12ff35eSEran Ben Elisha enum {
479e126ba97SEli Cohen 	MLX5_SET_PORT_RESET_QKEY	= 0,
480e126ba97SEli Cohen 	MLX5_SET_PORT_GUID0		= 16,
481e126ba97SEli Cohen 	MLX5_SET_PORT_NODE_GUID		= 17,
482e126ba97SEli Cohen 	MLX5_SET_PORT_SYS_GUID		= 18,
483e126ba97SEli Cohen 	MLX5_SET_PORT_GID_TABLE		= 19,
484e126ba97SEli Cohen 	MLX5_SET_PORT_PKEY_TABLE	= 20,
485e126ba97SEli Cohen };
486e126ba97SEli Cohen 
487e126ba97SEli Cohen enum {
488d8880795STariq Toukan 	MLX5_BW_NO_LIMIT   = 0,
489d8880795STariq Toukan 	MLX5_100_MBPS_UNIT = 3,
490d8880795STariq Toukan 	MLX5_GBPS_UNIT	   = 4,
491d8880795STariq Toukan };
492d8880795STariq Toukan 
493d8880795STariq Toukan enum {
494e126ba97SEli Cohen 	MLX5_MAX_PAGE_SHIFT		= 31
495e126ba97SEli Cohen };
496e126ba97SEli Cohen 
49787b8de49SEli Cohen enum {
498986ef95eSSagi Grimberg 	/*
499986ef95eSSagi Grimberg 	 * Max wqe size for rdma read is 512 bytes, so this
500986ef95eSSagi Grimberg 	 * limits our max_sge_rd as the wqe needs to fit:
501986ef95eSSagi Grimberg 	 * - ctrl segment (16 bytes)
502986ef95eSSagi Grimberg 	 * - rdma segment (16 bytes)
503986ef95eSSagi Grimberg 	 * - scatter elements (16 bytes each)
504986ef95eSSagi Grimberg 	 */
505986ef95eSSagi Grimberg 	MLX5_MAX_SGE_RD	= (512 - 16 - 16) / 16
506986ef95eSSagi Grimberg };
507986ef95eSSagi Grimberg 
508e420f0c0SHaggai Eran enum mlx5_odp_transport_cap_bits {
509e420f0c0SHaggai Eran 	MLX5_ODP_SUPPORT_SEND	 = 1 << 31,
510e420f0c0SHaggai Eran 	MLX5_ODP_SUPPORT_RECV	 = 1 << 30,
511e420f0c0SHaggai Eran 	MLX5_ODP_SUPPORT_WRITE	 = 1 << 29,
512e420f0c0SHaggai Eran 	MLX5_ODP_SUPPORT_READ	 = 1 << 28,
513e420f0c0SHaggai Eran };
514e420f0c0SHaggai Eran 
515e420f0c0SHaggai Eran struct mlx5_odp_caps {
516e420f0c0SHaggai Eran 	char reserved[0x10];
517e420f0c0SHaggai Eran 	struct {
518e420f0c0SHaggai Eran 		__be32			rc_odp_caps;
519e420f0c0SHaggai Eran 		__be32			uc_odp_caps;
520e420f0c0SHaggai Eran 		__be32			ud_odp_caps;
521e420f0c0SHaggai Eran 	} per_transport_caps;
522e420f0c0SHaggai Eran 	char reserved2[0xe4];
523e420f0c0SHaggai Eran };
524e420f0c0SHaggai Eran 
525e126ba97SEli Cohen struct mlx5_cmd_layout {
526e126ba97SEli Cohen 	u8		type;
527e126ba97SEli Cohen 	u8		rsvd0[3];
528e126ba97SEli Cohen 	__be32		inlen;
529e126ba97SEli Cohen 	__be64		in_ptr;
530e126ba97SEli Cohen 	__be32		in[4];
531e126ba97SEli Cohen 	__be32		out[4];
532e126ba97SEli Cohen 	__be64		out_ptr;
533e126ba97SEli Cohen 	__be32		outlen;
534e126ba97SEli Cohen 	u8		token;
535e126ba97SEli Cohen 	u8		sig;
536e126ba97SEli Cohen 	u8		rsvd1;
537e126ba97SEli Cohen 	u8		status_own;
538e126ba97SEli Cohen };
539e126ba97SEli Cohen 
540cb464ba5SAya Levin enum mlx5_rfr_severity_bit_offsets {
541531ca2b9SShahar Shitrit 	MLX5_CRR_BIT_OFFSET = 0x6,
542cb464ba5SAya Levin 	MLX5_RFR_BIT_OFFSET = 0x7,
5433e5b72acSFeras Daoud };
5443e5b72acSFeras Daoud 
545e126ba97SEli Cohen struct health_buffer {
546cb464ba5SAya Levin 	__be32		assert_var[6];
547cb464ba5SAya Levin 	__be32		rsvd0[2];
548e126ba97SEli Cohen 	__be32		assert_exit_ptr;
549e126ba97SEli Cohen 	__be32		assert_callra;
550cb464ba5SAya Levin 	__be32		rsvd1[1];
551cb464ba5SAya Levin 	__be32		time;
552e126ba97SEli Cohen 	__be32		fw_ver;
553e126ba97SEli Cohen 	__be32		hw_id;
554cb464ba5SAya Levin 	u8		rfr_severity;
555cb464ba5SAya Levin 	u8		rsvd2[3];
556e126ba97SEli Cohen 	u8		irisc_index;
557e126ba97SEli Cohen 	u8		synd;
55878ccb258SEli Cohen 	__be16		ext_synd;
559e126ba97SEli Cohen };
560e126ba97SEli Cohen 
5613e5b72acSFeras Daoud enum mlx5_initializing_bit_offsets {
5623e5b72acSFeras Daoud 	MLX5_FW_RESET_SUPPORTED_OFFSET = 30,
5633e5b72acSFeras Daoud };
5643e5b72acSFeras Daoud 
565fcd29ad1SFeras Daoud enum mlx5_cmd_addr_l_sz_offset {
566fcd29ad1SFeras Daoud 	MLX5_NIC_IFC_OFFSET = 8,
567fcd29ad1SFeras Daoud };
568fcd29ad1SFeras Daoud 
569e126ba97SEli Cohen struct mlx5_init_seg {
570e126ba97SEli Cohen 	__be32			fw_rev;
571e126ba97SEli Cohen 	__be32			cmdif_rev_fw_sub;
572e126ba97SEli Cohen 	__be32			rsvd0[2];
573e126ba97SEli Cohen 	__be32			cmdq_addr_h;
574e126ba97SEli Cohen 	__be32			cmdq_addr_l_sz;
575e126ba97SEli Cohen 	__be32			cmd_dbell;
576e3297246SEli Cohen 	__be32			rsvd1[120];
577e3297246SEli Cohen 	__be32			initializing;
578e126ba97SEli Cohen 	struct health_buffer	health;
5794b2c5fa9SAmir Tzin 	__be32			rsvd2[878];
5804b2c5fa9SAmir Tzin 	__be32			cmd_exec_to;
5814b2c5fa9SAmir Tzin 	__be32			cmd_q_init_to;
582b0844444SEran Ben Elisha 	__be32			internal_timer_h;
583b0844444SEran Ben Elisha 	__be32			internal_timer_l;
584b368d7cbSMatan Barak 	__be32			rsvd3[2];
585e126ba97SEli Cohen 	__be32			health_counter;
586ae02d415SEran Ben Elisha 	__be32			rsvd4[11];
587ae02d415SEran Ben Elisha 	__be32			real_time_h;
588ae02d415SEran Ben Elisha 	__be32			real_time_l;
589ae02d415SEran Ben Elisha 	__be32			rsvd5[1006];
590e126ba97SEli Cohen 	__be64			ieee1588_clk;
591e126ba97SEli Cohen 	__be32			ieee1588_clk_type;
592e126ba97SEli Cohen 	__be32			clr_intx;
593e126ba97SEli Cohen };
594e126ba97SEli Cohen 
595e126ba97SEli Cohen struct mlx5_eqe_comp {
596e126ba97SEli Cohen 	__be32	reserved[6];
597e126ba97SEli Cohen 	__be32	cqn;
598e126ba97SEli Cohen };
599e126ba97SEli Cohen 
600e126ba97SEli Cohen struct mlx5_eqe_qp_srq {
601e2013b21S[email protected] 	__be32	reserved1[5];
602e2013b21S[email protected] 	u8	type;
603e2013b21S[email protected] 	u8	reserved2[3];
604e126ba97SEli Cohen 	__be32	qp_srq_n;
605e126ba97SEli Cohen };
606e126ba97SEli Cohen 
607e126ba97SEli Cohen struct mlx5_eqe_cq_err {
608e126ba97SEli Cohen 	__be32	cqn;
609e126ba97SEli Cohen 	u8	reserved1[7];
610e126ba97SEli Cohen 	u8	syndrome;
611e126ba97SEli Cohen };
612e126ba97SEli Cohen 
613972d7560SYishai Hadas struct mlx5_eqe_xrq_err {
614972d7560SYishai Hadas 	__be32	reserved1[5];
615972d7560SYishai Hadas 	__be32	type_xrqn;
616972d7560SYishai Hadas 	__be32	reserved2;
617972d7560SYishai Hadas };
618972d7560SYishai Hadas 
619e126ba97SEli Cohen struct mlx5_eqe_port_state {
620e126ba97SEli Cohen 	u8	reserved0[8];
621e126ba97SEli Cohen 	u8	port;
622e126ba97SEli Cohen };
623e126ba97SEli Cohen 
624e126ba97SEli Cohen struct mlx5_eqe_gpio {
625e126ba97SEli Cohen 	__be32	reserved0[2];
626e126ba97SEli Cohen 	__be64	gpio_event;
627e126ba97SEli Cohen };
628e126ba97SEli Cohen 
629e126ba97SEli Cohen struct mlx5_eqe_congestion {
630e126ba97SEli Cohen 	u8	type;
631e126ba97SEli Cohen 	u8	rsvd0;
632e126ba97SEli Cohen 	u8	congestion_level;
633e126ba97SEli Cohen };
634e126ba97SEli Cohen 
635e126ba97SEli Cohen struct mlx5_eqe_stall_vl {
636e126ba97SEli Cohen 	u8	rsvd0[3];
637e126ba97SEli Cohen 	u8	port_vl;
638e126ba97SEli Cohen };
639e126ba97SEli Cohen 
640e126ba97SEli Cohen struct mlx5_eqe_cmd {
641e126ba97SEli Cohen 	__be32	vector;
642e126ba97SEli Cohen 	__be32	rsvd[6];
643e126ba97SEli Cohen };
644e126ba97SEli Cohen 
645e126ba97SEli Cohen struct mlx5_eqe_page_req {
646591905baSBodong Wang 	__be16		ec_function;
647e126ba97SEli Cohen 	__be16		func_id;
6480a324f31SMoshe Lazer 	__be32		num_pages;
6490a324f31SMoshe Lazer 	__be32		rsvd1[5];
650e126ba97SEli Cohen };
651e126ba97SEli Cohen 
65264c68385SMichael Guralnik #define MEMORY_SCHEME_PAGE_FAULT_GRANULARITY 4096
653e420f0c0SHaggai Eran struct mlx5_eqe_page_fault {
654e420f0c0SHaggai Eran 	union {
655e420f0c0SHaggai Eran 		struct {
65664c68385SMichael Guralnik 			__be32  bytes_committed;
657e420f0c0SHaggai Eran 			u16     reserved1;
658e420f0c0SHaggai Eran 			__be16  wqe_index;
659e420f0c0SHaggai Eran 			u16	reserved2;
660e420f0c0SHaggai Eran 			__be16  packet_length;
661d9aaed83SArtemy Kovalyov 			__be32  token;
662d9aaed83SArtemy Kovalyov 			u8	reserved4[8];
663d9aaed83SArtemy Kovalyov 			__be32  pftype_wq;
664e420f0c0SHaggai Eran 		} __packed wqe;
665e420f0c0SHaggai Eran 		struct {
66664c68385SMichael Guralnik 			__be32  bytes_committed;
667e420f0c0SHaggai Eran 			__be32  r_key;
668e420f0c0SHaggai Eran 			u16	reserved1;
669e420f0c0SHaggai Eran 			__be16  packet_length;
670e420f0c0SHaggai Eran 			__be32  rdma_op_len;
671e420f0c0SHaggai Eran 			__be64  rdma_va;
672d9aaed83SArtemy Kovalyov 			__be32  pftype_token;
673e420f0c0SHaggai Eran 		} __packed rdma;
67464c68385SMichael Guralnik 		struct {
67564c68385SMichael Guralnik 			u8      flags;
67664c68385SMichael Guralnik 			u8      reserved1;
67764c68385SMichael Guralnik 			__be16  post_demand_fault_pages;
67864c68385SMichael Guralnik 			__be16  pre_demand_fault_pages;
67964c68385SMichael Guralnik 			__be16  token47_32;
68064c68385SMichael Guralnik 			__be32  token31_0;
68164c68385SMichael Guralnik 			/*
68264c68385SMichael Guralnik 			 * FW changed from specifying the fault size in byte
68364c68385SMichael Guralnik 			 * count to 4k pages granularity. The size specified
68464c68385SMichael Guralnik 			 * in pages uses bits 31:12, to keep backward
68564c68385SMichael Guralnik 			 * compatibility.
68664c68385SMichael Guralnik 			 */
68764c68385SMichael Guralnik 			__be32 demand_fault_pages;
68864c68385SMichael Guralnik 			__be32  mkey;
68964c68385SMichael Guralnik 			__be64  va;
69064c68385SMichael Guralnik 		} __packed memory;
691e420f0c0SHaggai Eran 	} __packed;
692e420f0c0SHaggai Eran } __packed;
693e420f0c0SHaggai Eran 
694073bb189SSaeed Mahameed struct mlx5_eqe_vport_change {
695073bb189SSaeed Mahameed 	u8		rsvd0[2];
696073bb189SSaeed Mahameed 	__be16		vport_num;
697073bb189SSaeed Mahameed 	__be32		rsvd1[6];
698073bb189SSaeed Mahameed } __packed;
699073bb189SSaeed Mahameed 
7004ce3bf2fSHuy Nguyen struct mlx5_eqe_port_module {
7014ce3bf2fSHuy Nguyen 	u8        reserved_at_0[1];
7024ce3bf2fSHuy Nguyen 	u8        module;
7034ce3bf2fSHuy Nguyen 	u8        reserved_at_2[1];
7044ce3bf2fSHuy Nguyen 	u8        module_status;
7054ce3bf2fSHuy Nguyen 	u8        reserved_at_4[2];
7064ce3bf2fSHuy Nguyen 	u8        error_type;
7074ce3bf2fSHuy Nguyen } __packed;
7084ce3bf2fSHuy Nguyen 
709f9a1ef72SEugenia Emantayev struct mlx5_eqe_pps {
710f9a1ef72SEugenia Emantayev 	u8		rsvd0[3];
711f9a1ef72SEugenia Emantayev 	u8		pin;
712f9a1ef72SEugenia Emantayev 	u8		rsvd1[4];
713f9a1ef72SEugenia Emantayev 	union {
714f9a1ef72SEugenia Emantayev 		struct {
715f9a1ef72SEugenia Emantayev 			__be32		time_sec;
716f9a1ef72SEugenia Emantayev 			__be32		time_nsec;
717f9a1ef72SEugenia Emantayev 		};
718f9a1ef72SEugenia Emantayev 		struct {
719f9a1ef72SEugenia Emantayev 			__be64		time_stamp;
720f9a1ef72SEugenia Emantayev 		};
721f9a1ef72SEugenia Emantayev 	};
722f9a1ef72SEugenia Emantayev 	u8		rsvd2[12];
723f9a1ef72SEugenia Emantayev } __packed;
724f9a1ef72SEugenia Emantayev 
72557cda166SMoni Shoua struct mlx5_eqe_dct {
72657cda166SMoni Shoua 	__be32  reserved[6];
72757cda166SMoni Shoua 	__be32  dctn;
72857cda166SMoni Shoua };
72957cda166SMoni Shoua 
7301865ea9aSIlan Tayari struct mlx5_eqe_temp_warning {
7311865ea9aSIlan Tayari 	__be64 sensor_warning_msb;
7321865ea9aSIlan Tayari 	__be64 sensor_warning_lsb;
7331865ea9aSIlan Tayari } __packed;
7341865ea9aSIlan Tayari 
7354411a6c0SEmeel Hakim struct mlx5_eqe_obj_change {
7364411a6c0SEmeel Hakim 	u8      rsvd0[2];
7374411a6c0SEmeel Hakim 	__be16  obj_type;
7384411a6c0SEmeel Hakim 	__be32  obj_id;
7394411a6c0SEmeel Hakim } __packed;
7404411a6c0SEmeel Hakim 
7413df01077SMoshe Shemesh #define SYNC_RST_STATE_MASK    0xf
7423df01077SMoshe Shemesh 
7433df01077SMoshe Shemesh enum sync_rst_state_type {
7443df01077SMoshe Shemesh 	MLX5_SYNC_RST_STATE_RESET_REQUEST	= 0x0,
7453df01077SMoshe Shemesh 	MLX5_SYNC_RST_STATE_RESET_NOW		= 0x1,
7463df01077SMoshe Shemesh 	MLX5_SYNC_RST_STATE_RESET_ABORT		= 0x2,
7477a9770f1SMoshe Shemesh 	MLX5_SYNC_RST_STATE_RESET_UNLOAD	= 0x3,
7483df01077SMoshe Shemesh };
7493df01077SMoshe Shemesh 
7503df01077SMoshe Shemesh struct mlx5_eqe_sync_fw_update {
7513df01077SMoshe Shemesh 	u8 reserved_at_0[3];
7523df01077SMoshe Shemesh 	u8 sync_rst_state;
7533df01077SMoshe Shemesh };
7543df01077SMoshe Shemesh 
755349125baSParav Pandit struct mlx5_eqe_vhca_state {
756349125baSParav Pandit 	__be16 ec_function;
757349125baSParav Pandit 	__be16 function_id;
758349125baSParav Pandit } __packed;
759349125baSParav Pandit 
760e126ba97SEli Cohen union ev_data {
761e126ba97SEli Cohen 	__be32				raw[7];
762e126ba97SEli Cohen 	struct mlx5_eqe_cmd		cmd;
763e126ba97SEli Cohen 	struct mlx5_eqe_comp		comp;
764e126ba97SEli Cohen 	struct mlx5_eqe_qp_srq		qp_srq;
765e126ba97SEli Cohen 	struct mlx5_eqe_cq_err		cq_err;
766e126ba97SEli Cohen 	struct mlx5_eqe_port_state	port;
767e126ba97SEli Cohen 	struct mlx5_eqe_gpio		gpio;
768e126ba97SEli Cohen 	struct mlx5_eqe_congestion	cong;
769e126ba97SEli Cohen 	struct mlx5_eqe_stall_vl	stall_vl;
770e126ba97SEli Cohen 	struct mlx5_eqe_page_req	req_pages;
771e420f0c0SHaggai Eran 	struct mlx5_eqe_page_fault	page_fault;
772073bb189SSaeed Mahameed 	struct mlx5_eqe_vport_change	vport_change;
7734ce3bf2fSHuy Nguyen 	struct mlx5_eqe_port_module	port_module;
774f9a1ef72SEugenia Emantayev 	struct mlx5_eqe_pps		pps;
77557cda166SMoni Shoua 	struct mlx5_eqe_dct             dct;
7761865ea9aSIlan Tayari 	struct mlx5_eqe_temp_warning	temp_warning;
777972d7560SYishai Hadas 	struct mlx5_eqe_xrq_err		xrq_err;
7783df01077SMoshe Shemesh 	struct mlx5_eqe_sync_fw_update	sync_fw_update;
779349125baSParav Pandit 	struct mlx5_eqe_vhca_state	vhca_state;
7804411a6c0SEmeel Hakim 	struct mlx5_eqe_obj_change	obj_change;
781e126ba97SEli Cohen } __packed;
782e126ba97SEli Cohen 
783e126ba97SEli Cohen struct mlx5_eqe {
784e126ba97SEli Cohen 	u8		rsvd0;
785e126ba97SEli Cohen 	u8		type;
786e126ba97SEli Cohen 	u8		rsvd1;
787e126ba97SEli Cohen 	u8		sub_type;
788e126ba97SEli Cohen 	__be32		rsvd2[7];
789e126ba97SEli Cohen 	union ev_data	data;
790e126ba97SEli Cohen 	__be16		rsvd3;
791e126ba97SEli Cohen 	u8		signature;
792e126ba97SEli Cohen 	u8		owner;
793e126ba97SEli Cohen } __packed;
794e126ba97SEli Cohen 
795e126ba97SEli Cohen struct mlx5_cmd_prot_block {
796e126ba97SEli Cohen 	u8		data[MLX5_CMD_DATA_BLOCK_SIZE];
797e126ba97SEli Cohen 	u8		rsvd0[48];
798e126ba97SEli Cohen 	__be64		next;
799e126ba97SEli Cohen 	__be32		block_num;
800e126ba97SEli Cohen 	u8		rsvd1;
801e126ba97SEli Cohen 	u8		token;
802e126ba97SEli Cohen 	u8		ctrl_sig;
803e126ba97SEli Cohen 	u8		sig;
804e126ba97SEli Cohen };
805e126ba97SEli Cohen 
806e281682bSSaeed Mahameed enum {
807e281682bSSaeed Mahameed 	MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
808e281682bSSaeed Mahameed };
809e281682bSSaeed Mahameed 
810e126ba97SEli Cohen struct mlx5_err_cqe {
811e126ba97SEli Cohen 	u8	rsvd0[32];
812e126ba97SEli Cohen 	__be32	srqn;
813e126ba97SEli Cohen 	u8	rsvd1[18];
814e126ba97SEli Cohen 	u8	vendor_err_synd;
815e126ba97SEli Cohen 	u8	syndrome;
816e126ba97SEli Cohen 	__be32	s_wqe_opcode_qpn;
817e126ba97SEli Cohen 	__be16	wqe_counter;
818e126ba97SEli Cohen 	u8	signature;
819e126ba97SEli Cohen 	u8	op_own;
820e126ba97SEli Cohen };
821e126ba97SEli Cohen 
822e126ba97SEli Cohen struct mlx5_cqe64 {
823ee5cdf7aSTariq Toukan 	u8		tls_outer_l3_tunneled;
8241b223dd3SSaeed Mahameed 	u8		rsvd0;
825461017cbSTariq Toukan 	__be16		wqe_id;
826f97d5c2aSKhalid Manaa 	union {
827f97d5c2aSKhalid Manaa 		struct {
828f97d5c2aSKhalid Manaa 			u8	tcppsh_abort_dupack;
829f97d5c2aSKhalid Manaa 			u8	min_ttl;
830f97d5c2aSKhalid Manaa 			__be16	tcp_win;
831f97d5c2aSKhalid Manaa 			__be32	ack_seq_num;
832f97d5c2aSKhalid Manaa 		} lro;
833f97d5c2aSKhalid Manaa 		struct {
834f97d5c2aSKhalid Manaa 			u8	reserved0:1;
835f97d5c2aSKhalid Manaa 			u8	match:1;
836f97d5c2aSKhalid Manaa 			u8	flush:1;
837f97d5c2aSKhalid Manaa 			u8	reserved3:5;
838f97d5c2aSKhalid Manaa 			u8	header_size;
839f97d5c2aSKhalid Manaa 			__be16	header_entry_index;
840f97d5c2aSKhalid Manaa 			__be32	data_offset;
841f97d5c2aSKhalid Manaa 		} shampo;
842f97d5c2aSKhalid Manaa 	};
843e281682bSSaeed Mahameed 	__be32		rss_hash_result;
844e281682bSSaeed Mahameed 	u8		rss_hash_type;
845e126ba97SEli Cohen 	u8		ml_path;
846e281682bSSaeed Mahameed 	u8		rsvd20[2];
847e281682bSSaeed Mahameed 	__be16		check_sum;
848e126ba97SEli Cohen 	__be16		slid;
849e126ba97SEli Cohen 	__be32		flags_rqpn;
850e281682bSSaeed Mahameed 	u8		hds_ip_ext;
8511b223dd3SSaeed Mahameed 	u8		l4_l3_hdr_type;
852e281682bSSaeed Mahameed 	__be16		vlan_info;
853e281682bSSaeed Mahameed 	__be32		srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
854244faedfSRaed Salem 	union {
855244faedfSRaed Salem 		__be32 immediate;
856244faedfSRaed Salem 		__be32 inval_rkey;
857244faedfSRaed Salem 		__be32 pkey;
858244faedfSRaed Salem 		__be32 ft_metadata;
859244faedfSRaed Salem 	};
860e126ba97SEli Cohen 	u8		rsvd40[4];
861e126ba97SEli Cohen 	__be32		byte_cnt;
862b0844444SEran Ben Elisha 	__be32		timestamp_h;
863b0844444SEran Ben Elisha 	__be32		timestamp_l;
864e126ba97SEli Cohen 	__be32		sop_drop_qpn;
865e126ba97SEli Cohen 	__be16		wqe_counter;
866cdcdce94SOfer Levi 	union {
867e126ba97SEli Cohen 		u8	signature;
868cdcdce94SOfer Levi 		u8	validity_iteration_count;
869cdcdce94SOfer Levi 	};
870e126ba97SEli Cohen 	u8		op_own;
871e126ba97SEli Cohen };
872e126ba97SEli Cohen 
8737219ab34STariq Toukan struct mlx5_mini_cqe8 {
8747219ab34STariq Toukan 	union {
8757219ab34STariq Toukan 		__be32 rx_hash_result;
8767219ab34STariq Toukan 		struct {
8777219ab34STariq Toukan 			__be16 checksum;
878b7cf0806SOfer Levi 			__be16 stridx;
8797219ab34STariq Toukan 		};
8807219ab34STariq Toukan 		struct {
8817219ab34STariq Toukan 			__be16 wqe_counter;
8827219ab34STariq Toukan 			u8  s_wqe_opcode;
8837219ab34STariq Toukan 			u8  reserved;
8847219ab34STariq Toukan 		} s_wqe_info;
8857219ab34STariq Toukan 	};
8867219ab34STariq Toukan 	__be32 byte_cnt;
8877219ab34STariq Toukan };
8887219ab34STariq Toukan 
8897219ab34STariq Toukan enum {
8907219ab34STariq Toukan 	MLX5_NO_INLINE_DATA,
8917219ab34STariq Toukan 	MLX5_INLINE_DATA32_SEG,
8927219ab34STariq Toukan 	MLX5_INLINE_DATA64_SEG,
8937219ab34STariq Toukan 	MLX5_COMPRESSED,
8947219ab34STariq Toukan };
8957219ab34STariq Toukan 
8967219ab34STariq Toukan enum {
8977219ab34STariq Toukan 	MLX5_CQE_FORMAT_CSUM = 0x1,
898b7cf0806SOfer Levi 	MLX5_CQE_FORMAT_CSUM_STRIDX = 0x3,
8997219ab34STariq Toukan };
9007219ab34STariq Toukan 
901cdcdce94SOfer Levi enum {
902cdcdce94SOfer Levi 	MLX5_CQE_COMPRESS_LAYOUT_BASIC = 0,
903cdcdce94SOfer Levi 	MLX5_CQE_COMPRESS_LAYOUT_ENHANCED = 1,
904cdcdce94SOfer Levi };
905cdcdce94SOfer Levi 
9067219ab34STariq Toukan #define MLX5_MINI_CQE_ARRAY_SIZE 8
9077219ab34STariq Toukan 
mlx5_get_cqe_format(struct mlx5_cqe64 * cqe)908e2abdcf1STariq Toukan static inline u8 mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
9097219ab34STariq Toukan {
9107219ab34STariq Toukan 	return (cqe->op_own >> 2) & 0x3;
9117219ab34STariq Toukan }
9127219ab34STariq Toukan 
get_cqe_opcode(struct mlx5_cqe64 * cqe)9136254adebSTariq Toukan static inline u8 get_cqe_opcode(struct mlx5_cqe64 *cqe)
9146254adebSTariq Toukan {
9156254adebSTariq Toukan 	return cqe->op_own >> 4;
9166254adebSTariq Toukan }
9176254adebSTariq Toukan 
get_cqe_enhanced_num_mini_cqes(struct mlx5_cqe64 * cqe)9182c925db0SOfer Levi static inline u8 get_cqe_enhanced_num_mini_cqes(struct mlx5_cqe64 *cqe)
9192c925db0SOfer Levi {
9202c925db0SOfer Levi 	/* num_of_mini_cqes is zero based */
9212c925db0SOfer Levi 	return get_cqe_opcode(cqe) + 1;
9222c925db0SOfer Levi }
9232c925db0SOfer Levi 
get_cqe_lro_tcppsh(struct mlx5_cqe64 * cqe)924604acb19STariq Toukan static inline u8 get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
925e281682bSSaeed Mahameed {
926f97d5c2aSKhalid Manaa 	return (cqe->lro.tcppsh_abort_dupack >> 6) & 1;
927e281682bSSaeed Mahameed }
928e281682bSSaeed Mahameed 
get_cqe_l4_hdr_type(struct mlx5_cqe64 * cqe)929e281682bSSaeed Mahameed static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
930e281682bSSaeed Mahameed {
9311b223dd3SSaeed Mahameed 	return (cqe->l4_l3_hdr_type >> 4) & 0x7;
9321b223dd3SSaeed Mahameed }
9331b223dd3SSaeed Mahameed 
cqe_is_tunneled(struct mlx5_cqe64 * cqe)934e2abdcf1STariq Toukan static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe)
9351b223dd3SSaeed Mahameed {
936ee5cdf7aSTariq Toukan 	return cqe->tls_outer_l3_tunneled & 0x1;
937ee5cdf7aSTariq Toukan }
938ee5cdf7aSTariq Toukan 
get_cqe_tls_offload(struct mlx5_cqe64 * cqe)939ee5cdf7aSTariq Toukan static inline u8 get_cqe_tls_offload(struct mlx5_cqe64 *cqe)
940ee5cdf7aSTariq Toukan {
941ee5cdf7aSTariq Toukan 	return (cqe->tls_outer_l3_tunneled >> 3) & 0x3;
942e281682bSSaeed Mahameed }
943e281682bSSaeed Mahameed 
cqe_has_vlan(const struct mlx5_cqe64 * cqe)9447978bad4SLarysa Zaremba static inline bool cqe_has_vlan(const struct mlx5_cqe64 *cqe)
945e281682bSSaeed Mahameed {
946e2abdcf1STariq Toukan 	return cqe->l4_l3_hdr_type & 0x1;
947e281682bSSaeed Mahameed }
948e281682bSSaeed Mahameed 
get_cqe_ts(struct mlx5_cqe64 * cqe)949b0844444SEran Ben Elisha static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
950b0844444SEran Ben Elisha {
951b0844444SEran Ben Elisha 	u32 hi, lo;
952b0844444SEran Ben Elisha 
953b0844444SEran Ben Elisha 	hi = be32_to_cpu(cqe->timestamp_h);
954b0844444SEran Ben Elisha 	lo = be32_to_cpu(cqe->timestamp_l);
955b0844444SEran Ben Elisha 
956b0844444SEran Ben Elisha 	return (u64)lo | ((u64)hi << 32);
957b0844444SEran Ben Elisha }
958b0844444SEran Ben Elisha 
get_cqe_flow_tag(struct mlx5_cqe64 * cqe)9595543e989SAya Levin static inline u16 get_cqe_flow_tag(struct mlx5_cqe64 *cqe)
9605543e989SAya Levin {
9615543e989SAya Levin 	return be32_to_cpu(cqe->sop_drop_qpn) & 0xFFF;
9625543e989SAya Levin }
9635543e989SAya Levin 
9646980ffa0STariq Toukan #define MLX5_MPWQE_LOG_NUM_STRIDES_EXT_BASE	3
9656980ffa0STariq Toukan #define MLX5_MPWQE_LOG_NUM_STRIDES_BASE		9
9666980ffa0STariq Toukan #define MLX5_MPWQE_LOG_NUM_STRIDES_MAX		16
9676980ffa0STariq Toukan #define MLX5_MPWQE_LOG_STRIDE_SZ_BASE		6
9686980ffa0STariq Toukan #define MLX5_MPWQE_LOG_STRIDE_SZ_MAX		13
969619a8f2aSTariq Toukan 
970461017cbSTariq Toukan struct mpwrq_cqe_bc {
971461017cbSTariq Toukan 	__be16	filler_consumed_strides;
972461017cbSTariq Toukan 	__be16	byte_cnt;
973461017cbSTariq Toukan };
974461017cbSTariq Toukan 
mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 * cqe)975461017cbSTariq Toukan static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
976461017cbSTariq Toukan {
977461017cbSTariq Toukan 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
978461017cbSTariq Toukan 
979461017cbSTariq Toukan 	return be16_to_cpu(bc->byte_cnt);
980461017cbSTariq Toukan }
981461017cbSTariq Toukan 
mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc * bc)982461017cbSTariq Toukan static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
983461017cbSTariq Toukan {
984461017cbSTariq Toukan 	return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
985461017cbSTariq Toukan }
986461017cbSTariq Toukan 
mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 * cqe)987461017cbSTariq Toukan static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
988461017cbSTariq Toukan {
989461017cbSTariq Toukan 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
990461017cbSTariq Toukan 
991461017cbSTariq Toukan 	return mpwrq_get_cqe_bc_consumed_strides(bc);
992461017cbSTariq Toukan }
993461017cbSTariq Toukan 
mpwrq_is_filler_cqe(struct mlx5_cqe64 * cqe)994461017cbSTariq Toukan static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
995461017cbSTariq Toukan {
996461017cbSTariq Toukan 	struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
997461017cbSTariq Toukan 
998461017cbSTariq Toukan 	return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
999461017cbSTariq Toukan }
1000461017cbSTariq Toukan 
mpwrq_get_cqe_stride_index(struct mlx5_cqe64 * cqe)1001461017cbSTariq Toukan static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
1002461017cbSTariq Toukan {
1003461017cbSTariq Toukan 	return be16_to_cpu(cqe->wqe_counter);
1004461017cbSTariq Toukan }
1005461017cbSTariq Toukan 
1006e281682bSSaeed Mahameed enum {
1007e281682bSSaeed Mahameed 	CQE_L4_HDR_TYPE_NONE			= 0x0,
1008e281682bSSaeed Mahameed 	CQE_L4_HDR_TYPE_TCP_NO_ACK		= 0x1,
1009e281682bSSaeed Mahameed 	CQE_L4_HDR_TYPE_UDP			= 0x2,
1010e281682bSSaeed Mahameed 	CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA		= 0x3,
1011e281682bSSaeed Mahameed 	CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA	= 0x4,
1012e281682bSSaeed Mahameed };
1013e281682bSSaeed Mahameed 
1014e281682bSSaeed Mahameed enum {
101567f245c2SJesper Dangaard Brouer 	CQE_RSS_HTYPE_IP	= GENMASK(3, 2),
101612e8b570SJesper Dangaard Brouer 	/* cqe->rss_hash_type[3:2] - IP destination selected for hash
101712e8b570SJesper Dangaard Brouer 	 * (00 = none,  01 = IPv4, 10 = IPv6, 11 = Reserved)
101812e8b570SJesper Dangaard Brouer 	 */
101967f245c2SJesper Dangaard Brouer 	CQE_RSS_IP_NONE		= 0x0,
102067f245c2SJesper Dangaard Brouer 	CQE_RSS_IPV4		= 0x1,
102167f245c2SJesper Dangaard Brouer 	CQE_RSS_IPV6		= 0x2,
102267f245c2SJesper Dangaard Brouer 	CQE_RSS_RESERVED	= 0x3,
102367f245c2SJesper Dangaard Brouer 
102467f245c2SJesper Dangaard Brouer 	CQE_RSS_HTYPE_L4	= GENMASK(7, 6),
102512e8b570SJesper Dangaard Brouer 	/* cqe->rss_hash_type[7:6] - L4 destination selected for hash
102612e8b570SJesper Dangaard Brouer 	 * (00 = none, 01 = TCP. 10 = UDP, 11 = IPSEC.SPI
102712e8b570SJesper Dangaard Brouer 	 */
102867f245c2SJesper Dangaard Brouer 	CQE_RSS_L4_NONE		= 0x0,
102967f245c2SJesper Dangaard Brouer 	CQE_RSS_L4_TCP		= 0x1,
103067f245c2SJesper Dangaard Brouer 	CQE_RSS_L4_UDP		= 0x2,
103167f245c2SJesper Dangaard Brouer 	CQE_RSS_L4_IPSEC	= 0x3,
1032e281682bSSaeed Mahameed };
1033e281682bSSaeed Mahameed 
1034e281682bSSaeed Mahameed enum {
1035cb34be6dSAchiad Shochat 	MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH	= 0x0,
1036cb34be6dSAchiad Shochat 	MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6	= 0x1,
1037cb34be6dSAchiad Shochat 	MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4	= 0x2,
1038cb34be6dSAchiad Shochat };
1039cb34be6dSAchiad Shochat 
1040cb34be6dSAchiad Shochat enum {
1041e281682bSSaeed Mahameed 	CQE_L2_OK	= 1 << 0,
1042e281682bSSaeed Mahameed 	CQE_L3_OK	= 1 << 1,
1043e281682bSSaeed Mahameed 	CQE_L4_OK	= 1 << 2,
1044e281682bSSaeed Mahameed };
1045e281682bSSaeed Mahameed 
1046ee5cdf7aSTariq Toukan enum {
1047ee5cdf7aSTariq Toukan 	CQE_TLS_OFFLOAD_NOT_DECRYPTED		= 0x0,
1048ee5cdf7aSTariq Toukan 	CQE_TLS_OFFLOAD_DECRYPTED		= 0x1,
1049ee5cdf7aSTariq Toukan 	CQE_TLS_OFFLOAD_RESYNC			= 0x2,
1050ee5cdf7aSTariq Toukan 	CQE_TLS_OFFLOAD_ERROR			= 0x3,
1051ee5cdf7aSTariq Toukan };
1052ee5cdf7aSTariq Toukan 
1053d5436ba0SSagi Grimberg struct mlx5_sig_err_cqe {
1054d5436ba0SSagi Grimberg 	u8		rsvd0[16];
1055d5436ba0SSagi Grimberg 	__be32		expected_trans_sig;
1056d5436ba0SSagi Grimberg 	__be32		actual_trans_sig;
1057d5436ba0SSagi Grimberg 	__be32		expected_reftag;
1058d5436ba0SSagi Grimberg 	__be32		actual_reftag;
1059d5436ba0SSagi Grimberg 	__be16		syndrome;
1060d5436ba0SSagi Grimberg 	u8		rsvd22[2];
1061d5436ba0SSagi Grimberg 	__be32		mkey;
1062d5436ba0SSagi Grimberg 	__be64		err_offset;
1063d5436ba0SSagi Grimberg 	u8		rsvd30[8];
1064d5436ba0SSagi Grimberg 	__be32		qpn;
1065d5436ba0SSagi Grimberg 	u8		rsvd38[2];
1066d5436ba0SSagi Grimberg 	u8		signature;
1067d5436ba0SSagi Grimberg 	u8		op_own;
1068d5436ba0SSagi Grimberg };
1069d5436ba0SSagi Grimberg 
1070e126ba97SEli Cohen struct mlx5_wqe_srq_next_seg {
1071e126ba97SEli Cohen 	u8			rsvd0[2];
1072e126ba97SEli Cohen 	__be16			next_wqe_index;
1073e126ba97SEli Cohen 	u8			signature;
1074e126ba97SEli Cohen 	u8			rsvd1[11];
1075e126ba97SEli Cohen };
1076e126ba97SEli Cohen 
1077e126ba97SEli Cohen union mlx5_ext_cqe {
1078e126ba97SEli Cohen 	struct ib_grh	grh;
1079e126ba97SEli Cohen 	u8		inl[64];
1080e126ba97SEli Cohen };
1081e126ba97SEli Cohen 
1082e126ba97SEli Cohen struct mlx5_cqe128 {
1083e126ba97SEli Cohen 	union mlx5_ext_cqe	inl_grh;
1084e126ba97SEli Cohen 	struct mlx5_cqe64	cqe64;
1085e126ba97SEli Cohen };
1086e126ba97SEli Cohen 
1087968e78ddSHaggai Eran enum {
1088968e78ddSHaggai Eran 	MLX5_MKEY_STATUS_FREE = 1 << 6,
1089968e78ddSHaggai Eran };
1090968e78ddSHaggai Eran 
1091ec22eb53SSaeed Mahameed enum {
1092ec22eb53SSaeed Mahameed 	MLX5_MKEY_REMOTE_INVAL	= 1 << 24,
1093ec22eb53SSaeed Mahameed 	MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
1094ec22eb53SSaeed Mahameed 	MLX5_MKEY_BSF_EN	= 1 << 30,
1095ec22eb53SSaeed Mahameed };
1096ec22eb53SSaeed Mahameed 
1097e126ba97SEli Cohen struct mlx5_mkey_seg {
1098e126ba97SEli Cohen 	/* This is a two bit field occupying bits 31-30.
1099e126ba97SEli Cohen 	 * bit 31 is always 0,
110039c538d6SCai Huoqing 	 * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have translation
1101e126ba97SEli Cohen 	 */
1102e126ba97SEli Cohen 	u8		status;
1103e126ba97SEli Cohen 	u8		pcie_control;
1104e126ba97SEli Cohen 	u8		flags;
1105e126ba97SEli Cohen 	u8		version;
1106e126ba97SEli Cohen 	__be32		qpn_mkey7_0;
1107e126ba97SEli Cohen 	u8		rsvd1[4];
1108e126ba97SEli Cohen 	__be32		flags_pd;
1109e126ba97SEli Cohen 	__be64		start_addr;
1110e126ba97SEli Cohen 	__be64		len;
1111e126ba97SEli Cohen 	__be32		bsfs_octo_size;
1112e126ba97SEli Cohen 	u8		rsvd2[16];
1113e126ba97SEli Cohen 	__be32		xlt_oct_size;
1114e126ba97SEli Cohen 	u8		rsvd3[3];
1115e126ba97SEli Cohen 	u8		log2_page_size;
1116e126ba97SEli Cohen 	u8		rsvd4[4];
1117e126ba97SEli Cohen };
1118e126ba97SEli Cohen 
1119e126ba97SEli Cohen #define MLX5_ATTR_EXTENDED_PORT_INFO	cpu_to_be16(0xff90)
1120e126ba97SEli Cohen 
1121e126ba97SEli Cohen enum {
1122e126ba97SEli Cohen 	MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO	= 1 <<  0
1123e126ba97SEli Cohen };
1124e126ba97SEli Cohen 
1125e281682bSSaeed Mahameed enum {
1126e281682bSSaeed Mahameed 	VPORT_STATE_DOWN		= 0x0,
1127e281682bSSaeed Mahameed 	VPORT_STATE_UP			= 0x1,
1128e281682bSSaeed Mahameed };
1129e281682bSSaeed Mahameed 
1130e281682bSSaeed Mahameed enum {
1131cc9c82a8SEran Ben Elisha 	MLX5_VPORT_ADMIN_STATE_DOWN  = 0x0,
1132cc9c82a8SEran Ben Elisha 	MLX5_VPORT_ADMIN_STATE_UP    = 0x1,
1133cc9c82a8SEran Ben Elisha 	MLX5_VPORT_ADMIN_STATE_AUTO  = 0x2,
113481848731SSaeed Mahameed };
113581848731SSaeed Mahameed 
113681848731SSaeed Mahameed enum {
11371f0ae22aSMoshe Shemesh 	MLX5_VPORT_CVLAN_INSERT_WHEN_NO_CVLAN  = 0x1,
11381f0ae22aSMoshe Shemesh 	MLX5_VPORT_CVLAN_INSERT_ALWAYS         = 0x3,
11391f0ae22aSMoshe Shemesh };
11401f0ae22aSMoshe Shemesh 
11411f0ae22aSMoshe Shemesh enum {
1142e281682bSSaeed Mahameed 	MLX5_L3_PROT_TYPE_IPV4		= 0,
1143e281682bSSaeed Mahameed 	MLX5_L3_PROT_TYPE_IPV6		= 1,
1144e281682bSSaeed Mahameed };
1145e281682bSSaeed Mahameed 
1146e281682bSSaeed Mahameed enum {
1147e281682bSSaeed Mahameed 	MLX5_L4_PROT_TYPE_TCP		= 0,
1148e281682bSSaeed Mahameed 	MLX5_L4_PROT_TYPE_UDP		= 1,
1149e281682bSSaeed Mahameed };
1150e281682bSSaeed Mahameed 
1151e281682bSSaeed Mahameed enum {
1152e281682bSSaeed Mahameed 	MLX5_HASH_FIELD_SEL_SRC_IP	= 1 << 0,
1153e281682bSSaeed Mahameed 	MLX5_HASH_FIELD_SEL_DST_IP	= 1 << 1,
1154e281682bSSaeed Mahameed 	MLX5_HASH_FIELD_SEL_L4_SPORT	= 1 << 2,
1155e281682bSSaeed Mahameed 	MLX5_HASH_FIELD_SEL_L4_DPORT	= 1 << 3,
1156e281682bSSaeed Mahameed 	MLX5_HASH_FIELD_SEL_IPSEC_SPI	= 1 << 4,
1157e281682bSSaeed Mahameed };
1158e281682bSSaeed Mahameed 
1159e281682bSSaeed Mahameed enum {
1160e281682bSSaeed Mahameed 	MLX5_MATCH_OUTER_HEADERS	= 1 << 0,
1161e281682bSSaeed Mahameed 	MLX5_MATCH_MISC_PARAMETERS	= 1 << 1,
1162e281682bSSaeed Mahameed 	MLX5_MATCH_INNER_HEADERS	= 1 << 2,
1163b169e64aSYevgeny Kliteynik 	MLX5_MATCH_MISC_PARAMETERS_2	= 1 << 3,
1164b169e64aSYevgeny Kliteynik 	MLX5_MATCH_MISC_PARAMETERS_3	= 1 << 4,
11657da3ad6cSMuhammad Sammar 	MLX5_MATCH_MISC_PARAMETERS_4	= 1 << 5,
11660f2a6c3bSMuhammad Sammar 	MLX5_MATCH_MISC_PARAMETERS_5	= 1 << 6,
1167e281682bSSaeed Mahameed };
1168e281682bSSaeed Mahameed 
1169e281682bSSaeed Mahameed enum {
1170e281682bSSaeed Mahameed 	MLX5_FLOW_TABLE_TYPE_NIC_RCV	= 0,
1171e281682bSSaeed Mahameed 	MLX5_FLOW_TABLE_TYPE_ESWITCH	= 4,
1172e281682bSSaeed Mahameed };
1173e281682bSSaeed Mahameed 
1174e281682bSSaeed Mahameed enum {
1175e281682bSSaeed Mahameed 	MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT	= 0,
1176e281682bSSaeed Mahameed 	MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE	= 1,
1177e281682bSSaeed Mahameed 	MLX5_FLOW_CONTEXT_DEST_TYPE_TIR		= 2,
1178e281682bSSaeed Mahameed };
1179e281682bSSaeed Mahameed 
1180e16aea27SSaeed Mahameed enum mlx5_list_type {
1181e16aea27SSaeed Mahameed 	MLX5_NVPRT_LIST_TYPE_UC   = 0x0,
1182e16aea27SSaeed Mahameed 	MLX5_NVPRT_LIST_TYPE_MC   = 0x1,
1183e16aea27SSaeed Mahameed 	MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
1184e16aea27SSaeed Mahameed };
1185e16aea27SSaeed Mahameed 
1186e281682bSSaeed Mahameed enum {
1187e281682bSSaeed Mahameed 	MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
1188e281682bSSaeed Mahameed 	MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM    = 0x1,
1189e281682bSSaeed Mahameed };
1190e281682bSSaeed Mahameed 
1191928cfe87STariq Toukan enum mlx5_wol_mode {
1192928cfe87STariq Toukan 	MLX5_WOL_DISABLE        = 0,
1193928cfe87STariq Toukan 	MLX5_WOL_SECURED_MAGIC  = 1 << 1,
1194928cfe87STariq Toukan 	MLX5_WOL_MAGIC          = 1 << 2,
1195928cfe87STariq Toukan 	MLX5_WOL_ARP            = 1 << 3,
1196928cfe87STariq Toukan 	MLX5_WOL_BROADCAST      = 1 << 4,
1197928cfe87STariq Toukan 	MLX5_WOL_MULTICAST      = 1 << 5,
1198928cfe87STariq Toukan 	MLX5_WOL_UNICAST        = 1 << 6,
1199928cfe87STariq Toukan 	MLX5_WOL_PHY_ACTIVITY   = 1 << 7,
1200928cfe87STariq Toukan };
1201928cfe87STariq Toukan 
120271c6e863SAriel Levkovich enum mlx5_mpls_supported_fields {
120371c6e863SAriel Levkovich 	MLX5_FIELD_SUPPORT_MPLS_LABEL = 1 << 0,
120471c6e863SAriel Levkovich 	MLX5_FIELD_SUPPORT_MPLS_EXP   = 1 << 1,
120571c6e863SAriel Levkovich 	MLX5_FIELD_SUPPORT_MPLS_S_BOS = 1 << 2,
120671c6e863SAriel Levkovich 	MLX5_FIELD_SUPPORT_MPLS_TTL   = 1 << 3
120771c6e863SAriel Levkovich };
120871c6e863SAriel Levkovich 
1209e818e255SAriel Levkovich enum mlx5_flex_parser_protos {
1210b169e64aSYevgeny Kliteynik 	MLX5_FLEX_PROTO_GENEVE	      = 1 << 3,
1211e818e255SAriel Levkovich 	MLX5_FLEX_PROTO_CW_MPLS_GRE   = 1 << 4,
1212e818e255SAriel Levkovich 	MLX5_FLEX_PROTO_CW_MPLS_UDP   = 1 << 5,
1213a3222a2dSMaor Dickman 	MLX5_FLEX_PROTO_ICMP	      = 1 << 8,
1214a3222a2dSMaor Dickman 	MLX5_FLEX_PROTO_ICMPV6	      = 1 << 9,
1215e818e255SAriel Levkovich };
1216e818e255SAriel Levkovich 
1217938fe83cSSaeed Mahameed /* MLX5 DEV CAPs */
1218938fe83cSSaeed Mahameed 
1219938fe83cSSaeed Mahameed /* TODO: EAT.ME */
1220938fe83cSSaeed Mahameed enum mlx5_cap_mode {
1221938fe83cSSaeed Mahameed 	HCA_CAP_OPMOD_GET_MAX	= 0,
1222938fe83cSSaeed Mahameed 	HCA_CAP_OPMOD_GET_CUR	= 1,
1223938fe83cSSaeed Mahameed };
1224938fe83cSSaeed Mahameed 
122548f02eefSParav Pandit /* Any new cap addition must update mlx5_hca_caps_alloc() to allocate
122648f02eefSParav Pandit  * capability memory.
122748f02eefSParav Pandit  */
1228938fe83cSSaeed Mahameed enum mlx5_cap_type {
1229938fe83cSSaeed Mahameed 	MLX5_CAP_GENERAL = 0,
1230938fe83cSSaeed Mahameed 	MLX5_CAP_ETHERNET_OFFLOADS,
1231938fe83cSSaeed Mahameed 	MLX5_CAP_ODP,
1232938fe83cSSaeed Mahameed 	MLX5_CAP_ATOMIC,
1233938fe83cSSaeed Mahameed 	MLX5_CAP_ROCE,
1234938fe83cSSaeed Mahameed 	MLX5_CAP_IPOIB_OFFLOADS,
12354ce749bdSYishai Hadas 	MLX5_CAP_IPOIB_ENHANCED_OFFLOADS,
1236938fe83cSSaeed Mahameed 	MLX5_CAP_FLOW_TABLE,
1237495716b1SSaeed Mahameed 	MLX5_CAP_ESWITCH_FLOW_TABLE,
1238d6666753SSaeed Mahameed 	MLX5_CAP_ESWITCH,
12390b4eb603SShay Drory 	MLX5_CAP_QOS = 0xc,
12402fcb12dfSInbar Karmy 	MLX5_CAP_DEBUG,
1241e72bd817SAriel Levkovich 	MLX5_CAP_RESERVED_14,
1242e72bd817SAriel Levkovich 	MLX5_CAP_DEV_MEM,
1243a12ff35eSEran Ben Elisha 	MLX5_CAP_RESERVED_16,
1244a12ff35eSEran Ben Elisha 	MLX5_CAP_TLS,
1245ca1992c6SYishai Hadas 	MLX5_CAP_VDPA_EMULATION = 0x13,
1246b9a7ba55SYishai Hadas 	MLX5_CAP_DEV_EVENT = 0x14,
12472b58f6d9SRaed Salem 	MLX5_CAP_IPSEC,
1248fe298bdfSJianbo Liu 	MLX5_CAP_CRYPTO = 0x1a,
1249df75ad56SSaeed Mahameed 	MLX5_CAP_SHAMPO = 0x1d,
12508385c51fSLior Nahmanson 	MLX5_CAP_MACSEC = 0x1f,
125167133eaaSYevgeny Kliteynik 	MLX5_CAP_GENERAL_2 = 0x20,
1252425a563aSMaor Gottlieb 	MLX5_CAP_PORT_SELECTION = 0x25,
125393983863SYishai Hadas 	MLX5_CAP_ADV_VIRTUALIZATION = 0x26,
1254ab7d228cSPatrisious Haddad 	MLX5_CAP_ADV_RDMA = 0x28,
1255938fe83cSSaeed Mahameed 	/* NUM OF CAP Types */
1256938fe83cSSaeed Mahameed 	MLX5_CAP_NUM
1257938fe83cSSaeed Mahameed };
1258938fe83cSSaeed Mahameed 
1259cfdcbceaSGal Pressman enum mlx5_pcam_reg_groups {
1260cfdcbceaSGal Pressman 	MLX5_PCAM_REGS_5000_TO_507F                 = 0x0,
1261cfdcbceaSGal Pressman };
1262cfdcbceaSGal Pressman 
1263cfdcbceaSGal Pressman enum mlx5_pcam_feature_groups {
1264cfdcbceaSGal Pressman 	MLX5_PCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1265cfdcbceaSGal Pressman };
1266cfdcbceaSGal Pressman 
1267cfdcbceaSGal Pressman enum mlx5_mcam_reg_groups {
1268cfdcbceaSGal Pressman 	MLX5_MCAM_REGS_FIRST_128                    = 0x0,
1269932ef155SEran Ben Elisha 	MLX5_MCAM_REGS_0x9100_0x917F                = 0x2,
12707e45c1e9SRahul Rameshbabu 	MLX5_MCAM_REGS_0x9180_0x91FF                = 0x3,
12717e45c1e9SRahul Rameshbabu 	MLX5_MCAM_REGS_NUM                          = 0x4,
1272cfdcbceaSGal Pressman };
1273cfdcbceaSGal Pressman 
1274cfdcbceaSGal Pressman enum mlx5_mcam_feature_groups {
1275cfdcbceaSGal Pressman 	MLX5_MCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1276cfdcbceaSGal Pressman };
1277cfdcbceaSGal Pressman 
1278c02762ebSHuy Nguyen enum mlx5_qcam_reg_groups {
1279c02762ebSHuy Nguyen 	MLX5_QCAM_REGS_FIRST_128                    = 0x0,
1280c02762ebSHuy Nguyen };
1281c02762ebSHuy Nguyen 
1282c02762ebSHuy Nguyen enum mlx5_qcam_feature_groups {
1283c02762ebSHuy Nguyen 	MLX5_QCAM_FEATURE_ENHANCED_FEATURES         = 0x0,
1284c02762ebSHuy Nguyen };
1285c02762ebSHuy Nguyen 
1286938fe83cSSaeed Mahameed /* GET Dev Caps macros */
1287938fe83cSSaeed Mahameed #define MLX5_CAP_GEN(mdev, cap) \
128848f02eefSParav Pandit 	MLX5_GET(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->cur, cap)
1289938fe83cSSaeed Mahameed 
129038b7ca92SYishai Hadas #define MLX5_CAP_GEN_64(mdev, cap) \
129148f02eefSParav Pandit 	MLX5_GET64(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->cur, cap)
129238b7ca92SYishai Hadas 
1293938fe83cSSaeed Mahameed #define MLX5_CAP_GEN_MAX(mdev, cap) \
129448f02eefSParav Pandit 	MLX5_GET(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->max, cap)
1295938fe83cSSaeed Mahameed 
129667133eaaSYevgeny Kliteynik #define MLX5_CAP_GEN_2(mdev, cap) \
129748f02eefSParav Pandit 	MLX5_GET(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->cur, cap)
129867133eaaSYevgeny Kliteynik 
129967133eaaSYevgeny Kliteynik #define MLX5_CAP_GEN_2_64(mdev, cap) \
130048f02eefSParav Pandit 	MLX5_GET64(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->cur, cap)
130167133eaaSYevgeny Kliteynik 
130267133eaaSYevgeny Kliteynik #define MLX5_CAP_GEN_2_MAX(mdev, cap) \
130348f02eefSParav Pandit 	MLX5_GET(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->max, cap)
130467133eaaSYevgeny Kliteynik 
1305938fe83cSSaeed Mahameed #define MLX5_CAP_ETH(mdev, cap) \
1306938fe83cSSaeed Mahameed 	MLX5_GET(per_protocol_networking_offload_caps,\
130748f02eefSParav Pandit 		 mdev->caps.hca[MLX5_CAP_ETHERNET_OFFLOADS]->cur, cap)
1308938fe83cSSaeed Mahameed 
13094ce749bdSYishai Hadas #define MLX5_CAP_IPOIB_ENHANCED(mdev, cap) \
13104ce749bdSYishai Hadas 	MLX5_GET(per_protocol_networking_offload_caps,\
131148f02eefSParav Pandit 		 mdev->caps.hca[MLX5_CAP_IPOIB_ENHANCED_OFFLOADS]->cur, cap)
13124ce749bdSYishai Hadas 
1313938fe83cSSaeed Mahameed #define MLX5_CAP_ROCE(mdev, cap) \
131448f02eefSParav Pandit 	MLX5_GET(roce_cap, mdev->caps.hca[MLX5_CAP_ROCE]->cur, cap)
1315938fe83cSSaeed Mahameed 
1316938fe83cSSaeed Mahameed #define MLX5_CAP_ROCE_MAX(mdev, cap) \
131748f02eefSParav Pandit 	MLX5_GET(roce_cap, mdev->caps.hca[MLX5_CAP_ROCE]->max, cap)
1318938fe83cSSaeed Mahameed 
1319938fe83cSSaeed Mahameed #define MLX5_CAP_ATOMIC(mdev, cap) \
132048f02eefSParav Pandit 	MLX5_GET(atomic_caps, mdev->caps.hca[MLX5_CAP_ATOMIC]->cur, cap)
1321938fe83cSSaeed Mahameed 
1322938fe83cSSaeed Mahameed #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
132348f02eefSParav Pandit 	MLX5_GET(atomic_caps, mdev->caps.hca[MLX5_CAP_ATOMIC]->max, cap)
1324938fe83cSSaeed Mahameed 
1325938fe83cSSaeed Mahameed #define MLX5_CAP_FLOWTABLE(mdev, cap) \
132648f02eefSParav Pandit 	MLX5_GET(flow_table_nic_cap, mdev->caps.hca[MLX5_CAP_FLOW_TABLE]->cur, cap)
1327938fe83cSSaeed Mahameed 
132897b5484eSAlex Vesker #define MLX5_CAP64_FLOWTABLE(mdev, cap) \
132948f02eefSParav Pandit 	MLX5_GET64(flow_table_nic_cap, (mdev)->caps.hca[MLX5_CAP_FLOW_TABLE]->cur, cap)
133097b5484eSAlex Vesker 
1331876d634dSMaor Gottlieb #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
1332876d634dSMaor Gottlieb 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
1333876d634dSMaor Gottlieb 
13348ce78257SMark Bloch #define MLX5_CAP_FLOWTABLE_NIC_TX(mdev, cap) \
13358ce78257SMark Bloch 		MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit.cap)
13368ce78257SMark Bloch 
1337cea824d4SMaor Gottlieb #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
1338cea824d4SMaor Gottlieb 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
1339cea824d4SMaor Gottlieb 
1340cea824d4SMaor Gottlieb #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
1341cea824d4SMaor Gottlieb 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
1342cea824d4SMaor Gottlieb 
1343d83eb50eSMaor Gottlieb #define MLX5_CAP_FLOWTABLE_RDMA_RX(mdev, cap) \
1344d83eb50eSMaor Gottlieb 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_rdma.cap)
1345d83eb50eSMaor Gottlieb 
134624670b1aSMichael Guralnik #define MLX5_CAP_FLOWTABLE_RDMA_TX(mdev, cap) \
134724670b1aSMichael Guralnik 	MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_rdma.cap)
134824670b1aSMichael Guralnik 
134915b103dfSPatrisious Haddad #define MLX5_CAP_FLOWTABLE_RDMA_TRANSPORT_RX(mdev, cap) \
135015b103dfSPatrisious Haddad 	MLX5_CAP_ADV_RDMA(mdev, rdma_transport_rx_flow_table_properties.cap)
135115b103dfSPatrisious Haddad 
135215b103dfSPatrisious Haddad #define MLX5_CAP_FLOWTABLE_RDMA_TRANSPORT_TX(mdev, cap) \
135315b103dfSPatrisious Haddad 	MLX5_CAP_ADV_RDMA(mdev, rdma_transport_tx_flow_table_properties.cap)
135415b103dfSPatrisious Haddad 
1355495716b1SSaeed Mahameed #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
1356495716b1SSaeed Mahameed 	MLX5_GET(flow_table_eswitch_cap, \
135748f02eefSParav Pandit 		 mdev->caps.hca[MLX5_CAP_ESWITCH_FLOW_TABLE]->cur, cap)
1358495716b1SSaeed Mahameed 
1359495716b1SSaeed Mahameed #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
1360495716b1SSaeed Mahameed 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
1361495716b1SSaeed Mahameed 
1362efdc810bSMohamad Haj Yahia #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
1363efdc810bSMohamad Haj Yahia 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
1364efdc810bSMohamad Haj Yahia 
1365efdc810bSMohamad Haj Yahia #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
1366efdc810bSMohamad Haj Yahia 	MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
1367efdc810bSMohamad Haj Yahia 
13686ee44c51SGavin Li #define MLX5_CAP_ESW_FT_FIELD_SUPPORT_2(mdev, cap) \
13696ee44c51SGavin Li 	MLX5_CAP_ESW_FLOWTABLE(mdev, ft_field_support_2_esw_fdb.cap)
13706ee44c51SGavin Li 
1371137f3d50SJianbo Liu #define MLX5_CAP_NIC_RX_FT_FIELD_SUPPORT_2(mdev, cap) \
1372137f3d50SJianbo Liu 		MLX5_CAP_FLOWTABLE(mdev, ft_field_support_2_nic_receive.cap)
1373137f3d50SJianbo Liu 
1374d6666753SSaeed Mahameed #define MLX5_CAP_ESW(mdev, cap) \
1375d6666753SSaeed Mahameed 	MLX5_GET(e_switch_cap, \
137648f02eefSParav Pandit 		 mdev->caps.hca[MLX5_CAP_ESWITCH]->cur, cap)
1377d6666753SSaeed Mahameed 
137897b5484eSAlex Vesker #define MLX5_CAP64_ESW_FLOWTABLE(mdev, cap) \
137997b5484eSAlex Vesker 	MLX5_GET64(flow_table_eswitch_cap, \
138048f02eefSParav Pandit 		(mdev)->caps.hca[MLX5_CAP_ESWITCH_FLOW_TABLE]->cur, cap)
138197b5484eSAlex Vesker 
1382425a563aSMaor Gottlieb #define MLX5_CAP_PORT_SELECTION(mdev, cap) \
1383425a563aSMaor Gottlieb 	MLX5_GET(port_selection_cap, \
1384425a563aSMaor Gottlieb 		 mdev->caps.hca[MLX5_CAP_PORT_SELECTION]->cur, cap)
1385425a563aSMaor Gottlieb 
1386425a563aSMaor Gottlieb #define MLX5_CAP_PORT_SELECTION_MAX(mdev, cap) \
1387425a563aSMaor Gottlieb 	MLX5_GET(port_selection_cap, \
1388425a563aSMaor Gottlieb 		 mdev->caps.hca[MLX5_CAP_PORT_SELECTION]->max, cap)
1389425a563aSMaor Gottlieb 
139093983863SYishai Hadas #define MLX5_CAP_ADV_VIRTUALIZATION(mdev, cap) \
139193983863SYishai Hadas 	MLX5_GET(adv_virtualization_cap, \
139293983863SYishai Hadas 		 mdev->caps.hca[MLX5_CAP_ADV_VIRTUALIZATION]->cur, cap)
139393983863SYishai Hadas 
1394ab7d228cSPatrisious Haddad #define MLX5_CAP_ADV_RDMA(mdev, cap) \
1395ab7d228cSPatrisious Haddad 	MLX5_GET(adv_rdma_cap, \
1396ab7d228cSPatrisious Haddad 		 mdev->caps.hca[MLX5_CAP_ADV_RDMA]->cur, cap)
1397ab7d228cSPatrisious Haddad 
1398425a563aSMaor Gottlieb #define MLX5_CAP_FLOWTABLE_PORT_SELECTION(mdev, cap) \
1399425a563aSMaor Gottlieb 	MLX5_CAP_PORT_SELECTION(mdev, flow_table_properties_port_selection.cap)
1400425a563aSMaor Gottlieb 
1401137f3d50SJianbo Liu #define MLX5_CAP_PORT_SELECTION_FT_FIELD_SUPPORT_2(mdev, cap) \
1402137f3d50SJianbo Liu 	MLX5_CAP_PORT_SELECTION(mdev, ft_field_support_2_port_selection.cap)
1403137f3d50SJianbo Liu 
1404938fe83cSSaeed Mahameed #define MLX5_CAP_ODP(mdev, cap)\
140548f02eefSParav Pandit 	MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->cur, cap)
1406938fe83cSSaeed Mahameed 
14076cd9171dSMichael Guralnik #define MLX5_CAP_ODP_SCHEME(mdev, cap)                                \
1408907936b6SMichael Guralnik 	(MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->cur,         \
1409907936b6SMichael Guralnik 		  mem_page_fault) ?                                   \
14106cd9171dSMichael Guralnik 		 MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->cur, \
1411907936b6SMichael Guralnik 			  memory_page_fault_scheme_cap.cap) :         \
1412907936b6SMichael Guralnik 		 MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->cur, \
1413907936b6SMichael Guralnik 			  transport_page_fault_scheme_cap.cap))
14146cd9171dSMichael Guralnik 
141546861e3eSMoni Shoua #define MLX5_CAP_ODP_MAX(mdev, cap)\
141648f02eefSParav Pandit 	MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->max, cap)
141746861e3eSMoni Shoua 
14181466cc5bSYevgeny Petrilin #define MLX5_CAP_QOS(mdev, cap)\
141948f02eefSParav Pandit 	MLX5_GET(qos_cap, mdev->caps.hca[MLX5_CAP_QOS]->cur, cap)
14201466cc5bSYevgeny Petrilin 
14212fcb12dfSInbar Karmy #define MLX5_CAP_DEBUG(mdev, cap)\
142248f02eefSParav Pandit 	MLX5_GET(debug_cap, mdev->caps.hca[MLX5_CAP_DEBUG]->cur, cap)
14232fcb12dfSInbar Karmy 
142471862561SGal Pressman #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \
142571862561SGal Pressman 	MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld)
142671862561SGal Pressman 
1427df5f1361SHuy Nguyen #define MLX5_CAP_PCAM_REG(mdev, reg) \
1428df5f1361SHuy Nguyen 	MLX5_GET(pcam_reg, (mdev)->caps.pcam, port_access_reg_cap_mask.regs_5000_to_507f.reg)
1429df5f1361SHuy Nguyen 
14300ab87743SOr Gerlitz #define MLX5_CAP_MCAM_REG(mdev, reg) \
1431932ef155SEran Ben Elisha 	MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_FIRST_128], \
1432932ef155SEran Ben Elisha 		 mng_access_reg_cap_mask.access_regs.reg)
1433932ef155SEran Ben Elisha 
1434932ef155SEran Ben Elisha #define MLX5_CAP_MCAM_REG2(mdev, reg) \
1435932ef155SEran Ben Elisha 	MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9100_0x917F], \
1436932ef155SEran Ben Elisha 		 mng_access_reg_cap_mask.access_regs2.reg)
14370ab87743SOr Gerlitz 
14387e45c1e9SRahul Rameshbabu #define MLX5_CAP_MCAM_REG3(mdev, reg) \
14397e45c1e9SRahul Rameshbabu 	MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9180_0x91FF], \
14407e45c1e9SRahul Rameshbabu 		 mng_access_reg_cap_mask.access_regs3.reg)
14417e45c1e9SRahul Rameshbabu 
144271862561SGal Pressman #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \
144371862561SGal Pressman 	MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld)
144471862561SGal Pressman 
1445c02762ebSHuy Nguyen #define MLX5_CAP_QCAM_REG(mdev, fld) \
1446c02762ebSHuy Nguyen 	MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld)
1447c02762ebSHuy Nguyen 
1448c02762ebSHuy Nguyen #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \
1449c02762ebSHuy Nguyen 	MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld)
1450c02762ebSHuy Nguyen 
1451e29341fbSIlan Tayari #define MLX5_CAP_FPGA(mdev, cap) \
145299d3cd27SInbar Karmy 	MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap)
1453e29341fbSIlan Tayari 
1454a9956d35SIlan Tayari #define MLX5_CAP64_FPGA(mdev, cap) \
145599d3cd27SInbar Karmy 	MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap)
1456a9956d35SIlan Tayari 
1457e72bd817SAriel Levkovich #define MLX5_CAP_DEV_MEM(mdev, cap)\
145848f02eefSParav Pandit 	MLX5_GET(device_mem_cap, mdev->caps.hca[MLX5_CAP_DEV_MEM]->cur, cap)
1459e72bd817SAriel Levkovich 
1460e72bd817SAriel Levkovich #define MLX5_CAP64_DEV_MEM(mdev, cap)\
146148f02eefSParav Pandit 	MLX5_GET64(device_mem_cap, mdev->caps.hca[MLX5_CAP_DEV_MEM]->cur, cap)
1462e72bd817SAriel Levkovich 
1463a12ff35eSEran Ben Elisha #define MLX5_CAP_TLS(mdev, cap) \
146448f02eefSParav Pandit 	MLX5_GET(tls_cap, (mdev)->caps.hca[MLX5_CAP_TLS]->cur, cap)
1465a12ff35eSEran Ben Elisha 
1466b9a7ba55SYishai Hadas #define MLX5_CAP_DEV_EVENT(mdev, cap)\
146748f02eefSParav Pandit 	MLX5_ADDR_OF(device_event_cap, (mdev)->caps.hca[MLX5_CAP_DEV_EVENT]->cur, cap)
1468b9a7ba55SYishai Hadas 
1469ca1992c6SYishai Hadas #define MLX5_CAP_DEV_VDPA_EMULATION(mdev, cap)\
14708a06a79bSEli Cohen 	MLX5_GET(virtio_emulation_cap, \
147148f02eefSParav Pandit 		(mdev)->caps.hca[MLX5_CAP_VDPA_EMULATION]->cur, cap)
1472ca1992c6SYishai Hadas 
1473ca1992c6SYishai Hadas #define MLX5_CAP64_DEV_VDPA_EMULATION(mdev, cap)\
14748a06a79bSEli Cohen 	MLX5_GET64(virtio_emulation_cap, \
147548f02eefSParav Pandit 		(mdev)->caps.hca[MLX5_CAP_VDPA_EMULATION]->cur, cap)
1476ca1992c6SYishai Hadas 
14772b58f6d9SRaed Salem #define MLX5_CAP_IPSEC(mdev, cap)\
147848f02eefSParav Pandit 	MLX5_GET(ipsec_cap, (mdev)->caps.hca[MLX5_CAP_IPSEC]->cur, cap)
14792b58f6d9SRaed Salem 
1480fe298bdfSJianbo Liu #define MLX5_CAP_CRYPTO(mdev, cap)\
1481fe298bdfSJianbo Liu 	MLX5_GET(crypto_cap, (mdev)->caps.hca[MLX5_CAP_CRYPTO]->cur, cap)
1482fe298bdfSJianbo Liu 
14838385c51fSLior Nahmanson #define MLX5_CAP_MACSEC(mdev, cap)\
14848385c51fSLior Nahmanson 	MLX5_GET(macsec_cap, (mdev)->caps.hca[MLX5_CAP_MACSEC]->cur, cap)
14858385c51fSLior Nahmanson 
1486df75ad56SSaeed Mahameed #define MLX5_CAP_SHAMPO(mdev, cap) \
1487df75ad56SSaeed Mahameed 	MLX5_GET(shampo_cap, mdev->caps.hca[MLX5_CAP_SHAMPO]->cur, cap)
1488df75ad56SSaeed Mahameed 
1489f62b8bb8SAmir Vadai enum {
1490f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_OK			= 0x0,
1491f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_INT_ERR			= 0x1,
1492f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_OP_ERR		= 0x2,
1493f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_PARAM_ERR		= 0x3,
1494f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_SYS_STATE_ERR		= 0x4,
1495f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_RES_ERR		= 0x5,
1496f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_RES_BUSY			= 0x6,
14975bd87709SShay Drory 	MLX5_CMD_STAT_NOT_READY			= 0x7,
1498f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_LIM_ERR			= 0x8,
1499f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_RES_STATE_ERR		= 0x9,
1500f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_IX_ERR			= 0xa,
1501f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_NO_RES_ERR		= 0xf,
1502f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_INP_LEN_ERR		= 0x50,
1503f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_OUTP_LEN_ERR		= 0x51,
1504f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_QP_STATE_ERR		= 0x10,
1505f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_PKT_ERR		= 0x30,
1506f62b8bb8SAmir Vadai 	MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR	= 0x40,
1507f62b8bb8SAmir Vadai };
1508f62b8bb8SAmir Vadai 
1509efea389dSGal Pressman enum {
1510efea389dSGal Pressman 	MLX5_IEEE_802_3_COUNTERS_GROUP	      = 0x0,
1511efea389dSGal Pressman 	MLX5_RFC_2863_COUNTERS_GROUP	      = 0x1,
1512efea389dSGal Pressman 	MLX5_RFC_2819_COUNTERS_GROUP	      = 0x2,
1513efea389dSGal Pressman 	MLX5_RFC_3635_COUNTERS_GROUP	      = 0x3,
1514efea389dSGal Pressman 	MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
1515efea389dSGal Pressman 	MLX5_PER_PRIORITY_COUNTERS_GROUP      = 0x10,
15161c64bf6fSMeny Yossefi 	MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
1517121fcdc8SGal Pressman 	MLX5_PHYSICAL_LAYER_COUNTERS_GROUP    = 0x12,
1518948d3f90SAya Levin 	MLX5_PER_TRAFFIC_CLASS_CONGESTION_GROUP = 0x13,
1519d8dc0508SGal Pressman 	MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16,
15201c64bf6fSMeny Yossefi 	MLX5_PHYSICAL_LAYER_RECOVERY_GROUP    = 0x1a,
15217a2210a5SMark Zhang 	MLX5_INFINIBAND_PORT_COUNTERS_GROUP   = 0x20,
1522efea389dSGal Pressman 	MLX5_INFINIBAND_EXTENDED_PORT_COUNTERS_GROUP = 0x21,
1523efea389dSGal Pressman };
15248ed1a630SGal Pressman 
15258ed1a630SGal Pressman enum {
15268ed1a630SGal Pressman 	MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP       = 0x0,
15278ed1a630SGal Pressman };
1528707c4602SMajd Dibbiny 
mlx5_to_sw_pkey_sz(int pkey_sz)1529707c4602SMajd Dibbiny static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
1530707c4602SMajd Dibbiny {
1531707c4602SMajd Dibbiny 	if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
1532707c4602SMajd Dibbiny 		return 0;
1533707c4602SMajd Dibbiny 	return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
1534707c4602SMajd Dibbiny }
1535*fd24c9efSPatrisious Haddad 
1536*fd24c9efSPatrisious Haddad #define MLX5_RDMA_RX_NUM_COUNTERS_PRIOS 6
153772f7cc09SMark Bloch #define MLX5_RDMA_TX_NUM_COUNTERS_PRIOS 4
153872f7cc09SMark Bloch #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 16
153935d19011SMaor Gottlieb #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 16
154035d19011SMaor Gottlieb #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
154135d19011SMaor Gottlieb #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
154235d19011SMaor Gottlieb 				MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
15434cbdd30eSMaor Gottlieb 				MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
1544e126ba97SEli Cohen 
1545 #endif /* MLX5_DEVICE_H */
1546