1 /* 2 * Copyright (c) 2006, Intel Corporation. 3 * 4 * This program is free software; you can redistribute it and/or modify it 5 * under the terms and conditions of the GNU General Public License, 6 * version 2, as published by the Free Software Foundation. 7 * 8 * This program is distributed in the hope it will be useful, but WITHOUT 9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 11 * more details. 12 * 13 * You should have received a copy of the GNU General Public License along with 14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple 15 * Place - Suite 330, Boston, MA 02111-1307 USA. 16 * 17 * Copyright (C) Ashok Raj <[email protected]> 18 * Copyright (C) Shaohua Li <[email protected]> 19 */ 20 21 #ifndef __DMAR_H__ 22 #define __DMAR_H__ 23 24 #include <linux/acpi.h> 25 #include <linux/types.h> 26 #include <linux/msi.h> 27 #include <linux/irqreturn.h> 28 29 struct intel_iommu; 30 #if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP) 31 struct dmar_drhd_unit { 32 struct list_head list; /* list of drhd units */ 33 struct acpi_dmar_header *hdr; /* ACPI header */ 34 u64 reg_base_addr; /* register base address*/ 35 struct pci_dev **devices; /* target device array */ 36 int devices_cnt; /* target device count */ 37 u16 segment; /* PCI domain */ 38 u8 ignored:1; /* ignore drhd */ 39 u8 include_all:1; 40 struct intel_iommu *iommu; 41 }; 42 43 extern struct list_head dmar_drhd_units; 44 45 #define for_each_drhd_unit(drhd) \ 46 list_for_each_entry(drhd, &dmar_drhd_units, list) 47 48 #define for_each_active_iommu(i, drhd) \ 49 list_for_each_entry(drhd, &dmar_drhd_units, list) \ 50 if (i=drhd->iommu, drhd->ignored) {} else 51 52 #define for_each_iommu(i, drhd) \ 53 list_for_each_entry(drhd, &dmar_drhd_units, list) \ 54 if (i=drhd->iommu, 0) {} else 55 56 extern int dmar_table_init(void); 57 extern int dmar_dev_scope_init(void); 58 59 /* Intel IOMMU detection */ 60 extern void detect_intel_iommu(void); 61 extern int enable_drhd_fault_handling(void); 62 63 extern int parse_ioapics_under_ir(void); 64 extern int alloc_iommu(struct dmar_drhd_unit *); 65 #else 66 static inline void detect_intel_iommu(void) 67 { 68 return; 69 } 70 71 static inline int dmar_table_init(void) 72 { 73 return -ENODEV; 74 } 75 static inline int enable_drhd_fault_handling(void) 76 { 77 return -1; 78 } 79 #endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */ 80 81 struct irte { 82 union { 83 struct { 84 __u64 present : 1, 85 fpd : 1, 86 dst_mode : 1, 87 redir_hint : 1, 88 trigger_mode : 1, 89 dlvry_mode : 3, 90 avail : 4, 91 __reserved_1 : 4, 92 vector : 8, 93 __reserved_2 : 8, 94 dest_id : 32; 95 }; 96 __u64 low; 97 }; 98 99 union { 100 struct { 101 __u64 sid : 16, 102 sq : 2, 103 svt : 2, 104 __reserved_3 : 44; 105 }; 106 __u64 high; 107 }; 108 }; 109 #ifdef CONFIG_INTR_REMAP 110 extern int intr_remapping_enabled; 111 extern int intr_remapping_supported(void); 112 extern int enable_intr_remapping(int); 113 extern void disable_intr_remapping(void); 114 extern int reenable_intr_remapping(int); 115 116 extern int get_irte(int irq, struct irte *entry); 117 extern int modify_irte(int irq, struct irte *irte_modified); 118 extern int alloc_irte(struct intel_iommu *iommu, int irq, u16 count); 119 extern int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, 120 u16 sub_handle); 121 extern int map_irq_to_irte_handle(int irq, u16 *sub_handle); 122 extern int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index); 123 extern int flush_irte(int irq); 124 extern int free_irte(int irq); 125 126 extern int irq_remapped(int irq); 127 extern struct intel_iommu *map_dev_to_ir(struct pci_dev *dev); 128 extern struct intel_iommu *map_ioapic_to_ir(int apic); 129 extern struct intel_iommu *map_hpet_to_ir(u8 id); 130 extern int set_ioapic_sid(struct irte *irte, int apic); 131 extern int set_hpet_sid(struct irte *irte, u8 id); 132 extern int set_msi_sid(struct irte *irte, struct pci_dev *dev); 133 #else 134 static inline int alloc_irte(struct intel_iommu *iommu, int irq, u16 count) 135 { 136 return -1; 137 } 138 static inline int modify_irte(int irq, struct irte *irte_modified) 139 { 140 return -1; 141 } 142 static inline int free_irte(int irq) 143 { 144 return -1; 145 } 146 static inline int map_irq_to_irte_handle(int irq, u16 *sub_handle) 147 { 148 return -1; 149 } 150 static inline int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, 151 u16 sub_handle) 152 { 153 return -1; 154 } 155 static inline struct intel_iommu *map_dev_to_ir(struct pci_dev *dev) 156 { 157 return NULL; 158 } 159 static inline struct intel_iommu *map_ioapic_to_ir(int apic) 160 { 161 return NULL; 162 } 163 static inline struct intel_iommu *map_hpet_to_ir(unsigned int hpet_id) 164 { 165 return NULL; 166 } 167 static inline int set_ioapic_sid(struct irte *irte, int apic) 168 { 169 return 0; 170 } 171 static inline int set_hpet_sid(struct irte *irte, u8 id) 172 { 173 return -1; 174 } 175 static inline int set_msi_sid(struct irte *irte, struct pci_dev *dev) 176 { 177 return 0; 178 } 179 180 #define irq_remapped(irq) (0) 181 #define enable_intr_remapping(mode) (-1) 182 #define disable_intr_remapping() (0) 183 #define reenable_intr_remapping(mode) (0) 184 #define intr_remapping_enabled (0) 185 #endif 186 187 /* Can't use the common MSI interrupt functions 188 * since DMAR is not a pci device 189 */ 190 extern void dmar_msi_unmask(unsigned int irq); 191 extern void dmar_msi_mask(unsigned int irq); 192 extern void dmar_msi_read(int irq, struct msi_msg *msg); 193 extern void dmar_msi_write(int irq, struct msi_msg *msg); 194 extern int dmar_set_interrupt(struct intel_iommu *iommu); 195 extern irqreturn_t dmar_fault(int irq, void *dev_id); 196 extern int arch_setup_dmar_msi(unsigned int irq); 197 198 #ifdef CONFIG_DMAR 199 extern int iommu_detected, no_iommu; 200 extern struct list_head dmar_rmrr_units; 201 struct dmar_rmrr_unit { 202 struct list_head list; /* list of rmrr units */ 203 struct acpi_dmar_header *hdr; /* ACPI header */ 204 u64 base_address; /* reserved base address*/ 205 u64 end_address; /* reserved end address */ 206 struct pci_dev **devices; /* target devices */ 207 int devices_cnt; /* target device count */ 208 }; 209 210 #define for_each_rmrr_units(rmrr) \ 211 list_for_each_entry(rmrr, &dmar_rmrr_units, list) 212 213 struct dmar_atsr_unit { 214 struct list_head list; /* list of ATSR units */ 215 struct acpi_dmar_header *hdr; /* ACPI header */ 216 struct pci_dev **devices; /* target devices */ 217 int devices_cnt; /* target device count */ 218 u8 include_all:1; /* include all ports */ 219 }; 220 221 extern int intel_iommu_init(void); 222 #else /* !CONFIG_DMAR: */ 223 static inline int intel_iommu_init(void) { return -ENODEV; } 224 #endif /* CONFIG_DMAR */ 225 226 #endif /* __DMAR_H__ */ 227