1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 28a4da6e3SMark Rutland /* 38a4da6e3SMark Rutland * Copyright (C) 2012 ARM Ltd. 48a4da6e3SMark Rutland */ 58a4da6e3SMark Rutland #ifndef __CLKSOURCE_ARM_ARCH_TIMER_H 68a4da6e3SMark Rutland #define __CLKSOURCE_ARM_ARCH_TIMER_H 78a4da6e3SMark Rutland 8831610c0SFu Wei #include <linux/bitops.h> 974d23cc7SRichard Cochran #include <linux/timecounter.h> 108a4da6e3SMark Rutland #include <linux/types.h> 118a4da6e3SMark Rutland 12831610c0SFu Wei #define ARCH_TIMER_TYPE_CP15 BIT(0) 13831610c0SFu Wei #define ARCH_TIMER_TYPE_MEM BIT(1) 14831610c0SFu Wei 158a4da6e3SMark Rutland #define ARCH_TIMER_CTRL_ENABLE (1 << 0) 168a4da6e3SMark Rutland #define ARCH_TIMER_CTRL_IT_MASK (1 << 1) 178a4da6e3SMark Rutland #define ARCH_TIMER_CTRL_IT_STAT (1 << 2) 188a4da6e3SMark Rutland 191431af36SMarc Zyngier #define CNTHCTL_EL1PCTEN (1 << 0) 201431af36SMarc Zyngier #define CNTHCTL_EL1PCEN (1 << 1) 211431af36SMarc Zyngier #define CNTHCTL_EVNTEN (1 << 2) 221431af36SMarc Zyngier #define CNTHCTL_EVNTDIR (1 << 3) 231431af36SMarc Zyngier #define CNTHCTL_EVNTI (0xF << 4) 242b4825a8SMarc Zyngier #define CNTHCTL_ECV (1 << 12) 25b59dbb91SMarc Zyngier #define CNTHCTL_EL1TVT (1 << 13) 26b59dbb91SMarc Zyngier #define CNTHCTL_EL1TVCT (1 << 14) 272cd2a77fSMarc Zyngier #define CNTHCTL_EL1NVPCT (1 << 15) 282cd2a77fSMarc Zyngier #define CNTHCTL_EL1NVVCT (1 << 16) 29*d1e37a50SMarc Zyngier #define CNTHCTL_CNTVMASK (1 << 18) 30*d1e37a50SMarc Zyngier #define CNTHCTL_CNTPMASK (1 << 19) 311431af36SMarc Zyngier 32e09f3cc0SStephen Boyd enum arch_timer_reg { 33e09f3cc0SStephen Boyd ARCH_TIMER_REG_CTRL, 34a38b71b0SMarc Zyngier ARCH_TIMER_REG_CVAL, 35e09f3cc0SStephen Boyd }; 368a4da6e3SMark Rutland 37831610c0SFu Wei enum arch_timer_ppi_nr { 38831610c0SFu Wei ARCH_TIMER_PHYS_SECURE_PPI, 39831610c0SFu Wei ARCH_TIMER_PHYS_NONSECURE_PPI, 40831610c0SFu Wei ARCH_TIMER_VIRT_PPI, 41831610c0SFu Wei ARCH_TIMER_HYP_PPI, 4286332e9eSHector Martin ARCH_TIMER_HYP_VIRT_PPI, 43831610c0SFu Wei ARCH_TIMER_MAX_TIMER_PPI 44831610c0SFu Wei }; 45831610c0SFu Wei 46097cd143SFu Wei enum arch_timer_spi_nr { 47097cd143SFu Wei ARCH_TIMER_PHYS_SPI, 48097cd143SFu Wei ARCH_TIMER_VIRT_SPI, 49097cd143SFu Wei ARCH_TIMER_MAX_TIMER_SPI 50097cd143SFu Wei }; 51097cd143SFu Wei 528a4da6e3SMark Rutland #define ARCH_TIMER_PHYS_ACCESS 0 538a4da6e3SMark Rutland #define ARCH_TIMER_VIRT_ACCESS 1 5422006994SStephen Boyd #define ARCH_TIMER_MEM_PHYS_ACCESS 2 5522006994SStephen Boyd #define ARCH_TIMER_MEM_VIRT_ACCESS 3 568a4da6e3SMark Rutland 57b3251b8fSFu Wei #define ARCH_TIMER_MEM_MAX_FRAMES 8 58b3251b8fSFu Wei 5928061758SSudeep KarkadaNagesha #define ARCH_TIMER_USR_PCT_ACCESS_EN (1 << 0) /* physical counter */ 6028061758SSudeep KarkadaNagesha #define ARCH_TIMER_USR_VCT_ACCESS_EN (1 << 1) /* virtual counter */ 6128061758SSudeep KarkadaNagesha #define ARCH_TIMER_VIRT_EVT_EN (1 << 2) 6228061758SSudeep KarkadaNagesha #define ARCH_TIMER_EVT_TRIGGER_SHIFT (4) 6328061758SSudeep KarkadaNagesha #define ARCH_TIMER_EVT_TRIGGER_MASK (0xF << ARCH_TIMER_EVT_TRIGGER_SHIFT) 6428061758SSudeep KarkadaNagesha #define ARCH_TIMER_USR_VT_ACCESS_EN (1 << 8) /* virtual timer registers */ 6528061758SSudeep KarkadaNagesha #define ARCH_TIMER_USR_PT_ACCESS_EN (1 << 9) /* physical timer registers */ 668c4b810aSMarc Zyngier #define ARCH_TIMER_EVT_INTERVAL_SCALE (1 << 17) /* EVNTIS in the ARMv8 ARM */ 6728061758SSudeep KarkadaNagesha 687b77452eSJulien Thierry #define ARCH_TIMER_EVT_STREAM_PERIOD_US 100 697b77452eSJulien Thierry #define ARCH_TIMER_EVT_STREAM_FREQ \ 707b77452eSJulien Thierry (USEC_PER_SEC / ARCH_TIMER_EVT_STREAM_PERIOD_US) 71037f6377SWill Deacon 72b4d6ce97SJulien Grall struct arch_timer_kvm_info { 73b4d6ce97SJulien Grall struct timecounter timecounter; 74d9b5e415SJulien Grall int virtual_irq; 75ee793049SAndre Przywara int physical_irq; 76b4d6ce97SJulien Grall }; 77b4d6ce97SJulien Grall 78b3251b8fSFu Wei struct arch_timer_mem_frame { 79b3251b8fSFu Wei bool valid; 80b3251b8fSFu Wei phys_addr_t cntbase; 81b3251b8fSFu Wei size_t size; 82b3251b8fSFu Wei int phys_irq; 83b3251b8fSFu Wei int virt_irq; 84b3251b8fSFu Wei }; 85b3251b8fSFu Wei 86b3251b8fSFu Wei struct arch_timer_mem { 87b3251b8fSFu Wei phys_addr_t cntctlbase; 88b3251b8fSFu Wei size_t size; 89b3251b8fSFu Wei struct arch_timer_mem_frame frame[ARCH_TIMER_MEM_MAX_FRAMES]; 90b3251b8fSFu Wei }; 91b3251b8fSFu Wei 928a4da6e3SMark Rutland #ifdef CONFIG_ARM_ARCH_TIMER 938a4da6e3SMark Rutland 948a4da6e3SMark Rutland extern u32 arch_timer_get_rate(void); 9522006994SStephen Boyd extern u64 (*arch_timer_read_counter)(void); 96b4d6ce97SJulien Grall extern struct arch_timer_kvm_info *arch_timer_get_kvm_info(void); 97ec5c8e42SJulien Thierry extern bool arch_timer_evtstrm_available(void); 988a4da6e3SMark Rutland 998a4da6e3SMark Rutland #else 1008a4da6e3SMark Rutland arch_timer_get_rate(void)1018a4da6e3SMark Rutlandstatic inline u32 arch_timer_get_rate(void) 1028a4da6e3SMark Rutland { 1038a4da6e3SMark Rutland return 0; 1048a4da6e3SMark Rutland } 1058a4da6e3SMark Rutland arch_timer_read_counter(void)1068a4da6e3SMark Rutlandstatic inline u64 arch_timer_read_counter(void) 1078a4da6e3SMark Rutland { 1088a4da6e3SMark Rutland return 0; 1098a4da6e3SMark Rutland } 1108a4da6e3SMark Rutland arch_timer_evtstrm_available(void)111ec5c8e42SJulien Thierrystatic inline bool arch_timer_evtstrm_available(void) 112ec5c8e42SJulien Thierry { 113ec5c8e42SJulien Thierry return false; 114ec5c8e42SJulien Thierry } 115ec5c8e42SJulien Thierry 1168a4da6e3SMark Rutland #endif 1178a4da6e3SMark Rutland 1188a4da6e3SMark Rutland #endif 119