14562236bSHarry Wentland /*
24562236bSHarry Wentland  * Copyright 2015 Advanced Micro Devices, Inc.
34562236bSHarry Wentland  *
44562236bSHarry Wentland  * Permission is hereby granted, free of charge, to any person obtaining a
54562236bSHarry Wentland  * copy of this software and associated documentation files (the "Software"),
64562236bSHarry Wentland  * to deal in the Software without restriction, including without limitation
74562236bSHarry Wentland  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84562236bSHarry Wentland  * and/or sell copies of the Software, and to permit persons to whom the
94562236bSHarry Wentland  * Software is furnished to do so, subject to the following conditions:
104562236bSHarry Wentland  *
114562236bSHarry Wentland  * The above copyright notice and this permission notice shall be included in
124562236bSHarry Wentland  * all copies or substantial portions of the Software.
134562236bSHarry Wentland  *
144562236bSHarry Wentland  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154562236bSHarry Wentland  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164562236bSHarry Wentland  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174562236bSHarry Wentland  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184562236bSHarry Wentland  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194562236bSHarry Wentland  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204562236bSHarry Wentland  * OTHER DEALINGS IN THE SOFTWARE.
214562236bSHarry Wentland  *
224562236bSHarry Wentland  * Authors: AMD
234562236bSHarry Wentland  *
244562236bSHarry Wentland  */
254562236bSHarry Wentland 
264562236bSHarry Wentland #include "dm_services_types.h"
274562236bSHarry Wentland #include "dc.h"
284562236bSHarry Wentland 
294562236bSHarry Wentland #include "amdgpu.h"
304562236bSHarry Wentland #include "amdgpu_dm.h"
314562236bSHarry Wentland #include "amdgpu_dm_irq.h"
324562236bSHarry Wentland 
33b8592b48SLeo Li /**
34b8592b48SLeo Li  * DOC: overview
35b8592b48SLeo Li  *
36b8592b48SLeo Li  * DM provides another layer of IRQ management on top of what the base driver
37b8592b48SLeo Li  * already provides. This is something that could be cleaned up, and is a
38b8592b48SLeo Li  * future TODO item.
39b8592b48SLeo Li  *
40b8592b48SLeo Li  * The base driver provides IRQ source registration with DRM, handler
41b8592b48SLeo Li  * registration into the base driver's IRQ table, and a handler callback
42b8592b48SLeo Li  * amdgpu_irq_handler(), with which DRM calls on interrupts. This generic
43b8592b48SLeo Li  * handler looks up the IRQ table, and calls the respective
44b8592b48SLeo Li  * &amdgpu_irq_src_funcs.process hookups.
45b8592b48SLeo Li  *
46b8592b48SLeo Li  * What DM provides on top are two IRQ tables specifically for top-half and
47b8592b48SLeo Li  * bottom-half IRQ handling, with the bottom-half implementing workqueues:
48b8592b48SLeo Li  *
49b8592b48SLeo Li  * - &amdgpu_display_manager.irq_handler_list_high_tab
50b8592b48SLeo Li  * - &amdgpu_display_manager.irq_handler_list_low_tab
51b8592b48SLeo Li  *
52b8592b48SLeo Li  * They override the base driver's IRQ table, and the effect can be seen
53b8592b48SLeo Li  * in the hooks that DM provides for &amdgpu_irq_src_funcs.process. They
54b8592b48SLeo Li  * are all set to the DM generic handler amdgpu_dm_irq_handler(), which looks up
55b8592b48SLeo Li  * DM's IRQ tables. However, in order for base driver to recognize this hook, DM
56b8592b48SLeo Li  * still needs to register the IRQ with the base driver. See
57b8592b48SLeo Li  * dce110_register_irq_handlers() and dcn10_register_irq_handlers().
58b8592b48SLeo Li  *
59b8592b48SLeo Li  * To expose DC's hardware interrupt toggle to the base driver, DM implements
60b8592b48SLeo Li  * &amdgpu_irq_src_funcs.set hooks. Base driver calls it through
61b8592b48SLeo Li  * amdgpu_irq_update() to enable or disable the interrupt.
62b8592b48SLeo Li  */
63b8592b48SLeo Li 
644562236bSHarry Wentland /******************************************************************************
654562236bSHarry Wentland  * Private declarations.
664562236bSHarry Wentland  *****************************************************************************/
674562236bSHarry Wentland 
68b8592b48SLeo Li /**
69b8592b48SLeo Li  * struct amdgpu_dm_irq_handler_data - Data for DM interrupt handlers.
70b8592b48SLeo Li  *
71b8592b48SLeo Li  * @list: Linked list entry referencing the next/previous handler
72b8592b48SLeo Li  * @handler: Handler function
73b8592b48SLeo Li  * @handler_arg: Argument passed to the handler when triggered
74b8592b48SLeo Li  * @dm: DM which this handler belongs to
75b8592b48SLeo Li  * @irq_source: DC interrupt source that this handler is registered for
76ce4f17d0SAlex Deucher  * @work: work struct
77b8592b48SLeo Li  */
78a7fbf17aSLeo Li struct amdgpu_dm_irq_handler_data {
794562236bSHarry Wentland 	struct list_head list;
804562236bSHarry Wentland 	interrupt_handler handler;
814562236bSHarry Wentland 	void *handler_arg;
824562236bSHarry Wentland 
834562236bSHarry Wentland 	struct amdgpu_display_manager *dm;
844562236bSHarry Wentland 	/* DAL irq source which registered for this interrupt. */
854562236bSHarry Wentland 	enum dc_irq_source irq_source;
86b6f91fc1SXiaogang Chen 	struct work_struct work;
874562236bSHarry Wentland };
884562236bSHarry Wentland 
894562236bSHarry Wentland #define DM_IRQ_TABLE_LOCK(adev, flags) \
904562236bSHarry Wentland 	spin_lock_irqsave(&adev->dm.irq_handler_list_table_lock, flags)
914562236bSHarry Wentland 
924562236bSHarry Wentland #define DM_IRQ_TABLE_UNLOCK(adev, flags) \
934562236bSHarry Wentland 	spin_unlock_irqrestore(&adev->dm.irq_handler_list_table_lock, flags)
944562236bSHarry Wentland 
954562236bSHarry Wentland /******************************************************************************
964562236bSHarry Wentland  * Private functions.
974562236bSHarry Wentland  *****************************************************************************/
984562236bSHarry Wentland 
init_handler_common_data(struct amdgpu_dm_irq_handler_data * hcd,void (* ih)(void *),void * args,struct amdgpu_display_manager * dm)99a7fbf17aSLeo Li static void init_handler_common_data(struct amdgpu_dm_irq_handler_data *hcd,
1004562236bSHarry Wentland 				     void (*ih)(void *),
1014562236bSHarry Wentland 				     void *args,
1024562236bSHarry Wentland 				     struct amdgpu_display_manager *dm)
1034562236bSHarry Wentland {
1044562236bSHarry Wentland 	hcd->handler = ih;
1054562236bSHarry Wentland 	hcd->handler_arg = args;
1064562236bSHarry Wentland 	hcd->dm = dm;
1074562236bSHarry Wentland }
1084562236bSHarry Wentland 
1094562236bSHarry Wentland /**
110b8592b48SLeo Li  * dm_irq_work_func() - Handle an IRQ outside of the interrupt handler proper.
1114562236bSHarry Wentland  *
1124562236bSHarry Wentland  * @work: work struct
1134562236bSHarry Wentland  */
dm_irq_work_func(struct work_struct * work)1144562236bSHarry Wentland static void dm_irq_work_func(struct work_struct *work)
1154562236bSHarry Wentland {
116b6f91fc1SXiaogang Chen 	struct amdgpu_dm_irq_handler_data *handler_data =
117b6f91fc1SXiaogang Chen 		container_of(work, struct amdgpu_dm_irq_handler_data, work);
1184562236bSHarry Wentland 
119a7fbf17aSLeo Li 	handler_data->handler(handler_data->handler_arg);
1204562236bSHarry Wentland 
1214562236bSHarry Wentland 	/* Call a DAL subcomponent which registered for interrupt notification
1224562236bSHarry Wentland 	 * at INTERRUPT_LOW_IRQ_CONTEXT.
1232d0b69fcSSrinivasan Shanmugam 	 * (The most common use is HPD interrupt)
1242d0b69fcSSrinivasan Shanmugam 	 */
1254562236bSHarry Wentland }
1264562236bSHarry Wentland 
127b8592b48SLeo Li /*
128b8592b48SLeo Li  * Remove a handler and return a pointer to handler list from which the
1294562236bSHarry Wentland  * handler was removed.
1304562236bSHarry Wentland  */
remove_irq_handler(struct amdgpu_device * adev,void * ih,const struct dc_interrupt_params * int_params)131e6375256SAlex Deucher static struct list_head *remove_irq_handler(struct amdgpu_device *adev,
1324562236bSHarry Wentland 					    void *ih,
1334562236bSHarry Wentland 					    const struct dc_interrupt_params *int_params)
1344562236bSHarry Wentland {
1354562236bSHarry Wentland 	struct list_head *hnd_list;
1364562236bSHarry Wentland 	struct list_head *entry, *tmp;
1374562236bSHarry Wentland 	struct amdgpu_dm_irq_handler_data *handler;
1384562236bSHarry Wentland 	unsigned long irq_table_flags;
1394562236bSHarry Wentland 	bool handler_removed = false;
1404562236bSHarry Wentland 	enum dc_irq_source irq_source;
1414562236bSHarry Wentland 
1424562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
1434562236bSHarry Wentland 
1444562236bSHarry Wentland 	irq_source = int_params->irq_source;
1454562236bSHarry Wentland 
1464562236bSHarry Wentland 	switch (int_params->int_context) {
1474562236bSHarry Wentland 	case INTERRUPT_HIGH_IRQ_CONTEXT:
1484562236bSHarry Wentland 		hnd_list = &adev->dm.irq_handler_list_high_tab[irq_source];
1494562236bSHarry Wentland 		break;
1504562236bSHarry Wentland 	case INTERRUPT_LOW_IRQ_CONTEXT:
1514562236bSHarry Wentland 	default:
152b6f91fc1SXiaogang Chen 		hnd_list = &adev->dm.irq_handler_list_low_tab[irq_source];
1534562236bSHarry Wentland 		break;
1544562236bSHarry Wentland 	}
1554562236bSHarry Wentland 
1564562236bSHarry Wentland 	list_for_each_safe(entry, tmp, hnd_list) {
1574562236bSHarry Wentland 
1584562236bSHarry Wentland 		handler = list_entry(entry, struct amdgpu_dm_irq_handler_data,
159a7fbf17aSLeo Li 				     list);
1604562236bSHarry Wentland 
161ea96b12aSQingqing Zhuo 		if (handler == NULL)
162ea96b12aSQingqing Zhuo 			continue;
163ea96b12aSQingqing Zhuo 
164ea96b12aSQingqing Zhuo 		if (ih == handler->handler) {
1654562236bSHarry Wentland 			/* Found our handler. Remove it from the list. */
166a7fbf17aSLeo Li 			list_del(&handler->list);
1674562236bSHarry Wentland 			handler_removed = true;
1684562236bSHarry Wentland 			break;
1694562236bSHarry Wentland 		}
1704562236bSHarry Wentland 	}
1714562236bSHarry Wentland 
1724562236bSHarry Wentland 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
1734562236bSHarry Wentland 
1744562236bSHarry Wentland 	if (handler_removed == false) {
1754562236bSHarry Wentland 		/* Not necessarily an error - caller may not
1762d0b69fcSSrinivasan Shanmugam 		 * know the context.
1772d0b69fcSSrinivasan Shanmugam 		 */
1784562236bSHarry Wentland 		return NULL;
1794562236bSHarry Wentland 	}
1804562236bSHarry Wentland 
1814562236bSHarry Wentland 	kfree(handler);
1824562236bSHarry Wentland 
1834562236bSHarry Wentland 	DRM_DEBUG_KMS(
1844562236bSHarry Wentland 	"DM_IRQ: removed irq handler: %p for: dal_src=%d, irq context=%d\n",
1854562236bSHarry Wentland 		ih, int_params->irq_source, int_params->int_context);
1864562236bSHarry Wentland 
1874562236bSHarry Wentland 	return hnd_list;
1884562236bSHarry Wentland }
1894562236bSHarry Wentland 
1904aa8607eSVictor Lu /**
1914aa8607eSVictor Lu  * unregister_all_irq_handlers() - Cleans up handlers from the DM IRQ table
1924aa8607eSVictor Lu  * @adev: The base driver device containing the DM device
1934aa8607eSVictor Lu  *
1944aa8607eSVictor Lu  * Go through low and high context IRQ tables and deallocate handlers.
1954aa8607eSVictor Lu  */
unregister_all_irq_handlers(struct amdgpu_device * adev)1964aa8607eSVictor Lu static void unregister_all_irq_handlers(struct amdgpu_device *adev)
1974aa8607eSVictor Lu {
1984aa8607eSVictor Lu 	struct list_head *hnd_list_low;
1994aa8607eSVictor Lu 	struct list_head *hnd_list_high;
2004aa8607eSVictor Lu 	struct list_head *entry, *tmp;
2014aa8607eSVictor Lu 	struct amdgpu_dm_irq_handler_data *handler;
2024aa8607eSVictor Lu 	unsigned long irq_table_flags;
2034aa8607eSVictor Lu 	int i;
2044aa8607eSVictor Lu 
2054aa8607eSVictor Lu 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
2064aa8607eSVictor Lu 
2074aa8607eSVictor Lu 	for (i = 0; i < DAL_IRQ_SOURCES_NUMBER; i++) {
2084aa8607eSVictor Lu 		hnd_list_low = &adev->dm.irq_handler_list_low_tab[i];
2094aa8607eSVictor Lu 		hnd_list_high = &adev->dm.irq_handler_list_high_tab[i];
2104aa8607eSVictor Lu 
2114aa8607eSVictor Lu 		list_for_each_safe(entry, tmp, hnd_list_low) {
2124aa8607eSVictor Lu 
2134aa8607eSVictor Lu 			handler = list_entry(entry, struct amdgpu_dm_irq_handler_data,
2144aa8607eSVictor Lu 					     list);
2154aa8607eSVictor Lu 
2164aa8607eSVictor Lu 			if (handler == NULL || handler->handler == NULL)
2174aa8607eSVictor Lu 				continue;
2184aa8607eSVictor Lu 
2194aa8607eSVictor Lu 			list_del(&handler->list);
2204aa8607eSVictor Lu 			kfree(handler);
2214aa8607eSVictor Lu 		}
2224aa8607eSVictor Lu 
2234aa8607eSVictor Lu 		list_for_each_safe(entry, tmp, hnd_list_high) {
2244aa8607eSVictor Lu 
2254aa8607eSVictor Lu 			handler = list_entry(entry, struct amdgpu_dm_irq_handler_data,
2264aa8607eSVictor Lu 					     list);
2274aa8607eSVictor Lu 
2284aa8607eSVictor Lu 			if (handler == NULL || handler->handler == NULL)
2294aa8607eSVictor Lu 				continue;
2304aa8607eSVictor Lu 
2314aa8607eSVictor Lu 			list_del(&handler->list);
2324aa8607eSVictor Lu 			kfree(handler);
2334aa8607eSVictor Lu 		}
2344aa8607eSVictor Lu 	}
2354aa8607eSVictor Lu 
2364aa8607eSVictor Lu 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
2374aa8607eSVictor Lu }
2384aa8607eSVictor Lu 
239e6375256SAlex Deucher static bool
validate_irq_registration_params(struct dc_interrupt_params * int_params,void (* ih)(void *))240e6375256SAlex Deucher validate_irq_registration_params(struct dc_interrupt_params *int_params,
2414562236bSHarry Wentland 				 void (*ih)(void *))
2424562236bSHarry Wentland {
2434562236bSHarry Wentland 	if (NULL == int_params || NULL == ih) {
2444562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: invalid input!\n");
2454562236bSHarry Wentland 		return false;
2464562236bSHarry Wentland 	}
2474562236bSHarry Wentland 
2484562236bSHarry Wentland 	if (int_params->int_context >= INTERRUPT_CONTEXT_NUMBER) {
2494562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: invalid context: %d!\n",
2504562236bSHarry Wentland 				int_params->int_context);
2514562236bSHarry Wentland 		return false;
2524562236bSHarry Wentland 	}
2534562236bSHarry Wentland 
2544562236bSHarry Wentland 	if (!DAL_VALID_IRQ_SRC_NUM(int_params->irq_source)) {
2554562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: invalid irq_source: %d!\n",
2564562236bSHarry Wentland 				int_params->irq_source);
2574562236bSHarry Wentland 		return false;
2584562236bSHarry Wentland 	}
2594562236bSHarry Wentland 
2604562236bSHarry Wentland 	return true;
2614562236bSHarry Wentland }
2624562236bSHarry Wentland 
validate_irq_unregistration_params(enum dc_irq_source irq_source,irq_handler_idx handler_idx)263e6375256SAlex Deucher static bool validate_irq_unregistration_params(enum dc_irq_source irq_source,
2644562236bSHarry Wentland 					       irq_handler_idx handler_idx)
2654562236bSHarry Wentland {
2662d0b69fcSSrinivasan Shanmugam 	if (handler_idx == DAL_INVALID_IRQ_HANDLER_IDX) {
2674562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: invalid handler_idx==NULL!\n");
2684562236bSHarry Wentland 		return false;
2694562236bSHarry Wentland 	}
2704562236bSHarry Wentland 
2714562236bSHarry Wentland 	if (!DAL_VALID_IRQ_SRC_NUM(irq_source)) {
2724562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: invalid irq_source:%d!\n", irq_source);
2734562236bSHarry Wentland 		return false;
2744562236bSHarry Wentland 	}
2754562236bSHarry Wentland 
2764562236bSHarry Wentland 	return true;
2774562236bSHarry Wentland }
2784562236bSHarry Wentland /******************************************************************************
2794562236bSHarry Wentland  * Public functions.
2804562236bSHarry Wentland  *
2814562236bSHarry Wentland  * Note: caller is responsible for input validation.
2824562236bSHarry Wentland  *****************************************************************************/
2834562236bSHarry Wentland 
284b8592b48SLeo Li /**
285b8592b48SLeo Li  * amdgpu_dm_irq_register_interrupt() - Register a handler within DM.
286b8592b48SLeo Li  * @adev: The base driver device containing the DM device.
287b8592b48SLeo Li  * @int_params: Interrupt parameters containing the source, and handler context
288b8592b48SLeo Li  * @ih: Function pointer to the interrupt handler to register
289b8592b48SLeo Li  * @handler_args: Arguments passed to the handler when the interrupt occurs
290b8592b48SLeo Li  *
291b8592b48SLeo Li  * Register an interrupt handler for the given IRQ source, under the given
292b8592b48SLeo Li  * context. The context can either be high or low. High context handlers are
293b8592b48SLeo Li  * executed directly within ISR context, while low context is executed within a
294b8592b48SLeo Li  * workqueue, thereby allowing operations that sleep.
295b8592b48SLeo Li  *
296b8592b48SLeo Li  * Registered handlers are called in a FIFO manner, i.e. the most recently
297b8592b48SLeo Li  * registered handler will be called first.
298b8592b48SLeo Li  *
299b8592b48SLeo Li  * Return: Handler data &struct amdgpu_dm_irq_handler_data containing the IRQ
300b8592b48SLeo Li  *         source, handler function, and args
301b8592b48SLeo Li  */
amdgpu_dm_irq_register_interrupt(struct amdgpu_device * adev,struct dc_interrupt_params * int_params,void (* ih)(void *),void * handler_args)302e6375256SAlex Deucher void *amdgpu_dm_irq_register_interrupt(struct amdgpu_device *adev,
3034562236bSHarry Wentland 				       struct dc_interrupt_params *int_params,
3044562236bSHarry Wentland 				       void (*ih)(void *),
3054562236bSHarry Wentland 				       void *handler_args)
3064562236bSHarry Wentland {
3074562236bSHarry Wentland 	struct list_head *hnd_list;
3084562236bSHarry Wentland 	struct amdgpu_dm_irq_handler_data *handler_data;
3094562236bSHarry Wentland 	unsigned long irq_table_flags;
3104562236bSHarry Wentland 	enum dc_irq_source irq_source;
3114562236bSHarry Wentland 
3124562236bSHarry Wentland 	if (false == validate_irq_registration_params(int_params, ih))
3134562236bSHarry Wentland 		return DAL_INVALID_IRQ_HANDLER_IDX;
3144562236bSHarry Wentland 
3154562236bSHarry Wentland 	handler_data = kzalloc(sizeof(*handler_data), GFP_KERNEL);
3164562236bSHarry Wentland 	if (!handler_data) {
3174562236bSHarry Wentland 		DRM_ERROR("DM_IRQ: failed to allocate irq handler!\n");
3184562236bSHarry Wentland 		return DAL_INVALID_IRQ_HANDLER_IDX;
3194562236bSHarry Wentland 	}
3204562236bSHarry Wentland 
321a7fbf17aSLeo Li 	init_handler_common_data(handler_data, ih, handler_args, &adev->dm);
3224562236bSHarry Wentland 
3234562236bSHarry Wentland 	irq_source = int_params->irq_source;
3244562236bSHarry Wentland 
3254562236bSHarry Wentland 	handler_data->irq_source = irq_source;
3264562236bSHarry Wentland 
3274562236bSHarry Wentland 	/* Lock the list, add the handler. */
3284562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
3294562236bSHarry Wentland 
3304562236bSHarry Wentland 	switch (int_params->int_context) {
3314562236bSHarry Wentland 	case INTERRUPT_HIGH_IRQ_CONTEXT:
3324562236bSHarry Wentland 		hnd_list = &adev->dm.irq_handler_list_high_tab[irq_source];
3334562236bSHarry Wentland 		break;
3344562236bSHarry Wentland 	case INTERRUPT_LOW_IRQ_CONTEXT:
3354562236bSHarry Wentland 	default:
336b6f91fc1SXiaogang Chen 		hnd_list = &adev->dm.irq_handler_list_low_tab[irq_source];
337b6f91fc1SXiaogang Chen 		INIT_WORK(&handler_data->work, dm_irq_work_func);
3384562236bSHarry Wentland 		break;
3394562236bSHarry Wentland 	}
3404562236bSHarry Wentland 
341a7fbf17aSLeo Li 	list_add_tail(&handler_data->list, hnd_list);
3424562236bSHarry Wentland 
3434562236bSHarry Wentland 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
3444562236bSHarry Wentland 
3454562236bSHarry Wentland 	/* This pointer will be stored by code which requested interrupt
3464562236bSHarry Wentland 	 * registration.
3474562236bSHarry Wentland 	 * The same pointer will be needed in order to unregister the
3482d0b69fcSSrinivasan Shanmugam 	 * interrupt.
3492d0b69fcSSrinivasan Shanmugam 	 */
3504562236bSHarry Wentland 
3514562236bSHarry Wentland 	DRM_DEBUG_KMS(
3524562236bSHarry Wentland 		"DM_IRQ: added irq handler: %p for: dal_src=%d, irq context=%d\n",
3534562236bSHarry Wentland 		handler_data,
3544562236bSHarry Wentland 		irq_source,
3554562236bSHarry Wentland 		int_params->int_context);
3564562236bSHarry Wentland 
3574562236bSHarry Wentland 	return handler_data;
3584562236bSHarry Wentland }
3594562236bSHarry Wentland 
360b8592b48SLeo Li /**
361b8592b48SLeo Li  * amdgpu_dm_irq_unregister_interrupt() - Remove a handler from the DM IRQ table
362b8592b48SLeo Li  * @adev: The base driver device containing the DM device
363b8592b48SLeo Li  * @irq_source: IRQ source to remove the given handler from
364b8592b48SLeo Li  * @ih: Function pointer to the interrupt handler to unregister
365b8592b48SLeo Li  *
366b8592b48SLeo Li  * Go through both low and high context IRQ tables, and find the given handler
367b8592b48SLeo Li  * for the given irq source. If found, remove it. Otherwise, do nothing.
368b8592b48SLeo Li  */
amdgpu_dm_irq_unregister_interrupt(struct amdgpu_device * adev,enum dc_irq_source irq_source,void * ih)369e6375256SAlex Deucher void amdgpu_dm_irq_unregister_interrupt(struct amdgpu_device *adev,
3704562236bSHarry Wentland 					enum dc_irq_source irq_source,
3714562236bSHarry Wentland 					void *ih)
3724562236bSHarry Wentland {
3734562236bSHarry Wentland 	struct list_head *handler_list;
3744562236bSHarry Wentland 	struct dc_interrupt_params int_params;
3754562236bSHarry Wentland 	int i;
3764562236bSHarry Wentland 
3774562236bSHarry Wentland 	if (false == validate_irq_unregistration_params(irq_source, ih))
3784562236bSHarry Wentland 		return;
3794562236bSHarry Wentland 
3804562236bSHarry Wentland 	memset(&int_params, 0, sizeof(int_params));
3814562236bSHarry Wentland 
3824562236bSHarry Wentland 	int_params.irq_source = irq_source;
3834562236bSHarry Wentland 
3844562236bSHarry Wentland 	for (i = 0; i < INTERRUPT_CONTEXT_NUMBER; i++) {
3854562236bSHarry Wentland 
3864562236bSHarry Wentland 		int_params.int_context = i;
3874562236bSHarry Wentland 
3884562236bSHarry Wentland 		handler_list = remove_irq_handler(adev, ih, &int_params);
3894562236bSHarry Wentland 
3904562236bSHarry Wentland 		if (handler_list != NULL)
3914562236bSHarry Wentland 			break;
3924562236bSHarry Wentland 	}
3934562236bSHarry Wentland 
3944562236bSHarry Wentland 	if (handler_list == NULL) {
3954562236bSHarry Wentland 		/* If we got here, it means we searched all irq contexts
3962d0b69fcSSrinivasan Shanmugam 		 * for this irq source, but the handler was not found.
3972d0b69fcSSrinivasan Shanmugam 		 */
3984562236bSHarry Wentland 		DRM_ERROR(
3994562236bSHarry Wentland 		"DM_IRQ: failed to find irq handler:%p for irq_source:%d!\n",
4004562236bSHarry Wentland 			ih, irq_source);
4014562236bSHarry Wentland 	}
4024562236bSHarry Wentland }
4034562236bSHarry Wentland 
404b8592b48SLeo Li /**
405b8592b48SLeo Li  * amdgpu_dm_irq_init() - Initialize DM IRQ management
406b8592b48SLeo Li  * @adev:  The base driver device containing the DM device
407b8592b48SLeo Li  *
408b8592b48SLeo Li  * Initialize DM's high and low context IRQ tables.
409b8592b48SLeo Li  *
410b8592b48SLeo Li  * The N by M table contains N IRQ sources, with M
411b8592b48SLeo Li  * &struct amdgpu_dm_irq_handler_data hooked together in a linked list. The
412b8592b48SLeo Li  * list_heads are initialized here. When an interrupt n is triggered, all m
413b8592b48SLeo Li  * handlers are called in sequence, FIFO according to registration order.
414b8592b48SLeo Li  *
415b8592b48SLeo Li  * The low context table requires special steps to initialize, since handlers
416b8592b48SLeo Li  * will be deferred to a workqueue. See &struct irq_list_head.
417b8592b48SLeo Li  */
amdgpu_dm_irq_init(struct amdgpu_device * adev)418e6375256SAlex Deucher int amdgpu_dm_irq_init(struct amdgpu_device *adev)
4194562236bSHarry Wentland {
4204562236bSHarry Wentland 	int src;
421b6f91fc1SXiaogang Chen 	struct list_head *lh;
4224562236bSHarry Wentland 
4234562236bSHarry Wentland 	DRM_DEBUG_KMS("DM_IRQ\n");
4244562236bSHarry Wentland 
4254562236bSHarry Wentland 	spin_lock_init(&adev->dm.irq_handler_list_table_lock);
4264562236bSHarry Wentland 
4274562236bSHarry Wentland 	for (src = 0; src < DAL_IRQ_SOURCES_NUMBER; src++) {
4284562236bSHarry Wentland 		/* low context handler list init */
4294562236bSHarry Wentland 		lh = &adev->dm.irq_handler_list_low_tab[src];
430b6f91fc1SXiaogang Chen 		INIT_LIST_HEAD(lh);
4314562236bSHarry Wentland 		/* high context handler init */
4324562236bSHarry Wentland 		INIT_LIST_HEAD(&adev->dm.irq_handler_list_high_tab[src]);
4334562236bSHarry Wentland 	}
4344562236bSHarry Wentland 
4354562236bSHarry Wentland 	return 0;
4364562236bSHarry Wentland }
4374562236bSHarry Wentland 
438b8592b48SLeo Li /**
439b8592b48SLeo Li  * amdgpu_dm_irq_fini() - Tear down DM IRQ management
440b8592b48SLeo Li  * @adev: The base driver device containing the DM device
441b8592b48SLeo Li  *
442b8592b48SLeo Li  * Flush all work within the low context IRQ table.
443b8592b48SLeo Li  */
amdgpu_dm_irq_fini(struct amdgpu_device * adev)444e6375256SAlex Deucher void amdgpu_dm_irq_fini(struct amdgpu_device *adev)
4454562236bSHarry Wentland {
4464562236bSHarry Wentland 	int src;
447b6f91fc1SXiaogang Chen 	struct list_head *lh;
448b6f91fc1SXiaogang Chen 	struct list_head *entry, *tmp;
449b6f91fc1SXiaogang Chen 	struct amdgpu_dm_irq_handler_data *handler;
450ad64dc01SMikita Lipski 	unsigned long irq_table_flags;
451b6f91fc1SXiaogang Chen 
4524562236bSHarry Wentland 	DRM_DEBUG_KMS("DM_IRQ: releasing resources.\n");
4534562236bSHarry Wentland 	for (src = 0; src < DAL_IRQ_SOURCES_NUMBER; src++) {
454ad64dc01SMikita Lipski 		DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
4554562236bSHarry Wentland 		/* The handler was removed from the table,
4564562236bSHarry Wentland 		 * it means it is safe to flush all the 'work'
4572d0b69fcSSrinivasan Shanmugam 		 * (because no code can schedule a new one).
4582d0b69fcSSrinivasan Shanmugam 		 */
4594562236bSHarry Wentland 		lh = &adev->dm.irq_handler_list_low_tab[src];
460ad64dc01SMikita Lipski 		DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
461b6f91fc1SXiaogang Chen 
462b6f91fc1SXiaogang Chen 		if (!list_empty(lh)) {
463b6f91fc1SXiaogang Chen 			list_for_each_safe(entry, tmp, lh) {
464b6f91fc1SXiaogang Chen 				handler = list_entry(
465b6f91fc1SXiaogang Chen 					entry,
466b6f91fc1SXiaogang Chen 					struct amdgpu_dm_irq_handler_data,
467b6f91fc1SXiaogang Chen 					list);
468b6f91fc1SXiaogang Chen 				flush_work(&handler->work);
469b6f91fc1SXiaogang Chen 			}
470b6f91fc1SXiaogang Chen 		}
4714562236bSHarry Wentland 	}
4724aa8607eSVictor Lu 	/* Deallocate handlers from the table. */
4734aa8607eSVictor Lu 	unregister_all_irq_handlers(adev);
4744562236bSHarry Wentland }
4754562236bSHarry Wentland 
amdgpu_dm_irq_suspend(struct amdgpu_device * adev)476e6375256SAlex Deucher void amdgpu_dm_irq_suspend(struct amdgpu_device *adev)
4774562236bSHarry Wentland {
4784562236bSHarry Wentland 	int src;
4794562236bSHarry Wentland 	struct list_head *hnd_list_h;
4804562236bSHarry Wentland 	struct list_head *hnd_list_l;
4814562236bSHarry Wentland 	unsigned long irq_table_flags;
482b6f91fc1SXiaogang Chen 	struct list_head *entry, *tmp;
483b6f91fc1SXiaogang Chen 	struct amdgpu_dm_irq_handler_data *handler;
4844562236bSHarry Wentland 
4854562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
4864562236bSHarry Wentland 
4874562236bSHarry Wentland 	DRM_DEBUG_KMS("DM_IRQ: suspend\n");
4884562236bSHarry Wentland 
4899faa4237SAndrey Grodzovsky 	/**
4909faa4237SAndrey Grodzovsky 	 * Disable HW interrupt  for HPD and HPDRX only since FLIP and VBLANK
4919faa4237SAndrey Grodzovsky 	 * will be disabled from manage_dm_interrupts on disable CRTC.
4929faa4237SAndrey Grodzovsky 	 */
493c018b04bSRoman Li 	for (src = DC_IRQ_SOURCE_HPD1; src <= DC_IRQ_SOURCE_HPD6RX; src++) {
494b6f91fc1SXiaogang Chen 		hnd_list_l = &adev->dm.irq_handler_list_low_tab[src];
4954562236bSHarry Wentland 		hnd_list_h = &adev->dm.irq_handler_list_high_tab[src];
4964562236bSHarry Wentland 		if (!list_empty(hnd_list_l) || !list_empty(hnd_list_h))
4974562236bSHarry Wentland 			dc_interrupt_set(adev->dm.dc, src, false);
4984562236bSHarry Wentland 
4994562236bSHarry Wentland 		DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
5004562236bSHarry Wentland 
501b6f91fc1SXiaogang Chen 		if (!list_empty(hnd_list_l)) {
502b6f91fc1SXiaogang Chen 			list_for_each_safe(entry, tmp, hnd_list_l) {
503b6f91fc1SXiaogang Chen 				handler = list_entry(
504b6f91fc1SXiaogang Chen 					entry,
505b6f91fc1SXiaogang Chen 					struct amdgpu_dm_irq_handler_data,
506b6f91fc1SXiaogang Chen 					list);
507b6f91fc1SXiaogang Chen 				flush_work(&handler->work);
508b6f91fc1SXiaogang Chen 			}
509b6f91fc1SXiaogang Chen 		}
5104562236bSHarry Wentland 		DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
5114562236bSHarry Wentland 	}
5124562236bSHarry Wentland 
5134562236bSHarry Wentland 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
5144562236bSHarry Wentland }
5154562236bSHarry Wentland 
amdgpu_dm_irq_resume_early(struct amdgpu_device * adev)5164562236bSHarry Wentland void amdgpu_dm_irq_resume_early(struct amdgpu_device *adev)
5174562236bSHarry Wentland {
5184562236bSHarry Wentland 	int src;
5194562236bSHarry Wentland 	struct list_head *hnd_list_h, *hnd_list_l;
5204562236bSHarry Wentland 	unsigned long irq_table_flags;
5214562236bSHarry Wentland 
5224562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
5234562236bSHarry Wentland 
5244562236bSHarry Wentland 	drm_dbg(adev_to_drm(adev), "DM_IRQ: early resume\n");
5254562236bSHarry Wentland 
5264562236bSHarry Wentland 	/* re-enable short pulse interrupts HW interrupt */
5274562236bSHarry Wentland 	for (src = DC_IRQ_SOURCE_HPD1RX; src <= DC_IRQ_SOURCE_HPD6RX; src++) {
528c018b04bSRoman Li 		hnd_list_l = &adev->dm.irq_handler_list_low_tab[src];
529b6f91fc1SXiaogang Chen 		hnd_list_h = &adev->dm.irq_handler_list_high_tab[src];
5304562236bSHarry Wentland 		if (!list_empty(hnd_list_l) || !list_empty(hnd_list_h))
5314562236bSHarry Wentland 			dc_interrupt_set(adev->dm.dc, src, true);
5324562236bSHarry Wentland 	}
5334562236bSHarry Wentland 
5344562236bSHarry Wentland 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
5354562236bSHarry Wentland }
5364562236bSHarry Wentland 
amdgpu_dm_irq_resume_late(struct amdgpu_device * adev)5374562236bSHarry Wentland void amdgpu_dm_irq_resume_late(struct amdgpu_device *adev)
5384562236bSHarry Wentland {
5394562236bSHarry Wentland 	int src;
5409faa4237SAndrey Grodzovsky 	struct list_head *hnd_list_h, *hnd_list_l;
5414562236bSHarry Wentland 	unsigned long irq_table_flags;
5424562236bSHarry Wentland 
5434562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
5444562236bSHarry Wentland 
5454562236bSHarry Wentland 	drm_dbg(adev_to_drm(adev), "DM_IRQ: resume\n");
5464562236bSHarry Wentland 
5474562236bSHarry Wentland 	/**
5484562236bSHarry Wentland 	 * Renable HW interrupt  for HPD and only since FLIP and VBLANK
5494562236bSHarry Wentland 	 * will be enabled from manage_dm_interrupts on enable CRTC.
5509faa4237SAndrey Grodzovsky 	 */
5519faa4237SAndrey Grodzovsky 	for (src = DC_IRQ_SOURCE_HPD1; src <= DC_IRQ_SOURCE_HPD6; src++) {
5529faa4237SAndrey Grodzovsky 		hnd_list_l = &adev->dm.irq_handler_list_low_tab[src];
5539faa4237SAndrey Grodzovsky 		hnd_list_h = &adev->dm.irq_handler_list_high_tab[src];
55496687275SRoman Li 		if (!list_empty(hnd_list_l) || !list_empty(hnd_list_h))
555b6f91fc1SXiaogang Chen 			dc_interrupt_set(adev->dm.dc, src, true);
5564562236bSHarry Wentland 	}
5574562236bSHarry Wentland 
5584562236bSHarry Wentland 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
5594562236bSHarry Wentland }
5604562236bSHarry Wentland 
5614562236bSHarry Wentland /*
5624562236bSHarry Wentland  * amdgpu_dm_irq_schedule_work - schedule all work items registered for the
5634562236bSHarry Wentland  * "irq_source".
5644562236bSHarry Wentland  */
amdgpu_dm_irq_schedule_work(struct amdgpu_device * adev,enum dc_irq_source irq_source)565b8592b48SLeo Li static void amdgpu_dm_irq_schedule_work(struct amdgpu_device *adev,
5664562236bSHarry Wentland 					enum dc_irq_source irq_source)
5674562236bSHarry Wentland {
5684562236bSHarry Wentland 	struct  list_head *handler_list = &adev->dm.irq_handler_list_low_tab[irq_source];
569e6375256SAlex Deucher 	struct  amdgpu_dm_irq_handler_data *handler_data;
5704562236bSHarry Wentland 	bool    work_queued = false;
5714562236bSHarry Wentland 
572b6f91fc1SXiaogang Chen 	if (list_empty(handler_list))
573b6f91fc1SXiaogang Chen 		return;
574b6f91fc1SXiaogang Chen 
5754562236bSHarry Wentland 	list_for_each_entry(handler_data, handler_list, list) {
576b6f91fc1SXiaogang Chen 		if (queue_work(system_highpri_wq, &handler_data->work)) {
577b6f91fc1SXiaogang Chen 			work_queued = true;
5784562236bSHarry Wentland 			break;
579b6f91fc1SXiaogang Chen 		}
58008f3dddbSColin Ian King 	}
581b6f91fc1SXiaogang Chen 
582b6f91fc1SXiaogang Chen 	if (!work_queued) {
583b6f91fc1SXiaogang Chen 		struct  amdgpu_dm_irq_handler_data *handler_data_add;
5844562236bSHarry Wentland 		/*get the amdgpu_dm_irq_handler_data of first item pointed by handler_list*/
5854562236bSHarry Wentland 		handler_data = container_of(handler_list->next, struct amdgpu_dm_irq_handler_data, list);
586b6f91fc1SXiaogang Chen 
587b6f91fc1SXiaogang Chen 		/*allocate a new amdgpu_dm_irq_handler_data*/
588b6f91fc1SXiaogang Chen 		handler_data_add = kzalloc(sizeof(*handler_data), GFP_ATOMIC);
589b6f91fc1SXiaogang Chen 		if (!handler_data_add) {
590b6f91fc1SXiaogang Chen 			DRM_ERROR("DM_IRQ: failed to allocate irq handler!\n");
591b6f91fc1SXiaogang Chen 			return;
5920cde63a8SAnson Jacob 		}
593b6f91fc1SXiaogang Chen 
594b6f91fc1SXiaogang Chen 		/*copy new amdgpu_dm_irq_handler_data members from handler_data*/
595b6f91fc1SXiaogang Chen 		handler_data_add->handler       = handler_data->handler;
596b6f91fc1SXiaogang Chen 		handler_data_add->handler_arg   = handler_data->handler_arg;
597b6f91fc1SXiaogang Chen 		handler_data_add->dm            = handler_data->dm;
598b6f91fc1SXiaogang Chen 		handler_data_add->irq_source    = irq_source;
599b6f91fc1SXiaogang Chen 
600b6f91fc1SXiaogang Chen 		list_add_tail(&handler_data_add->list, handler_list);
601b6f91fc1SXiaogang Chen 
602b6f91fc1SXiaogang Chen 		INIT_WORK(&handler_data_add->work, dm_irq_work_func);
603b6f91fc1SXiaogang Chen 
604b6f91fc1SXiaogang Chen 		if (queue_work(system_highpri_wq, &handler_data_add->work))
605b6f91fc1SXiaogang Chen 			DRM_DEBUG("Queued work for handling interrupt from "
606b6f91fc1SXiaogang Chen 				  "display for IRQ source %d\n",
607b6f91fc1SXiaogang Chen 				  irq_source);
608b6f91fc1SXiaogang Chen 		else
609b6f91fc1SXiaogang Chen 			DRM_ERROR("Failed to queue work for handling interrupt "
610b6f91fc1SXiaogang Chen 				  "from display for IRQ source %d\n",
611b6f91fc1SXiaogang Chen 				  irq_source);
612b6f91fc1SXiaogang Chen 	}
613b6f91fc1SXiaogang Chen }
614b6f91fc1SXiaogang Chen 
615b6f91fc1SXiaogang Chen /*
616b6f91fc1SXiaogang Chen  * amdgpu_dm_irq_immediate_work
6174562236bSHarry Wentland  * Callback high irq work immediately, don't send to work queue
6184562236bSHarry Wentland  */
amdgpu_dm_irq_immediate_work(struct amdgpu_device * adev,enum dc_irq_source irq_source)619b8592b48SLeo Li static void amdgpu_dm_irq_immediate_work(struct amdgpu_device *adev,
620b8592b48SLeo Li 					 enum dc_irq_source irq_source)
6214562236bSHarry Wentland {
6224562236bSHarry Wentland 	struct amdgpu_dm_irq_handler_data *handler_data;
623e6375256SAlex Deucher 	unsigned long irq_table_flags;
6244562236bSHarry Wentland 
6254562236bSHarry Wentland 	DM_IRQ_TABLE_LOCK(adev, irq_table_flags);
6264562236bSHarry Wentland 
6274562236bSHarry Wentland 	list_for_each_entry(handler_data,
6284562236bSHarry Wentland 			    &adev->dm.irq_handler_list_high_tab[irq_source],
6294562236bSHarry Wentland 			    list) {
6304562236bSHarry Wentland 		/* Call a subcomponent which registered for immediate
631b0d7ecd7SWambui Karuga 		 * interrupt notification
632b0d7ecd7SWambui Karuga 		 */
633b0d7ecd7SWambui Karuga 		handler_data->handler(handler_data->handler_arg);
6344562236bSHarry Wentland 	}
6352d0b69fcSSrinivasan Shanmugam 
6362d0b69fcSSrinivasan Shanmugam 	DM_IRQ_TABLE_UNLOCK(adev, irq_table_flags);
637a7fbf17aSLeo Li }
6384562236bSHarry Wentland 
6394562236bSHarry Wentland /**
6404562236bSHarry Wentland  * amdgpu_dm_irq_handler - Generic DM IRQ handler
6414562236bSHarry Wentland  * @adev: amdgpu base driver device containing the DM device
6424562236bSHarry Wentland  * @source: Unused
643b8592b48SLeo Li  * @entry: Data about the triggered interrupt
644b8592b48SLeo Li  *
645b8592b48SLeo Li  * Calls all registered high irq work immediately, and schedules work for low
646b8592b48SLeo Li  * irq. The DM IRQ table is used to find the corresponding handlers.
647b8592b48SLeo Li  */
amdgpu_dm_irq_handler(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)6484562236bSHarry Wentland static int amdgpu_dm_irq_handler(struct amdgpu_device *adev,
649b8592b48SLeo Li 				 struct amdgpu_irq_src *source,
650b8592b48SLeo Li 				 struct amdgpu_iv_entry *entry)
6514562236bSHarry Wentland {
6528db02ca3SAlex Deucher 
6534562236bSHarry Wentland 	enum dc_irq_source src =
6544562236bSHarry Wentland 		dc_interrupt_to_irq_source(
6554562236bSHarry Wentland 			adev->dm.dc,
6564562236bSHarry Wentland 			entry->src_id,
6574562236bSHarry Wentland 			entry->src_data[0]);
6584562236bSHarry Wentland 
6594562236bSHarry Wentland 	dc_interrupt_ack(adev->dm.dc, src);
6604562236bSHarry Wentland 
6614562236bSHarry Wentland 	/* Call high irq work immediately */
6624562236bSHarry Wentland 	amdgpu_dm_irq_immediate_work(adev, src);
6634562236bSHarry Wentland 	/*Schedule low_irq work */
6644562236bSHarry Wentland 	amdgpu_dm_irq_schedule_work(adev, src);
6654562236bSHarry Wentland 
6664562236bSHarry Wentland 	return 0;
6674562236bSHarry Wentland }
6684562236bSHarry Wentland 
amdgpu_dm_hpd_to_dal_irq_source(unsigned int type)6694562236bSHarry Wentland static enum dc_irq_source amdgpu_dm_hpd_to_dal_irq_source(unsigned int type)
6704562236bSHarry Wentland {
6714562236bSHarry Wentland 	switch (type) {
6724562236bSHarry Wentland 	case AMDGPU_HPD_1:
6732d0b69fcSSrinivasan Shanmugam 		return DC_IRQ_SOURCE_HPD1;
6744562236bSHarry Wentland 	case AMDGPU_HPD_2:
6754562236bSHarry Wentland 		return DC_IRQ_SOURCE_HPD2;
6764562236bSHarry Wentland 	case AMDGPU_HPD_3:
6774562236bSHarry Wentland 		return DC_IRQ_SOURCE_HPD3;
6784562236bSHarry Wentland 	case AMDGPU_HPD_4:
6794562236bSHarry Wentland 		return DC_IRQ_SOURCE_HPD4;
6804562236bSHarry Wentland 	case AMDGPU_HPD_5:
6814562236bSHarry Wentland 		return DC_IRQ_SOURCE_HPD5;
6824562236bSHarry Wentland 	case AMDGPU_HPD_6:
6834562236bSHarry Wentland 		return DC_IRQ_SOURCE_HPD6;
6844562236bSHarry Wentland 	default:
6854562236bSHarry Wentland 		return DC_IRQ_SOURCE_INVALID;
6864562236bSHarry Wentland 	}
6874562236bSHarry Wentland }
6884562236bSHarry Wentland 
amdgpu_dm_set_hpd_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int type,enum amdgpu_interrupt_state state)6894562236bSHarry Wentland static int amdgpu_dm_set_hpd_irq_state(struct amdgpu_device *adev,
6904562236bSHarry Wentland 				       struct amdgpu_irq_src *source,
6914562236bSHarry Wentland 				       unsigned int type,
6924562236bSHarry Wentland 				       enum amdgpu_interrupt_state state)
6934562236bSHarry Wentland {
6944562236bSHarry Wentland 	enum dc_irq_source src = amdgpu_dm_hpd_to_dal_irq_source(type);
6952d0b69fcSSrinivasan Shanmugam 	bool st = (state == AMDGPU_IRQ_STATE_ENABLE);
6964562236bSHarry Wentland 
6974562236bSHarry Wentland 	dc_interrupt_set(adev->dm.dc, src, st);
6984562236bSHarry Wentland 	return 0;
6994562236bSHarry Wentland }
7004562236bSHarry Wentland 
dm_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state,const enum irq_type dal_irq_type,const char * func)7014562236bSHarry Wentland static inline int dm_irq_state(struct amdgpu_device *adev,
7024562236bSHarry Wentland 			       struct amdgpu_irq_src *source,
7034562236bSHarry Wentland 			       unsigned int crtc_id,
7044562236bSHarry Wentland 			       enum amdgpu_interrupt_state state,
705e6375256SAlex Deucher 			       const enum irq_type dal_irq_type,
7064562236bSHarry Wentland 			       const char *func)
7072d0b69fcSSrinivasan Shanmugam {
7084562236bSHarry Wentland 	bool st;
7094562236bSHarry Wentland 	enum dc_irq_source irq_source;
7104562236bSHarry Wentland 	struct dc *dc = adev->dm.dc;
7114562236bSHarry Wentland 	struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc_id];
7124562236bSHarry Wentland 
7134562236bSHarry Wentland 	if (!acrtc) {
7148894b928SRoman Li 		DRM_ERROR(
7154562236bSHarry Wentland 			"%s: crtc is NULL at id :%d\n",
7164562236bSHarry Wentland 			func,
7174562236bSHarry Wentland 			crtc_id);
7184562236bSHarry Wentland 		return 0;
7194562236bSHarry Wentland 	}
7204562236bSHarry Wentland 
7214562236bSHarry Wentland 	if (acrtc->otg_inst == -1)
7224562236bSHarry Wentland 		return 0;
7234562236bSHarry Wentland 
7244562236bSHarry Wentland 	irq_source = dal_irq_type + acrtc->otg_inst;
7254ea7fc09SMikita Lipski 
7264ea7fc09SMikita Lipski 	st = (state == AMDGPU_IRQ_STATE_ENABLE);
7274ea7fc09SMikita Lipski 
7284562236bSHarry Wentland 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
7294562236bSHarry Wentland 		dc_allow_idle_optimizations(dc, false);
7304562236bSHarry Wentland 
7314562236bSHarry Wentland 	dc_interrupt_set(adev->dm.dc, irq_source, st);
7328894b928SRoman Li 	return 0;
7338894b928SRoman Li }
7348894b928SRoman Li 
amdgpu_dm_set_pflip_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state)7354562236bSHarry Wentland static int amdgpu_dm_set_pflip_irq_state(struct amdgpu_device *adev,
7364562236bSHarry Wentland 					 struct amdgpu_irq_src *source,
7374562236bSHarry Wentland 					 unsigned int crtc_id,
7384562236bSHarry Wentland 					 enum amdgpu_interrupt_state state)
7394562236bSHarry Wentland {
7404562236bSHarry Wentland 	return dm_irq_state(
7412d0b69fcSSrinivasan Shanmugam 		adev,
7424562236bSHarry Wentland 		source,
7434562236bSHarry Wentland 		crtc_id,
7444562236bSHarry Wentland 		state,
7454562236bSHarry Wentland 		IRQ_TYPE_PFLIP,
7464562236bSHarry Wentland 		__func__);
7474562236bSHarry Wentland }
7484562236bSHarry Wentland 
amdgpu_dm_set_crtc_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state)7494562236bSHarry Wentland static int amdgpu_dm_set_crtc_irq_state(struct amdgpu_device *adev,
7504562236bSHarry Wentland 					struct amdgpu_irq_src *source,
7514562236bSHarry Wentland 					unsigned int crtc_id,
7524562236bSHarry Wentland 					enum amdgpu_interrupt_state state)
7534562236bSHarry Wentland {
7544562236bSHarry Wentland 	return dm_irq_state(
7552d0b69fcSSrinivasan Shanmugam 		adev,
7564562236bSHarry Wentland 		source,
7574562236bSHarry Wentland 		crtc_id,
7584562236bSHarry Wentland 		state,
7594562236bSHarry Wentland 		IRQ_TYPE_VBLANK,
7604562236bSHarry Wentland 		__func__);
7614562236bSHarry Wentland }
7624562236bSHarry Wentland 
amdgpu_dm_set_vline0_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state)763b57de80aSAndrey Grodzovsky static int amdgpu_dm_set_vline0_irq_state(struct amdgpu_device *adev,
7644562236bSHarry Wentland 					struct amdgpu_irq_src *source,
7654562236bSHarry Wentland 					unsigned int crtc_id,
7664562236bSHarry Wentland 					enum amdgpu_interrupt_state state)
767320eca62SWayne Lin {
768320eca62SWayne Lin 	return dm_irq_state(
769320eca62SWayne Lin 		adev,
770320eca62SWayne Lin 		source,
771320eca62SWayne Lin 		crtc_id,
772320eca62SWayne Lin 		state,
773320eca62SWayne Lin 		IRQ_TYPE_VLINE0,
774320eca62SWayne Lin 		__func__);
775320eca62SWayne Lin }
776320eca62SWayne Lin 
amdgpu_dm_set_dmub_outbox_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state)777320eca62SWayne Lin static int amdgpu_dm_set_dmub_outbox_irq_state(struct amdgpu_device *adev,
778320eca62SWayne Lin 					struct amdgpu_irq_src *source,
779320eca62SWayne Lin 					unsigned int crtc_id,
780320eca62SWayne Lin 					enum amdgpu_interrupt_state state)
78181927e28SJude Shih {
78281927e28SJude Shih 	enum dc_irq_source irq_source = DC_IRQ_SOURCE_DMCUB_OUTBOX;
78381927e28SJude Shih 	bool st = (state == AMDGPU_IRQ_STATE_ENABLE);
78481927e28SJude Shih 
78581927e28SJude Shih 	dc_interrupt_set(adev->dm.dc, irq_source, st);
78681927e28SJude Shih 	return 0;
78781927e28SJude Shih }
78881927e28SJude Shih 
amdgpu_dm_set_vupdate_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int crtc_id,enum amdgpu_interrupt_state state)78981927e28SJude Shih static int amdgpu_dm_set_vupdate_irq_state(struct amdgpu_device *adev,
79081927e28SJude Shih 					   struct amdgpu_irq_src *source,
79181927e28SJude Shih 					   unsigned int crtc_id,
79281927e28SJude Shih 					   enum amdgpu_interrupt_state state)
793d2574c33SMario Kleiner {
794d2574c33SMario Kleiner 	return dm_irq_state(
795d2574c33SMario Kleiner 		adev,
796d2574c33SMario Kleiner 		source,
797d2574c33SMario Kleiner 		crtc_id,
798d2574c33SMario Kleiner 		state,
799d2574c33SMario Kleiner 		IRQ_TYPE_VUPDATE,
800d2574c33SMario Kleiner 		__func__);
801d2574c33SMario Kleiner }
802d2574c33SMario Kleiner 
amdgpu_dm_set_dmub_trace_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int type,enum amdgpu_interrupt_state state)803d2574c33SMario Kleiner static int amdgpu_dm_set_dmub_trace_irq_state(struct amdgpu_device *adev,
804d2574c33SMario Kleiner 					   struct amdgpu_irq_src *source,
805d2574c33SMario Kleiner 					   unsigned int type,
806d2574c33SMario Kleiner 					   enum amdgpu_interrupt_state state)
807a08f16cfSLeo (Hanghong) Ma {
808a08f16cfSLeo (Hanghong) Ma 	enum dc_irq_source irq_source = DC_IRQ_SOURCE_DMCUB_OUTBOX0;
809a08f16cfSLeo (Hanghong) Ma 	bool st = (state == AMDGPU_IRQ_STATE_ENABLE);
810a08f16cfSLeo (Hanghong) Ma 
811a08f16cfSLeo (Hanghong) Ma 	dc_interrupt_set(adev->dm.dc, irq_source, st);
812a08f16cfSLeo (Hanghong) Ma 	return 0;
813a08f16cfSLeo (Hanghong) Ma }
814a08f16cfSLeo (Hanghong) Ma 
815a08f16cfSLeo (Hanghong) Ma static const struct amdgpu_irq_src_funcs dm_crtc_irq_funcs = {
816a08f16cfSLeo (Hanghong) Ma 	.set = amdgpu_dm_set_crtc_irq_state,
817a08f16cfSLeo (Hanghong) Ma 	.process = amdgpu_dm_irq_handler,
818a08f16cfSLeo (Hanghong) Ma };
8194562236bSHarry Wentland 
8204562236bSHarry Wentland static const struct amdgpu_irq_src_funcs dm_vline0_irq_funcs = {
8214562236bSHarry Wentland 	.set = amdgpu_dm_set_vline0_irq_state,
8224562236bSHarry Wentland 	.process = amdgpu_dm_irq_handler,
8234562236bSHarry Wentland };
824320eca62SWayne Lin 
825320eca62SWayne Lin static const struct amdgpu_irq_src_funcs dm_dmub_outbox_irq_funcs = {
826320eca62SWayne Lin 	.set = amdgpu_dm_set_dmub_outbox_irq_state,
827320eca62SWayne Lin 	.process = amdgpu_dm_irq_handler,
828320eca62SWayne Lin };
82981927e28SJude Shih 
83081927e28SJude Shih static const struct amdgpu_irq_src_funcs dm_vupdate_irq_funcs = {
83181927e28SJude Shih 	.set = amdgpu_dm_set_vupdate_irq_state,
83281927e28SJude Shih 	.process = amdgpu_dm_irq_handler,
83381927e28SJude Shih };
834d2574c33SMario Kleiner 
835d2574c33SMario Kleiner static const struct amdgpu_irq_src_funcs dm_dmub_trace_irq_funcs = {
836d2574c33SMario Kleiner 	.set = amdgpu_dm_set_dmub_trace_irq_state,
837d2574c33SMario Kleiner 	.process = amdgpu_dm_irq_handler,
838d2574c33SMario Kleiner };
839a08f16cfSLeo (Hanghong) Ma 
840a08f16cfSLeo (Hanghong) Ma static const struct amdgpu_irq_src_funcs dm_pageflip_irq_funcs = {
841a08f16cfSLeo (Hanghong) Ma 	.set = amdgpu_dm_set_pflip_irq_state,
842a08f16cfSLeo (Hanghong) Ma 	.process = amdgpu_dm_irq_handler,
843a08f16cfSLeo (Hanghong) Ma };
8444562236bSHarry Wentland 
8454562236bSHarry Wentland static const struct amdgpu_irq_src_funcs dm_hpd_irq_funcs = {
8464562236bSHarry Wentland 	.set = amdgpu_dm_set_hpd_irq_state,
8474562236bSHarry Wentland 	.process = amdgpu_dm_irq_handler,
8484562236bSHarry Wentland };
8494562236bSHarry Wentland 
amdgpu_dm_set_irq_funcs(struct amdgpu_device * adev)8504562236bSHarry Wentland void amdgpu_dm_set_irq_funcs(struct amdgpu_device *adev)
8514562236bSHarry Wentland {
8524562236bSHarry Wentland 	adev->crtc_irq.num_types = adev->mode_info.num_crtc;
8534562236bSHarry Wentland 	adev->crtc_irq.funcs = &dm_crtc_irq_funcs;
8544562236bSHarry Wentland 
8554562236bSHarry Wentland 	adev->vline0_irq.num_types = adev->mode_info.num_crtc;
856a83ccf7cSMikita Lipski 	adev->vline0_irq.funcs = &dm_vline0_irq_funcs;
8574562236bSHarry Wentland 
8584562236bSHarry Wentland 	adev->dmub_outbox_irq.num_types = 1;
859320eca62SWayne Lin 	adev->dmub_outbox_irq.funcs = &dm_dmub_outbox_irq_funcs;
860320eca62SWayne Lin 
861320eca62SWayne Lin 	adev->vupdate_irq.num_types = adev->mode_info.num_crtc;
86281927e28SJude Shih 	adev->vupdate_irq.funcs = &dm_vupdate_irq_funcs;
86381927e28SJude Shih 
86481927e28SJude Shih 	adev->dmub_trace_irq.num_types = 1;
865d2574c33SMario Kleiner 	adev->dmub_trace_irq.funcs = &dm_dmub_trace_irq_funcs;
866d2574c33SMario Kleiner 
867d2574c33SMario Kleiner 	adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
868a08f16cfSLeo (Hanghong) Ma 	adev->pageflip_irq.funcs = &dm_pageflip_irq_funcs;
869a08f16cfSLeo (Hanghong) Ma 
870a08f16cfSLeo (Hanghong) Ma 	adev->hpd_irq.num_types = adev->mode_info.num_hpd;
871c8dd5715SMichel Dänzer 	adev->hpd_irq.funcs = &dm_hpd_irq_funcs;
8724562236bSHarry Wentland }
amdgpu_dm_outbox_init(struct amdgpu_device * adev)8734562236bSHarry Wentland void amdgpu_dm_outbox_init(struct amdgpu_device *adev)
874c8dd5715SMichel Dänzer {
8754562236bSHarry Wentland 	dc_interrupt_set(adev->dm.dc,
8764562236bSHarry Wentland 		DC_IRQ_SOURCE_DMCUB_OUTBOX,
87781927e28SJude Shih 		true);
87881927e28SJude Shih }
87981927e28SJude Shih 
88081927e28SJude Shih /**
88181927e28SJude Shih  * amdgpu_dm_hpd_init - hpd setup callback.
88281927e28SJude Shih  *
8834562236bSHarry Wentland  * @adev: amdgpu_device pointer
884b8592b48SLeo Li  *
8854562236bSHarry Wentland  * Setup the hpd pins used by the card (evergreen+).
8864562236bSHarry Wentland  * Enable the pin, set the polarity, and enable the hpd interrupts.
8874562236bSHarry Wentland  */
amdgpu_dm_hpd_init(struct amdgpu_device * adev)8884562236bSHarry Wentland void amdgpu_dm_hpd_init(struct amdgpu_device *adev)
8894562236bSHarry Wentland {
8904562236bSHarry Wentland 	struct drm_device *dev = adev_to_drm(adev);
8914562236bSHarry Wentland 	struct drm_connector *connector;
8924562236bSHarry Wentland 	struct drm_connector_list_iter iter;
8934562236bSHarry Wentland 	int irq_type;
8944a580877SLuben Tuikov 	int i;
8954562236bSHarry Wentland 
896f8d2d39eSLyude Paul 	/* First, clear all hpd and hpdrx interrupts */
897*40b8c149SLeo Li 	for (i = DC_IRQ_SOURCE_HPD1; i <= DC_IRQ_SOURCE_HPD6RX; i++) {
8984de141b8SRoman Li 		if (!dc_interrupt_set(adev->dm.dc, i, false))
8994562236bSHarry Wentland 			drm_err(dev, "Failed to clear hpd(rx) source=%d on init\n",
900*40b8c149SLeo Li 				i);
901*40b8c149SLeo Li 	}
902*40b8c149SLeo Li 
903*40b8c149SLeo Li 	drm_connector_list_iter_begin(dev, &iter);
904*40b8c149SLeo Li 	drm_for_each_connector_iter(connector, &iter) {
905*40b8c149SLeo Li 		struct amdgpu_dm_connector *amdgpu_dm_connector;
906*40b8c149SLeo Li 		const struct dc_link *dc_link;
907f8d2d39eSLyude Paul 
908f8d2d39eSLyude Paul 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9097db7ade2SHarry Wentland 			continue;
9107db7ade2SHarry Wentland 
9114562236bSHarry Wentland 		amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
9127db7ade2SHarry Wentland 
9137db7ade2SHarry Wentland 		dc_link = amdgpu_dm_connector->dc_link;
9147db7ade2SHarry Wentland 
9157db7ade2SHarry Wentland 		/*
9167db7ade2SHarry Wentland 		 * Get a base driver irq reference for hpd ints for the lifetime
9177db7ade2SHarry Wentland 		 * of dm. Note that only hpd interrupt types are registered with
9184562236bSHarry Wentland 		 * base driver; hpd_rx types aren't. IOW, amdgpu_irq_get/put on
919*40b8c149SLeo Li 		 * hpd_rx isn't available. DM currently controls hpd_rx
920*40b8c149SLeo Li 		 * explicitly with dc_interrupt_set()
921*40b8c149SLeo Li 		 */
922*40b8c149SLeo Li 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
923*40b8c149SLeo Li 			irq_type = dc_link->irq_source_hpd - DC_IRQ_SOURCE_HPD1;
924*40b8c149SLeo Li 			/*
925*40b8c149SLeo Li 			 * TODO: There's a mismatch between mode_info.num_hpd
9262d0b69fcSSrinivasan Shanmugam 			 * and what bios reports as the # of connectors with hpd
927*40b8c149SLeo Li 			 * sources. Since the # of hpd source types registered
928*40b8c149SLeo Li 			 * with base driver == mode_info.num_hpd, we have to
929*40b8c149SLeo Li 			 * fallback to dc_interrupt_set for the remaining types.
930*40b8c149SLeo Li 			 */
931*40b8c149SLeo Li 			if (irq_type < adev->mode_info.num_hpd) {
932*40b8c149SLeo Li 				if (amdgpu_irq_get(adev, &adev->hpd_irq, irq_type))
933*40b8c149SLeo Li 					drm_err(dev, "DM_IRQ: Failed get HPD for source=%d)!\n",
934*40b8c149SLeo Li 						dc_link->irq_source_hpd);
935*40b8c149SLeo Li 			} else {
936*40b8c149SLeo Li 				dc_interrupt_set(adev->dm.dc,
937*40b8c149SLeo Li 						 dc_link->irq_source_hpd,
938*40b8c149SLeo Li 						 true);
939*40b8c149SLeo Li 			}
9404562236bSHarry Wentland 		}
9414562236bSHarry Wentland 
9424562236bSHarry Wentland 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
9434562236bSHarry Wentland 			dc_interrupt_set(adev->dm.dc,
944*40b8c149SLeo Li 					dc_link->irq_source_hpd_rx,
9454562236bSHarry Wentland 					true);
9462d0b69fcSSrinivasan Shanmugam 		}
9474562236bSHarry Wentland 	}
9484562236bSHarry Wentland 	drm_connector_list_iter_end(&iter);
9494562236bSHarry Wentland }
9504562236bSHarry Wentland 
9514562236bSHarry Wentland /**
952f8d2d39eSLyude Paul  * amdgpu_dm_hpd_fini - hpd tear down callback.
9534562236bSHarry Wentland  *
9544562236bSHarry Wentland  * @adev: amdgpu_device pointer
9554562236bSHarry Wentland  *
9564562236bSHarry Wentland  * Tear down the hpd pins used by the card (evergreen+).
9574562236bSHarry Wentland  * Disable the hpd interrupts.
9584562236bSHarry Wentland  */
amdgpu_dm_hpd_fini(struct amdgpu_device * adev)9594562236bSHarry Wentland void amdgpu_dm_hpd_fini(struct amdgpu_device *adev)
9604562236bSHarry Wentland {
9614562236bSHarry Wentland 	struct drm_device *dev = adev_to_drm(adev);
9624562236bSHarry Wentland 	struct drm_connector *connector;
9634562236bSHarry Wentland 	struct drm_connector_list_iter iter;
9644562236bSHarry Wentland 	int irq_type;
9654a580877SLuben Tuikov 
9664562236bSHarry Wentland 	drm_connector_list_iter_begin(dev, &iter);
967f8d2d39eSLyude Paul 	drm_for_each_connector_iter(connector, &iter) {
968*40b8c149SLeo Li 		struct amdgpu_dm_connector *amdgpu_dm_connector;
9694562236bSHarry Wentland 		const struct dc_link *dc_link;
970f8d2d39eSLyude Paul 
971f8d2d39eSLyude Paul 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9727db7ade2SHarry Wentland 			continue;
9737db7ade2SHarry Wentland 
9747db7ade2SHarry Wentland 		amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
9757db7ade2SHarry Wentland 		dc_link = amdgpu_dm_connector->dc_link;
9767db7ade2SHarry Wentland 
9777db7ade2SHarry Wentland 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
9787db7ade2SHarry Wentland 			irq_type = dc_link->irq_source_hpd - DC_IRQ_SOURCE_HPD1;
9797db7ade2SHarry Wentland 
9804562236bSHarry Wentland 			/* TODO: See same TODO in amdgpu_dm_hpd_init() */
9812d0b69fcSSrinivasan Shanmugam 			if (irq_type < adev->mode_info.num_hpd) {
982*40b8c149SLeo Li 				if (amdgpu_irq_put(adev, &adev->hpd_irq, irq_type))
983*40b8c149SLeo Li 					drm_err(dev, "DM_IRQ: Failed put HPD for source=%d!\n",
984*40b8c149SLeo Li 						dc_link->irq_source_hpd);
985*40b8c149SLeo Li 			} else {
986*40b8c149SLeo Li 				dc_interrupt_set(adev->dm.dc,
987*40b8c149SLeo Li 						 dc_link->irq_source_hpd,
988*40b8c149SLeo Li 						 false);
989*40b8c149SLeo Li 			}
990d9db36d1SAlan Liu 		}
991d9db36d1SAlan Liu 
992d9db36d1SAlan Liu 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
993d9db36d1SAlan Liu 			dc_interrupt_set(adev->dm.dc,
994*40b8c149SLeo Li 					dc_link->irq_source_hpd_rx,
9954562236bSHarry Wentland 					false);
9962d0b69fcSSrinivasan Shanmugam 		}
9974562236bSHarry Wentland 	}
9984562236bSHarry Wentland 	drm_connector_list_iter_end(&iter);
9994562236bSHarry Wentland }
10004562236bSHarry Wentland