1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang *
4c6b6a421SHawking Zhang * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang *
11c6b6a421SHawking Zhang * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang *
14c6b6a421SHawking Zhang * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c6b6a421SHawking Zhang * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang *
22c6b6a421SHawking Zhang */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher
286f786950SAlex Deucher #include <drm/amdgpu_drm.h>
296f786950SAlex Deucher
30c6b6a421SHawking Zhang #include "amdgpu.h"
31c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
32c6b6a421SHawking Zhang #include "amdgpu_ih.h"
33c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
34c6b6a421SHawking Zhang #include "amdgpu_vce.h"
35c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
36c6b6a421SHawking Zhang #include "amdgpu_psp.h"
37c6b6a421SHawking Zhang #include "atom.h"
38c6b6a421SHawking Zhang #include "amd_pcie.h"
39c6b6a421SHawking Zhang
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
41c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
423967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h"
43c6b6a421SHawking Zhang
44c6b6a421SHawking Zhang #include "soc15.h"
45c6b6a421SHawking Zhang #include "soc15_common.h"
46c6b6a421SHawking Zhang #include "gmc_v10_0.h"
47c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
48c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
49bebc0762SHawking Zhang #include "nbio_v2_3.h"
50a7e91bd7SHuang Rui #include "nbio_v7_2.h"
51bf087285SLikun Gao #include "hdp_v5_0.h"
52c6b6a421SHawking Zhang #include "nv.h"
53c6b6a421SHawking Zhang #include "navi10_ih.h"
54c6b6a421SHawking Zhang #include "gfx_v10_0.h"
55c6b6a421SHawking Zhang #include "sdma_v5_0.h"
56157e72e8SLikun Gao #include "sdma_v5_2.h"
57c6b6a421SHawking Zhang #include "vcn_v2_0.h"
585be45a26SLeo Liu #include "jpeg_v2_0.h"
59b8f10585SLeo Liu #include "vcn_v3_0.h"
604d72dd12SLeo Liu #include "jpeg_v3_0.h"
61733ee71aSRyan Taylor #include "amdgpu_vkms.h"
62b05b6903SJiange Zhao #include "mxgpu_nv.h"
630bf7f2dcSLikun Gao #include "smuio_v11_0.h"
640bf7f2dcSLikun Gao #include "smuio_v11_0_6.h"
65c6b6a421SHawking Zhang
66c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
67c6b6a421SHawking Zhang
683b246e8bSAlex Deucher /* Navi */
69939a392fSRan Sun static const struct amdgpu_video_codec_info nv_video_codecs_encode_array[] = {
7069e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 0)},
7169e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 4096, 0)},
723b246e8bSAlex Deucher };
733b246e8bSAlex Deucher
74939a392fSRan Sun static const struct amdgpu_video_codecs nv_video_codecs_encode = {
753b246e8bSAlex Deucher .codec_count = ARRAY_SIZE(nv_video_codecs_encode_array),
763b246e8bSAlex Deucher .codec_array = nv_video_codecs_encode_array,
773b246e8bSAlex Deucher };
783b246e8bSAlex Deucher
793b246e8bSAlex Deucher /* Navi1x */
80939a392fSRan Sun static const struct amdgpu_video_codec_info nv_video_codecs_decode_array[] = {
81f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1920, 1088, 3)},
82f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1920, 1088, 5)},
8365009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
84f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1920, 1088, 4)},
859075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
86*ec33964dSDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 8192, 8192, 0)},
879075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
883b246e8bSAlex Deucher };
893b246e8bSAlex Deucher
90939a392fSRan Sun static const struct amdgpu_video_codecs nv_video_codecs_decode = {
913b246e8bSAlex Deucher .codec_count = ARRAY_SIZE(nv_video_codecs_decode_array),
923b246e8bSAlex Deucher .codec_array = nv_video_codecs_decode_array,
933b246e8bSAlex Deucher };
943b246e8bSAlex Deucher
953b246e8bSAlex Deucher /* Sienna Cichlid */
96c6fa6fe9SThong Thai static const struct amdgpu_video_codec_info sc_video_codecs_encode_array[] = {
9769e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 0)},
9869e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 0)},
99c6fa6fe9SThong Thai };
100c6fa6fe9SThong Thai
101c6fa6fe9SThong Thai static const struct amdgpu_video_codecs sc_video_codecs_encode = {
102c6fa6fe9SThong Thai .codec_count = ARRAY_SIZE(sc_video_codecs_encode_array),
103c6fa6fe9SThong Thai .codec_array = sc_video_codecs_encode_array,
104c6fa6fe9SThong Thai };
105c6fa6fe9SThong Thai
106939a392fSRan Sun static const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn0[] = {
107f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1920, 1088, 3)},
108f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1920, 1088, 5)},
10965009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
110f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1920, 1088, 4)},
1119075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
112c551316eSSathishkumar S {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 16384, 16384, 0)},
1139075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
1149075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
1153b246e8bSAlex Deucher };
1163b246e8bSAlex Deucher
117939a392fSRan Sun static const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn1[] = {
118f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1920, 1088, 3)},
119f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1920, 1088, 5)},
12038433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
121f0105e17SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1920, 1088, 4)},
12238433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
123c551316eSSathishkumar S {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 16384, 16384, 0)},
12438433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
12538433412SAlex Deucher };
12638433412SAlex Deucher
127939a392fSRan Sun static const struct amdgpu_video_codecs sc_video_codecs_decode_vcn0 = {
12838433412SAlex Deucher .codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn0),
12938433412SAlex Deucher .codec_array = sc_video_codecs_decode_array_vcn0,
13038433412SAlex Deucher };
13138433412SAlex Deucher
132939a392fSRan Sun static const struct amdgpu_video_codecs sc_video_codecs_decode_vcn1 = {
13338433412SAlex Deucher .codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn1),
13438433412SAlex Deucher .codec_array = sc_video_codecs_decode_array_vcn1,
1353b246e8bSAlex Deucher };
1363b246e8bSAlex Deucher
137ed9d2053SBokun Zhang /* SRIOV Sienna Cichlid, not const since data is controlled by host */
138939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_encode_array[] = {
13969e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 0)},
14069e9a9e6SDavid Rosca {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 0)},
141ed9d2053SBokun Zhang };
142ed9d2053SBokun Zhang
143939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn0[] = {
14465009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1920, 1088, 3)},
14565009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1920, 1088, 5)},
14665009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
14765009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1920, 1088, 4)},
1489075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
1499075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 16384, 16384, 0)},
1509075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
1519075096bSVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
152ed9d2053SBokun Zhang };
153ed9d2053SBokun Zhang
154939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn1[] = {
15538433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1920, 1088, 3)},
15638433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1920, 1088, 5)},
15738433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
15838433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1920, 1088, 4)},
15938433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
16038433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 16384, 16384, 0)},
16138433412SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
16238433412SAlex Deucher };
16338433412SAlex Deucher
164939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_encode = {
165ed9d2053SBokun Zhang .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
166ed9d2053SBokun Zhang .codec_array = sriov_sc_video_codecs_encode_array,
167ed9d2053SBokun Zhang };
168ed9d2053SBokun Zhang
169939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn0 = {
17038433412SAlex Deucher .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0),
17138433412SAlex Deucher .codec_array = sriov_sc_video_codecs_decode_array_vcn0,
17238433412SAlex Deucher };
17338433412SAlex Deucher
174939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn1 = {
17538433412SAlex Deucher .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1),
17638433412SAlex Deucher .codec_array = sriov_sc_video_codecs_decode_array_vcn1,
177ed9d2053SBokun Zhang };
178ed9d2053SBokun Zhang
179b3a24461SVeerabadhran Gopalakrishnan /* Beige Goby*/
180b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info bg_video_codecs_decode_array[] = {
18165009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
182b3a24461SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
183b3a24461SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
184b3a24461SVeerabadhran Gopalakrishnan };
185b3a24461SVeerabadhran Gopalakrishnan
186b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_decode = {
187b3a24461SVeerabadhran Gopalakrishnan .codec_count = ARRAY_SIZE(bg_video_codecs_decode_array),
188b3a24461SVeerabadhran Gopalakrishnan .codec_array = bg_video_codecs_decode_array,
189b3a24461SVeerabadhran Gopalakrishnan };
190b3a24461SVeerabadhran Gopalakrishnan
191b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_encode = {
192b3a24461SVeerabadhran Gopalakrishnan .codec_count = 0,
193b3a24461SVeerabadhran Gopalakrishnan .codec_array = NULL,
194b3a24461SVeerabadhran Gopalakrishnan };
195b3a24461SVeerabadhran Gopalakrishnan
19655439817SVeerabadhran Gopalakrishnan /* Yellow Carp*/
19755439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info yc_video_codecs_decode_array[] = {
19865009bf2SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
19955439817SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
20055439817SVeerabadhran Gopalakrishnan {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
201c551316eSSathishkumar S {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 16384, 16384, 0)},
20297e50305SAlex Deucher {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
20355439817SVeerabadhran Gopalakrishnan };
20455439817SVeerabadhran Gopalakrishnan
20555439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs yc_video_codecs_decode = {
206f72ac409SVeerabadhran Gopalakrishnan .codec_count = ARRAY_SIZE(yc_video_codecs_decode_array),
207f72ac409SVeerabadhran Gopalakrishnan .codec_array = yc_video_codecs_decode_array,
20855439817SVeerabadhran Gopalakrishnan };
20955439817SVeerabadhran Gopalakrishnan
nv_query_video_codecs(struct amdgpu_device * adev,bool encode,const struct amdgpu_video_codecs ** codecs)2103b246e8bSAlex Deucher static int nv_query_video_codecs(struct amdgpu_device *adev, bool encode,
2113b246e8bSAlex Deucher const struct amdgpu_video_codecs **codecs)
2123b246e8bSAlex Deucher {
21338433412SAlex Deucher if (adev->vcn.num_vcn_inst == hweight8(adev->vcn.harvest_config))
21438433412SAlex Deucher return -EINVAL;
21538433412SAlex Deucher
2164e8303cfSLijo Lazar switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
2173e67f4f2SAlex Deucher case IP_VERSION(3, 0, 0):
2184d395f93SGuchun Chen case IP_VERSION(3, 0, 64):
219da3b36a2SJane Jian case IP_VERSION(3, 0, 192):
220ed9d2053SBokun Zhang if (amdgpu_sriov_vf(adev)) {
22138433412SAlex Deucher if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
222ed9d2053SBokun Zhang if (encode)
223ed9d2053SBokun Zhang *codecs = &sriov_sc_video_codecs_encode;
224ed9d2053SBokun Zhang else
22538433412SAlex Deucher *codecs = &sriov_sc_video_codecs_decode_vcn1;
22638433412SAlex Deucher } else {
22738433412SAlex Deucher if (encode)
22838433412SAlex Deucher *codecs = &sriov_sc_video_codecs_encode;
22938433412SAlex Deucher else
23038433412SAlex Deucher *codecs = &sriov_sc_video_codecs_decode_vcn0;
23138433412SAlex Deucher }
23238433412SAlex Deucher } else {
23338433412SAlex Deucher if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
23438433412SAlex Deucher if (encode)
235c6fa6fe9SThong Thai *codecs = &sc_video_codecs_encode;
23638433412SAlex Deucher else
23738433412SAlex Deucher *codecs = &sc_video_codecs_decode_vcn1;
238ed9d2053SBokun Zhang } else {
239ed9d2053SBokun Zhang if (encode)
240c6fa6fe9SThong Thai *codecs = &sc_video_codecs_encode;
241ed9d2053SBokun Zhang else
24238433412SAlex Deucher *codecs = &sc_video_codecs_decode_vcn0;
24338433412SAlex Deucher }
244ed9d2053SBokun Zhang }
245ed9d2053SBokun Zhang return 0;
2463e67f4f2SAlex Deucher case IP_VERSION(3, 0, 16):
2473e67f4f2SAlex Deucher case IP_VERSION(3, 0, 2):
2483b246e8bSAlex Deucher if (encode)
249c6fa6fe9SThong Thai *codecs = &sc_video_codecs_encode;
2503b246e8bSAlex Deucher else
25138433412SAlex Deucher *codecs = &sc_video_codecs_decode_vcn0;
2523b246e8bSAlex Deucher return 0;
2533e67f4f2SAlex Deucher case IP_VERSION(3, 1, 1):
254afc2f276SBoyuan Zhang case IP_VERSION(3, 1, 2):
25555439817SVeerabadhran Gopalakrishnan if (encode)
256c6fa6fe9SThong Thai *codecs = &sc_video_codecs_encode;
25755439817SVeerabadhran Gopalakrishnan else
25855439817SVeerabadhran Gopalakrishnan *codecs = &yc_video_codecs_decode;
25955439817SVeerabadhran Gopalakrishnan return 0;
2603e67f4f2SAlex Deucher case IP_VERSION(3, 0, 33):
261b3a24461SVeerabadhran Gopalakrishnan if (encode)
262b3a24461SVeerabadhran Gopalakrishnan *codecs = &bg_video_codecs_encode;
263b3a24461SVeerabadhran Gopalakrishnan else
264b3a24461SVeerabadhran Gopalakrishnan *codecs = &bg_video_codecs_decode;
265b3a24461SVeerabadhran Gopalakrishnan return 0;
2663e67f4f2SAlex Deucher case IP_VERSION(2, 0, 0):
2673e67f4f2SAlex Deucher case IP_VERSION(2, 0, 2):
2683b246e8bSAlex Deucher if (encode)
2693b246e8bSAlex Deucher *codecs = &nv_video_codecs_encode;
2703b246e8bSAlex Deucher else
2713b246e8bSAlex Deucher *codecs = &nv_video_codecs_decode;
2723b246e8bSAlex Deucher return 0;
2733b246e8bSAlex Deucher default:
2743b246e8bSAlex Deucher return -EINVAL;
2753b246e8bSAlex Deucher }
2763b246e8bSAlex Deucher }
2773b246e8bSAlex Deucher
nv_didt_rreg(struct amdgpu_device * adev,u32 reg)278c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
279c6b6a421SHawking Zhang {
280c6b6a421SHawking Zhang unsigned long flags, address, data;
281c6b6a421SHawking Zhang u32 r;
282c6b6a421SHawking Zhang
283c6b6a421SHawking Zhang address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
284c6b6a421SHawking Zhang data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
285c6b6a421SHawking Zhang
286c6b6a421SHawking Zhang spin_lock_irqsave(&adev->didt_idx_lock, flags);
287c6b6a421SHawking Zhang WREG32(address, (reg));
288c6b6a421SHawking Zhang r = RREG32(data);
289c6b6a421SHawking Zhang spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
290c6b6a421SHawking Zhang return r;
291c6b6a421SHawking Zhang }
292c6b6a421SHawking Zhang
nv_didt_wreg(struct amdgpu_device * adev,u32 reg,u32 v)293c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
294c6b6a421SHawking Zhang {
295c6b6a421SHawking Zhang unsigned long flags, address, data;
296c6b6a421SHawking Zhang
297c6b6a421SHawking Zhang address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
298c6b6a421SHawking Zhang data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
299c6b6a421SHawking Zhang
300c6b6a421SHawking Zhang spin_lock_irqsave(&adev->didt_idx_lock, flags);
301c6b6a421SHawking Zhang WREG32(address, (reg));
302c6b6a421SHawking Zhang WREG32(data, (v));
303c6b6a421SHawking Zhang spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
304c6b6a421SHawking Zhang }
305c6b6a421SHawking Zhang
nv_get_config_memsize(struct amdgpu_device * adev)306c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
307c6b6a421SHawking Zhang {
308bebc0762SHawking Zhang return adev->nbio.funcs->get_memsize(adev);
309c6b6a421SHawking Zhang }
310c6b6a421SHawking Zhang
nv_get_xclk(struct amdgpu_device * adev)311c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
312c6b6a421SHawking Zhang {
313462a70d8STao Zhou return adev->clock.spll.reference_freq;
314c6b6a421SHawking Zhang }
315c6b6a421SHawking Zhang
316c6b6a421SHawking Zhang
nv_grbm_select(struct amdgpu_device * adev,u32 me,u32 pipe,u32 queue,u32 vmid)317c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
318c6b6a421SHawking Zhang u32 me, u32 pipe, u32 queue, u32 vmid)
319c6b6a421SHawking Zhang {
320c6b6a421SHawking Zhang u32 grbm_gfx_cntl = 0;
321c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
322c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
323c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
324c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
325c6b6a421SHawking Zhang
326f2958a8bSPeng Ju Zhou WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
327c6b6a421SHawking Zhang }
328c6b6a421SHawking Zhang
nv_read_disabled_bios(struct amdgpu_device * adev)329c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
330c6b6a421SHawking Zhang {
331c6b6a421SHawking Zhang /* todo */
332c6b6a421SHawking Zhang return false;
333c6b6a421SHawking Zhang }
334c6b6a421SHawking Zhang
335c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
336c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
337c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
338c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
339c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
340c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
341c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
342c6b6a421SHawking Zhang { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
343c6b6a421SHawking Zhang { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
344c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
345c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
346c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
347c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
348c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
349c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
350c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
351664fe85aSMarek Olšák { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
352c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
353c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
354c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
355c6b6a421SHawking Zhang };
356c6b6a421SHawking Zhang
nv_read_indexed_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset)357c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
358c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset)
359c6b6a421SHawking Zhang {
360c6b6a421SHawking Zhang uint32_t val;
361c6b6a421SHawking Zhang
362c6b6a421SHawking Zhang mutex_lock(&adev->grbm_idx_mutex);
363c6b6a421SHawking Zhang if (se_num != 0xffffffff || sh_num != 0xffffffff)
364d51ac6d0SLe Ma amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0);
365c6b6a421SHawking Zhang
366c6b6a421SHawking Zhang val = RREG32(reg_offset);
367c6b6a421SHawking Zhang
368c6b6a421SHawking Zhang if (se_num != 0xffffffff || sh_num != 0xffffffff)
369d51ac6d0SLe Ma amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
370c6b6a421SHawking Zhang mutex_unlock(&adev->grbm_idx_mutex);
371c6b6a421SHawking Zhang return val;
372c6b6a421SHawking Zhang }
373c6b6a421SHawking Zhang
nv_get_register_value(struct amdgpu_device * adev,bool indexed,u32 se_num,u32 sh_num,u32 reg_offset)374c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
375c6b6a421SHawking Zhang bool indexed, u32 se_num,
376c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset)
377c6b6a421SHawking Zhang {
378c6b6a421SHawking Zhang if (indexed) {
379c6b6a421SHawking Zhang return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
380c6b6a421SHawking Zhang } else {
381c6b6a421SHawking Zhang if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
382c6b6a421SHawking Zhang return adev->gfx.config.gb_addr_config;
383c6b6a421SHawking Zhang return RREG32(reg_offset);
384c6b6a421SHawking Zhang }
385c6b6a421SHawking Zhang }
386c6b6a421SHawking Zhang
nv_read_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset,u32 * value)387c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
388c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset, u32 *value)
389c6b6a421SHawking Zhang {
390c6b6a421SHawking Zhang uint32_t i;
391c6b6a421SHawking Zhang struct soc15_allowed_register_entry *en;
392c6b6a421SHawking Zhang
393c6b6a421SHawking Zhang *value = 0;
394c6b6a421SHawking Zhang for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
395c6b6a421SHawking Zhang en = &nv_allowed_read_registers[i];
396920da947SAlex Deucher if (!adev->reg_offset[en->hwip][en->inst])
397920da947SAlex Deucher continue;
398920da947SAlex Deucher else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
399bf1781e1SAlex Deucher + en->reg_offset))
400c6b6a421SHawking Zhang continue;
401c6b6a421SHawking Zhang
402c6b6a421SHawking Zhang *value = nv_get_register_value(adev,
403c6b6a421SHawking Zhang nv_allowed_read_registers[i].grbm_indexed,
404c6b6a421SHawking Zhang se_num, sh_num, reg_offset);
405c6b6a421SHawking Zhang return 0;
406c6b6a421SHawking Zhang }
407c6b6a421SHawking Zhang return -EINVAL;
408c6b6a421SHawking Zhang }
409c6b6a421SHawking Zhang
nv_asic_mode2_reset(struct amdgpu_device * adev)410b913ec62SAlex Deucher static int nv_asic_mode2_reset(struct amdgpu_device *adev)
411b913ec62SAlex Deucher {
412b913ec62SAlex Deucher u32 i;
413b913ec62SAlex Deucher int ret = 0;
414b913ec62SAlex Deucher
415b913ec62SAlex Deucher amdgpu_atombios_scratch_regs_engine_hung(adev, true);
416b913ec62SAlex Deucher
417b913ec62SAlex Deucher /* disable BM */
418b913ec62SAlex Deucher pci_clear_master(adev->pdev);
419b913ec62SAlex Deucher
420b913ec62SAlex Deucher amdgpu_device_cache_pci_state(adev->pdev);
421b913ec62SAlex Deucher
422b913ec62SAlex Deucher ret = amdgpu_dpm_mode2_reset(adev);
423b913ec62SAlex Deucher if (ret)
424b913ec62SAlex Deucher dev_err(adev->dev, "GPU mode2 reset failed\n");
425b913ec62SAlex Deucher
426b913ec62SAlex Deucher amdgpu_device_load_pci_state(adev->pdev);
427b913ec62SAlex Deucher
428b913ec62SAlex Deucher /* wait for asic to come out of reset */
429b913ec62SAlex Deucher for (i = 0; i < adev->usec_timeout; i++) {
430b913ec62SAlex Deucher u32 memsize = adev->nbio.funcs->get_memsize(adev);
431b913ec62SAlex Deucher
432b913ec62SAlex Deucher if (memsize != 0xffffffff)
433b913ec62SAlex Deucher break;
434b913ec62SAlex Deucher udelay(1);
435b913ec62SAlex Deucher }
436b913ec62SAlex Deucher
437b913ec62SAlex Deucher amdgpu_atombios_scratch_regs_engine_hung(adev, false);
438b913ec62SAlex Deucher
439b913ec62SAlex Deucher return ret;
440b913ec62SAlex Deucher }
441b913ec62SAlex Deucher
4422ddc6c3eSAlex Deucher static enum amd_reset_method
nv_asic_reset_method(struct amdgpu_device * adev)4432ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
4442ddc6c3eSAlex Deucher {
445273da6ffSWenhui Sheng if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
44616086355SAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
447f172865aSAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
448f172865aSAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_PCI)
449273da6ffSWenhui Sheng return amdgpu_reset_method;
450273da6ffSWenhui Sheng
451273da6ffSWenhui Sheng if (amdgpu_reset_method != -1)
452273da6ffSWenhui Sheng dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
453273da6ffSWenhui Sheng amdgpu_reset_method);
454273da6ffSWenhui Sheng
4554e8303cfSLijo Lazar switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
4563e67f4f2SAlex Deucher case IP_VERSION(11, 5, 0):
4573e67f4f2SAlex Deucher case IP_VERSION(11, 5, 2):
4583e67f4f2SAlex Deucher case IP_VERSION(13, 0, 1):
45950439060SYifan Zhang case IP_VERSION(13, 0, 3):
460db749b76SPrike Liang case IP_VERSION(13, 0, 5):
46116086355SAlex Deucher case IP_VERSION(13, 0, 8):
4623e67f4f2SAlex Deucher return AMD_RESET_METHOD_MODE2;
4633e67f4f2SAlex Deucher case IP_VERSION(11, 0, 7):
4643e67f4f2SAlex Deucher case IP_VERSION(11, 0, 11):
4653e67f4f2SAlex Deucher case IP_VERSION(11, 0, 12):
466ca6fd7a6SLikun Gao case IP_VERSION(11, 0, 13):
467ca6fd7a6SLikun Gao return AMD_RESET_METHOD_MODE1;
468181e772fSEvan Quan default:
4692ddc6c3eSAlex Deucher if (amdgpu_dpm_is_baco_supported(adev))
4702ddc6c3eSAlex Deucher return AMD_RESET_METHOD_BACO;
4712ddc6c3eSAlex Deucher else
4722ddc6c3eSAlex Deucher return AMD_RESET_METHOD_MODE1;
473ca6fd7a6SLikun Gao }
4742ddc6c3eSAlex Deucher }
475c6b6a421SHawking Zhang
nv_asic_reset(struct amdgpu_device * adev)476c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
477767acabdSKevin Wang {
478c6b6a421SHawking Zhang int ret = 0;
47916086355SAlex Deucher
480f172865aSAlex Deucher switch (nv_asic_reset_method(adev)) {
481f172865aSAlex Deucher case AMD_RESET_METHOD_PCI:
482f172865aSAlex Deucher dev_info(adev->dev, "PCI reset\n");
483f172865aSAlex Deucher ret = amdgpu_device_pci_reset(adev);
48416086355SAlex Deucher break;
48511043b7aSAlex Deucher case AMD_RESET_METHOD_BACO:
486181e772fSEvan Quan dev_info(adev->dev, "BACO reset\n");
48716086355SAlex Deucher ret = amdgpu_dpm_baco_reset(adev);
48816086355SAlex Deucher break;
48916086355SAlex Deucher case AMD_RESET_METHOD_MODE2:
490b913ec62SAlex Deucher dev_info(adev->dev, "MODE2 reset\n");
49116086355SAlex Deucher ret = nv_asic_mode2_reset(adev);
49216086355SAlex Deucher break;
49311043b7aSAlex Deucher default:
4945c03e584SFeifei Xu dev_info(adev->dev, "MODE1 reset\n");
49516086355SAlex Deucher ret = amdgpu_device_mode1_reset(adev);
49611043b7aSAlex Deucher break;
497767acabdSKevin Wang }
498767acabdSKevin Wang
499c6b6a421SHawking Zhang return ret;
500c6b6a421SHawking Zhang }
501c6b6a421SHawking Zhang
nv_set_uvd_clocks(struct amdgpu_device * adev,u32 vclk,u32 dclk)502c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
503c6b6a421SHawking Zhang {
504c6b6a421SHawking Zhang /* todo */
505c6b6a421SHawking Zhang return 0;
506c6b6a421SHawking Zhang }
507c6b6a421SHawking Zhang
nv_set_vce_clocks(struct amdgpu_device * adev,u32 evclk,u32 ecclk)508c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
509c6b6a421SHawking Zhang {
510c6b6a421SHawking Zhang /* todo */
511c6b6a421SHawking Zhang return 0;
512c6b6a421SHawking Zhang }
513c6b6a421SHawking Zhang
nv_program_aspm(struct amdgpu_device * adev)514c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
5152757a848SMario Limonciello {
516c6b6a421SHawking Zhang if (!amdgpu_device_should_use_aspm(adev))
517c6b6a421SHawking Zhang return;
5181a6513deSMario Limonciello
519e1edaeafSLikun Gao if (adev->nbio.funcs->program_aspm)
520e1edaeafSLikun Gao adev->nbio.funcs->program_aspm(adev);
521c6b6a421SHawking Zhang
522c6b6a421SHawking Zhang }
523939a392fSRan Sun
524c6b6a421SHawking Zhang const struct amdgpu_ip_block_version nv_common_ip_block = {
525c6b6a421SHawking Zhang .type = AMD_IP_BLOCK_TYPE_COMMON,
526c6b6a421SHawking Zhang .major = 1,
527c6b6a421SHawking Zhang .minor = 0,
528c6b6a421SHawking Zhang .rev = 0,
529c6b6a421SHawking Zhang .funcs = &nv_common_ip_funcs,
530c6b6a421SHawking Zhang };
531c1299461SWenhui Sheng
nv_set_virt_ops(struct amdgpu_device * adev)532c1299461SWenhui Sheng void nv_set_virt_ops(struct amdgpu_device *adev)
533c1299461SWenhui Sheng {
534c1299461SWenhui Sheng adev->virt.ops = &xgpu_nv_virt_ops;
535c1299461SWenhui Sheng }
536c6b6a421SHawking Zhang
nv_need_full_reset(struct amdgpu_device * adev)537c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
538c6b6a421SHawking Zhang {
539c6b6a421SHawking Zhang return true;
540c6b6a421SHawking Zhang }
541c6b6a421SHawking Zhang
nv_need_reset_on_init(struct amdgpu_device * adev)542c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
543c6b6a421SHawking Zhang {
544c6b6a421SHawking Zhang u32 sol_reg;
545c6b6a421SHawking Zhang
546c6b6a421SHawking Zhang if (adev->flags & AMD_IS_APU)
547c6b6a421SHawking Zhang return false;
548c6b6a421SHawking Zhang
549c6b6a421SHawking Zhang /* Check sOS sign of life register to confirm sys driver and sOS
550c6b6a421SHawking Zhang * are already been loaded.
551c6b6a421SHawking Zhang */
552c6b6a421SHawking Zhang sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
553c6b6a421SHawking Zhang if (sol_reg)
5543967ae6dSAlex Deucher return true;
555c6b6a421SHawking Zhang
556c6b6a421SHawking Zhang return false;
557c6b6a421SHawking Zhang }
558c6b6a421SHawking Zhang
nv_init_doorbell_index(struct amdgpu_device * adev)559c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
560c6b6a421SHawking Zhang {
561c6b6a421SHawking Zhang adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
562c6b6a421SHawking Zhang adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
563c6b6a421SHawking Zhang adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
564c6b6a421SHawking Zhang adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
565c6b6a421SHawking Zhang adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
566c6b6a421SHawking Zhang adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
567c6b6a421SHawking Zhang adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
568c6b6a421SHawking Zhang adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
569c6b6a421SHawking Zhang adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
570c6b6a421SHawking Zhang adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
571c6b6a421SHawking Zhang adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
572c6b6a421SHawking Zhang adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
573fd0ed91aSJack Xiao adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
574fd0ed91aSJack Xiao adev->doorbell_index.gfx_userqueue_start =
575fd0ed91aSJack Xiao AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START;
576fd0ed91aSJack Xiao adev->doorbell_index.gfx_userqueue_end =
577b608e785SJack Xiao AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END;
578b608e785SJack Xiao adev->doorbell_index.mes_ring0 = AMDGPU_NAVI10_DOORBELL_MES_RING0;
579c6b6a421SHawking Zhang adev->doorbell_index.mes_ring1 = AMDGPU_NAVI10_DOORBELL_MES_RING1;
580c6b6a421SHawking Zhang adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
581157e72e8SLikun Gao adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
582157e72e8SLikun Gao adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
583c6b6a421SHawking Zhang adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
584c6b6a421SHawking Zhang adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
585c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
586c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
587c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
588c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
589c6b6a421SHawking Zhang adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
590c6b6a421SHawking Zhang adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
591c6b6a421SHawking Zhang
592c6b6a421SHawking Zhang adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
593c6b6a421SHawking Zhang adev->doorbell_index.sdma_doorbell_range = 20;
594c6b6a421SHawking Zhang }
595a7173731SAlex Deucher
nv_pre_asic_init(struct amdgpu_device * adev)596a7173731SAlex Deucher static void nv_pre_asic_init(struct amdgpu_device *adev)
597a7173731SAlex Deucher {
598a7173731SAlex Deucher }
59927747293SEvan Quan
nv_update_umd_stable_pstate(struct amdgpu_device * adev,bool enter)60027747293SEvan Quan static int nv_update_umd_stable_pstate(struct amdgpu_device *adev,
60127747293SEvan Quan bool enter)
60227747293SEvan Quan {
60386b20703SLe Ma if (enter)
60427747293SEvan Quan amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
60586b20703SLe Ma else
60627747293SEvan Quan amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
60727747293SEvan Quan
60827747293SEvan Quan if (adev->gfx.funcs->update_perfmon_mgcg)
60927747293SEvan Quan adev->gfx.funcs->update_perfmon_mgcg(adev, !enter);
6102757a848SMario Limonciello
611d01899d3SMario Limonciello if (adev->nbio.funcs->enable_aspm &&
61227747293SEvan Quan amdgpu_device_should_use_aspm(adev))
61327747293SEvan Quan adev->nbio.funcs->enable_aspm(adev, !enter);
61427747293SEvan Quan
61527747293SEvan Quan return 0;
61627747293SEvan Quan }
617939a392fSRan Sun
618c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs = {
61904022982SHawking Zhang .read_disabled_bios = &nv_read_disabled_bios,
620c6b6a421SHawking Zhang .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
621c6b6a421SHawking Zhang .read_register = &nv_read_register,
6222ddc6c3eSAlex Deucher .reset = &nv_asic_reset,
623c6b6a421SHawking Zhang .reset_method = &nv_asic_reset_method,
624c6b6a421SHawking Zhang .get_xclk = &nv_get_xclk,
625c6b6a421SHawking Zhang .set_uvd_clocks = &nv_set_uvd_clocks,
626c6b6a421SHawking Zhang .set_vce_clocks = &nv_set_vce_clocks,
627c6b6a421SHawking Zhang .get_config_memsize = &nv_get_config_memsize,
628c6b6a421SHawking Zhang .init_doorbell_index = &nv_init_doorbell_index,
629c6b6a421SHawking Zhang .need_full_reset = &nv_need_full_reset,
63036f3f375SLijo Lazar .need_reset_on_init = &nv_need_reset_on_init,
631181e772fSEvan Quan .get_pcie_replay_count = &amdgpu_nbio_get_pcie_replay_count,
632a7173731SAlex Deucher .supports_baco = &amdgpu_dpm_is_baco_supported,
63327747293SEvan Quan .pre_asic_init = &nv_pre_asic_init,
6343b246e8bSAlex Deucher .update_umd_stable_pstate = &nv_update_umd_stable_pstate,
635c6b6a421SHawking Zhang .query_video_codecs = &nv_query_video_codecs,
636c6b6a421SHawking Zhang };
637146b085eSSunil Khatri
nv_common_early_init(struct amdgpu_ip_block * ip_block)638c6b6a421SHawking Zhang static int nv_common_early_init(struct amdgpu_ip_block *ip_block)
639146b085eSSunil Khatri {
640c6b6a421SHawking Zhang struct amdgpu_device *adev = ip_block->adev;
6411dd8b24aSAlex Deucher
642c6b6a421SHawking Zhang adev->nbio.funcs->set_reg_remap(adev);
643c6b6a421SHawking Zhang adev->smc_rreg = NULL;
64465ba96e9SHawking Zhang adev->smc_wreg = NULL;
64565ba96e9SHawking Zhang adev->pcie_rreg = &amdgpu_device_indirect_rreg;
64665ba96e9SHawking Zhang adev->pcie_wreg = &amdgpu_device_indirect_wreg;
64765ba96e9SHawking Zhang adev->pcie_rreg64 = &amdgpu_device_indirect_rreg64;
64886700a40SXiaojian Du adev->pcie_wreg64 = &amdgpu_device_indirect_wreg64;
64986700a40SXiaojian Du adev->pciep_rreg = amdgpu_device_pcie_port_rreg;
650c6b6a421SHawking Zhang adev->pciep_wreg = amdgpu_device_pcie_port_wreg;
651c6b6a421SHawking Zhang
652c6b6a421SHawking Zhang /* TODO: will add them during VCN v2 implementation */
653c6b6a421SHawking Zhang adev->uvd_ctx_rreg = NULL;
654c6b6a421SHawking Zhang adev->uvd_ctx_wreg = NULL;
655c6b6a421SHawking Zhang
656c6b6a421SHawking Zhang adev->didt_rreg = &nv_didt_rreg;
657c6b6a421SHawking Zhang adev->didt_wreg = &nv_didt_wreg;
658c6b6a421SHawking Zhang
659c6b6a421SHawking Zhang adev->asic_funcs = &nv_asic_funcs;
660dabc114eSHawking Zhang
661c6b6a421SHawking Zhang adev->rev_id = amdgpu_device_get_rev_id(adev);
6623e67f4f2SAlex Deucher adev->external_rev_id = 0xff;
6633e67f4f2SAlex Deucher /* TODO: split the GC and PG flags based on the relevant IP version for which
6643e67f4f2SAlex Deucher * they are relevant.
6654e8303cfSLijo Lazar */
6663e67f4f2SAlex Deucher switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
667c6b6a421SHawking Zhang case IP_VERSION(10, 1, 10):
668c6b6a421SHawking Zhang adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
669c6b6a421SHawking Zhang AMD_CG_SUPPORT_GFX_CGCG |
670c6b6a421SHawking Zhang AMD_CG_SUPPORT_IH_CG |
671c6b6a421SHawking Zhang AMD_CG_SUPPORT_HDP_MGCG |
672c6b6a421SHawking Zhang AMD_CG_SUPPORT_HDP_LS |
673c6b6a421SHawking Zhang AMD_CG_SUPPORT_SDMA_MGCG |
674c6b6a421SHawking Zhang AMD_CG_SUPPORT_SDMA_LS |
675c6b6a421SHawking Zhang AMD_CG_SUPPORT_MC_MGCG |
676c6b6a421SHawking Zhang AMD_CG_SUPPORT_MC_LS |
677c6b6a421SHawking Zhang AMD_CG_SUPPORT_ATHUB_MGCG |
678c6b6a421SHawking Zhang AMD_CG_SUPPORT_ATHUB_LS |
679099d66e4SLeo Liu AMD_CG_SUPPORT_VCN_MGCG |
680c6b6a421SHawking Zhang AMD_CG_SUPPORT_JPEG_MGCG |
681c6b6a421SHawking Zhang AMD_CG_SUPPORT_BIF_MGCG |
682157710eaSLeo Liu AMD_CG_SUPPORT_BIF_LS;
683c12d410fSHuang Rui adev->pg_flags = AMD_PG_SUPPORT_VCN |
684099d66e4SLeo Liu AMD_PG_SUPPORT_VCN_DPG |
685a201b6acSHuang Rui AMD_PG_SUPPORT_JPEG |
686c6b6a421SHawking Zhang AMD_PG_SUPPORT_ATHUB;
687c6b6a421SHawking Zhang adev->external_rev_id = adev->rev_id + 0x1;
6883e67f4f2SAlex Deucher break;
689d0c39f8cSXiaojie Yuan case IP_VERSION(10, 1, 1):
690d0c39f8cSXiaojie Yuan adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
691d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_GFX_CGCG |
692d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_IH_CG |
693d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_HDP_MGCG |
694d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_HDP_LS |
695d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_SDMA_MGCG |
696d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_SDMA_LS |
697d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_MC_MGCG |
698d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_MC_LS |
699d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_ATHUB_MGCG |
700d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_ATHUB_LS |
701099d66e4SLeo Liu AMD_CG_SUPPORT_VCN_MGCG |
702d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_JPEG_MGCG |
703d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_BIF_MGCG |
7040377b088SXiaojie Yuan AMD_CG_SUPPORT_BIF_LS;
705099d66e4SLeo Liu adev->pg_flags = AMD_PG_SUPPORT_VCN |
7060377b088SXiaojie Yuan AMD_PG_SUPPORT_JPEG |
70735ef88faStiancyin AMD_PG_SUPPORT_VCN_DPG;
7085e71e011SXiaojie Yuan adev->external_rev_id = adev->rev_id + 20;
7093e67f4f2SAlex Deucher break;
710dca009e7SXiaojie Yuan case IP_VERSION(10, 1, 2):
711dca009e7SXiaojie Yuan adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
712dca009e7SXiaojie Yuan AMD_CG_SUPPORT_GFX_MGLS |
713dca009e7SXiaojie Yuan AMD_CG_SUPPORT_GFX_CGCG |
7145211c37aSXiaojie Yuan AMD_CG_SUPPORT_GFX_CP_LS |
715fbe0bc57SXiaojie Yuan AMD_CG_SUPPORT_GFX_RLC_LS |
7165211c37aSXiaojie Yuan AMD_CG_SUPPORT_IH_CG |
717358ab97fSXiaojie Yuan AMD_CG_SUPPORT_HDP_MGCG |
718358ab97fSXiaojie Yuan AMD_CG_SUPPORT_HDP_LS |
7198b797b3dSXiaojie Yuan AMD_CG_SUPPORT_SDMA_MGCG |
7208b797b3dSXiaojie Yuan AMD_CG_SUPPORT_SDMA_LS |
721ca51678dSXiaojie Yuan AMD_CG_SUPPORT_MC_MGCG |
722ca51678dSXiaojie Yuan AMD_CG_SUPPORT_MC_LS |
72365872e59SXiaojie Yuan AMD_CG_SUPPORT_ATHUB_MGCG |
724099d66e4SLeo Liu AMD_CG_SUPPORT_ATHUB_LS |
725099d66e4SLeo Liu AMD_CG_SUPPORT_VCN_MGCG |
726c1653ea0SXiaojie Yuan AMD_CG_SUPPORT_JPEG_MGCG;
7275ef3b8acSXiaojie Yuan adev->pg_flags = AMD_PG_SUPPORT_VCN |
728099d66e4SLeo Liu AMD_PG_SUPPORT_VCN_DPG |
7291b0443b1SLikun Gao AMD_PG_SUPPORT_JPEG |
730df5e984cSTiecheng Zhou AMD_PG_SUPPORT_ATHUB;
731df5e984cSTiecheng Zhou /* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
732df5e984cSTiecheng Zhou * as a consequence, the rev_id and external_rev_id are wrong.
733df5e984cSTiecheng Zhou * workaround it by hardcoding rev_id to 0 (default value).
734df5e984cSTiecheng Zhou */
735df5e984cSTiecheng Zhou if (amdgpu_sriov_vf(adev))
73674b5e509SXiaojie Yuan adev->rev_id = 0;
73774b5e509SXiaojie Yuan adev->external_rev_id = adev->rev_id + 0xa;
7383e67f4f2SAlex Deucher break;
73900194defSLikun Gao case IP_VERSION(10, 3, 0):
74000194defSLikun Gao adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
7411d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGCG |
74200194defSLikun Gao AMD_CG_SUPPORT_GFX_CGLS |
74398f8ea29SLikun Gao AMD_CG_SUPPORT_GFX_3D_CGCG |
74400194defSLikun Gao AMD_CG_SUPPORT_MC_MGCG |
745ca36461fSKenneth Feng AMD_CG_SUPPORT_VCN_MGCG |
746ca36461fSKenneth Feng AMD_CG_SUPPORT_JPEG_MGCG |
7473a32c25aSKenneth Feng AMD_CG_SUPPORT_HDP_MGCG |
748bcc8367fSKenneth Feng AMD_CG_SUPPORT_HDP_LS |
749bcc8367fSKenneth Feng AMD_CG_SUPPORT_IH_CG |
750b467c4f5SLeo Liu AMD_CG_SUPPORT_MC_LS;
751d00b0fa9SBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_VCN |
752b794616dSKenneth Feng AMD_PG_SUPPORT_VCN_DPG |
7531b0443b1SLikun Gao AMD_PG_SUPPORT_JPEG |
7541b0443b1SLikun Gao AMD_PG_SUPPORT_ATHUB |
755c45fbe1bSJack Zhang AMD_PG_SUPPORT_MMHUB;
756c45fbe1bSJack Zhang if (amdgpu_sriov_vf(adev)) {
757c45fbe1bSJack Zhang /* hypervisor control CG and PG enablement */
758c45fbe1bSJack Zhang adev->cg_flags = 0;
759c45fbe1bSJack Zhang adev->pg_flags = 0;
760117910edSLikun Gao }
761117910edSLikun Gao adev->external_rev_id = adev->rev_id + 0x28;
7623e67f4f2SAlex Deucher break;
76340582e67SJiansong Chen case IP_VERSION(10, 3, 2):
76440582e67SJiansong Chen adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
7651d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGCG |
76640582e67SJiansong Chen AMD_CG_SUPPORT_GFX_CGLS |
76740582e67SJiansong Chen AMD_CG_SUPPORT_GFX_3D_CGCG |
76892c73756SJiansong Chen AMD_CG_SUPPORT_VCN_MGCG |
76992c73756SJiansong Chen AMD_CG_SUPPORT_JPEG_MGCG |
7704759f887SJiansong Chen AMD_CG_SUPPORT_MC_MGCG |
7714759f887SJiansong Chen AMD_CG_SUPPORT_MC_LS |
77285e7151bSJiansong Chen AMD_CG_SUPPORT_HDP_MGCG |
77385e7151bSJiansong Chen AMD_CG_SUPPORT_HDP_LS |
774c6e9dd0eSBoyuan Zhang AMD_CG_SUPPORT_IH_CG;
77500740df9SBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_VCN |
77647fc894aSJiansong Chen AMD_PG_SUPPORT_VCN_DPG |
77747fc894aSJiansong Chen AMD_PG_SUPPORT_JPEG |
77847fc894aSJiansong Chen AMD_PG_SUPPORT_ATHUB |
779543aa259SJiansong Chen AMD_PG_SUPPORT_MMHUB;
780543aa259SJiansong Chen adev->external_rev_id = adev->rev_id + 0x32;
7813e67f4f2SAlex Deucher break;
78251a7e938SJinzhou.Su case IP_VERSION(10, 3, 1):
78351a7e938SJinzhou.Su adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
78451a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_MGLS |
78551a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_CP_LS |
78651a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_RLC_LS |
787ac0dc4c5SHuang Rui AMD_CG_SUPPORT_GFX_CGCG |
788ac0dc4c5SHuang Rui AMD_CG_SUPPORT_GFX_CGLS |
78907f9c22fSBoyuan Zhang AMD_CG_SUPPORT_GFX_3D_CGCG |
7900ebce667SJinzhou.Su AMD_CG_SUPPORT_GFX_3D_CGLS |
7910ebce667SJinzhou.Su AMD_CG_SUPPORT_MC_MGCG |
792a3964ec4SJinzhou.Su AMD_CG_SUPPORT_MC_LS |
79307f9c22fSBoyuan Zhang AMD_CG_SUPPORT_GFX_FGCG |
794ef9bcfdeSJinzhou Su AMD_CG_SUPPORT_VCN_MGCG |
795ec0f72cbSJinzhou Su AMD_CG_SUPPORT_SDMA_MGCG |
79607f9c22fSBoyuan Zhang AMD_CG_SUPPORT_SDMA_LS |
79707f9c22fSBoyuan Zhang AMD_CG_SUPPORT_JPEG_MGCG;
79807f9c22fSBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
79907f9c22fSBoyuan Zhang AMD_PG_SUPPORT_VCN |
80007f9c22fSBoyuan Zhang AMD_PG_SUPPORT_VCN_DPG |
801c345c89bSHuang Rui AMD_PG_SUPPORT_JPEG;
802026570e6SHuang Rui if (adev->apu_flags & AMD_APU_IS_VANGOGH)
803026570e6SHuang Rui adev->external_rev_id = adev->rev_id + 0x01;
8043e67f4f2SAlex Deucher break;
805583e5a5eSTao Zhou case IP_VERSION(10, 3, 4):
806583e5a5eSTao Zhou adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
8071d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGCG |
808583e5a5eSTao Zhou AMD_CG_SUPPORT_GFX_CGLS |
809583e5a5eSTao Zhou AMD_CG_SUPPORT_GFX_3D_CGCG |
810135333a0STao Zhou AMD_CG_SUPPORT_VCN_MGCG |
811135333a0STao Zhou AMD_CG_SUPPORT_JPEG_MGCG |
8122c70c332STao Zhou AMD_CG_SUPPORT_MC_MGCG |
8132c70c332STao Zhou AMD_CG_SUPPORT_MC_LS |
8148e3bfb99STao Zhou AMD_CG_SUPPORT_HDP_MGCG |
8158e3bfb99STao Zhou AMD_CG_SUPPORT_HDP_LS |
816d5bc1579SJames Zhu AMD_CG_SUPPORT_IH_CG;
817cc6161aaSJames Zhu adev->pg_flags = AMD_PG_SUPPORT_VCN |
81873da8e86STao Zhou AMD_PG_SUPPORT_VCN_DPG |
81973da8e86STao Zhou AMD_PG_SUPPORT_JPEG |
82073da8e86STao Zhou AMD_PG_SUPPORT_ATHUB |
821550c58e0STao Zhou AMD_PG_SUPPORT_MMHUB;
822550c58e0STao Zhou adev->external_rev_id = adev->rev_id + 0x3c;
8233e67f4f2SAlex Deucher break;
824bc6bd46bSTao Zhou case IP_VERSION(10, 3, 5):
825bc6bd46bSTao Zhou adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
826d69d278fSTao Zhou AMD_CG_SUPPORT_GFX_CGCG |
8275d36b865STao Zhou AMD_CG_SUPPORT_GFX_CGLS |
8285d36b865STao Zhou AMD_CG_SUPPORT_GFX_3D_CGCG |
829170c193fSTao Zhou AMD_CG_SUPPORT_MC_MGCG |
830170c193fSTao Zhou AMD_CG_SUPPORT_MC_LS |
831a764bef3STao Zhou AMD_CG_SUPPORT_HDP_MGCG |
832e47e4c0eSVeerabadhran Gopalakrishnan AMD_CG_SUPPORT_HDP_LS |
833e47e4c0eSVeerabadhran Gopalakrishnan AMD_CG_SUPPORT_IH_CG |
834f703d4b6SVeerabadhran Gopalakrishnan AMD_CG_SUPPORT_VCN_MGCG;
835147de218STao Zhou adev->pg_flags = AMD_PG_SUPPORT_VCN |
836147de218STao Zhou AMD_PG_SUPPORT_VCN_DPG |
837147de218STao Zhou AMD_PG_SUPPORT_ATHUB |
8388573035aSChengming Gui AMD_PG_SUPPORT_MMHUB;
8398573035aSChengming Gui adev->external_rev_id = adev->rev_id + 0x46;
8403e67f4f2SAlex Deucher break;
8419c6c48e6SAaron Liu case IP_VERSION(10, 3, 3):
8429c6c48e6SAaron Liu adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
8439c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_MGLS |
8449c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_CGCG |
8459c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_CGLS |
8469c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_3D_CGCG |
8479c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_3D_CGLS |
8489c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_RLC_LS |
84983ae09b5SAaron Liu AMD_CG_SUPPORT_GFX_CP_LS |
85083ae09b5SAaron Liu AMD_CG_SUPPORT_GFX_FGCG |
851f1e9aa65SAaron Liu AMD_CG_SUPPORT_MC_MGCG |
8526bd95572SAaron Liu AMD_CG_SUPPORT_MC_LS |
8536bd95572SAaron Liu AMD_CG_SUPPORT_SDMA_LS |
854b7dd14c7SAaron Liu AMD_CG_SUPPORT_HDP_MGCG |
855b7dd14c7SAaron Liu AMD_CG_SUPPORT_HDP_LS |
856db72c3faSAaron Liu AMD_CG_SUPPORT_ATHUB_MGCG |
857948b1216SAaron Liu AMD_CG_SUPPORT_ATHUB_LS |
858948b1216SAaron Liu AMD_CG_SUPPORT_IH_CG |
859f05f4fe6SPrike Liang AMD_CG_SUPPORT_VCN_MGCG |
860f05f4fe6SPrike Liang AMD_CG_SUPPORT_JPEG_MGCG |
86154f4f6f3SJames Zhu AMD_CG_SUPPORT_SDMA_MGCG;
862948b1216SAaron Liu adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
863948b1216SAaron Liu AMD_PG_SUPPORT_VCN |
864948b1216SAaron Liu AMD_PG_SUPPORT_VCN_DPG |
865e97c8d86SAaron Liu AMD_PG_SUPPORT_JPEG;
8665efacdf0SAaron Liu if (adev->pdev->device == 0x1681)
867e97c8d86SAaron Liu adev->external_rev_id = 0x20;
868e7990721SAaron Liu else
869e7990721SAaron Liu adev->external_rev_id = adev->rev_id + 0x01;
8703e67f4f2SAlex Deucher break;
871f9ed188dSLang Yu case IP_VERSION(10, 1, 3):
872b515937bSTao Zhou case IP_VERSION(10, 1, 4):
873b515937bSTao Zhou adev->cg_flags = 0;
874b515937bSTao Zhou adev->pg_flags = 0;
875b515937bSTao Zhou adev->external_rev_id = adev->rev_id + 0x82;
8761957f27dSYifan Zhang break;
87750e14a62SYifan Zhang case IP_VERSION(10, 3, 6):
87850e14a62SYifan Zhang adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
87950e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_MGLS |
88050e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_CGCG |
88150e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_CGLS |
88250e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_3D_CGCG |
88350e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_3D_CGLS |
88450e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_RLC_LS |
88550e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_CP_LS |
88650e14a62SYifan Zhang AMD_CG_SUPPORT_GFX_FGCG |
88750e14a62SYifan Zhang AMD_CG_SUPPORT_MC_MGCG |
88850e14a62SYifan Zhang AMD_CG_SUPPORT_MC_LS |
88950e14a62SYifan Zhang AMD_CG_SUPPORT_SDMA_LS |
89050e14a62SYifan Zhang AMD_CG_SUPPORT_HDP_MGCG |
89150e14a62SYifan Zhang AMD_CG_SUPPORT_HDP_LS |
89250e14a62SYifan Zhang AMD_CG_SUPPORT_ATHUB_MGCG |
89387b5e77fSBoyuan Zhang AMD_CG_SUPPORT_ATHUB_LS |
89487b5e77fSBoyuan Zhang AMD_CG_SUPPORT_IH_CG |
89587b5e77fSBoyuan Zhang AMD_CG_SUPPORT_VCN_MGCG |
89687b5e77fSBoyuan Zhang AMD_CG_SUPPORT_JPEG_MGCG;
89787b5e77fSBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
89887b5e77fSBoyuan Zhang AMD_PG_SUPPORT_VCN |
89987b5e77fSBoyuan Zhang AMD_PG_SUPPORT_VCN_DPG |
9001957f27dSYifan Zhang AMD_PG_SUPPORT_JPEG;
9011957f27dSYifan Zhang adev->external_rev_id = adev->rev_id + 0x01;
902b67f00e0SPrike Liang break;
9039e148e8cSPrike Liang case IP_VERSION(10, 3, 7):
9049e148e8cSPrike Liang adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
9059e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_MGLS |
9069e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_CGCG |
9079e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_CGLS |
9089e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_3D_CGCG |
9099e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_3D_CGLS |
9109e148e8cSPrike Liang AMD_CG_SUPPORT_GFX_RLC_LS |
9119a1358bbSPrike Liang AMD_CG_SUPPORT_GFX_CP_LS |
9129a1358bbSPrike Liang AMD_CG_SUPPORT_GFX_FGCG |
9139a1358bbSPrike Liang AMD_CG_SUPPORT_MC_MGCG |
9149a1358bbSPrike Liang AMD_CG_SUPPORT_MC_LS |
9159a1358bbSPrike Liang AMD_CG_SUPPORT_SDMA_LS |
9169a1358bbSPrike Liang AMD_CG_SUPPORT_HDP_MGCG |
9179a1358bbSPrike Liang AMD_CG_SUPPORT_HDP_LS |
9189a1358bbSPrike Liang AMD_CG_SUPPORT_ATHUB_MGCG |
9199a1358bbSPrike Liang AMD_CG_SUPPORT_ATHUB_LS |
9209a1358bbSPrike Liang AMD_CG_SUPPORT_IH_CG |
921f05f4fe6SPrike Liang AMD_CG_SUPPORT_VCN_MGCG |
922f05f4fe6SPrike Liang AMD_CG_SUPPORT_JPEG_MGCG |
92335c27d95SSathishkumar S AMD_CG_SUPPORT_SDMA_MGCG;
92435c27d95SSathishkumar S adev->pg_flags = AMD_PG_SUPPORT_VCN |
925fabe1753SPrike Liang AMD_PG_SUPPORT_VCN_DPG |
926fabe1753SPrike Liang AMD_PG_SUPPORT_JPEG |
927b67f00e0SPrike Liang AMD_PG_SUPPORT_GFX_PG;
928b67f00e0SPrike Liang adev->external_rev_id = adev->rev_id + 0x01;
929c6b6a421SHawking Zhang break;
930c6b6a421SHawking Zhang default:
931c6b6a421SHawking Zhang /* FIXME: not supported yet */
932c6b6a421SHawking Zhang return -EINVAL;
933c6b6a421SHawking Zhang }
9347bd939d0SLikun GAO
9357bd939d0SLikun GAO if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
9367bd939d0SLikun GAO adev->pg_flags &= ~(AMD_PG_SUPPORT_VCN |
9377bd939d0SLikun GAO AMD_PG_SUPPORT_VCN_DPG |
9387bd939d0SLikun GAO AMD_PG_SUPPORT_JPEG);
939b05b6903SJiange Zhao
940b05b6903SJiange Zhao if (amdgpu_sriov_vf(adev)) {
941b05b6903SJiange Zhao amdgpu_virt_init_setting(adev);
942b05b6903SJiange Zhao xgpu_nv_mailbox_set_irq_funcs(adev);
943b05b6903SJiange Zhao }
944c6b6a421SHawking Zhang
945c6b6a421SHawking Zhang return 0;
946c6b6a421SHawking Zhang }
9473138ab2cSSunil Khatri
nv_common_late_init(struct amdgpu_ip_block * ip_block)948c6b6a421SHawking Zhang static int nv_common_late_init(struct amdgpu_ip_block *ip_block)
9493138ab2cSSunil Khatri {
950b05b6903SJiange Zhao struct amdgpu_device *adev = ip_block->adev;
951ed9d2053SBokun Zhang
952b05b6903SJiange Zhao if (amdgpu_sriov_vf(adev)) {
95338433412SAlex Deucher xgpu_nv_mailbox_get_irq(adev);
954ed9d2053SBokun Zhang if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
95538433412SAlex Deucher amdgpu_virt_update_sriov_video_codec(adev,
95638433412SAlex Deucher sriov_sc_video_codecs_encode_array,
95738433412SAlex Deucher ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
95838433412SAlex Deucher sriov_sc_video_codecs_decode_array_vcn1,
95938433412SAlex Deucher ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1));
96038433412SAlex Deucher } else {
96138433412SAlex Deucher amdgpu_virt_update_sriov_video_codec(adev,
96238433412SAlex Deucher sriov_sc_video_codecs_encode_array,
96384b31d48SAlex Deucher ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
96484b31d48SAlex Deucher sriov_sc_video_codecs_decode_array_vcn0,
96538433412SAlex Deucher ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0));
966ed9d2053SBokun Zhang }
967b05b6903SJiange Zhao }
9681c312e81SShane Xiao
9691c312e81SShane Xiao /* Enable selfring doorbell aperture late because doorbell BAR
9701c312e81SShane Xiao * aperture will change if resize BAR successfully in gmc sw_init.
9711c312e81SShane Xiao */
9721c312e81SShane Xiao adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, true);
973c6b6a421SHawking Zhang
974c6b6a421SHawking Zhang return 0;
975c6b6a421SHawking Zhang }
976d5347e8dSSunil Khatri
nv_common_sw_init(struct amdgpu_ip_block * ip_block)977c6b6a421SHawking Zhang static int nv_common_sw_init(struct amdgpu_ip_block *ip_block)
978d5347e8dSSunil Khatri {
979b05b6903SJiange Zhao struct amdgpu_device *adev = ip_block->adev;
980b05b6903SJiange Zhao
981b05b6903SJiange Zhao if (amdgpu_sriov_vf(adev))
982b05b6903SJiange Zhao xgpu_nv_mailbox_add_irq_id(adev);
983c6b6a421SHawking Zhang
984c6b6a421SHawking Zhang return 0;
985c6b6a421SHawking Zhang }
98658608034SSunil Khatri
nv_common_hw_init(struct amdgpu_ip_block * ip_block)987c6b6a421SHawking Zhang static int nv_common_hw_init(struct amdgpu_ip_block *ip_block)
98858608034SSunil Khatri {
989c6b6a421SHawking Zhang struct amdgpu_device *adev = ip_block->adev;
9905a5da8aeSEvan Quan
9915a5da8aeSEvan Quan if (adev->nbio.funcs->apply_lc_spc_mode_wa)
9925a5da8aeSEvan Quan adev->nbio.funcs->apply_lc_spc_mode_wa(adev);
993adcf949eSEvan Quan
994adcf949eSEvan Quan if (adev->nbio.funcs->apply_l1_link_width_reconfig_wa)
995adcf949eSEvan Quan adev->nbio.funcs->apply_l1_link_width_reconfig_wa(adev);
996c6b6a421SHawking Zhang
997c6b6a421SHawking Zhang /* enable aspm */
998c6b6a421SHawking Zhang nv_program_aspm(adev);
999bebc0762SHawking Zhang /* setup nbio registers */
1000923c087aSYong Zhao adev->nbio.funcs->init_registers(adev);
1001923c087aSYong Zhao /* remap HDP registers to a hole in mmio space,
1002923c087aSYong Zhao * for the purpose of expose those registers
1003923c087aSYong Zhao * to process space
1004d3a21f7eSFelix Kuehling */
1005923c087aSYong Zhao if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev))
1006c6b6a421SHawking Zhang adev->nbio.funcs->remap_hdp_registers(adev);
10071c312e81SShane Xiao /* enable the doorbell aperture */
1008c6b6a421SHawking Zhang adev->nbio.funcs->enable_doorbell_aperture(adev, true);
1009c6b6a421SHawking Zhang
1010c6b6a421SHawking Zhang return 0;
1011c6b6a421SHawking Zhang }
1012692d2cd1SSunil Khatri
nv_common_hw_fini(struct amdgpu_ip_block * ip_block)1013c6b6a421SHawking Zhang static int nv_common_hw_fini(struct amdgpu_ip_block *ip_block)
1014692d2cd1SSunil Khatri {
1015c6b6a421SHawking Zhang struct amdgpu_device *adev = ip_block->adev;
10161c312e81SShane Xiao
10171c312e81SShane Xiao /* Disable the doorbell aperture and selfring doorbell aperture
10181c312e81SShane Xiao * separately in hw_fini because nv_enable_doorbell_aperture
10191c312e81SShane Xiao * has been removed and there is no need to delay disabling
10201c312e81SShane Xiao * selfring doorbell.
10211c312e81SShane Xiao */
10221c312e81SShane Xiao adev->nbio.funcs->enable_doorbell_aperture(adev, false);
1023c6b6a421SHawking Zhang adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, false);
1024c6b6a421SHawking Zhang
1025c6b6a421SHawking Zhang return 0;
1026c6b6a421SHawking Zhang }
1027982d7f9bSSunil Khatri
nv_common_suspend(struct amdgpu_ip_block * ip_block)1028c6b6a421SHawking Zhang static int nv_common_suspend(struct amdgpu_ip_block *ip_block)
1029692d2cd1SSunil Khatri {
1030c6b6a421SHawking Zhang return nv_common_hw_fini(ip_block);
1031c6b6a421SHawking Zhang }
10327feb4f3aSSunil Khatri
nv_common_resume(struct amdgpu_ip_block * ip_block)1033c6b6a421SHawking Zhang static int nv_common_resume(struct amdgpu_ip_block *ip_block)
103458608034SSunil Khatri {
1035c6b6a421SHawking Zhang return nv_common_hw_init(ip_block);
1036c6b6a421SHawking Zhang }
1037c6b6a421SHawking Zhang
nv_common_is_idle(struct amdgpu_ip_block * ip_block)1038c6b6a421SHawking Zhang static bool nv_common_is_idle(struct amdgpu_ip_block *ip_block)
1039c6b6a421SHawking Zhang {
1040c6b6a421SHawking Zhang return true;
1041c6b6a421SHawking Zhang }
1042f2ba8c3dSBoyuan Zhang
nv_common_set_clockgating_state(struct amdgpu_ip_block * ip_block,enum amd_clockgating_state state)1043c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1044c6b6a421SHawking Zhang enum amd_clockgating_state state)
1045f2ba8c3dSBoyuan Zhang {
1046c6b6a421SHawking Zhang struct amdgpu_device *adev = ip_block->adev;
1047c6b6a421SHawking Zhang
1048c6b6a421SHawking Zhang if (amdgpu_sriov_vf(adev))
1049c6b6a421SHawking Zhang return 0;
10504e8303cfSLijo Lazar
10513e67f4f2SAlex Deucher switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
10523e67f4f2SAlex Deucher case IP_VERSION(2, 3, 0):
10533e67f4f2SAlex Deucher case IP_VERSION(2, 3, 1):
10543e67f4f2SAlex Deucher case IP_VERSION(2, 3, 2):
10553e67f4f2SAlex Deucher case IP_VERSION(3, 3, 0):
10563e67f4f2SAlex Deucher case IP_VERSION(3, 3, 1):
10573e67f4f2SAlex Deucher case IP_VERSION(3, 3, 2):
1058bebc0762SHawking Zhang case IP_VERSION(3, 3, 3):
1059a9d4fe2fSNirmoy Das adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1060bebc0762SHawking Zhang state == AMD_CG_STATE_GATE);
1061a9d4fe2fSNirmoy Das adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1062bf087285SLikun Gao state == AMD_CG_STATE_GATE);
1063a9d4fe2fSNirmoy Das adev->hdp.funcs->update_clock_gating(adev,
10641001f2a1SLikun Gao state == AMD_CG_STATE_GATE);
10651001f2a1SLikun Gao adev->smuio.funcs->update_rom_clock_gating(adev,
1066c6b6a421SHawking Zhang state == AMD_CG_STATE_GATE);
1067c6b6a421SHawking Zhang break;
1068c6b6a421SHawking Zhang default:
1069c6b6a421SHawking Zhang break;
1070c6b6a421SHawking Zhang }
1071c6b6a421SHawking Zhang return 0;
1072c6b6a421SHawking Zhang }
107380d80511SBoyuan Zhang
nv_common_set_powergating_state(struct amdgpu_ip_block * ip_block,enum amd_powergating_state state)1074c6b6a421SHawking Zhang static int nv_common_set_powergating_state(struct amdgpu_ip_block *ip_block,
1075c6b6a421SHawking Zhang enum amd_powergating_state state)
1076c6b6a421SHawking Zhang {
1077c6b6a421SHawking Zhang /* TODO */
1078c6b6a421SHawking Zhang return 0;
1079c6b6a421SHawking Zhang }
108025faeddcSEvan Quan
nv_common_get_clockgating_state(struct amdgpu_ip_block * ip_block,u64 * flags)1081c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(struct amdgpu_ip_block *ip_block, u64 *flags)
1082c6b6a421SHawking Zhang {
1083c6b6a421SHawking Zhang struct amdgpu_device *adev = ip_block->adev;
1084c6b6a421SHawking Zhang
1085c6b6a421SHawking Zhang if (amdgpu_sriov_vf(adev))
1086c6b6a421SHawking Zhang *flags = 0;
1087bebc0762SHawking Zhang
1088c6b6a421SHawking Zhang adev->nbio.funcs->get_clockgating_state(adev, flags);
1089bf087285SLikun Gao
1090c6b6a421SHawking Zhang adev->hdp.funcs->get_clock_gating_state(adev, flags);
10911001f2a1SLikun Gao
1092c6b6a421SHawking Zhang adev->smuio.funcs->get_clock_gating_state(adev, flags);
1093c6b6a421SHawking Zhang }
1094c6b6a421SHawking Zhang
1095c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
1096c6b6a421SHawking Zhang .name = "nv_common",
1097c6b6a421SHawking Zhang .early_init = nv_common_early_init,
1098c6b6a421SHawking Zhang .late_init = nv_common_late_init,
1099c6b6a421SHawking Zhang .sw_init = nv_common_sw_init,
1100c6b6a421SHawking Zhang .hw_init = nv_common_hw_init,
1101c6b6a421SHawking Zhang .hw_fini = nv_common_hw_fini,
1102c6b6a421SHawking Zhang .suspend = nv_common_suspend,
1103c6b6a421SHawking Zhang .resume = nv_common_resume,
1104c6b6a421SHawking Zhang .is_idle = nv_common_is_idle,
1105c6b6a421SHawking Zhang .set_clockgating_state = nv_common_set_clockgating_state,
1106c6b6a421SHawking Zhang .set_powergating_state = nv_common_set_powergating_state,
1107c6b6a421SHawking Zhang .get_clockgating_state = nv_common_get_clockgating_state,
1108 };
1109