xref: /linux-6.15/drivers/gpu/drm/amd/amdgpu/mxgpu_ai.h (revision cbda2758)
1c9c9de93SXiangliang Yu /*
2c9c9de93SXiangliang Yu  * Copyright 2014 Advanced Micro Devices, Inc.
3c9c9de93SXiangliang Yu  *
4c9c9de93SXiangliang Yu  * Permission is hereby granted, free of charge, to any person obtaining a
5c9c9de93SXiangliang Yu  * copy of this software and associated documentation files (the "Software"),
6c9c9de93SXiangliang Yu  * to deal in the Software without restriction, including without limitation
7c9c9de93SXiangliang Yu  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c9c9de93SXiangliang Yu  * and/or sell copies of the Software, and to permit persons to whom the
9c9c9de93SXiangliang Yu  * Software is furnished to do so, subject to the following conditions:
10c9c9de93SXiangliang Yu  *
11c9c9de93SXiangliang Yu  * The above copyright notice and this permission notice shall be included in
12c9c9de93SXiangliang Yu  * all copies or substantial portions of the Software.
13c9c9de93SXiangliang Yu  *
14c9c9de93SXiangliang Yu  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c9c9de93SXiangliang Yu  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c9c9de93SXiangliang Yu  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c9c9de93SXiangliang Yu  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c9c9de93SXiangliang Yu  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c9c9de93SXiangliang Yu  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c9c9de93SXiangliang Yu  * OTHER DEALINGS IN THE SOFTWARE.
21c9c9de93SXiangliang Yu  *
22c9c9de93SXiangliang Yu  */
23c9c9de93SXiangliang Yu 
24c9c9de93SXiangliang Yu #ifndef __MXGPU_AI_H__
25c9c9de93SXiangliang Yu #define __MXGPU_AI_H__
26c9c9de93SXiangliang Yu 
2748527e52SMonk Liu #define AI_MAILBOX_POLL_ACK_TIMEDOUT	500
283aa883acSJiange Zhao #define AI_MAILBOX_POLL_MSG_TIMEDOUT	6000
2985a774d9SZhigang Luo #define AI_MAILBOX_POLL_FLR_TIMEDOUT	10000
303aa883acSJiange Zhao #define AI_MAILBOX_POLL_MSG_REP_MAX	11
31c9c9de93SXiangliang Yu 
32c9c9de93SXiangliang Yu enum idh_request {
33c9c9de93SXiangliang Yu 	IDH_REQ_GPU_INIT_ACCESS = 1,
34c9c9de93SXiangliang Yu 	IDH_REL_GPU_INIT_ACCESS,
35c9c9de93SXiangliang Yu 	IDH_REQ_GPU_FINI_ACCESS,
36c9c9de93SXiangliang Yu 	IDH_REL_GPU_FINI_ACCESS,
3789041940SGavin Wan 	IDH_REQ_GPU_RESET_ACCESS,
38216a9873SJames Yao 	IDH_REQ_GPU_INIT_DATA,
3989041940SGavin Wan 
4089041940SGavin Wan 	IDH_LOG_VF_ERROR       = 200,
4164261a0dSYuBiao Wang 	IDH_READY_TO_RESET 	= 201,
428ede944dSTao Zhou 	IDH_RAS_POISON  = 202,
43c9c9de93SXiangliang Yu };
44c9c9de93SXiangliang Yu 
45c9c9de93SXiangliang Yu enum idh_event {
46c9c9de93SXiangliang Yu 	IDH_CLR_MSG_BUF	= 0,
47c9c9de93SXiangliang Yu 	IDH_READY_TO_ACCESS_GPU,
48c9c9de93SXiangliang Yu 	IDH_FLR_NOTIFICATION,
49c9c9de93SXiangliang Yu 	IDH_FLR_NOTIFICATION_CMPL,
50bb5a2bdfSYintian Tao 	IDH_SUCCESS,
51bb5a2bdfSYintian Tao 	IDH_FAIL,
52b6818520STrigger Huang 	IDH_QUERY_ALIVE,
53216a9873SJames Yao 	IDH_REQ_GPU_INIT_DATA_READY,
54*cbda2758SVignesh Chander 	IDH_RAS_POISON_READY,
55*cbda2758SVignesh Chander 	IDH_PF_SOFT_FLR_NOTIFICATION,
56*cbda2758SVignesh Chander 	IDH_RAS_ERROR_DETECTED,
574d130238SMonk Liu 	IDH_TEXT_MESSAGE = 255,
58c9c9de93SXiangliang Yu };
59c9c9de93SXiangliang Yu 
60c9c9de93SXiangliang Yu extern const struct amdgpu_virt_ops xgpu_ai_virt_ops;
61c9c9de93SXiangliang Yu 
62f98b617eSMonk Liu void xgpu_ai_mailbox_set_irq_funcs(struct amdgpu_device *adev);
63f98b617eSMonk Liu int xgpu_ai_mailbox_add_irq_id(struct amdgpu_device *adev);
64f98b617eSMonk Liu int xgpu_ai_mailbox_get_irq(struct amdgpu_device *adev);
65f98b617eSMonk Liu void xgpu_ai_mailbox_put_irq(struct amdgpu_device *adev);
66f98b617eSMonk Liu 
672b6b29f3SSrinivasan Shanmugam #define AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE \
682b6b29f3SSrinivasan Shanmugam 	(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4)
692b6b29f3SSrinivasan Shanmugam #define AI_MAIBOX_CONTROL_RCV_OFFSET_BYTE \
702b6b29f3SSrinivasan Shanmugam 	(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4 + 1)
7148527e52SMonk Liu 
72c9c9de93SXiangliang Yu #endif
73