19d4346bdSLang Yu /*
29d4346bdSLang Yu * Copyright 2022 Advanced Micro Devices, Inc.
39d4346bdSLang Yu *
49d4346bdSLang Yu * Permission is hereby granted, free of charge, to any person obtaining a
59d4346bdSLang Yu * copy of this software and associated documentation files (the "Software"),
69d4346bdSLang Yu * to deal in the Software without restriction, including without limitation
79d4346bdSLang Yu * the rights to use, copy, modify, merge, publish, distribute, sublicense,
89d4346bdSLang Yu * and/or sell copies of the Software, and to permit persons to whom the
99d4346bdSLang Yu * Software is furnished to do so, subject to the following conditions:
109d4346bdSLang Yu *
119d4346bdSLang Yu * The above copyright notice and this permission notice shall be included in
129d4346bdSLang Yu * all copies or substantial portions of the Software.
139d4346bdSLang Yu *
149d4346bdSLang Yu * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
159d4346bdSLang Yu * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
169d4346bdSLang Yu * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
179d4346bdSLang Yu * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
189d4346bdSLang Yu * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
199d4346bdSLang Yu * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
209d4346bdSLang Yu * OTHER DEALINGS IN THE SOFTWARE.
219d4346bdSLang Yu */
229d4346bdSLang Yu
239d4346bdSLang Yu #include <linux/firmware.h>
249d4346bdSLang Yu #include <drm/drm_drv.h>
259d4346bdSLang Yu
269d4346bdSLang Yu #include "amdgpu.h"
279d4346bdSLang Yu #include "amdgpu_ucode.h"
289d4346bdSLang Yu #include "amdgpu_vpe.h"
295f82a0c9SPeyton Lee #include "amdgpu_smu.h"
309d4346bdSLang Yu #include "soc15_common.h"
319d4346bdSLang Yu #include "vpe_v6_1.h"
329d4346bdSLang Yu
339d4346bdSLang Yu #define AMDGPU_CSA_VPE_SIZE 64
349d4346bdSLang Yu /* VPE CSA resides in the 4th page of CSA */
359d4346bdSLang Yu #define AMDGPU_CSA_VPE_OFFSET (4096 * 3)
369d4346bdSLang Yu
375f82a0c9SPeyton Lee /* 1 second timeout */
385f82a0c9SPeyton Lee #define VPE_IDLE_TIMEOUT msecs_to_jiffies(1000)
395f82a0c9SPeyton Lee
405f82a0c9SPeyton Lee #define VPE_MAX_DPM_LEVEL 4
415f82a0c9SPeyton Lee #define FIXED1_8_BITS_PER_FRACTIONAL_PART 8
425f82a0c9SPeyton Lee #define GET_PRATIO_INTEGER_PART(x) ((x) >> FIXED1_8_BITS_PER_FRACTIONAL_PART)
435f82a0c9SPeyton Lee
449d4346bdSLang Yu static void vpe_set_ring_funcs(struct amdgpu_device *adev);
459d4346bdSLang Yu
div16_u16_rem(uint16_t dividend,uint16_t divisor,uint16_t * remainder)465f82a0c9SPeyton Lee static inline uint16_t div16_u16_rem(uint16_t dividend, uint16_t divisor, uint16_t *remainder)
475f82a0c9SPeyton Lee {
485f82a0c9SPeyton Lee *remainder = dividend % divisor;
495f82a0c9SPeyton Lee return dividend / divisor;
505f82a0c9SPeyton Lee }
515f82a0c9SPeyton Lee
complete_integer_division_u16(uint16_t dividend,uint16_t divisor,uint16_t * remainder)525f82a0c9SPeyton Lee static inline uint16_t complete_integer_division_u16(
535f82a0c9SPeyton Lee uint16_t dividend,
545f82a0c9SPeyton Lee uint16_t divisor,
555f82a0c9SPeyton Lee uint16_t *remainder)
565f82a0c9SPeyton Lee {
575f82a0c9SPeyton Lee return div16_u16_rem(dividend, divisor, (uint16_t *)remainder);
585f82a0c9SPeyton Lee }
595f82a0c9SPeyton Lee
vpe_u1_8_from_fraction(uint16_t numerator,uint16_t denominator)605f82a0c9SPeyton Lee static uint16_t vpe_u1_8_from_fraction(uint16_t numerator, uint16_t denominator)
615f82a0c9SPeyton Lee {
628e8272f0SSrinivasan Shanmugam u16 arg1_value = numerator;
638e8272f0SSrinivasan Shanmugam u16 arg2_value = denominator;
645f82a0c9SPeyton Lee
655f82a0c9SPeyton Lee uint16_t remainder;
665f82a0c9SPeyton Lee
675f82a0c9SPeyton Lee /* determine integer part */
685f82a0c9SPeyton Lee uint16_t res_value = complete_integer_division_u16(
695f82a0c9SPeyton Lee arg1_value, arg2_value, &remainder);
705f82a0c9SPeyton Lee
715f82a0c9SPeyton Lee if (res_value > 127 /* CHAR_MAX */)
725f82a0c9SPeyton Lee return 0;
735f82a0c9SPeyton Lee
745f82a0c9SPeyton Lee /* determine fractional part */
755f82a0c9SPeyton Lee {
765f82a0c9SPeyton Lee unsigned int i = FIXED1_8_BITS_PER_FRACTIONAL_PART;
775f82a0c9SPeyton Lee
785f82a0c9SPeyton Lee do {
795f82a0c9SPeyton Lee remainder <<= 1;
805f82a0c9SPeyton Lee
815f82a0c9SPeyton Lee res_value <<= 1;
825f82a0c9SPeyton Lee
835f82a0c9SPeyton Lee if (remainder >= arg2_value) {
845f82a0c9SPeyton Lee res_value |= 1;
855f82a0c9SPeyton Lee remainder -= arg2_value;
865f82a0c9SPeyton Lee }
875f82a0c9SPeyton Lee } while (--i != 0);
885f82a0c9SPeyton Lee }
895f82a0c9SPeyton Lee
905f82a0c9SPeyton Lee /* round up LSB */
915f82a0c9SPeyton Lee {
925f82a0c9SPeyton Lee uint16_t summand = (remainder << 1) >= arg2_value;
935f82a0c9SPeyton Lee
945f82a0c9SPeyton Lee if ((res_value + summand) > 32767 /* SHRT_MAX */)
955f82a0c9SPeyton Lee return 0;
965f82a0c9SPeyton Lee
975f82a0c9SPeyton Lee res_value += summand;
985f82a0c9SPeyton Lee }
995f82a0c9SPeyton Lee
1005f82a0c9SPeyton Lee return res_value;
1015f82a0c9SPeyton Lee }
1025f82a0c9SPeyton Lee
vpe_internal_get_pratio(uint16_t from_frequency,uint16_t to_frequency)1035f82a0c9SPeyton Lee static uint16_t vpe_internal_get_pratio(uint16_t from_frequency, uint16_t to_frequency)
1045f82a0c9SPeyton Lee {
1055f82a0c9SPeyton Lee uint16_t pratio = vpe_u1_8_from_fraction(from_frequency, to_frequency);
1065f82a0c9SPeyton Lee
1075f82a0c9SPeyton Lee if (GET_PRATIO_INTEGER_PART(pratio) > 1)
1085f82a0c9SPeyton Lee pratio = 0;
1095f82a0c9SPeyton Lee
1105f82a0c9SPeyton Lee return pratio;
1115f82a0c9SPeyton Lee }
1125f82a0c9SPeyton Lee
1135f82a0c9SPeyton Lee /*
1145f82a0c9SPeyton Lee * VPE has 4 DPM levels from level 0 (lowerest) to 3 (highest),
1155f82a0c9SPeyton Lee * VPE FW will dynamically decide which level should be used according to current loading.
1165f82a0c9SPeyton Lee *
1175f82a0c9SPeyton Lee * Get VPE and SOC clocks from PM, and select the appropriate four clock values,
1185f82a0c9SPeyton Lee * calculate the ratios of adjusting from one clock to another.
1195f82a0c9SPeyton Lee * The VPE FW can then request the appropriate frequency from the PMFW.
1205f82a0c9SPeyton Lee */
amdgpu_vpe_configure_dpm(struct amdgpu_vpe * vpe)1215f82a0c9SPeyton Lee int amdgpu_vpe_configure_dpm(struct amdgpu_vpe *vpe)
1225f82a0c9SPeyton Lee {
1235f82a0c9SPeyton Lee struct amdgpu_device *adev = vpe->ring.adev;
1245f82a0c9SPeyton Lee uint32_t dpm_ctl;
1255f82a0c9SPeyton Lee
1265f82a0c9SPeyton Lee if (adev->pm.dpm_enabled) {
1275f82a0c9SPeyton Lee struct dpm_clocks clock_table = { 0 };
1285f82a0c9SPeyton Lee struct dpm_clock *VPEClks;
1295f82a0c9SPeyton Lee struct dpm_clock *SOCClks;
1305f82a0c9SPeyton Lee uint32_t idx;
1313f19cffdSPeyton Lee uint32_t vpeclk_enalbled_num = 0;
1325f82a0c9SPeyton Lee uint32_t pratio_vmax_vnorm = 0, pratio_vnorm_vmid = 0, pratio_vmid_vmin = 0;
1335f82a0c9SPeyton Lee uint16_t pratio_vmin_freq = 0, pratio_vmid_freq = 0, pratio_vnorm_freq = 0, pratio_vmax_freq = 0;
1345f82a0c9SPeyton Lee
1355f82a0c9SPeyton Lee dpm_ctl = RREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_enable));
1365f82a0c9SPeyton Lee dpm_ctl |= 1; /* DPM enablement */
1375f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_enable), dpm_ctl);
1385f82a0c9SPeyton Lee
1395f82a0c9SPeyton Lee /* Get VPECLK and SOCCLK */
1405f82a0c9SPeyton Lee if (amdgpu_dpm_get_dpm_clock_table(adev, &clock_table)) {
1415f82a0c9SPeyton Lee dev_dbg(adev->dev, "%s: get clock failed!\n", __func__);
1425f82a0c9SPeyton Lee goto disable_dpm;
1435f82a0c9SPeyton Lee }
1445f82a0c9SPeyton Lee
1455f82a0c9SPeyton Lee SOCClks = clock_table.SocClocks;
1465f82a0c9SPeyton Lee VPEClks = clock_table.VPEClocks;
1475f82a0c9SPeyton Lee
1483f19cffdSPeyton Lee /* Comfirm enabled vpe clk num
1493f19cffdSPeyton Lee * Enabled VPE clocks are ordered from low to high in VPEClks
1503f19cffdSPeyton Lee * The highest valid clock index+1 is the number of VPEClks
1513f19cffdSPeyton Lee */
1523f19cffdSPeyton Lee for (idx = PP_SMU_NUM_VPECLK_DPM_LEVELS; idx && !vpeclk_enalbled_num; idx--)
1533f19cffdSPeyton Lee if (VPEClks[idx-1].Freq)
1543f19cffdSPeyton Lee vpeclk_enalbled_num = idx;
1553f19cffdSPeyton Lee
1565f82a0c9SPeyton Lee /* vpe dpm only cares 4 levels. */
1575f82a0c9SPeyton Lee for (idx = 0; idx < VPE_MAX_DPM_LEVEL; idx++) {
1585f82a0c9SPeyton Lee uint32_t soc_dpm_level;
1595f82a0c9SPeyton Lee uint32_t min_freq;
1605f82a0c9SPeyton Lee
1615f82a0c9SPeyton Lee if (idx == 0)
1625f82a0c9SPeyton Lee soc_dpm_level = 0;
1635f82a0c9SPeyton Lee else
1645f82a0c9SPeyton Lee soc_dpm_level = (idx * 2) + 1;
1655f82a0c9SPeyton Lee
1665f82a0c9SPeyton Lee /* clamp the max level */
1673f19cffdSPeyton Lee if (soc_dpm_level > vpeclk_enalbled_num - 1)
1683f19cffdSPeyton Lee soc_dpm_level = vpeclk_enalbled_num - 1;
1695f82a0c9SPeyton Lee
1705f82a0c9SPeyton Lee min_freq = (SOCClks[soc_dpm_level].Freq < VPEClks[soc_dpm_level].Freq) ?
1715f82a0c9SPeyton Lee SOCClks[soc_dpm_level].Freq : VPEClks[soc_dpm_level].Freq;
1725f82a0c9SPeyton Lee
1735f82a0c9SPeyton Lee switch (idx) {
1745f82a0c9SPeyton Lee case 0:
1755f82a0c9SPeyton Lee pratio_vmin_freq = min_freq;
1765f82a0c9SPeyton Lee break;
1775f82a0c9SPeyton Lee case 1:
1785f82a0c9SPeyton Lee pratio_vmid_freq = min_freq;
1795f82a0c9SPeyton Lee break;
1805f82a0c9SPeyton Lee case 2:
1815f82a0c9SPeyton Lee pratio_vnorm_freq = min_freq;
1825f82a0c9SPeyton Lee break;
1835f82a0c9SPeyton Lee case 3:
1845f82a0c9SPeyton Lee pratio_vmax_freq = min_freq;
1855f82a0c9SPeyton Lee break;
1865f82a0c9SPeyton Lee default:
1875f82a0c9SPeyton Lee break;
1885f82a0c9SPeyton Lee }
1895f82a0c9SPeyton Lee }
1905f82a0c9SPeyton Lee
1915f82a0c9SPeyton Lee if (pratio_vmin_freq && pratio_vmid_freq && pratio_vnorm_freq && pratio_vmax_freq) {
1925f82a0c9SPeyton Lee uint32_t pratio_ctl;
1935f82a0c9SPeyton Lee
1945f82a0c9SPeyton Lee pratio_vmax_vnorm = (uint32_t)vpe_internal_get_pratio(pratio_vmax_freq, pratio_vnorm_freq);
1955f82a0c9SPeyton Lee pratio_vnorm_vmid = (uint32_t)vpe_internal_get_pratio(pratio_vnorm_freq, pratio_vmid_freq);
1965f82a0c9SPeyton Lee pratio_vmid_vmin = (uint32_t)vpe_internal_get_pratio(pratio_vmid_freq, pratio_vmin_freq);
1975f82a0c9SPeyton Lee
1985f82a0c9SPeyton Lee pratio_ctl = pratio_vmax_vnorm | (pratio_vnorm_vmid << 9) | (pratio_vmid_vmin << 18);
1995f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_pratio), pratio_ctl); /* PRatio */
2005f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_request_interval), 24000); /* 1ms, unit=1/24MHz */
2015f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_decision_threshold), 1200000); /* 50ms */
2025f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_busy_clamp_threshold), 1200000);/* 50ms */
2035f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_idle_clamp_threshold), 1200000);/* 50ms */
2045f82a0c9SPeyton Lee dev_dbg(adev->dev, "%s: configure vpe dpm pratio done!\n", __func__);
2055f82a0c9SPeyton Lee } else {
2065f82a0c9SPeyton Lee dev_dbg(adev->dev, "%s: invalid pratio parameters!\n", __func__);
2075f82a0c9SPeyton Lee goto disable_dpm;
2085f82a0c9SPeyton Lee }
2095f82a0c9SPeyton Lee }
2105f82a0c9SPeyton Lee return 0;
2115f82a0c9SPeyton Lee
2125f82a0c9SPeyton Lee disable_dpm:
2135f82a0c9SPeyton Lee dpm_ctl = RREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_enable));
2145f82a0c9SPeyton Lee dpm_ctl &= 0xfffffffe; /* Disable DPM */
2155f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.dpm_enable), dpm_ctl);
2165f82a0c9SPeyton Lee dev_dbg(adev->dev, "%s: disable vpe dpm\n", __func__);
2172476c6bdSPeyton Lee return -EINVAL;
2185f82a0c9SPeyton Lee }
2195f82a0c9SPeyton Lee
amdgpu_vpe_psp_update_sram(struct amdgpu_device * adev)220f9ecae9aSLang Yu int amdgpu_vpe_psp_update_sram(struct amdgpu_device *adev)
221f9ecae9aSLang Yu {
222f9ecae9aSLang Yu struct amdgpu_firmware_info ucode = {
223f9ecae9aSLang Yu .ucode_id = AMDGPU_UCODE_ID_VPE,
224f9ecae9aSLang Yu .mc_addr = adev->vpe.cmdbuf_gpu_addr,
225f9ecae9aSLang Yu .ucode_size = 8,
226f9ecae9aSLang Yu };
227f9ecae9aSLang Yu
228f9ecae9aSLang Yu return psp_execute_ip_fw_load(&adev->psp, &ucode);
229f9ecae9aSLang Yu }
230f9ecae9aSLang Yu
amdgpu_vpe_init_microcode(struct amdgpu_vpe * vpe)2319d4346bdSLang Yu int amdgpu_vpe_init_microcode(struct amdgpu_vpe *vpe)
2329d4346bdSLang Yu {
2339d4346bdSLang Yu struct amdgpu_device *adev = vpe->ring.adev;
2349d4346bdSLang Yu const struct vpe_firmware_header_v1_0 *vpe_hdr;
2358d7ff60fSYang Wang char fw_prefix[32];
2369d4346bdSLang Yu int ret;
2379d4346bdSLang Yu
2389d4346bdSLang Yu amdgpu_ucode_ip_version_decode(adev, VPE_HWIP, fw_prefix, sizeof(fw_prefix));
239ea5d4934SMario Limonciello ret = amdgpu_ucode_request(adev, &adev->vpe.fw, AMDGPU_UCODE_REQUIRED,
240ea5d4934SMario Limonciello "amdgpu/%s.bin", fw_prefix);
2419d4346bdSLang Yu if (ret)
2429d4346bdSLang Yu goto out;
2439d4346bdSLang Yu
2449d4346bdSLang Yu vpe_hdr = (const struct vpe_firmware_header_v1_0 *)adev->vpe.fw->data;
2459d4346bdSLang Yu adev->vpe.fw_version = le32_to_cpu(vpe_hdr->header.ucode_version);
2469d4346bdSLang Yu adev->vpe.feature_version = le32_to_cpu(vpe_hdr->ucode_feature_version);
2479d4346bdSLang Yu
248c5d67a0eSLang Yu if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
249c5d67a0eSLang Yu struct amdgpu_firmware_info *info;
250c5d67a0eSLang Yu
251c5d67a0eSLang Yu info = &adev->firmware.ucode[AMDGPU_UCODE_ID_VPE_CTX];
252c5d67a0eSLang Yu info->ucode_id = AMDGPU_UCODE_ID_VPE_CTX;
253c5d67a0eSLang Yu info->fw = adev->vpe.fw;
254c5d67a0eSLang Yu adev->firmware.fw_size +=
255c5d67a0eSLang Yu ALIGN(le32_to_cpu(vpe_hdr->ctx_ucode_size_bytes), PAGE_SIZE);
256c5d67a0eSLang Yu
257c5d67a0eSLang Yu info = &adev->firmware.ucode[AMDGPU_UCODE_ID_VPE_CTL];
258c5d67a0eSLang Yu info->ucode_id = AMDGPU_UCODE_ID_VPE_CTL;
259c5d67a0eSLang Yu info->fw = adev->vpe.fw;
260c5d67a0eSLang Yu adev->firmware.fw_size +=
261c5d67a0eSLang Yu ALIGN(le32_to_cpu(vpe_hdr->ctl_ucode_size_bytes), PAGE_SIZE);
262c5d67a0eSLang Yu }
263c5d67a0eSLang Yu
2649d4346bdSLang Yu return 0;
2659d4346bdSLang Yu out:
2669d4346bdSLang Yu dev_err(adev->dev, "fail to initialize vpe microcode\n");
2679d4346bdSLang Yu release_firmware(adev->vpe.fw);
2689d4346bdSLang Yu adev->vpe.fw = NULL;
2699d4346bdSLang Yu return ret;
2709d4346bdSLang Yu }
2719d4346bdSLang Yu
amdgpu_vpe_ring_init(struct amdgpu_vpe * vpe)2729d4346bdSLang Yu int amdgpu_vpe_ring_init(struct amdgpu_vpe *vpe)
2739d4346bdSLang Yu {
2749d4346bdSLang Yu struct amdgpu_device *adev = container_of(vpe, struct amdgpu_device, vpe);
2759d4346bdSLang Yu struct amdgpu_ring *ring = &vpe->ring;
2769d4346bdSLang Yu int ret;
2779d4346bdSLang Yu
2789d4346bdSLang Yu ring->ring_obj = NULL;
2799d4346bdSLang Yu ring->use_doorbell = true;
2809d4346bdSLang Yu ring->vm_hub = AMDGPU_MMHUB0(0);
2819d4346bdSLang Yu ring->doorbell_index = (adev->doorbell_index.vpe_ring << 1);
2829d4346bdSLang Yu snprintf(ring->name, 4, "vpe");
2839d4346bdSLang Yu
2849d4346bdSLang Yu ret = amdgpu_ring_init(adev, ring, 1024, &vpe->trap_irq, 0,
2859d4346bdSLang Yu AMDGPU_RING_PRIO_DEFAULT, NULL);
2869d4346bdSLang Yu if (ret)
2879d4346bdSLang Yu return ret;
2889d4346bdSLang Yu
2899d4346bdSLang Yu return 0;
2909d4346bdSLang Yu }
2919d4346bdSLang Yu
amdgpu_vpe_ring_fini(struct amdgpu_vpe * vpe)2929d4346bdSLang Yu int amdgpu_vpe_ring_fini(struct amdgpu_vpe *vpe)
2939d4346bdSLang Yu {
2949d4346bdSLang Yu amdgpu_ring_fini(&vpe->ring);
2959d4346bdSLang Yu
2969d4346bdSLang Yu return 0;
2979d4346bdSLang Yu }
2989d4346bdSLang Yu
vpe_early_init(struct amdgpu_ip_block * ip_block)299146b085eSSunil Khatri static int vpe_early_init(struct amdgpu_ip_block *ip_block)
3009d4346bdSLang Yu {
301146b085eSSunil Khatri struct amdgpu_device *adev = ip_block->adev;
3029d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
3039d4346bdSLang Yu
3044e8303cfSLijo Lazar switch (amdgpu_ip_version(adev, VPE_HWIP, 0)) {
3059d4346bdSLang Yu case IP_VERSION(6, 1, 0):
306f3e2a425STim Huang case IP_VERSION(6, 1, 3):
3079d4346bdSLang Yu vpe_v6_1_set_funcs(vpe);
3089d4346bdSLang Yu break;
309f9070b0fSLang Yu case IP_VERSION(6, 1, 1):
310f9070b0fSLang Yu vpe_v6_1_set_funcs(vpe);
311f9070b0fSLang Yu vpe->collaborate_mode = true;
312f9070b0fSLang Yu break;
3139d4346bdSLang Yu default:
3149d4346bdSLang Yu return -EINVAL;
3159d4346bdSLang Yu }
3169d4346bdSLang Yu
3179d4346bdSLang Yu vpe_set_ring_funcs(adev);
3189d4346bdSLang Yu vpe_set_regs(vpe);
3199d4346bdSLang Yu
320f9070b0fSLang Yu dev_info(adev->dev, "VPE: collaborate mode %s", vpe->collaborate_mode ? "true" : "false");
321f9070b0fSLang Yu
3229d4346bdSLang Yu return 0;
3239d4346bdSLang Yu }
3249d4346bdSLang Yu
vpe_idle_work_handler(struct work_struct * work)3255f82a0c9SPeyton Lee static void vpe_idle_work_handler(struct work_struct *work)
3265f82a0c9SPeyton Lee {
3275f82a0c9SPeyton Lee struct amdgpu_device *adev =
3285f82a0c9SPeyton Lee container_of(work, struct amdgpu_device, vpe.idle_work.work);
3295f82a0c9SPeyton Lee unsigned int fences = 0;
3305f82a0c9SPeyton Lee
3315f82a0c9SPeyton Lee fences += amdgpu_fence_count_emitted(&adev->vpe.ring);
3325f82a0c9SPeyton Lee
3335f82a0c9SPeyton Lee if (fences == 0)
3345f82a0c9SPeyton Lee amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VPE, AMD_PG_STATE_GATE);
3355f82a0c9SPeyton Lee else
3365f82a0c9SPeyton Lee schedule_delayed_work(&adev->vpe.idle_work, VPE_IDLE_TIMEOUT);
3375f82a0c9SPeyton Lee }
338f9ecae9aSLang Yu
vpe_common_init(struct amdgpu_vpe * vpe)339f9ecae9aSLang Yu static int vpe_common_init(struct amdgpu_vpe *vpe)
340f9ecae9aSLang Yu {
341f9ecae9aSLang Yu struct amdgpu_device *adev = container_of(vpe, struct amdgpu_device, vpe);
342f9ecae9aSLang Yu int r;
343f9ecae9aSLang Yu
344f9ecae9aSLang Yu r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
345f9ecae9aSLang Yu AMDGPU_GEM_DOMAIN_GTT,
346f9ecae9aSLang Yu &adev->vpe.cmdbuf_obj,
347f9ecae9aSLang Yu &adev->vpe.cmdbuf_gpu_addr,
348f9ecae9aSLang Yu (void **)&adev->vpe.cmdbuf_cpu_addr);
349f9ecae9aSLang Yu if (r) {
350f9ecae9aSLang Yu dev_err(adev->dev, "VPE: failed to allocate cmdbuf bo %d\n", r);
351f9ecae9aSLang Yu return r;
352f9ecae9aSLang Yu }
353f9ecae9aSLang Yu
3545f82a0c9SPeyton Lee vpe->context_started = false;
3555f82a0c9SPeyton Lee INIT_DELAYED_WORK(&adev->vpe.idle_work, vpe_idle_work_handler);
3565f82a0c9SPeyton Lee
357f9ecae9aSLang Yu return 0;
358f9ecae9aSLang Yu }
359f9ecae9aSLang Yu
vpe_sw_init(struct amdgpu_ip_block * ip_block)360d5347e8dSSunil Khatri static int vpe_sw_init(struct amdgpu_ip_block *ip_block)
3619d4346bdSLang Yu {
362d5347e8dSSunil Khatri struct amdgpu_device *adev = ip_block->adev;
3639d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
3649d4346bdSLang Yu int ret;
3659d4346bdSLang Yu
366f9ecae9aSLang Yu ret = vpe_common_init(vpe);
367f9ecae9aSLang Yu if (ret)
368f9ecae9aSLang Yu goto out;
369f9ecae9aSLang Yu
3709d4346bdSLang Yu ret = vpe_irq_init(vpe);
3719d4346bdSLang Yu if (ret)
3729d4346bdSLang Yu goto out;
3739d4346bdSLang Yu
3749d4346bdSLang Yu ret = vpe_ring_init(vpe);
3759d4346bdSLang Yu if (ret)
3769d4346bdSLang Yu goto out;
3779d4346bdSLang Yu
3789d4346bdSLang Yu ret = vpe_init_microcode(vpe);
3799d4346bdSLang Yu if (ret)
3809d4346bdSLang Yu goto out;
381ea02ea94S[email protected]
382ea02ea94S[email protected] /* TODO: Add queue reset mask when FW fully supports it */
383ea02ea94S[email protected] adev->vpe.supported_reset =
384ea02ea94S[email protected] amdgpu_get_soft_full_reset_mask(&adev->vpe.ring);
385ea02ea94S[email protected] ret = amdgpu_vpe_sysfs_reset_mask_init(adev);
386ea02ea94S[email protected] if (ret)
387ea02ea94S[email protected] goto out;
3889d4346bdSLang Yu out:
3899d4346bdSLang Yu return ret;
3909d4346bdSLang Yu }
3919d4346bdSLang Yu
vpe_sw_fini(struct amdgpu_ip_block * ip_block)39236aa9ab9SSunil Khatri static int vpe_sw_fini(struct amdgpu_ip_block *ip_block)
3939d4346bdSLang Yu {
39436aa9ab9SSunil Khatri struct amdgpu_device *adev = ip_block->adev;
3959d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
3969d4346bdSLang Yu
3979d4346bdSLang Yu release_firmware(vpe->fw);
3989d4346bdSLang Yu vpe->fw = NULL;
3999d4346bdSLang Yu
400ea02ea94S[email protected] amdgpu_vpe_sysfs_reset_mask_fini(adev);
4019d4346bdSLang Yu vpe_ring_fini(vpe);
4029d4346bdSLang Yu
403f9ecae9aSLang Yu amdgpu_bo_free_kernel(&adev->vpe.cmdbuf_obj,
404f9ecae9aSLang Yu &adev->vpe.cmdbuf_gpu_addr,
405f9ecae9aSLang Yu (void **)&adev->vpe.cmdbuf_cpu_addr);
406f9ecae9aSLang Yu
4079d4346bdSLang Yu return 0;
4089d4346bdSLang Yu }
4099d4346bdSLang Yu
vpe_hw_init(struct amdgpu_ip_block * ip_block)41058608034SSunil Khatri static int vpe_hw_init(struct amdgpu_ip_block *ip_block)
4119d4346bdSLang Yu {
41258608034SSunil Khatri struct amdgpu_device *adev = ip_block->adev;
4139d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
4149d4346bdSLang Yu int ret;
4159d4346bdSLang Yu
416eed14eb4SPeyton Lee /* Power on VPE */
417eed14eb4SPeyton Lee ret = amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VPE,
418eed14eb4SPeyton Lee AMD_PG_STATE_UNGATE);
419eed14eb4SPeyton Lee if (ret)
420eed14eb4SPeyton Lee return ret;
421eed14eb4SPeyton Lee
4229d4346bdSLang Yu ret = vpe_load_microcode(vpe);
4239d4346bdSLang Yu if (ret)
4249d4346bdSLang Yu return ret;
4259d4346bdSLang Yu
4269d4346bdSLang Yu ret = vpe_ring_start(vpe);
4279d4346bdSLang Yu if (ret)
4289d4346bdSLang Yu return ret;
4299d4346bdSLang Yu
4309d4346bdSLang Yu return 0;
4319d4346bdSLang Yu }
4329d4346bdSLang Yu
vpe_hw_fini(struct amdgpu_ip_block * ip_block)433692d2cd1SSunil Khatri static int vpe_hw_fini(struct amdgpu_ip_block *ip_block)
4349d4346bdSLang Yu {
435692d2cd1SSunil Khatri struct amdgpu_device *adev = ip_block->adev;
4369d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
4379d4346bdSLang Yu
4389d4346bdSLang Yu vpe_ring_stop(vpe);
4399d4346bdSLang Yu
4405f82a0c9SPeyton Lee /* Power off VPE */
4415f82a0c9SPeyton Lee amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VPE, AMD_PG_STATE_GATE);
4425f82a0c9SPeyton Lee
4439d4346bdSLang Yu return 0;
4449d4346bdSLang Yu }
4459d4346bdSLang Yu
vpe_suspend(struct amdgpu_ip_block * ip_block)446982d7f9bSSunil Khatri static int vpe_suspend(struct amdgpu_ip_block *ip_block)
4479d4346bdSLang Yu {
448982d7f9bSSunil Khatri struct amdgpu_device *adev = ip_block->adev;
4499d4346bdSLang Yu
4505f82a0c9SPeyton Lee cancel_delayed_work_sync(&adev->vpe.idle_work);
4515f82a0c9SPeyton Lee
452692d2cd1SSunil Khatri return vpe_hw_fini(ip_block);
4539d4346bdSLang Yu }
4549d4346bdSLang Yu
vpe_resume(struct amdgpu_ip_block * ip_block)4557feb4f3aSSunil Khatri static int vpe_resume(struct amdgpu_ip_block *ip_block)
4569d4346bdSLang Yu {
45758608034SSunil Khatri return vpe_hw_init(ip_block);
4589d4346bdSLang Yu }
4599d4346bdSLang Yu
vpe_ring_insert_nop(struct amdgpu_ring * ring,uint32_t count)4609d4346bdSLang Yu static void vpe_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
4619d4346bdSLang Yu {
4629d4346bdSLang Yu int i;
4639d4346bdSLang Yu
4649a37f65cSLang Yu for (i = 0; i < count; i++)
4659a37f65cSLang Yu if (i == 0)
4669d4346bdSLang Yu amdgpu_ring_write(ring, ring->funcs->nop |
4679d4346bdSLang Yu VPE_CMD_NOP_HEADER_COUNT(count - 1));
4689a37f65cSLang Yu else
4699a37f65cSLang Yu amdgpu_ring_write(ring, ring->funcs->nop);
4709d4346bdSLang Yu }
4719d4346bdSLang Yu
vpe_get_csa_mc_addr(struct amdgpu_ring * ring,uint32_t vmid)4729d4346bdSLang Yu static uint64_t vpe_get_csa_mc_addr(struct amdgpu_ring *ring, uint32_t vmid)
4739d4346bdSLang Yu {
4749d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
4759d4346bdSLang Yu uint32_t index = 0;
4769d4346bdSLang Yu uint64_t csa_mc_addr;
4779d4346bdSLang Yu
47884aa39abSLang Yu if (amdgpu_sriov_vf(adev) || vmid == 0 || !adev->gfx.mcbp)
4799d4346bdSLang Yu return 0;
4809d4346bdSLang Yu
4819d4346bdSLang Yu csa_mc_addr = amdgpu_csa_vaddr(adev) + AMDGPU_CSA_VPE_OFFSET +
4829d4346bdSLang Yu index * AMDGPU_CSA_VPE_SIZE;
4839d4346bdSLang Yu
4849d4346bdSLang Yu return csa_mc_addr;
4859d4346bdSLang Yu }
4869d4346bdSLang Yu
vpe_ring_emit_pred_exec(struct amdgpu_ring * ring,uint32_t device_select,uint32_t exec_count)48726f5f34eSLang Yu static void vpe_ring_emit_pred_exec(struct amdgpu_ring *ring,
48826f5f34eSLang Yu uint32_t device_select,
48926f5f34eSLang Yu uint32_t exec_count)
49026f5f34eSLang Yu {
49126f5f34eSLang Yu if (!ring->adev->vpe.collaborate_mode)
49226f5f34eSLang Yu return;
49326f5f34eSLang Yu
49426f5f34eSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_PRED_EXE, 0) |
49526f5f34eSLang Yu (device_select << 16));
49626f5f34eSLang Yu amdgpu_ring_write(ring, exec_count & 0x1fff);
49726f5f34eSLang Yu }
49826f5f34eSLang Yu
vpe_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)4999d4346bdSLang Yu static void vpe_ring_emit_ib(struct amdgpu_ring *ring,
5009d4346bdSLang Yu struct amdgpu_job *job,
5019d4346bdSLang Yu struct amdgpu_ib *ib,
5029d4346bdSLang Yu uint32_t flags)
5039d4346bdSLang Yu {
5049d4346bdSLang Yu uint32_t vmid = AMDGPU_JOB_GET_VMID(job);
5059d4346bdSLang Yu uint64_t csa_mc_addr = vpe_get_csa_mc_addr(ring, vmid);
5069d4346bdSLang Yu
5079d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_INDIRECT, 0) |
5089d4346bdSLang Yu VPE_CMD_INDIRECT_HEADER_VMID(vmid & 0xf));
5099d4346bdSLang Yu
5109d4346bdSLang Yu /* base must be 32 byte aligned */
5119d4346bdSLang Yu amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0);
5129d4346bdSLang Yu amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
5139d4346bdSLang Yu amdgpu_ring_write(ring, ib->length_dw);
5149d4346bdSLang Yu amdgpu_ring_write(ring, lower_32_bits(csa_mc_addr));
5159d4346bdSLang Yu amdgpu_ring_write(ring, upper_32_bits(csa_mc_addr));
5169d4346bdSLang Yu }
5179d4346bdSLang Yu
vpe_ring_emit_fence(struct amdgpu_ring * ring,uint64_t addr,uint64_t seq,unsigned int flags)5189d4346bdSLang Yu static void vpe_ring_emit_fence(struct amdgpu_ring *ring, uint64_t addr,
5199d4346bdSLang Yu uint64_t seq, unsigned int flags)
5209d4346bdSLang Yu {
5219d4346bdSLang Yu int i = 0;
5229d4346bdSLang Yu
5239d4346bdSLang Yu do {
5249d4346bdSLang Yu /* write the fence */
5259d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_FENCE, 0));
5269d4346bdSLang Yu /* zero in first two bits */
5279d4346bdSLang Yu WARN_ON_ONCE(addr & 0x3);
5289d4346bdSLang Yu amdgpu_ring_write(ring, lower_32_bits(addr));
5299d4346bdSLang Yu amdgpu_ring_write(ring, upper_32_bits(addr));
5309d4346bdSLang Yu amdgpu_ring_write(ring, i == 0 ? lower_32_bits(seq) : upper_32_bits(seq));
5319d4346bdSLang Yu addr += 4;
5329d4346bdSLang Yu } while ((flags & AMDGPU_FENCE_FLAG_64BIT) && (i++ < 1));
5339d4346bdSLang Yu
5349d4346bdSLang Yu if (flags & AMDGPU_FENCE_FLAG_INT) {
5359d4346bdSLang Yu /* generate an interrupt */
5369d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_TRAP, 0));
5379d4346bdSLang Yu amdgpu_ring_write(ring, 0);
5389d4346bdSLang Yu }
5399d4346bdSLang Yu
5409d4346bdSLang Yu }
5419d4346bdSLang Yu
vpe_ring_emit_pipeline_sync(struct amdgpu_ring * ring)5429d4346bdSLang Yu static void vpe_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
5439d4346bdSLang Yu {
5449d4346bdSLang Yu uint32_t seq = ring->fence_drv.sync_seq;
5459d4346bdSLang Yu uint64_t addr = ring->fence_drv.gpu_addr;
5469d4346bdSLang Yu
54726f5f34eSLang Yu vpe_ring_emit_pred_exec(ring, 0, 6);
54826f5f34eSLang Yu
5499d4346bdSLang Yu /* wait for idle */
5509d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_POLL_REGMEM,
5519d4346bdSLang Yu VPE_POLL_REGMEM_SUBOP_REGMEM) |
5529d4346bdSLang Yu VPE_CMD_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
5539d4346bdSLang Yu VPE_CMD_POLL_REGMEM_HEADER_MEM(1));
5549d4346bdSLang Yu amdgpu_ring_write(ring, addr & 0xfffffffc);
5559d4346bdSLang Yu amdgpu_ring_write(ring, upper_32_bits(addr));
5569d4346bdSLang Yu amdgpu_ring_write(ring, seq); /* reference */
5579d4346bdSLang Yu amdgpu_ring_write(ring, 0xffffffff); /* mask */
5589d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
5599d4346bdSLang Yu VPE_CMD_POLL_REGMEM_DW5_INTERVAL(4));
5609d4346bdSLang Yu }
5619d4346bdSLang Yu
vpe_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)5629d4346bdSLang Yu static void vpe_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg, uint32_t val)
5639d4346bdSLang Yu {
56426f5f34eSLang Yu vpe_ring_emit_pred_exec(ring, 0, 3);
56526f5f34eSLang Yu
5669d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_REG_WRITE, 0));
5679d4346bdSLang Yu amdgpu_ring_write(ring, reg << 2);
5689d4346bdSLang Yu amdgpu_ring_write(ring, val);
5699d4346bdSLang Yu }
5709d4346bdSLang Yu
vpe_ring_emit_reg_wait(struct amdgpu_ring * ring,uint32_t reg,uint32_t val,uint32_t mask)5719d4346bdSLang Yu static void vpe_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
5729d4346bdSLang Yu uint32_t val, uint32_t mask)
5739d4346bdSLang Yu {
57426f5f34eSLang Yu vpe_ring_emit_pred_exec(ring, 0, 6);
57526f5f34eSLang Yu
5769d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_POLL_REGMEM,
5779d4346bdSLang Yu VPE_POLL_REGMEM_SUBOP_REGMEM) |
5789d4346bdSLang Yu VPE_CMD_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
5799d4346bdSLang Yu VPE_CMD_POLL_REGMEM_HEADER_MEM(0));
5809d4346bdSLang Yu amdgpu_ring_write(ring, reg << 2);
5819d4346bdSLang Yu amdgpu_ring_write(ring, 0);
5829d4346bdSLang Yu amdgpu_ring_write(ring, val); /* reference */
5839d4346bdSLang Yu amdgpu_ring_write(ring, mask); /* mask */
5849d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
5859d4346bdSLang Yu VPE_CMD_POLL_REGMEM_DW5_INTERVAL(10));
5869d4346bdSLang Yu }
5879d4346bdSLang Yu
vpe_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned int vmid,uint64_t pd_addr)5889d4346bdSLang Yu static void vpe_ring_emit_vm_flush(struct amdgpu_ring *ring, unsigned int vmid,
5899d4346bdSLang Yu uint64_t pd_addr)
5909d4346bdSLang Yu {
5919d4346bdSLang Yu amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
5929d4346bdSLang Yu }
5939d4346bdSLang Yu
vpe_ring_init_cond_exec(struct amdgpu_ring * ring,uint64_t addr)594c68cbbfdSChristian König static unsigned int vpe_ring_init_cond_exec(struct amdgpu_ring *ring,
595c68cbbfdSChristian König uint64_t addr)
5969d4346bdSLang Yu {
5979d4346bdSLang Yu unsigned int ret;
5989d4346bdSLang Yu
5999d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_COND_EXE, 0));
600c68cbbfdSChristian König amdgpu_ring_write(ring, lower_32_bits(addr));
601c68cbbfdSChristian König amdgpu_ring_write(ring, upper_32_bits(addr));
6029d4346bdSLang Yu amdgpu_ring_write(ring, 1);
603c68cbbfdSChristian König ret = ring->wptr & ring->buf_mask;
604c68cbbfdSChristian König amdgpu_ring_write(ring, 0);
6059d4346bdSLang Yu
6069d4346bdSLang Yu return ret;
6079d4346bdSLang Yu }
6089d4346bdSLang Yu
vpe_ring_preempt_ib(struct amdgpu_ring * ring)6099d4346bdSLang Yu static int vpe_ring_preempt_ib(struct amdgpu_ring *ring)
6109d4346bdSLang Yu {
6119d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
6129d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
6139d4346bdSLang Yu uint32_t preempt_reg = vpe->regs.queue0_preempt;
6149d4346bdSLang Yu int i, r = 0;
6159d4346bdSLang Yu
6169d4346bdSLang Yu /* assert preemption condition */
6179d4346bdSLang Yu amdgpu_ring_set_preempt_cond_exec(ring, false);
6189d4346bdSLang Yu
6199d4346bdSLang Yu /* emit the trailing fence */
6209d4346bdSLang Yu ring->trail_seq += 1;
6219d4346bdSLang Yu amdgpu_ring_alloc(ring, 10);
6229d4346bdSLang Yu vpe_ring_emit_fence(ring, ring->trail_fence_gpu_addr, ring->trail_seq, 0);
6239d4346bdSLang Yu amdgpu_ring_commit(ring);
6249d4346bdSLang Yu
6259d4346bdSLang Yu /* assert IB preemption */
6269d4346bdSLang Yu WREG32(vpe_get_reg_offset(vpe, ring->me, preempt_reg), 1);
6279d4346bdSLang Yu
6289d4346bdSLang Yu /* poll the trailing fence */
6299d4346bdSLang Yu for (i = 0; i < adev->usec_timeout; i++) {
6309d4346bdSLang Yu if (ring->trail_seq ==
6319d4346bdSLang Yu le32_to_cpu(*(ring->trail_fence_cpu_addr)))
6329d4346bdSLang Yu break;
6339d4346bdSLang Yu udelay(1);
6349d4346bdSLang Yu }
6359d4346bdSLang Yu
6369d4346bdSLang Yu if (i >= adev->usec_timeout) {
6379d4346bdSLang Yu r = -EINVAL;
6389d4346bdSLang Yu dev_err(adev->dev, "ring %d failed to be preempted\n", ring->idx);
6399d4346bdSLang Yu }
6409d4346bdSLang Yu
6419d4346bdSLang Yu /* deassert IB preemption */
6429d4346bdSLang Yu WREG32(vpe_get_reg_offset(vpe, ring->me, preempt_reg), 0);
6439d4346bdSLang Yu
6449d4346bdSLang Yu /* deassert the preemption condition */
6459d4346bdSLang Yu amdgpu_ring_set_preempt_cond_exec(ring, true);
6469d4346bdSLang Yu
6479d4346bdSLang Yu return r;
6489d4346bdSLang Yu }
6499d4346bdSLang Yu
vpe_set_clockgating_state(struct amdgpu_ip_block * ip_block,enum amd_clockgating_state state)650f2ba8c3dSBoyuan Zhang static int vpe_set_clockgating_state(struct amdgpu_ip_block *ip_block,
6519d4346bdSLang Yu enum amd_clockgating_state state)
6529d4346bdSLang Yu {
6539d4346bdSLang Yu return 0;
6549d4346bdSLang Yu }
6559d4346bdSLang Yu
vpe_set_powergating_state(struct amdgpu_ip_block * ip_block,enum amd_powergating_state state)65680d80511SBoyuan Zhang static int vpe_set_powergating_state(struct amdgpu_ip_block *ip_block,
6579d4346bdSLang Yu enum amd_powergating_state state)
6589d4346bdSLang Yu {
65980d80511SBoyuan Zhang struct amdgpu_device *adev = ip_block->adev;
6605f82a0c9SPeyton Lee struct amdgpu_vpe *vpe = &adev->vpe;
6615f82a0c9SPeyton Lee
6625f82a0c9SPeyton Lee if (!adev->pm.dpm_enabled)
6635f82a0c9SPeyton Lee dev_err(adev->dev, "Without PM, cannot support powergating\n");
6645f82a0c9SPeyton Lee
6655f82a0c9SPeyton Lee dev_dbg(adev->dev, "%s: %s!\n", __func__, (state == AMD_PG_STATE_GATE) ? "GATE":"UNGATE");
6665f82a0c9SPeyton Lee
6675f82a0c9SPeyton Lee if (state == AMD_PG_STATE_GATE) {
6685f82a0c9SPeyton Lee amdgpu_dpm_enable_vpe(adev, false);
6695f82a0c9SPeyton Lee vpe->context_started = false;
6705f82a0c9SPeyton Lee } else {
6715f82a0c9SPeyton Lee amdgpu_dpm_enable_vpe(adev, true);
6725f82a0c9SPeyton Lee }
6735f82a0c9SPeyton Lee
6749d4346bdSLang Yu return 0;
6759d4346bdSLang Yu }
6769d4346bdSLang Yu
vpe_ring_get_rptr(struct amdgpu_ring * ring)6779d4346bdSLang Yu static uint64_t vpe_ring_get_rptr(struct amdgpu_ring *ring)
6789d4346bdSLang Yu {
6799d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
6809d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
6819d4346bdSLang Yu uint64_t rptr;
6829d4346bdSLang Yu
6839d4346bdSLang Yu if (ring->use_doorbell) {
6849d4346bdSLang Yu rptr = atomic64_read((atomic64_t *)ring->rptr_cpu_addr);
6859d4346bdSLang Yu dev_dbg(adev->dev, "rptr/doorbell before shift == 0x%016llx\n", rptr);
6869d4346bdSLang Yu } else {
6879d4346bdSLang Yu rptr = RREG32(vpe_get_reg_offset(vpe, ring->me, vpe->regs.queue0_rb_rptr_hi));
6889d4346bdSLang Yu rptr = rptr << 32;
6899d4346bdSLang Yu rptr |= RREG32(vpe_get_reg_offset(vpe, ring->me, vpe->regs.queue0_rb_rptr_lo));
6909d4346bdSLang Yu dev_dbg(adev->dev, "rptr before shift [%i] == 0x%016llx\n", ring->me, rptr);
6919d4346bdSLang Yu }
6929d4346bdSLang Yu
6939d4346bdSLang Yu return (rptr >> 2);
6949d4346bdSLang Yu }
6959d4346bdSLang Yu
vpe_ring_get_wptr(struct amdgpu_ring * ring)6969d4346bdSLang Yu static uint64_t vpe_ring_get_wptr(struct amdgpu_ring *ring)
6979d4346bdSLang Yu {
6989d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
6999d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
7009d4346bdSLang Yu uint64_t wptr;
7019d4346bdSLang Yu
7029d4346bdSLang Yu if (ring->use_doorbell) {
7039d4346bdSLang Yu wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
7049d4346bdSLang Yu dev_dbg(adev->dev, "wptr/doorbell before shift == 0x%016llx\n", wptr);
7059d4346bdSLang Yu } else {
7069d4346bdSLang Yu wptr = RREG32(vpe_get_reg_offset(vpe, ring->me, vpe->regs.queue0_rb_wptr_hi));
7079d4346bdSLang Yu wptr = wptr << 32;
7089d4346bdSLang Yu wptr |= RREG32(vpe_get_reg_offset(vpe, ring->me, vpe->regs.queue0_rb_wptr_lo));
7099d4346bdSLang Yu dev_dbg(adev->dev, "wptr before shift [%i] == 0x%016llx\n", ring->me, wptr);
7109d4346bdSLang Yu }
7119d4346bdSLang Yu
7129d4346bdSLang Yu return (wptr >> 2);
7139d4346bdSLang Yu }
7149d4346bdSLang Yu
vpe_ring_set_wptr(struct amdgpu_ring * ring)7159d4346bdSLang Yu static void vpe_ring_set_wptr(struct amdgpu_ring *ring)
7169d4346bdSLang Yu {
7179d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
7189d4346bdSLang Yu struct amdgpu_vpe *vpe = &adev->vpe;
7199d4346bdSLang Yu
7209d4346bdSLang Yu if (ring->use_doorbell) {
7219d4346bdSLang Yu dev_dbg(adev->dev, "Using doorbell, \
7229d4346bdSLang Yu wptr_offs == 0x%08x, \
7239d4346bdSLang Yu lower_32_bits(ring->wptr) << 2 == 0x%08x, \
7249d4346bdSLang Yu upper_32_bits(ring->wptr) << 2 == 0x%08x\n",
7259d4346bdSLang Yu ring->wptr_offs,
7269d4346bdSLang Yu lower_32_bits(ring->wptr << 2),
7279d4346bdSLang Yu upper_32_bits(ring->wptr << 2));
7289d4346bdSLang Yu atomic64_set((atomic64_t *)ring->wptr_cpu_addr, ring->wptr << 2);
7299d4346bdSLang Yu WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
730f9070b0fSLang Yu if (vpe->collaborate_mode)
731f9070b0fSLang Yu WDOORBELL64(ring->doorbell_index + 4, ring->wptr << 2);
7329d4346bdSLang Yu } else {
733f9070b0fSLang Yu int i;
734f9070b0fSLang Yu
735f9070b0fSLang Yu for (i = 0; i < vpe->num_instances; i++) {
7369d4346bdSLang Yu dev_dbg(adev->dev, "Not using doorbell, \
7379d4346bdSLang Yu regVPEC_QUEUE0_RB_WPTR == 0x%08x, \
7389d4346bdSLang Yu regVPEC_QUEUE0_RB_WPTR_HI == 0x%08x\n",
7399d4346bdSLang Yu lower_32_bits(ring->wptr << 2),
7409d4346bdSLang Yu upper_32_bits(ring->wptr << 2));
741f9070b0fSLang Yu WREG32(vpe_get_reg_offset(vpe, i, vpe->regs.queue0_rb_wptr_lo),
7429d4346bdSLang Yu lower_32_bits(ring->wptr << 2));
743f9070b0fSLang Yu WREG32(vpe_get_reg_offset(vpe, i, vpe->regs.queue0_rb_wptr_hi),
7449d4346bdSLang Yu upper_32_bits(ring->wptr << 2));
7459d4346bdSLang Yu }
7469d4346bdSLang Yu }
747f9070b0fSLang Yu }
7489d4346bdSLang Yu
vpe_ring_test_ring(struct amdgpu_ring * ring)7499d4346bdSLang Yu static int vpe_ring_test_ring(struct amdgpu_ring *ring)
7509d4346bdSLang Yu {
7519d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
7529d4346bdSLang Yu const uint32_t test_pattern = 0xdeadbeef;
7539d4346bdSLang Yu uint32_t index, i;
7549d4346bdSLang Yu uint64_t wb_addr;
7559d4346bdSLang Yu int ret;
7569d4346bdSLang Yu
7579d4346bdSLang Yu ret = amdgpu_device_wb_get(adev, &index);
7589d4346bdSLang Yu if (ret) {
7599d4346bdSLang Yu dev_err(adev->dev, "(%d) failed to allocate wb slot\n", ret);
7609d4346bdSLang Yu return ret;
7619d4346bdSLang Yu }
7629d4346bdSLang Yu
7639d4346bdSLang Yu adev->wb.wb[index] = 0;
7649d4346bdSLang Yu wb_addr = adev->wb.gpu_addr + (index * 4);
7659d4346bdSLang Yu
7669d4346bdSLang Yu ret = amdgpu_ring_alloc(ring, 4);
7679d4346bdSLang Yu if (ret) {
7689d4346bdSLang Yu dev_err(adev->dev, "amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, ret);
7699d4346bdSLang Yu goto out;
7709d4346bdSLang Yu }
7719d4346bdSLang Yu
7729d4346bdSLang Yu amdgpu_ring_write(ring, VPE_CMD_HEADER(VPE_CMD_OPCODE_FENCE, 0));
7739d4346bdSLang Yu amdgpu_ring_write(ring, lower_32_bits(wb_addr));
7749d4346bdSLang Yu amdgpu_ring_write(ring, upper_32_bits(wb_addr));
7759d4346bdSLang Yu amdgpu_ring_write(ring, test_pattern);
7769d4346bdSLang Yu amdgpu_ring_commit(ring);
7779d4346bdSLang Yu
7789d4346bdSLang Yu for (i = 0; i < adev->usec_timeout; i++) {
7799d4346bdSLang Yu if (le32_to_cpu(adev->wb.wb[index]) == test_pattern)
7809d4346bdSLang Yu goto out;
7819d4346bdSLang Yu udelay(1);
7829d4346bdSLang Yu }
7839d4346bdSLang Yu
7849d4346bdSLang Yu ret = -ETIMEDOUT;
7859d4346bdSLang Yu out:
7869d4346bdSLang Yu amdgpu_device_wb_free(adev, index);
7879d4346bdSLang Yu
7889d4346bdSLang Yu return ret;
7899d4346bdSLang Yu }
7909d4346bdSLang Yu
vpe_ring_test_ib(struct amdgpu_ring * ring,long timeout)7919d4346bdSLang Yu static int vpe_ring_test_ib(struct amdgpu_ring *ring, long timeout)
7929d4346bdSLang Yu {
7939d4346bdSLang Yu struct amdgpu_device *adev = ring->adev;
7949d4346bdSLang Yu const uint32_t test_pattern = 0xdeadbeef;
7959d4346bdSLang Yu struct amdgpu_ib ib = {};
7969d4346bdSLang Yu struct dma_fence *f = NULL;
7979d4346bdSLang Yu uint32_t index;
7989d4346bdSLang Yu uint64_t wb_addr;
7999d4346bdSLang Yu int ret;
8009d4346bdSLang Yu
8019d4346bdSLang Yu ret = amdgpu_device_wb_get(adev, &index);
8029d4346bdSLang Yu if (ret) {
8039d4346bdSLang Yu dev_err(adev->dev, "(%d) failed to allocate wb slot\n", ret);
8049d4346bdSLang Yu return ret;
8059d4346bdSLang Yu }
8069d4346bdSLang Yu
8079d4346bdSLang Yu adev->wb.wb[index] = 0;
8089d4346bdSLang Yu wb_addr = adev->wb.gpu_addr + (index * 4);
8099d4346bdSLang Yu
8109d4346bdSLang Yu ret = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
8119d4346bdSLang Yu if (ret)
8129d4346bdSLang Yu goto err0;
8139d4346bdSLang Yu
8149d4346bdSLang Yu ib.ptr[0] = VPE_CMD_HEADER(VPE_CMD_OPCODE_FENCE, 0);
8159d4346bdSLang Yu ib.ptr[1] = lower_32_bits(wb_addr);
8169d4346bdSLang Yu ib.ptr[2] = upper_32_bits(wb_addr);
8179d4346bdSLang Yu ib.ptr[3] = test_pattern;
8189d4346bdSLang Yu ib.ptr[4] = VPE_CMD_HEADER(VPE_CMD_OPCODE_NOP, 0);
8199d4346bdSLang Yu ib.ptr[5] = VPE_CMD_HEADER(VPE_CMD_OPCODE_NOP, 0);
8209d4346bdSLang Yu ib.ptr[6] = VPE_CMD_HEADER(VPE_CMD_OPCODE_NOP, 0);
8219d4346bdSLang Yu ib.ptr[7] = VPE_CMD_HEADER(VPE_CMD_OPCODE_NOP, 0);
8229d4346bdSLang Yu ib.length_dw = 8;
8239d4346bdSLang Yu
8249d4346bdSLang Yu ret = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
8259d4346bdSLang Yu if (ret)
8269d4346bdSLang Yu goto err1;
8279d4346bdSLang Yu
8289d4346bdSLang Yu ret = dma_fence_wait_timeout(f, false, timeout);
8299d4346bdSLang Yu if (ret <= 0) {
8309d4346bdSLang Yu ret = ret ? : -ETIMEDOUT;
8319d4346bdSLang Yu goto err1;
8329d4346bdSLang Yu }
8339d4346bdSLang Yu
8349d4346bdSLang Yu ret = (le32_to_cpu(adev->wb.wb[index]) == test_pattern) ? 0 : -EINVAL;
8359d4346bdSLang Yu
8369d4346bdSLang Yu err1:
837*0014952bSPierre-Eric Pelloux-Prayer amdgpu_ib_free(&ib, NULL);
8389d4346bdSLang Yu dma_fence_put(f);
8399d4346bdSLang Yu err0:
8409d4346bdSLang Yu amdgpu_device_wb_free(adev, index);
8419d4346bdSLang Yu
8429d4346bdSLang Yu return ret;
8439d4346bdSLang Yu }
8449d4346bdSLang Yu
vpe_ring_begin_use(struct amdgpu_ring * ring)8455f82a0c9SPeyton Lee static void vpe_ring_begin_use(struct amdgpu_ring *ring)
8465f82a0c9SPeyton Lee {
8475f82a0c9SPeyton Lee struct amdgpu_device *adev = ring->adev;
8485f82a0c9SPeyton Lee struct amdgpu_vpe *vpe = &adev->vpe;
8495f82a0c9SPeyton Lee
8505f82a0c9SPeyton Lee cancel_delayed_work_sync(&adev->vpe.idle_work);
8515f82a0c9SPeyton Lee
8525f82a0c9SPeyton Lee /* Power on VPE and notify VPE of new context */
8535f82a0c9SPeyton Lee if (!vpe->context_started) {
8545f82a0c9SPeyton Lee uint32_t context_notify;
8555f82a0c9SPeyton Lee
8565f82a0c9SPeyton Lee /* Power on VPE */
8575f82a0c9SPeyton Lee amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VPE, AMD_PG_STATE_UNGATE);
8585f82a0c9SPeyton Lee
8595f82a0c9SPeyton Lee /* Indicates that a job from a new context has been submitted. */
8605f82a0c9SPeyton Lee context_notify = RREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.context_indicator));
8615f82a0c9SPeyton Lee if ((context_notify & 0x1) == 0)
8625f82a0c9SPeyton Lee context_notify |= 0x1;
8635f82a0c9SPeyton Lee else
8645f82a0c9SPeyton Lee context_notify &= ~(0x1);
8655f82a0c9SPeyton Lee WREG32(vpe_get_reg_offset(vpe, 0, vpe->regs.context_indicator), context_notify);
8665f82a0c9SPeyton Lee vpe->context_started = true;
8675f82a0c9SPeyton Lee }
8685f82a0c9SPeyton Lee }
8695f82a0c9SPeyton Lee
vpe_ring_end_use(struct amdgpu_ring * ring)8705f82a0c9SPeyton Lee static void vpe_ring_end_use(struct amdgpu_ring *ring)
8715f82a0c9SPeyton Lee {
8725f82a0c9SPeyton Lee struct amdgpu_device *adev = ring->adev;
8735f82a0c9SPeyton Lee
8745f82a0c9SPeyton Lee schedule_delayed_work(&adev->vpe.idle_work, VPE_IDLE_TIMEOUT);
8755f82a0c9SPeyton Lee }
8765f82a0c9SPeyton Lee
amdgpu_get_vpe_reset_mask(struct device * dev,struct device_attribute * attr,char * buf)877ea02ea94S[email protected] static ssize_t amdgpu_get_vpe_reset_mask(struct device *dev,
878ea02ea94S[email protected] struct device_attribute *attr,
879ea02ea94S[email protected] char *buf)
880ea02ea94S[email protected] {
881ea02ea94S[email protected] struct drm_device *ddev = dev_get_drvdata(dev);
882ea02ea94S[email protected] struct amdgpu_device *adev = drm_to_adev(ddev);
883ea02ea94S[email protected]
884ea02ea94S[email protected] if (!adev)
885ea02ea94S[email protected] return -ENODEV;
886ea02ea94S[email protected]
887ea02ea94S[email protected] return amdgpu_show_reset_mask(buf, adev->vpe.supported_reset);
888ea02ea94S[email protected] }
889ea02ea94S[email protected]
890ea02ea94S[email protected] static DEVICE_ATTR(vpe_reset_mask, 0444,
891ea02ea94S[email protected] amdgpu_get_vpe_reset_mask, NULL);
892ea02ea94S[email protected]
amdgpu_vpe_sysfs_reset_mask_init(struct amdgpu_device * adev)893ea02ea94S[email protected] int amdgpu_vpe_sysfs_reset_mask_init(struct amdgpu_device *adev)
894ea02ea94S[email protected] {
895ea02ea94S[email protected] int r = 0;
896ea02ea94S[email protected]
897ea02ea94S[email protected] if (adev->vpe.num_instances) {
898ea02ea94S[email protected] r = device_create_file(adev->dev, &dev_attr_vpe_reset_mask);
899ea02ea94S[email protected] if (r)
900ea02ea94S[email protected] return r;
901ea02ea94S[email protected] }
902ea02ea94S[email protected]
903ea02ea94S[email protected] return r;
904ea02ea94S[email protected] }
905ea02ea94S[email protected]
amdgpu_vpe_sysfs_reset_mask_fini(struct amdgpu_device * adev)906ea02ea94S[email protected] void amdgpu_vpe_sysfs_reset_mask_fini(struct amdgpu_device *adev)
907ea02ea94S[email protected] {
9082f1b1352S[email protected] if (adev->dev->kobj.sd) {
909ea02ea94S[email protected] if (adev->vpe.num_instances)
910ea02ea94S[email protected] device_remove_file(adev->dev, &dev_attr_vpe_reset_mask);
911ea02ea94S[email protected] }
9122f1b1352S[email protected] }
913ea02ea94S[email protected]
9149d4346bdSLang Yu static const struct amdgpu_ring_funcs vpe_ring_funcs = {
9159d4346bdSLang Yu .type = AMDGPU_RING_TYPE_VPE,
9169d4346bdSLang Yu .align_mask = 0xf,
9179d4346bdSLang Yu .nop = VPE_CMD_HEADER(VPE_CMD_OPCODE_NOP, 0),
9189d4346bdSLang Yu .support_64bit_ptrs = true,
9199d4346bdSLang Yu .get_rptr = vpe_ring_get_rptr,
9209d4346bdSLang Yu .get_wptr = vpe_ring_get_wptr,
9219d4346bdSLang Yu .set_wptr = vpe_ring_set_wptr,
9229d4346bdSLang Yu .emit_frame_size =
9239d4346bdSLang Yu 5 + /* vpe_ring_init_cond_exec */
9249d4346bdSLang Yu 6 + /* vpe_ring_emit_pipeline_sync */
9259d4346bdSLang Yu 10 + 10 + 10 + /* vpe_ring_emit_fence */
9269d4346bdSLang Yu /* vpe_ring_emit_vm_flush */
9279d4346bdSLang Yu SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
9289d4346bdSLang Yu SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 6,
9299d4346bdSLang Yu .emit_ib_size = 7 + 6,
9309d4346bdSLang Yu .emit_ib = vpe_ring_emit_ib,
9319d4346bdSLang Yu .emit_pipeline_sync = vpe_ring_emit_pipeline_sync,
9329d4346bdSLang Yu .emit_fence = vpe_ring_emit_fence,
9339d4346bdSLang Yu .emit_vm_flush = vpe_ring_emit_vm_flush,
9349d4346bdSLang Yu .emit_wreg = vpe_ring_emit_wreg,
9359d4346bdSLang Yu .emit_reg_wait = vpe_ring_emit_reg_wait,
9369d4346bdSLang Yu .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
9379d4346bdSLang Yu .insert_nop = vpe_ring_insert_nop,
93899ea82f4SLang Yu .pad_ib = amdgpu_ring_generic_pad_ib,
9399d4346bdSLang Yu .test_ring = vpe_ring_test_ring,
9409d4346bdSLang Yu .test_ib = vpe_ring_test_ib,
9419d4346bdSLang Yu .init_cond_exec = vpe_ring_init_cond_exec,
9429d4346bdSLang Yu .preempt_ib = vpe_ring_preempt_ib,
9435f82a0c9SPeyton Lee .begin_use = vpe_ring_begin_use,
9445f82a0c9SPeyton Lee .end_use = vpe_ring_end_use,
9459d4346bdSLang Yu };
9469d4346bdSLang Yu
vpe_set_ring_funcs(struct amdgpu_device * adev)9479d4346bdSLang Yu static void vpe_set_ring_funcs(struct amdgpu_device *adev)
9489d4346bdSLang Yu {
9499d4346bdSLang Yu adev->vpe.ring.funcs = &vpe_ring_funcs;
9509d4346bdSLang Yu }
9519d4346bdSLang Yu
9529d4346bdSLang Yu const struct amd_ip_funcs vpe_ip_funcs = {
9539d4346bdSLang Yu .name = "vpe_v6_1",
9549d4346bdSLang Yu .early_init = vpe_early_init,
9559d4346bdSLang Yu .sw_init = vpe_sw_init,
9569d4346bdSLang Yu .sw_fini = vpe_sw_fini,
9579d4346bdSLang Yu .hw_init = vpe_hw_init,
9589d4346bdSLang Yu .hw_fini = vpe_hw_fini,
9599d4346bdSLang Yu .suspend = vpe_suspend,
9609d4346bdSLang Yu .resume = vpe_resume,
9619d4346bdSLang Yu .set_clockgating_state = vpe_set_clockgating_state,
9629d4346bdSLang Yu .set_powergating_state = vpe_set_powergating_state,
9639d4346bdSLang Yu };
9649d4346bdSLang Yu
9659d4346bdSLang Yu const struct amdgpu_ip_block_version vpe_v6_1_ip_block = {
9669d4346bdSLang Yu .type = AMD_IP_BLOCK_TYPE_VPE,
9679d4346bdSLang Yu .major = 6,
9689d4346bdSLang Yu .minor = 1,
9699d4346bdSLang Yu .rev = 0,
9709d4346bdSLang Yu .funcs = &vpe_ip_funcs,
9719d4346bdSLang Yu };
972