1073440d2SChristian König /*
2073440d2SChristian König  * Copyright 2016 Advanced Micro Devices, Inc.
3073440d2SChristian König  *
4073440d2SChristian König  * Permission is hereby granted, free of charge, to any person obtaining a
5073440d2SChristian König  * copy of this software and associated documentation files (the "Software"),
6073440d2SChristian König  * to deal in the Software without restriction, including without limitation
7073440d2SChristian König  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8073440d2SChristian König  * and/or sell copies of the Software, and to permit persons to whom the
9073440d2SChristian König  * Software is furnished to do so, subject to the following conditions:
10073440d2SChristian König  *
11073440d2SChristian König  * The above copyright notice and this permission notice shall be included in
12073440d2SChristian König  * all copies or substantial portions of the Software.
13073440d2SChristian König  *
14073440d2SChristian König  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15073440d2SChristian König  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16073440d2SChristian König  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17073440d2SChristian König  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18073440d2SChristian König  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19073440d2SChristian König  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20073440d2SChristian König  * OTHER DEALINGS IN THE SOFTWARE.
21073440d2SChristian König  *
22073440d2SChristian König  * Authors: Christian König
23073440d2SChristian König  */
24073440d2SChristian König #ifndef __AMDGPU_VM_H__
25073440d2SChristian König #define __AMDGPU_VM_H__
26073440d2SChristian König 
2702208441SFelix Kuehling #include <linux/idr.h>
281b1f42d8SLucas Stach #include <linux/kfifo.h>
291b1f42d8SLucas Stach #include <linux/rbtree.h>
301b1f42d8SLucas Stach #include <drm/gpu_scheduler.h>
3161b100e9SFelix Kuehling #include <drm/drm_file.h>
32a3185f91SChristian König #include <drm/ttm/ttm_bo.h>
33a269e449SAlex Sierra #include <linux/sched/mm.h>
34073440d2SChristian König 
35073440d2SChristian König #include "amdgpu_sync.h"
36073440d2SChristian König #include "amdgpu_ring.h"
37620f774fSChristian König #include "amdgpu_ids.h"
38*74ef9527SYunxiang Li #include "amdgpu_ttm.h"
39073440d2SChristian König 
408abc1eb2SChristian König struct drm_exec;
418abc1eb2SChristian König 
42073440d2SChristian König struct amdgpu_bo_va;
43073440d2SChristian König struct amdgpu_job;
44073440d2SChristian König struct amdgpu_bo_list_entry;
4559276f05SNirmoy Das struct amdgpu_bo_vm;
46073440d2SChristian König 
47073440d2SChristian König /*
48073440d2SChristian König  * GPUVM handling
49073440d2SChristian König  */
50073440d2SChristian König 
51073440d2SChristian König /* Maximum number of PTEs the hardware can write with one command */
52073440d2SChristian König #define AMDGPU_VM_MAX_UPDATE_SIZE	0x3FFFF
53073440d2SChristian König 
54073440d2SChristian König /* number of entries in page table */
5536b32a68SZhang, Jerry #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
56073440d2SChristian König 
5735ba15f0SChristian König #define AMDGPU_PTE_VALID	(1ULL << 0)
5835ba15f0SChristian König #define AMDGPU_PTE_SYSTEM	(1ULL << 1)
5935ba15f0SChristian König #define AMDGPU_PTE_SNOOPED	(1ULL << 2)
60073440d2SChristian König 
61c5efd80fSAlex Deucher /* RV+ */
62c5efd80fSAlex Deucher #define AMDGPU_PTE_TMZ		(1ULL << 3)
63c5efd80fSAlex Deucher 
64073440d2SChristian König /* VI only */
6535ba15f0SChristian König #define AMDGPU_PTE_EXECUTABLE	(1ULL << 4)
66073440d2SChristian König 
6735ba15f0SChristian König #define AMDGPU_PTE_READABLE	(1ULL << 5)
6835ba15f0SChristian König #define AMDGPU_PTE_WRITEABLE	(1ULL << 6)
69073440d2SChristian König 
70982a1348SAlex Xie #define AMDGPU_PTE_FRAG(x)	((x & 0x1fULL) << 7)
71073440d2SChristian König 
72d0766e98SZhang, Jerry /* TILED for VEGA10, reserved for older ASICs  */
73d0766e98SZhang, Jerry #define AMDGPU_PTE_PRT		(1ULL << 51)
74284710faSChristian König 
75cf2f0a37SAlex Deucher /* PDE is handled as PTE for VEGA10 */
76cf2f0a37SAlex Deucher #define AMDGPU_PDE_PTE		(1ULL << 54)
77cf2f0a37SAlex Deucher 
787f95167cSJack Xiao #define AMDGPU_PTE_LOG          (1ULL << 55)
797f95167cSJack Xiao 
806a42fd6fSChristian König /* PTE is handled as PDE for VEGA10 (Translate Further) */
816a42fd6fSChristian König #define AMDGPU_PTE_TF		(1ULL << 56)
826a42fd6fSChristian König 
834005809bSLikun Gao /* MALL noalloc for sienna_cichlid, reserved for older ASICs  */
844005809bSLikun Gao #define AMDGPU_PTE_NOALLOC	(1ULL << 58)
854005809bSLikun Gao 
866a42fd6fSChristian König /* PDE Block Fragment Size for VEGA10 */
876a42fd6fSChristian König #define AMDGPU_PDE_BFS(a)	((uint64_t)a << 59)
886a42fd6fSChristian König 
89e77673d1SMukul Joshi /* Flag combination to set no-retry with TF disabled */
90e77673d1SMukul Joshi #define AMDGPU_VM_NORETRY_FLAGS	(AMDGPU_PTE_EXECUTABLE | AMDGPU_PDE_PTE | \
91e77673d1SMukul Joshi 				AMDGPU_PTE_TF)
92959a2091SYong Zhao 
93e77673d1SMukul Joshi /* Flag combination to set no-retry with TF enabled */
94e77673d1SMukul Joshi #define AMDGPU_VM_NORETRY_FLAGS_TF (AMDGPU_PTE_VALID | AMDGPU_PTE_SYSTEM | \
95e77673d1SMukul Joshi 				   AMDGPU_PTE_PRT)
96959a2091SYong Zhao /* For GFX9 */
9745bd39fbSShane Xiao #define AMDGPU_PTE_MTYPE_VG10_SHIFT(mtype)	((uint64_t)(mtype) << 57)
9845bd39fbSShane Xiao #define AMDGPU_PTE_MTYPE_VG10_MASK	AMDGPU_PTE_MTYPE_VG10_SHIFT(3ULL)
9945bd39fbSShane Xiao #define AMDGPU_PTE_MTYPE_VG10(flags, mtype)			\
10045bd39fbSShane Xiao 	(((uint64_t)(flags) & (~AMDGPU_PTE_MTYPE_VG10_MASK)) |	\
10145bd39fbSShane Xiao 	  AMDGPU_PTE_MTYPE_VG10_SHIFT(mtype))
102ca02061cSAlex Deucher 
103959a2091SYong Zhao #define AMDGPU_MTYPE_NC 0
1046d16dac8SYong Zhao #define AMDGPU_MTYPE_CC 2
1056d16dac8SYong Zhao 
1066d16dac8SYong Zhao #define AMDGPU_PTE_DEFAULT_ATC  (AMDGPU_PTE_SYSTEM      \
1076d16dac8SYong Zhao                                 | AMDGPU_PTE_SNOOPED    \
1086d16dac8SYong Zhao                                 | AMDGPU_PTE_EXECUTABLE \
1096d16dac8SYong Zhao                                 | AMDGPU_PTE_READABLE   \
1106d16dac8SYong Zhao                                 | AMDGPU_PTE_WRITEABLE  \
1117596ab68SHawking Zhang                                 | AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_CC))
1126d16dac8SYong Zhao 
1135f4814deStiancyin /* gfx10 */
11439282901SShane Xiao #define AMDGPU_PTE_MTYPE_NV10_SHIFT(mtype)	((uint64_t)(mtype) << 48)
11539282901SShane Xiao #define AMDGPU_PTE_MTYPE_NV10_MASK     AMDGPU_PTE_MTYPE_NV10_SHIFT(7ULL)
11639282901SShane Xiao #define AMDGPU_PTE_MTYPE_NV10(flags, mtype)			\
11739282901SShane Xiao 	(((uint64_t)(flags) & (~AMDGPU_PTE_MTYPE_NV10_MASK)) |	\
11839282901SShane Xiao 	  AMDGPU_PTE_MTYPE_NV10_SHIFT(mtype))
119c304b9e5SHawking Zhang 
1202d1d8756SHawking Zhang /* gfx12 */
1212d1d8756SHawking Zhang #define AMDGPU_PTE_PRT_GFX12		(1ULL << 56)
122980a0a94SHawking Zhang #define AMDGPU_PTE_PRT_FLAG(adev)	\
123980a0a94SHawking Zhang 	((amdgpu_ip_version((adev), GC_HWIP, 0) >= IP_VERSION(12, 0, 0)) ? AMDGPU_PTE_PRT_GFX12 : AMDGPU_PTE_PRT)
1242d1d8756SHawking Zhang 
125eba791dcSShane Xiao #define AMDGPU_PTE_MTYPE_GFX12_SHIFT(mtype)	((uint64_t)(mtype) << 54)
126eba791dcSShane Xiao #define AMDGPU_PTE_MTYPE_GFX12_MASK	AMDGPU_PTE_MTYPE_GFX12_SHIFT(3ULL)
127eba791dcSShane Xiao #define AMDGPU_PTE_MTYPE_GFX12(flags, mtype)				\
128eba791dcSShane Xiao 	(((uint64_t)(flags) & (~AMDGPU_PTE_MTYPE_GFX12_MASK)) |	\
129eba791dcSShane Xiao 	  AMDGPU_PTE_MTYPE_GFX12_SHIFT(mtype))
1302d1d8756SHawking Zhang 
1316b83b94aSAlex Deucher #define AMDGPU_PTE_DCC			(1ULL << 58)
1322d1d8756SHawking Zhang #define AMDGPU_PTE_IS_PTE		(1ULL << 63)
1332d1d8756SHawking Zhang 
1342d1d8756SHawking Zhang /* PDE Block Fragment Size for gfx v12 */
1352d1d8756SHawking Zhang #define AMDGPU_PDE_BFS_GFX12(a)		((uint64_t)((a) & 0x1fULL) << 58)
136980a0a94SHawking Zhang #define AMDGPU_PDE_BFS_FLAG(adev, a)	\
137980a0a94SHawking Zhang 	((amdgpu_ip_version((adev), GC_HWIP, 0) >= IP_VERSION(12, 0, 0)) ? AMDGPU_PDE_BFS_GFX12(a) : AMDGPU_PDE_BFS(a))
1382d1d8756SHawking Zhang /* PDE is handled as PTE for gfx v12 */
1392d1d8756SHawking Zhang #define AMDGPU_PDE_PTE_GFX12		(1ULL << 63)
140980a0a94SHawking Zhang #define AMDGPU_PDE_PTE_FLAG(adev)	\
141980a0a94SHawking Zhang 	((amdgpu_ip_version((adev), GC_HWIP, 0) >= IP_VERSION(12, 0, 0)) ? AMDGPU_PDE_PTE_GFX12 : AMDGPU_PDE_PTE)
1422d1d8756SHawking Zhang 
143f349f772SBernard Zhao /* How to program VM fault handling */
144073440d2SChristian König #define AMDGPU_VM_FAULT_STOP_NEVER	0
145073440d2SChristian König #define AMDGPU_VM_FAULT_STOP_FIRST	1
146073440d2SChristian König #define AMDGPU_VM_FAULT_STOP_ALWAYS	2
147073440d2SChristian König 
14850e60184SJames Zhu /* How much VRAM be reserved for page tables */
1498c8244caSLikun Gao #define AMDGPU_VM_RESERVED_VRAM		(8ULL << 20)
1509d1b3c78SChristian König 
151f4caf584SHawking Zhang /*
152f4caf584SHawking Zhang  * max number of VMHUB
153f4caf584SHawking Zhang  * layout: max 8 GFXHUB + 4 MMHUB0 + 1 MMHUB1
154f4caf584SHawking Zhang  */
155f4caf584SHawking Zhang #define AMDGPU_MAX_VMHUBS			13
1567a41ed8bSAlex Deucher #define AMDGPU_GFXHUB_START			0
1577a41ed8bSAlex Deucher #define AMDGPU_MMHUB0_START			8
1587a41ed8bSAlex Deucher #define AMDGPU_MMHUB1_START			12
1597a41ed8bSAlex Deucher #define AMDGPU_GFXHUB(x)			(AMDGPU_GFXHUB_START + (x))
1607a41ed8bSAlex Deucher #define AMDGPU_MMHUB0(x)			(AMDGPU_MMHUB0_START + (x))
1617a41ed8bSAlex Deucher #define AMDGPU_MMHUB1(x)			(AMDGPU_MMHUB1_START + (x))
1627a41ed8bSAlex Deucher 
1637a41ed8bSAlex Deucher #define AMDGPU_IS_GFXHUB(x) ((x) >= AMDGPU_GFXHUB_START && (x) < AMDGPU_MMHUB0_START)
1647a41ed8bSAlex Deucher #define AMDGPU_IS_MMHUB0(x) ((x) >= AMDGPU_MMHUB0_START && (x) < AMDGPU_MMHUB1_START)
1657a41ed8bSAlex Deucher #define AMDGPU_IS_MMHUB1(x) ((x) >= AMDGPU_MMHUB1_START && (x) < AMDGPU_MAX_VMHUBS)
166eb60ef2bSChristian König 
167efe0f34cSFelix Kuehling /* Reserve space at top/bottom of address space for kernel use */
16800a11f97SArunpravin Paneer Selvam #define AMDGPU_VA_RESERVED_CSA_SIZE		(2ULL << 20)
16934a1de0fSFelix Kuehling #define AMDGPU_VA_RESERVED_CSA_START(adev)	(((adev)->vm_manager.max_pfn \
17034a1de0fSFelix Kuehling 						  << AMDGPU_GPU_PAGE_SHIFT)  \
17134a1de0fSFelix Kuehling 						 - AMDGPU_VA_RESERVED_CSA_SIZE)
17200a11f97SArunpravin Paneer Selvam #define AMDGPU_VA_RESERVED_SEQ64_SIZE		(2ULL << 20)
17334a1de0fSFelix Kuehling #define AMDGPU_VA_RESERVED_SEQ64_START(adev)	(AMDGPU_VA_RESERVED_CSA_START(adev) \
17434a1de0fSFelix Kuehling 						 - AMDGPU_VA_RESERVED_SEQ64_SIZE)
17534a1de0fSFelix Kuehling #define AMDGPU_VA_RESERVED_TRAP_SIZE		(2ULL << 12)
17634a1de0fSFelix Kuehling #define AMDGPU_VA_RESERVED_TRAP_START(adev)	(AMDGPU_VA_RESERVED_SEQ64_START(adev) \
17734a1de0fSFelix Kuehling 						 - AMDGPU_VA_RESERVED_TRAP_SIZE)
178efe0f34cSFelix Kuehling #define AMDGPU_VA_RESERVED_BOTTOM		(1ULL << 16)
17934a1de0fSFelix Kuehling #define AMDGPU_VA_RESERVED_TOP			(AMDGPU_VA_RESERVED_TRAP_SIZE + \
18034a1de0fSFelix Kuehling 						 AMDGPU_VA_RESERVED_SEQ64_SIZE + \
18100a11f97SArunpravin Paneer Selvam 						 AMDGPU_VA_RESERVED_CSA_SIZE)
182ff4cd389SChristian König 
1839a4b7d4cSHarish Kasiviswanathan /* See vm_update_mode */
1849a4b7d4cSHarish Kasiviswanathan #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
1859a4b7d4cSHarish Kasiviswanathan #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
1869a4b7d4cSHarish Kasiviswanathan 
187196f7489SChunming Zhou /* VMPT level enumerate, and the hiberachy is:
188196f7489SChunming Zhou  * PDB2->PDB1->PDB0->PTB
189196f7489SChunming Zhou  */
190196f7489SChunming Zhou enum amdgpu_vm_level {
191196f7489SChunming Zhou 	AMDGPU_VM_PDB2,
192196f7489SChunming Zhou 	AMDGPU_VM_PDB1,
193196f7489SChunming Zhou 	AMDGPU_VM_PDB0,
194196f7489SChunming Zhou 	AMDGPU_VM_PTB
195196f7489SChunming Zhou };
196196f7489SChunming Zhou 
197ec681545SChristian König /* base structure for tracking BO usage in a VM */
198ec681545SChristian König struct amdgpu_vm_bo_base {
199ec681545SChristian König 	/* constant after initialization */
200ec681545SChristian König 	struct amdgpu_vm		*vm;
201ec681545SChristian König 	struct amdgpu_bo		*bo;
202ec681545SChristian König 
203ec681545SChristian König 	/* protected by bo being reserved */
204646b9025SChristian König 	struct amdgpu_vm_bo_base	*next;
205ec681545SChristian König 
206*74ef9527SYunxiang Li 	/* protected by vm status_lock */
207ec681545SChristian König 	struct list_head		vm_status;
2083d7d4d3aSChristian König 
209*74ef9527SYunxiang Li 	/* if the bo is counted as shared in mem stats
210*74ef9527SYunxiang Li 	 * protected by vm status_lock */
211*74ef9527SYunxiang Li 	bool				shared;
212*74ef9527SYunxiang Li 
2133d7d4d3aSChristian König 	/* protected by the BO being reserved */
2143d7d4d3aSChristian König 	bool				moved;
215ec681545SChristian König };
2169a4b7d4cSHarish Kasiviswanathan 
2174473e1dbSHuang Rui /* provided by hw blocks that can write ptes, e.g., sdma */
2184473e1dbSHuang Rui struct amdgpu_vm_pte_funcs {
2194473e1dbSHuang Rui 	/* number of dw to reserve per operation */
2204473e1dbSHuang Rui 	unsigned	copy_pte_num_dw;
2214473e1dbSHuang Rui 
2224473e1dbSHuang Rui 	/* copy pte entries from GART */
2234473e1dbSHuang Rui 	void (*copy_pte)(struct amdgpu_ib *ib,
2244473e1dbSHuang Rui 			 uint64_t pe, uint64_t src,
2254473e1dbSHuang Rui 			 unsigned count);
2264473e1dbSHuang Rui 
2274473e1dbSHuang Rui 	/* write pte one entry at a time with addr mapping */
2284473e1dbSHuang Rui 	void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
2294473e1dbSHuang Rui 			  uint64_t value, unsigned count,
2304473e1dbSHuang Rui 			  uint32_t incr);
2314473e1dbSHuang Rui 	/* for linear pte/pde updates without addr mapping */
2324473e1dbSHuang Rui 	void (*set_pte_pde)(struct amdgpu_ib *ib,
2334473e1dbSHuang Rui 			    uint64_t pe,
2344473e1dbSHuang Rui 			    uint64_t addr, unsigned count,
2354473e1dbSHuang Rui 			    uint32_t incr, uint64_t flags);
2364473e1dbSHuang Rui };
2374473e1dbSHuang Rui 
2382aa37bf5SAndrey Grodzovsky struct amdgpu_task_info {
2392aa37bf5SAndrey Grodzovsky 	char		process_name[TASK_COMM_LEN];
2402aa37bf5SAndrey Grodzovsky 	char		task_name[TASK_COMM_LEN];
2412aa37bf5SAndrey Grodzovsky 	pid_t		pid;
2422aa37bf5SAndrey Grodzovsky 	pid_t		tgid;
243b8f67b9dSShashank Sharma 	struct kref	refcount;
2442aa37bf5SAndrey Grodzovsky };
2452aa37bf5SAndrey Grodzovsky 
246d1e29462SChristian König /**
247d1e29462SChristian König  * struct amdgpu_vm_update_params
248d1e29462SChristian König  *
249d1e29462SChristian König  * Encapsulate some VM table update parameters to reduce
250d1e29462SChristian König  * the number of function parameters
251d1e29462SChristian König  *
252d1e29462SChristian König  */
253d1e29462SChristian König struct amdgpu_vm_update_params {
254d1e29462SChristian König 
255d1e29462SChristian König 	/**
256d1e29462SChristian König 	 * @adev: amdgpu device we do this update for
257d1e29462SChristian König 	 */
258d1e29462SChristian König 	struct amdgpu_device *adev;
259d1e29462SChristian König 
260d1e29462SChristian König 	/**
261d1e29462SChristian König 	 * @vm: optional amdgpu_vm we do this update for
262d1e29462SChristian König 	 */
263d1e29462SChristian König 	struct amdgpu_vm *vm;
264d1e29462SChristian König 
265d1e29462SChristian König 	/**
266eaad0c3aSChristian König 	 * @immediate: if changes should be made immediately
26747ca7efaSChristian König 	 */
268eaad0c3aSChristian König 	bool immediate;
26947ca7efaSChristian König 
27047ca7efaSChristian König 	/**
2719c466bcbSChristian König 	 * @unlocked: true if the root BO is not locked
2729c466bcbSChristian König 	 */
2739c466bcbSChristian König 	bool unlocked;
2749c466bcbSChristian König 
2759c466bcbSChristian König 	/**
276d1e29462SChristian König 	 * @pages_addr:
277d1e29462SChristian König 	 *
278d1e29462SChristian König 	 * DMA addresses to use for mapping
279d1e29462SChristian König 	 */
280d1e29462SChristian König 	dma_addr_t *pages_addr;
281d1e29462SChristian König 
282d1e29462SChristian König 	/**
2836dd09027SChristian König 	 * @job: job to used for hw submission
2846dd09027SChristian König 	 */
2856dd09027SChristian König 	struct amdgpu_job *job;
2866dd09027SChristian König 
2876dd09027SChristian König 	/**
2886dd09027SChristian König 	 * @num_dw_left: number of dw left for the IB
2896dd09027SChristian König 	 */
2906dd09027SChristian König 	unsigned int num_dw_left;
291bf546940SPhilip Yang 
292bf546940SPhilip Yang 	/**
293d8a3f0a0SChristian Koenig 	 * @needs_flush: true whenever we need to invalidate the TLB
294bf546940SPhilip Yang 	 */
295d8a3f0a0SChristian Koenig 	bool needs_flush;
296142262a1SDavid Francis 
297142262a1SDavid Francis 	/**
298142262a1SDavid Francis 	 * @allow_override: true for memory that is not uncached: allows MTYPE
299142262a1SDavid Francis 	 * to be overridden for NUMA local memory.
300142262a1SDavid Francis 	 */
301142262a1SDavid Francis 	bool allow_override;
302b6c4f90bSShashank Sharma 
303b6c4f90bSShashank Sharma 	/**
304b6c4f90bSShashank Sharma 	 * @tlb_flush_waitlist: temporary storage for BOs until tlb_flush
305b6c4f90bSShashank Sharma 	 */
306b6c4f90bSShashank Sharma 	struct list_head tlb_flush_waitlist;
307d1e29462SChristian König };
308d1e29462SChristian König 
3096dd09027SChristian König struct amdgpu_vm_update_funcs {
31059276f05SNirmoy Das 	int (*map_table)(struct amdgpu_bo_vm *bo);
3114da5a95bSChristian König 	int (*prepare)(struct amdgpu_vm_update_params *p,
3124da5a95bSChristian König 		       struct amdgpu_sync *sync);
3136dd09027SChristian König 	int (*update)(struct amdgpu_vm_update_params *p,
31459276f05SNirmoy Das 		      struct amdgpu_bo_vm *bo, uint64_t pe, uint64_t addr,
3156dd09027SChristian König 		      unsigned count, uint32_t incr, uint64_t flags);
3166dd09027SChristian König 	int (*commit)(struct amdgpu_vm_update_params *p,
3176dd09027SChristian König 		      struct dma_fence **fence);
3186dd09027SChristian König };
3196dd09027SChristian König 
3202e8ef6a5SAlex Deucher struct amdgpu_vm_fault_info {
3212e8ef6a5SAlex Deucher 	/* fault address */
3222e8ef6a5SAlex Deucher 	uint64_t	addr;
3232e8ef6a5SAlex Deucher 	/* fault status register */
3242e8ef6a5SAlex Deucher 	uint32_t	status;
3252e8ef6a5SAlex Deucher 	/* which vmhub? gfxhub, mmhub, etc. */
3262e8ef6a5SAlex Deucher 	unsigned int	vmhub;
3272e8ef6a5SAlex Deucher };
3282e8ef6a5SAlex Deucher 
329fdee0872SYunxiang Li struct amdgpu_mem_stats {
330fdee0872SYunxiang Li 	struct drm_memory_stats drm;
331fdee0872SYunxiang Li 
332*74ef9527SYunxiang Li 	/* buffers that requested this placement but are currently evicted */
333fdee0872SYunxiang Li 	uint64_t evicted;
334fdee0872SYunxiang Li };
335fdee0872SYunxiang Li 
336073440d2SChristian König struct amdgpu_vm {
337073440d2SChristian König 	/* tree of virtual addresses mapped */
338f808c13fSDavidlohr Bueso 	struct rb_root_cached	va;
339073440d2SChristian König 
340a269e449SAlex Sierra 	/* Lock to prevent eviction while we are updating page tables
341a269e449SAlex Sierra 	 * use vm_eviction_lock/unlock(vm)
342a269e449SAlex Sierra 	 */
343b4ff0f8aSChristian König 	struct mutex		eviction_lock;
344b4ff0f8aSChristian König 	bool			evicting;
345a269e449SAlex Sierra 	unsigned int		saved_flags;
346b4ff0f8aSChristian König 
3470479956cSPhilip Yang 	/* Lock to protect vm_bo add/del/move on all lists of vm */
3480479956cSPhilip Yang 	spinlock_t		status_lock;
3490479956cSPhilip Yang 
350*74ef9527SYunxiang Li 	/* Memory statistics for this vm, protected by status_lock */
351*74ef9527SYunxiang Li 	struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM];
352*74ef9527SYunxiang Li 
35350661eb1SFelix Kuehling 	/* Per-VM and PT BOs who needs a validation */
3543f3333f8SChristian König 	struct list_head	evicted;
3553f3333f8SChristian König 
35650661eb1SFelix Kuehling 	/* BOs for user mode queues that need a validation */
35750661eb1SFelix Kuehling 	struct list_head	evicted_user;
35850661eb1SFelix Kuehling 
359ea09729cSChristian König 	/* PT BOs which relocated and their parent need an update */
360ea09729cSChristian König 	struct list_head	relocated;
361ea09729cSChristian König 
362c12a2ee5SChristian König 	/* per VM BOs moved, but not yet updated in the PT */
36327c7b9aeSChristian König 	struct list_head	moved;
364073440d2SChristian König 
365806f043fSChristian König 	/* All BOs of this VM not currently in the state machine */
366806f043fSChristian König 	struct list_head	idle;
367806f043fSChristian König 
368c12a2ee5SChristian König 	/* regular invalidated BOs, but not yet updated in the PT */
369c12a2ee5SChristian König 	struct list_head	invalidated;
370c12a2ee5SChristian König 
371073440d2SChristian König 	/* BO mappings freed, but not yet updated in the PT */
372073440d2SChristian König 	struct list_head	freed;
373073440d2SChristian König 
3740e601a04SMihir Bhogilal Patel 	/* BOs which are invalidated, has been updated in the PTs */
3750e601a04SMihir Bhogilal Patel 	struct list_head        done;
3760e601a04SMihir Bhogilal Patel 
377073440d2SChristian König 	/* contains the page directory */
378391629bdSNirmoy Das 	struct amdgpu_vm_bo_base     root;
379d5884513SChristian König 	struct dma_fence	*last_update;
380073440d2SChristian König 
381a2cf3247SChristian König 	/* Scheduler entities for page table updates */
382eaad0c3aSChristian König 	struct drm_sched_entity	immediate;
383a2cf3247SChristian König 	struct drm_sched_entity	delayed;
384073440d2SChristian König 
3855255e146SChristian König 	/* Last finished delayed update */
3865255e146SChristian König 	atomic64_t		tlb_seq;
3877c703a7dSxinhui pan 	struct dma_fence	*last_tlb_flush;
38894e2dae0SFelix Kuehling 	atomic64_t		kfd_last_flushed_seq;
389d8a3f0a0SChristian Koenig 	uint64_t		tlb_fence_context;
3905255e146SChristian König 
391f88e295eSChristian König 	/* How many times we had to re-generate the page tables */
392f88e295eSChristian König 	uint64_t		generation;
393f88e295eSChristian König 
3949c466bcbSChristian König 	/* Last unlocked submission to the scheduler entities */
3959c466bcbSChristian König 	struct dma_fence	*last_unlocked;
39690b69cdcSChristian König 
39702208441SFelix Kuehling 	unsigned int		pasid;
398e44a0fe6SChristian König 	bool			reserved_vmid[AMDGPU_MAX_VMHUBS];
3999a4b7d4cSHarish Kasiviswanathan 
4009a4b7d4cSHarish Kasiviswanathan 	/* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
4019a4b7d4cSHarish Kasiviswanathan 	bool					use_cpu_for_update;
40251ac7eecSYong Zhao 
4036dd09027SChristian König 	/* Functions to use for VM table updates */
4046dd09027SChristian König 	const struct amdgpu_vm_update_funcs	*update_funcs;
4056dd09027SChristian König 
406c98171ccSFelix Kuehling 	/* Up to 128 pending retry page faults */
407a2f14820SFelix Kuehling 	DECLARE_KFIFO(faults, u64, 128);
408c98171ccSFelix Kuehling 
4095b21d3e5SFelix Kuehling 	/* Points to the KFD process VM info */
4105b21d3e5SFelix Kuehling 	struct amdkfd_process_info *process_info;
4115b21d3e5SFelix Kuehling 
4125b21d3e5SFelix Kuehling 	/* List node in amdkfd_process_info.vm_list_head */
4135b21d3e5SFelix Kuehling 	struct list_head	vm_list_node;
4145b21d3e5SFelix Kuehling 
4155b21d3e5SFelix Kuehling 	/* Valid while the PD is reserved or fenced */
4165b21d3e5SFelix Kuehling 	uint64_t		pd_phys_addr;
4172aa37bf5SAndrey Grodzovsky 
4182aa37bf5SAndrey Grodzovsky 	/* Some basic info about the task */
419b8f67b9dSShashank Sharma 	struct amdgpu_task_info *task_info;
420f921661bSHuang Rui 
421f921661bSHuang Rui 	/* Store positions of group of BOs */
422f921661bSHuang Rui 	struct ttm_lru_bulk_move lru_bulk_move;
423f43ef951SAlex Sierra 	/* Flag to indicate if VM is used for compute */
424f43ef951SAlex Sierra 	bool			is_compute_context;
425934deb64SPhilip Yang 
426934deb64SPhilip Yang 	/* Memory partition number, -1 means any partition */
427934deb64SPhilip Yang 	int8_t			mem_id;
4282e8ef6a5SAlex Deucher 
4292e8ef6a5SAlex Deucher 	/* cached fault info */
4302e8ef6a5SAlex Deucher 	struct amdgpu_vm_fault_info fault_info;
431073440d2SChristian König };
432073440d2SChristian König 
4337645670dSChristian König struct amdgpu_vm_manager {
4347645670dSChristian König 	/* Handling of VMIDs */
435620f774fSChristian König 	struct amdgpu_vmid_mgr			id_mgr[AMDGPU_MAX_VMHUBS];
43640111ec2SFelix Kuehling 	unsigned int				first_kfd_vmid;
43720a5f5a9SChristian König 	bool					concurrent_flush;
438073440d2SChristian König 
439073440d2SChristian König 	/* Handling of VM fences */
440073440d2SChristian König 	u64					fence_context;
441073440d2SChristian König 	unsigned				seqno[AMDGPU_MAX_RINGS];
442073440d2SChristian König 
44322770e5aSFelix Kuehling 	uint64_t				max_pfn;
4448437a097SChristian König 	uint32_t				num_level;
44536b32a68SZhang, Jerry 	uint32_t				block_size;
446e618d306SRoger He 	uint32_t				fragment_size;
447196f7489SChunming Zhou 	enum amdgpu_vm_level			root_level;
448073440d2SChristian König 	/* vram base address for page table entry  */
449073440d2SChristian König 	u64					vram_base_offset;
450073440d2SChristian König 	/* vm pte handling */
451073440d2SChristian König 	const struct amdgpu_vm_pte_funcs	*vm_pte_funcs;
4520c88b430SNirmoy Das 	struct drm_gpu_scheduler		*vm_pte_scheds[AMDGPU_MAX_RINGS];
4530c88b430SNirmoy Das 	unsigned				vm_pte_num_scheds;
454c4229c6eSChristian König 	struct amdgpu_ring			*page_fault;
455284710faSChristian König 
456284710faSChristian König 	/* partial resident texture handling */
457284710faSChristian König 	spinlock_t				prt_lock;
458451bc8ebSChristian König 	atomic_t				num_prt_users;
4599a4b7d4cSHarish Kasiviswanathan 
4609a4b7d4cSHarish Kasiviswanathan 	/* controls how VM page tables are updated for Graphics and Compute.
4619a4b7d4cSHarish Kasiviswanathan 	 * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
4629a4b7d4cSHarish Kasiviswanathan 	 * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
4639a4b7d4cSHarish Kasiviswanathan 	 */
4649a4b7d4cSHarish Kasiviswanathan 	int					vm_update_mode;
46502208441SFelix Kuehling 
46602208441SFelix Kuehling 	/* PASID to VM mapping, will be used in interrupt context to
46702208441SFelix Kuehling 	 * look up VM of a page fault
46802208441SFelix Kuehling 	 */
469dcb388edSNirmoy Das 	struct xarray				pasids;
470dc406d92SSunil Khatri 	/* Global registration of recent page fault information */
471dc406d92SSunil Khatri 	struct amdgpu_vm_fault_info	fault_info;
472073440d2SChristian König };
473073440d2SChristian König 
474d27afacfSPhilip Yang struct amdgpu_bo_va_mapping;
475d27afacfSPhilip Yang 
4764473e1dbSHuang Rui #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
4774473e1dbSHuang Rui #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
4784473e1dbSHuang Rui #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
4794473e1dbSHuang Rui 
4806dd09027SChristian König extern const struct amdgpu_vm_update_funcs amdgpu_vm_cpu_funcs;
4816dd09027SChristian König extern const struct amdgpu_vm_update_funcs amdgpu_vm_sdma_funcs;
4826dd09027SChristian König 
483073440d2SChristian König void amdgpu_vm_manager_init(struct amdgpu_device *adev);
484073440d2SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
48556753e73SChristian König 
486dcb388edSNirmoy Das int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
487dcb388edSNirmoy Das 			u32 pasid);
488dcb388edSNirmoy Das 
48956753e73SChristian König long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout);
4905003ca63SGuchun Chen int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, int32_t xcp_id);
49188f7f881SNirmoy Das int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm);
492073440d2SChristian König void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
4938abc1eb2SChristian König int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec,
4948abc1eb2SChristian König 		      unsigned int num_fences);
4953f3333f8SChristian König bool amdgpu_vm_ready(struct amdgpu_vm *vm);
496f88e295eSChristian König uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm);
49750661eb1SFelix Kuehling int amdgpu_vm_validate(struct amdgpu_device *adev, struct amdgpu_vm *vm,
49850661eb1SFelix Kuehling 		       struct ww_acquire_ctx *ticket,
499073440d2SChristian König 		       int (*callback)(void *p, struct amdgpu_bo *bo),
500073440d2SChristian König 		       void *param);
5018fdf074fSMonk Liu int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync);
502807e2994SChristian König int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
503eaad0c3aSChristian König 			  struct amdgpu_vm *vm, bool immediate);
504073440d2SChristian König int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
505f3467818SNicolai Hähnle 			  struct amdgpu_vm *vm,
506f3467818SNicolai Hähnle 			  struct dma_fence **fence);
50773fb16e7SChristian König int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
5085a104cb9SFelix Kuehling 			   struct amdgpu_vm *vm,
5095a104cb9SFelix Kuehling 			   struct ww_acquire_ctx *ticket);
51094e2dae0SFelix Kuehling int amdgpu_vm_flush_compute_tlb(struct amdgpu_device *adev,
51194e2dae0SFelix Kuehling 				struct amdgpu_vm *vm,
51294e2dae0SFelix Kuehling 				uint32_t flush_type,
51394e2dae0SFelix Kuehling 				uint32_t xcc_mask);
514184a69caSChristian König void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
515184a69caSChristian König 			    struct amdgpu_vm *vm, struct amdgpu_bo *bo);
51630671b44SChristian König int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
5174da5a95bSChristian König 			   bool immediate, bool unlocked, bool flush_tlb,
5184da5a95bSChristian König 			   bool allow_override, struct amdgpu_sync *sync,
5194da5a95bSChristian König 			   uint64_t start, uint64_t last, uint64_t flags,
5204da5a95bSChristian König 			   uint64_t offset, uint64_t vram_base,
52130671b44SChristian König 			   struct ttm_resource *res, dma_addr_t *pages_addr,
5228f8cc3fbSChristian König 			   struct dma_fence **fence);
523073440d2SChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev,
524073440d2SChristian König 			struct amdgpu_bo_va *bo_va,
5258f8cc3fbSChristian König 			bool clear);
5266ceeb144SChristian König bool amdgpu_vm_evictable(struct amdgpu_bo *bo);
527a541a6e8SYunxiang Li void amdgpu_vm_bo_invalidate(struct amdgpu_bo *bo, bool evicted);
528*74ef9527SYunxiang Li void amdgpu_vm_update_stats(struct amdgpu_vm_bo_base *base,
529*74ef9527SYunxiang Li 			    struct ttm_resource *new_res, int sign);
530*74ef9527SYunxiang Li void amdgpu_vm_bo_update_shared(struct amdgpu_bo *bo);
531*74ef9527SYunxiang Li void amdgpu_vm_bo_move(struct amdgpu_bo *bo, struct ttm_resource *new_mem,
532*74ef9527SYunxiang Li 		       bool evicted);
5336dd09027SChristian König uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
534073440d2SChristian König struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
535073440d2SChristian König 				       struct amdgpu_bo *bo);
536073440d2SChristian König struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
537073440d2SChristian König 				      struct amdgpu_vm *vm,
538073440d2SChristian König 				      struct amdgpu_bo *bo);
539073440d2SChristian König int amdgpu_vm_bo_map(struct amdgpu_device *adev,
540073440d2SChristian König 		     struct amdgpu_bo_va *bo_va,
541073440d2SChristian König 		     uint64_t addr, uint64_t offset,
542268c3001SChristian König 		     uint64_t size, uint64_t flags);
54380f95c57SChristian König int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
54480f95c57SChristian König 			     struct amdgpu_bo_va *bo_va,
54580f95c57SChristian König 			     uint64_t addr, uint64_t offset,
54680f95c57SChristian König 			     uint64_t size, uint64_t flags);
547073440d2SChristian König int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
548073440d2SChristian König 		       struct amdgpu_bo_va *bo_va,
549073440d2SChristian König 		       uint64_t addr);
550dc54d3d1SChristian König int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
551dc54d3d1SChristian König 				struct amdgpu_vm *vm,
552dc54d3d1SChristian König 				uint64_t saddr, uint64_t size);
553aebc5e6fSChristian König struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
554aebc5e6fSChristian König 							 uint64_t addr);
5558ab19ea6SChristian König void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket);
556e56694f7SChristian König void amdgpu_vm_bo_del(struct amdgpu_device *adev,
557073440d2SChristian König 		      struct amdgpu_bo_va *bo_va);
55843370c4cSFelix Kuehling void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
559f3368128SChristian König 			   uint32_t fragment_size_default, unsigned max_level,
560f3368128SChristian König 			   unsigned max_bits);
561cfbcacf4SChunming Zhou int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
562b9bf33d5SChunming Zhou bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
563b9bf33d5SChunming Zhou 				  struct amdgpu_job *job);
564e59c0205SAlex Xie void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
565073440d2SChristian König 
566b8f67b9dSShashank Sharma struct amdgpu_task_info *
567b8f67b9dSShashank Sharma amdgpu_vm_get_task_info_pasid(struct amdgpu_device *adev, u32 pasid);
568b8f67b9dSShashank Sharma 
569b8f67b9dSShashank Sharma struct amdgpu_task_info *
570b8f67b9dSShashank Sharma amdgpu_vm_get_task_info_vm(struct amdgpu_vm *vm);
571b8f67b9dSShashank Sharma 
572b8f67b9dSShashank Sharma void amdgpu_vm_put_task_info(struct amdgpu_task_info *task_info);
573b8f67b9dSShashank Sharma 
574c7b6bac9SFenghua Yu bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
5756ef29715SXiaogang Chen 			    u32 vmid, u32 node_id, uint64_t addr, uint64_t ts,
5765fb34bd9SAlex Sierra 			    bool write_fault);
5772aa37bf5SAndrey Grodzovsky 
5782aa37bf5SAndrey Grodzovsky void amdgpu_vm_set_task_info(struct amdgpu_vm *vm);
5792aa37bf5SAndrey Grodzovsky 
580f921661bSHuang Rui void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
581f921661bSHuang Rui 				struct amdgpu_vm *vm);
582d6530c33SMarek Olšák void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
583*74ef9527SYunxiang Li 			  struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM]);
584b61857b5SChunming Zhou 
585184a69caSChristian König int amdgpu_vm_pt_clear(struct amdgpu_device *adev, struct amdgpu_vm *vm,
586184a69caSChristian König 		       struct amdgpu_bo_vm *vmbo, bool immediate);
587184a69caSChristian König int amdgpu_vm_pt_create(struct amdgpu_device *adev, struct amdgpu_vm *vm,
5885003ca63SGuchun Chen 			int level, bool immediate, struct amdgpu_bo_vm **vmbo,
5895003ca63SGuchun Chen 			int32_t xcp_id);
590184a69caSChristian König void amdgpu_vm_pt_free_root(struct amdgpu_device *adev, struct amdgpu_vm *vm);
591184a69caSChristian König 
592184a69caSChristian König int amdgpu_vm_pde_update(struct amdgpu_vm_update_params *params,
593184a69caSChristian König 			 struct amdgpu_vm_bo_base *entry);
594184a69caSChristian König int amdgpu_vm_ptes_update(struct amdgpu_vm_update_params *params,
595184a69caSChristian König 			  uint64_t start, uint64_t end,
596184a69caSChristian König 			  uint64_t dst, uint64_t flags);
5973e43b760SPhilip Yang void amdgpu_vm_pt_free_work(struct work_struct *work);
598b6c4f90bSShashank Sharma void amdgpu_vm_pt_free_list(struct amdgpu_device *adev,
599b6c4f90bSShashank Sharma 			    struct amdgpu_vm_update_params *params);
600184a69caSChristian König 
601ff72bc40SMihir Bhogilal Patel #if defined(CONFIG_DEBUG_FS)
602ff72bc40SMihir Bhogilal Patel void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m);
603ff72bc40SMihir Bhogilal Patel #endif
604ff72bc40SMihir Bhogilal Patel 
605eb58ad14SXiaogang Chen int amdgpu_vm_pt_map_tables(struct amdgpu_device *adev, struct amdgpu_vm *vm);
606eb58ad14SXiaogang Chen 
60726e20235STvrtko Ursulin bool amdgpu_vm_is_bo_always_valid(struct amdgpu_vm *vm, struct amdgpu_bo *bo);
60826e20235STvrtko Ursulin 
6095255e146SChristian König /**
6105255e146SChristian König  * amdgpu_vm_tlb_seq - return tlb flush sequence number
6115255e146SChristian König  * @vm: the amdgpu_vm structure to query
6125255e146SChristian König  *
6135255e146SChristian König  * Returns the tlb flush sequence number which indicates that the VM TLBs needs
6145255e146SChristian König  * to be invalidated whenever the sequence number change.
6155255e146SChristian König  */
amdgpu_vm_tlb_seq(struct amdgpu_vm * vm)6165255e146SChristian König static inline uint64_t amdgpu_vm_tlb_seq(struct amdgpu_vm *vm)
6175255e146SChristian König {
618f9e69496SChristian König 	unsigned long flags;
619f9e69496SChristian König 	spinlock_t *lock;
620f9e69496SChristian König 
621f9e69496SChristian König 	/*
622f9e69496SChristian König 	 * Workaround to stop racing between the fence signaling and handling
623f9e69496SChristian König 	 * the cb. The lock is static after initially setting it up, just make
624f9e69496SChristian König 	 * sure that the dma_fence structure isn't freed up.
625f9e69496SChristian König 	 */
626f9e69496SChristian König 	rcu_read_lock();
627f9e69496SChristian König 	lock = vm->last_tlb_flush->lock;
628f9e69496SChristian König 	rcu_read_unlock();
629f9e69496SChristian König 
630f9e69496SChristian König 	spin_lock_irqsave(lock, flags);
631f9e69496SChristian König 	spin_unlock_irqrestore(lock, flags);
632f9e69496SChristian König 
6335255e146SChristian König 	return atomic64_read(&vm->tlb_seq);
6345255e146SChristian König }
6355255e146SChristian König 
6360bc71adcSPhilip Yang /*
6370bc71adcSPhilip Yang  * vm eviction_lock can be taken in MMU notifiers. Make sure no reclaim-FS
6380bc71adcSPhilip Yang  * happens while holding this lock anywhere to prevent deadlocks when
6390bc71adcSPhilip Yang  * an MMU notifier runs in reclaim-FS context.
6400bc71adcSPhilip Yang  */
amdgpu_vm_eviction_lock(struct amdgpu_vm * vm)6410bc71adcSPhilip Yang static inline void amdgpu_vm_eviction_lock(struct amdgpu_vm *vm)
6420bc71adcSPhilip Yang {
6430bc71adcSPhilip Yang 	mutex_lock(&vm->eviction_lock);
6440bc71adcSPhilip Yang 	vm->saved_flags = memalloc_noreclaim_save();
6450bc71adcSPhilip Yang }
6460bc71adcSPhilip Yang 
amdgpu_vm_eviction_trylock(struct amdgpu_vm * vm)6470bc71adcSPhilip Yang static inline bool amdgpu_vm_eviction_trylock(struct amdgpu_vm *vm)
6480bc71adcSPhilip Yang {
6490bc71adcSPhilip Yang 	if (mutex_trylock(&vm->eviction_lock)) {
6500bc71adcSPhilip Yang 		vm->saved_flags = memalloc_noreclaim_save();
6510bc71adcSPhilip Yang 		return true;
6520bc71adcSPhilip Yang 	}
6530bc71adcSPhilip Yang 	return false;
6540bc71adcSPhilip Yang }
6550bc71adcSPhilip Yang 
amdgpu_vm_eviction_unlock(struct amdgpu_vm * vm)6560bc71adcSPhilip Yang static inline void amdgpu_vm_eviction_unlock(struct amdgpu_vm *vm)
6570bc71adcSPhilip Yang {
6580bc71adcSPhilip Yang 	memalloc_noreclaim_restore(vm->saved_flags);
6590bc71adcSPhilip Yang 	mutex_unlock(&vm->eviction_lock);
6600bc71adcSPhilip Yang }
6610bc71adcSPhilip Yang 
6622e8ef6a5SAlex Deucher void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev,
6632e8ef6a5SAlex Deucher 				  unsigned int pasid,
6642e8ef6a5SAlex Deucher 				  uint64_t addr,
6652e8ef6a5SAlex Deucher 				  uint32_t status,
6662e8ef6a5SAlex Deucher 				  unsigned int vmhub);
667d8a3f0a0SChristian Koenig void amdgpu_vm_tlb_fence_create(struct amdgpu_device *adev,
668d8a3f0a0SChristian Koenig 				 struct amdgpu_vm *vm,
669d8a3f0a0SChristian Koenig 				 struct dma_fence **fence);
6702e8ef6a5SAlex Deucher 
671073440d2SChristian König #endif
672