1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher * Copyright 2008 Red Hat Inc.
4d38ceaf9SAlex Deucher * Copyright 2009 Jerome Glisse.
5d38ceaf9SAlex Deucher *
6d38ceaf9SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher *
13d38ceaf9SAlex Deucher * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher *
16d38ceaf9SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19d38ceaf9SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher *
24d38ceaf9SAlex Deucher * Authors: Dave Airlie
25d38ceaf9SAlex Deucher * Alex Deucher
26d38ceaf9SAlex Deucher * Jerome Glisse
27d38ceaf9SAlex Deucher */
2887444254SRoy Sun
29f54d1867SChris Wilson #include <linux/dma-fence-array.h>
30a9f87f64SChristian König #include <linux/interval_tree_generic.h>
3102208441SFelix Kuehling #include <linux/idr.h>
320cf0ee98SArunpravin #include <linux/dma-buf.h>
33fdf2f6c5SSam Ravnborg
34d38ceaf9SAlex Deucher #include <drm/amdgpu_drm.h>
35f89f8c6bSAndrey Grodzovsky #include <drm/drm_drv.h>
36a3185f91SChristian König #include <drm/ttm/ttm_tt.h>
378abc1eb2SChristian König #include <drm/drm_exec.h>
38d38ceaf9SAlex Deucher #include "amdgpu.h"
3974ef9527SYunxiang Li #include "amdgpu_vm.h"
40d38ceaf9SAlex Deucher #include "amdgpu_trace.h"
41ede0dd86SFelix Kuehling #include "amdgpu_amdkfd.h"
42c8c5e569SAndrey Grodzovsky #include "amdgpu_gmc.h"
43df399b06Sshaoyunl #include "amdgpu_xgmi.h"
440cf0ee98SArunpravin #include "amdgpu_dma_buf.h"
450ccc3ccfSChristian König #include "amdgpu_res_cursor.h"
46ea53af8aSAlex Sierra #include "kfd_svm.h"
47d38ceaf9SAlex Deucher
487fc48e59SAndrey Grodzovsky /**
497fc48e59SAndrey Grodzovsky * DOC: GPUVM
507fc48e59SAndrey Grodzovsky *
514670ac70SAlex Deucher * GPUVM is the MMU functionality provided on the GPU.
524670ac70SAlex Deucher * GPUVM is similar to the legacy GART on older asics, however
534670ac70SAlex Deucher * rather than there being a single global GART table
544670ac70SAlex Deucher * for the entire GPU, there can be multiple GPUVM page tables active
554670ac70SAlex Deucher * at any given time. The GPUVM page tables can contain a mix
564670ac70SAlex Deucher * VRAM pages and system pages (both memory and MMIO) and system pages
57d38ceaf9SAlex Deucher * can be mapped as snooped (cached system pages) or unsnooped
58d38ceaf9SAlex Deucher * (uncached system pages).
594670ac70SAlex Deucher *
604670ac70SAlex Deucher * Each active GPUVM has an ID associated with it and there is a page table
614670ac70SAlex Deucher * linked with each VMID. When executing a command buffer,
624670ac70SAlex Deucher * the kernel tells the engine what VMID to use for that command
63d38ceaf9SAlex Deucher * buffer. VMIDs are allocated dynamically as commands are submitted.
64d38ceaf9SAlex Deucher * The userspace drivers maintain their own address space and the kernel
65d38ceaf9SAlex Deucher * sets up their pages tables accordingly when they submit their
66d38ceaf9SAlex Deucher * command buffers and a VMID is assigned.
674670ac70SAlex Deucher * The hardware supports up to 16 active GPUVMs at any given time.
684670ac70SAlex Deucher *
694670ac70SAlex Deucher * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending
704670ac70SAlex Deucher * on the ASIC family. GPUVM supports RWX attributes on each page as well
714670ac70SAlex Deucher * as other features such as encryption and caching attributes.
724670ac70SAlex Deucher *
734670ac70SAlex Deucher * VMID 0 is special. It is the GPUVM used for the kernel driver. In
744670ac70SAlex Deucher * addition to an aperture managed by a page table, VMID 0 also has
754670ac70SAlex Deucher * several other apertures. There is an aperture for direct access to VRAM
764670ac70SAlex Deucher * and there is a legacy AGP aperture which just forwards accesses directly
774670ac70SAlex Deucher * to the matching system physical addresses (or IOVAs when an IOMMU is
784670ac70SAlex Deucher * present). These apertures provide direct access to these memories without
794670ac70SAlex Deucher * incurring the overhead of a page table. VMID 0 is used by the kernel
804670ac70SAlex Deucher * driver for tasks like memory management.
814670ac70SAlex Deucher *
824670ac70SAlex Deucher * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory.
834670ac70SAlex Deucher * For user applications, each application can have their own unique GPUVM
844670ac70SAlex Deucher * address space. The application manages the address space and the kernel
854670ac70SAlex Deucher * driver manages the GPUVM page tables for each process. If an GPU client
864670ac70SAlex Deucher * accesses an invalid page, it will generate a GPU page fault, similar to
874670ac70SAlex Deucher * accessing an invalid page on a CPU.
88d38ceaf9SAlex Deucher */
89d38ceaf9SAlex Deucher
90a9f87f64SChristian König #define START(node) ((node)->start)
91a9f87f64SChristian König #define LAST(node) ((node)->last)
92a9f87f64SChristian König
93a9f87f64SChristian König INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
94a9f87f64SChristian König START, LAST, static, amdgpu_vm_it)
95a9f87f64SChristian König
96a9f87f64SChristian König #undef START
97a9f87f64SChristian König #undef LAST
98a9f87f64SChristian König
997fc48e59SAndrey Grodzovsky /**
1007fc48e59SAndrey Grodzovsky * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
1017fc48e59SAndrey Grodzovsky */
102284710faSChristian König struct amdgpu_prt_cb {
1037fc48e59SAndrey Grodzovsky
1047fc48e59SAndrey Grodzovsky /**
1057fc48e59SAndrey Grodzovsky * @adev: amdgpu device
1067fc48e59SAndrey Grodzovsky */
107284710faSChristian König struct amdgpu_device *adev;
1087fc48e59SAndrey Grodzovsky
1097fc48e59SAndrey Grodzovsky /**
1107fc48e59SAndrey Grodzovsky * @cb: callback
1117fc48e59SAndrey Grodzovsky */
112284710faSChristian König struct dma_fence_cb cb;
113284710faSChristian König };
114284710faSChristian König
115dcb388edSNirmoy Das /**
11652b82609SLuben Tuikov * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence
1175255e146SChristian König */
11852b82609SLuben Tuikov struct amdgpu_vm_tlb_seq_struct {
1195255e146SChristian König /**
1205255e146SChristian König * @vm: pointer to the amdgpu_vm structure to set the fence sequence on
1215255e146SChristian König */
1225255e146SChristian König struct amdgpu_vm *vm;
1235255e146SChristian König
1245255e146SChristian König /**
1255255e146SChristian König * @cb: callback
1265255e146SChristian König */
1275255e146SChristian König struct dma_fence_cb cb;
1285255e146SChristian König };
1295255e146SChristian König
1305255e146SChristian König /**
131dcb388edSNirmoy Das * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping
132dcb388edSNirmoy Das *
133dcb388edSNirmoy Das * @adev: amdgpu_device pointer
134dcb388edSNirmoy Das * @vm: amdgpu_vm pointer
135dcb388edSNirmoy Das * @pasid: the pasid the VM is using on this GPU
136dcb388edSNirmoy Das *
137dcb388edSNirmoy Das * Set the pasid this VM is using on this GPU, can also be used to remove the
138dcb388edSNirmoy Das * pasid by passing in zero.
139dcb388edSNirmoy Das *
140dcb388edSNirmoy Das */
amdgpu_vm_set_pasid(struct amdgpu_device * adev,struct amdgpu_vm * vm,u32 pasid)141dcb388edSNirmoy Das int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
142dcb388edSNirmoy Das u32 pasid)
143dcb388edSNirmoy Das {
144dcb388edSNirmoy Das int r;
145dcb388edSNirmoy Das
146dcb388edSNirmoy Das if (vm->pasid == pasid)
147dcb388edSNirmoy Das return 0;
148dcb388edSNirmoy Das
149dcb388edSNirmoy Das if (vm->pasid) {
150dcb388edSNirmoy Das r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid));
151dcb388edSNirmoy Das if (r < 0)
152dcb388edSNirmoy Das return r;
153dcb388edSNirmoy Das
154dcb388edSNirmoy Das vm->pasid = 0;
155dcb388edSNirmoy Das }
156dcb388edSNirmoy Das
157dcb388edSNirmoy Das if (pasid) {
158dcb388edSNirmoy Das r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm,
159dcb388edSNirmoy Das GFP_KERNEL));
160dcb388edSNirmoy Das if (r < 0)
161dcb388edSNirmoy Das return r;
162dcb388edSNirmoy Das
163dcb388edSNirmoy Das vm->pasid = pasid;
164dcb388edSNirmoy Das }
165dcb388edSNirmoy Das
166dcb388edSNirmoy Das
167dcb388edSNirmoy Das return 0;
168dcb388edSNirmoy Das }
169dcb388edSNirmoy Das
170a269e449SAlex Sierra /**
171bcdc9fd6SChristian König * amdgpu_vm_bo_evicted - vm_bo is evicted
172bcdc9fd6SChristian König *
173bcdc9fd6SChristian König * @vm_bo: vm_bo which is evicted
174bcdc9fd6SChristian König *
175bcdc9fd6SChristian König * State for PDs/PTs and per VM BOs which are not at the location they should
176bcdc9fd6SChristian König * be.
177bcdc9fd6SChristian König */
amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base * vm_bo)178bcdc9fd6SChristian König static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
179bcdc9fd6SChristian König {
180bcdc9fd6SChristian König struct amdgpu_vm *vm = vm_bo->vm;
181bcdc9fd6SChristian König struct amdgpu_bo *bo = vm_bo->bo;
182bcdc9fd6SChristian König
183bcdc9fd6SChristian König vm_bo->moved = true;
184757eb2beSPhilip Yang spin_lock(&vm_bo->vm->status_lock);
185bcdc9fd6SChristian König if (bo->tbo.type == ttm_bo_type_kernel)
186bcdc9fd6SChristian König list_move(&vm_bo->vm_status, &vm->evicted);
187bcdc9fd6SChristian König else
188bcdc9fd6SChristian König list_move_tail(&vm_bo->vm_status, &vm->evicted);
189757eb2beSPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
190bcdc9fd6SChristian König }
191bcdc9fd6SChristian König /**
192bcdc9fd6SChristian König * amdgpu_vm_bo_moved - vm_bo is moved
193bcdc9fd6SChristian König *
194bcdc9fd6SChristian König * @vm_bo: vm_bo which is moved
195bcdc9fd6SChristian König *
196bcdc9fd6SChristian König * State for per VM BOs which are moved, but that change is not yet reflected
197bcdc9fd6SChristian König * in the page tables.
198bcdc9fd6SChristian König */
amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base * vm_bo)199bcdc9fd6SChristian König static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
200bcdc9fd6SChristian König {
201998debbdSPhilip Yang spin_lock(&vm_bo->vm->status_lock);
202bcdc9fd6SChristian König list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
203998debbdSPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
204bcdc9fd6SChristian König }
205bcdc9fd6SChristian König
206bcdc9fd6SChristian König /**
207bcdc9fd6SChristian König * amdgpu_vm_bo_idle - vm_bo is idle
208bcdc9fd6SChristian König *
209bcdc9fd6SChristian König * @vm_bo: vm_bo which is now idle
210bcdc9fd6SChristian König *
211bcdc9fd6SChristian König * State for PDs/PTs and per VM BOs which have gone through the state machine
212bcdc9fd6SChristian König * and are now idle.
213bcdc9fd6SChristian König */
amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base * vm_bo)214bcdc9fd6SChristian König static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
215bcdc9fd6SChristian König {
216c1806d78SPhilip Yang spin_lock(&vm_bo->vm->status_lock);
217bcdc9fd6SChristian König list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
218c1806d78SPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
219bcdc9fd6SChristian König vm_bo->moved = false;
220bcdc9fd6SChristian König }
221bcdc9fd6SChristian König
222bcdc9fd6SChristian König /**
223bcdc9fd6SChristian König * amdgpu_vm_bo_invalidated - vm_bo is invalidated
224bcdc9fd6SChristian König *
225bcdc9fd6SChristian König * @vm_bo: vm_bo which is now invalidated
226bcdc9fd6SChristian König *
227bcdc9fd6SChristian König * State for normal BOs which are invalidated and that change not yet reflected
228bcdc9fd6SChristian König * in the PTs.
229bcdc9fd6SChristian König */
amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base * vm_bo)230bcdc9fd6SChristian König static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
231bcdc9fd6SChristian König {
2320479956cSPhilip Yang spin_lock(&vm_bo->vm->status_lock);
233bcdc9fd6SChristian König list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
2340479956cSPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
235bcdc9fd6SChristian König }
236bcdc9fd6SChristian König
237bcdc9fd6SChristian König /**
23850661eb1SFelix Kuehling * amdgpu_vm_bo_evicted_user - vm_bo is evicted
23950661eb1SFelix Kuehling *
24050661eb1SFelix Kuehling * @vm_bo: vm_bo which is evicted
24150661eb1SFelix Kuehling *
24250661eb1SFelix Kuehling * State for BOs used by user mode queues which are not at the location they
24350661eb1SFelix Kuehling * should be.
24450661eb1SFelix Kuehling */
amdgpu_vm_bo_evicted_user(struct amdgpu_vm_bo_base * vm_bo)24550661eb1SFelix Kuehling static void amdgpu_vm_bo_evicted_user(struct amdgpu_vm_bo_base *vm_bo)
24650661eb1SFelix Kuehling {
24750661eb1SFelix Kuehling vm_bo->moved = true;
24850661eb1SFelix Kuehling spin_lock(&vm_bo->vm->status_lock);
24950661eb1SFelix Kuehling list_move(&vm_bo->vm_status, &vm_bo->vm->evicted_user);
25050661eb1SFelix Kuehling spin_unlock(&vm_bo->vm->status_lock);
25150661eb1SFelix Kuehling }
25250661eb1SFelix Kuehling
25350661eb1SFelix Kuehling /**
254a6605c43Sxinhui pan * amdgpu_vm_bo_relocated - vm_bo is reloacted
255a6605c43Sxinhui pan *
256a6605c43Sxinhui pan * @vm_bo: vm_bo which is relocated
257a6605c43Sxinhui pan *
258a6605c43Sxinhui pan * State for PDs/PTs which needs to update their parent PD.
259a6605c43Sxinhui pan * For the root PD, just move to idle state.
260a6605c43Sxinhui pan */
amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base * vm_bo)261a6605c43Sxinhui pan static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
262a6605c43Sxinhui pan {
263b38e77cbSPhilip Yang if (vm_bo->bo->parent) {
264b38e77cbSPhilip Yang spin_lock(&vm_bo->vm->status_lock);
265a6605c43Sxinhui pan list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
266b38e77cbSPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
267b38e77cbSPhilip Yang } else {
268a6605c43Sxinhui pan amdgpu_vm_bo_idle(vm_bo);
269a6605c43Sxinhui pan }
270b38e77cbSPhilip Yang }
271a6605c43Sxinhui pan
272a6605c43Sxinhui pan /**
273bcdc9fd6SChristian König * amdgpu_vm_bo_done - vm_bo is done
274bcdc9fd6SChristian König *
275bcdc9fd6SChristian König * @vm_bo: vm_bo which is now done
276bcdc9fd6SChristian König *
277bcdc9fd6SChristian König * State for normal BOs which are invalidated and that change has been updated
278bcdc9fd6SChristian König * in the PTs.
279bcdc9fd6SChristian König */
amdgpu_vm_bo_done(struct amdgpu_vm_bo_base * vm_bo)280bcdc9fd6SChristian König static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
281bcdc9fd6SChristian König {
2820479956cSPhilip Yang spin_lock(&vm_bo->vm->status_lock);
2830e601a04SMihir Bhogilal Patel list_move(&vm_bo->vm_status, &vm_bo->vm->done);
2840479956cSPhilip Yang spin_unlock(&vm_bo->vm->status_lock);
285bcdc9fd6SChristian König }
286bcdc9fd6SChristian König
287bcdc9fd6SChristian König /**
28855bf196fSChristian König * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine
28955bf196fSChristian König * @vm: the VM which state machine to reset
29055bf196fSChristian König *
29155bf196fSChristian König * Move all vm_bo object in the VM into a state where they will be updated
29255bf196fSChristian König * again during validation.
29355bf196fSChristian König */
amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm * vm)29455bf196fSChristian König static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm)
29555bf196fSChristian König {
29655bf196fSChristian König struct amdgpu_vm_bo_base *vm_bo, *tmp;
29755bf196fSChristian König
29855bf196fSChristian König spin_lock(&vm->status_lock);
29955bf196fSChristian König list_splice_init(&vm->done, &vm->invalidated);
30055bf196fSChristian König list_for_each_entry(vm_bo, &vm->invalidated, vm_status)
30155bf196fSChristian König vm_bo->moved = true;
30255bf196fSChristian König list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) {
30355bf196fSChristian König struct amdgpu_bo *bo = vm_bo->bo;
30455bf196fSChristian König
30587825c86SZhenGuo Yin vm_bo->moved = true;
30655bf196fSChristian König if (!bo || bo->tbo.type != ttm_bo_type_kernel)
30755bf196fSChristian König list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
30855bf196fSChristian König else if (bo->parent)
30955bf196fSChristian König list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
31055bf196fSChristian König }
31155bf196fSChristian König spin_unlock(&vm->status_lock);
31255bf196fSChristian König }
31355bf196fSChristian König
31455bf196fSChristian König /**
31574ef9527SYunxiang Li * amdgpu_vm_update_shared - helper to update shared memory stat
31674ef9527SYunxiang Li * @base: base structure for tracking BO usage in a VM
31774ef9527SYunxiang Li *
31874ef9527SYunxiang Li * Takes the vm status_lock and updates the shared memory stat. If the basic
31974ef9527SYunxiang Li * stat changed (e.g. buffer was moved) amdgpu_vm_update_stats need to be called
32074ef9527SYunxiang Li * as well.
32174ef9527SYunxiang Li */
amdgpu_vm_update_shared(struct amdgpu_vm_bo_base * base)32274ef9527SYunxiang Li static void amdgpu_vm_update_shared(struct amdgpu_vm_bo_base *base)
32374ef9527SYunxiang Li {
32474ef9527SYunxiang Li struct amdgpu_vm *vm = base->vm;
32574ef9527SYunxiang Li struct amdgpu_bo *bo = base->bo;
32674ef9527SYunxiang Li uint64_t size = amdgpu_bo_size(bo);
32774ef9527SYunxiang Li uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo);
32874ef9527SYunxiang Li bool shared;
32974ef9527SYunxiang Li
33074ef9527SYunxiang Li spin_lock(&vm->status_lock);
33174ef9527SYunxiang Li shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base);
33274ef9527SYunxiang Li if (base->shared != shared) {
33374ef9527SYunxiang Li base->shared = shared;
33474ef9527SYunxiang Li if (shared) {
33574ef9527SYunxiang Li vm->stats[bo_memtype].drm.shared += size;
33674ef9527SYunxiang Li vm->stats[bo_memtype].drm.private -= size;
33774ef9527SYunxiang Li } else {
33874ef9527SYunxiang Li vm->stats[bo_memtype].drm.shared -= size;
33974ef9527SYunxiang Li vm->stats[bo_memtype].drm.private += size;
34074ef9527SYunxiang Li }
34174ef9527SYunxiang Li }
34274ef9527SYunxiang Li spin_unlock(&vm->status_lock);
34374ef9527SYunxiang Li }
34474ef9527SYunxiang Li
34574ef9527SYunxiang Li /**
34674ef9527SYunxiang Li * amdgpu_vm_bo_update_shared - callback when bo gets shared/unshared
34774ef9527SYunxiang Li * @bo: amdgpu buffer object
34874ef9527SYunxiang Li *
34974ef9527SYunxiang Li * Update the per VM stats for all the vm if needed from private to shared or
35074ef9527SYunxiang Li * vice versa.
35174ef9527SYunxiang Li */
amdgpu_vm_bo_update_shared(struct amdgpu_bo * bo)35274ef9527SYunxiang Li void amdgpu_vm_bo_update_shared(struct amdgpu_bo *bo)
35374ef9527SYunxiang Li {
35474ef9527SYunxiang Li struct amdgpu_vm_bo_base *base;
35574ef9527SYunxiang Li
35674ef9527SYunxiang Li for (base = bo->vm_bo; base; base = base->next)
35774ef9527SYunxiang Li amdgpu_vm_update_shared(base);
35874ef9527SYunxiang Li }
35974ef9527SYunxiang Li
36074ef9527SYunxiang Li /**
36174ef9527SYunxiang Li * amdgpu_vm_update_stats_locked - helper to update normal memory stat
36274ef9527SYunxiang Li * @base: base structure for tracking BO usage in a VM
36374ef9527SYunxiang Li * @res: the ttm_resource to use for the purpose of accounting, may or may not
36474ef9527SYunxiang Li * be bo->tbo.resource
36574ef9527SYunxiang Li * @sign: if we should add (+1) or subtract (-1) from the stat
36674ef9527SYunxiang Li *
36774ef9527SYunxiang Li * Caller need to have the vm status_lock held. Useful for when multiple update
36874ef9527SYunxiang Li * need to happen at the same time.
36974ef9527SYunxiang Li */
amdgpu_vm_update_stats_locked(struct amdgpu_vm_bo_base * base,struct ttm_resource * res,int sign)37074ef9527SYunxiang Li static void amdgpu_vm_update_stats_locked(struct amdgpu_vm_bo_base *base,
37174ef9527SYunxiang Li struct ttm_resource *res, int sign)
37274ef9527SYunxiang Li {
37374ef9527SYunxiang Li struct amdgpu_vm *vm = base->vm;
37474ef9527SYunxiang Li struct amdgpu_bo *bo = base->bo;
37574ef9527SYunxiang Li int64_t size = sign * amdgpu_bo_size(bo);
37674ef9527SYunxiang Li uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo);
37774ef9527SYunxiang Li
37874ef9527SYunxiang Li /* For drm-total- and drm-shared-, BO are accounted by their preferred
37974ef9527SYunxiang Li * placement, see also amdgpu_bo_mem_stats_placement.
38074ef9527SYunxiang Li */
38174ef9527SYunxiang Li if (base->shared)
38274ef9527SYunxiang Li vm->stats[bo_memtype].drm.shared += size;
38374ef9527SYunxiang Li else
38474ef9527SYunxiang Li vm->stats[bo_memtype].drm.private += size;
38574ef9527SYunxiang Li
38674ef9527SYunxiang Li if (res && res->mem_type < __AMDGPU_PL_NUM) {
38774ef9527SYunxiang Li uint32_t res_memtype = res->mem_type;
38874ef9527SYunxiang Li
38974ef9527SYunxiang Li vm->stats[res_memtype].drm.resident += size;
39074ef9527SYunxiang Li /* BO only count as purgeable if it is resident,
39174ef9527SYunxiang Li * since otherwise there's nothing to purge.
39274ef9527SYunxiang Li */
39374ef9527SYunxiang Li if (bo->flags & AMDGPU_GEM_CREATE_DISCARDABLE)
39474ef9527SYunxiang Li vm->stats[res_memtype].drm.purgeable += size;
39574ef9527SYunxiang Li if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(res_memtype)))
39674ef9527SYunxiang Li vm->stats[bo_memtype].evicted += size;
39774ef9527SYunxiang Li }
39874ef9527SYunxiang Li }
39974ef9527SYunxiang Li
40074ef9527SYunxiang Li /**
40174ef9527SYunxiang Li * amdgpu_vm_update_stats - helper to update normal memory stat
40274ef9527SYunxiang Li * @base: base structure for tracking BO usage in a VM
40374ef9527SYunxiang Li * @res: the ttm_resource to use for the purpose of accounting, may or may not
40474ef9527SYunxiang Li * be bo->tbo.resource
40574ef9527SYunxiang Li * @sign: if we should add (+1) or subtract (-1) from the stat
40674ef9527SYunxiang Li *
40774ef9527SYunxiang Li * Updates the basic memory stat when bo is added/deleted/moved.
40874ef9527SYunxiang Li */
amdgpu_vm_update_stats(struct amdgpu_vm_bo_base * base,struct ttm_resource * res,int sign)40974ef9527SYunxiang Li void amdgpu_vm_update_stats(struct amdgpu_vm_bo_base *base,
41074ef9527SYunxiang Li struct ttm_resource *res, int sign)
41174ef9527SYunxiang Li {
41274ef9527SYunxiang Li struct amdgpu_vm *vm = base->vm;
41374ef9527SYunxiang Li
41474ef9527SYunxiang Li spin_lock(&vm->status_lock);
41574ef9527SYunxiang Li amdgpu_vm_update_stats_locked(base, res, sign);
41674ef9527SYunxiang Li spin_unlock(&vm->status_lock);
41774ef9527SYunxiang Li }
41874ef9527SYunxiang Li
41974ef9527SYunxiang Li /**
420c460f8a6SChristian König * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
421c460f8a6SChristian König *
422c460f8a6SChristian König * @base: base structure for tracking BO usage in a VM
423c460f8a6SChristian König * @vm: vm to which bo is to be added
424c460f8a6SChristian König * @bo: amdgpu buffer object
425c460f8a6SChristian König *
426c460f8a6SChristian König * Initialize a bo_va_base structure and add it to the appropriate lists
427c460f8a6SChristian König *
428c460f8a6SChristian König */
amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base * base,struct amdgpu_vm * vm,struct amdgpu_bo * bo)429184a69caSChristian König void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
430184a69caSChristian König struct amdgpu_vm *vm, struct amdgpu_bo *bo)
431c460f8a6SChristian König {
432c460f8a6SChristian König base->vm = vm;
433c460f8a6SChristian König base->bo = bo;
434646b9025SChristian König base->next = NULL;
435c460f8a6SChristian König INIT_LIST_HEAD(&base->vm_status);
436c460f8a6SChristian König
437c460f8a6SChristian König if (!bo)
438c460f8a6SChristian König return;
439646b9025SChristian König base->next = bo->vm_bo;
440646b9025SChristian König bo->vm_bo = base;
441c460f8a6SChristian König
44274ef9527SYunxiang Li spin_lock(&vm->status_lock);
44374ef9527SYunxiang Li base->shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base);
44474ef9527SYunxiang Li amdgpu_vm_update_stats_locked(base, bo->tbo.resource, +1);
44574ef9527SYunxiang Li spin_unlock(&vm->status_lock);
44674ef9527SYunxiang Li
44726e20235STvrtko Ursulin if (!amdgpu_vm_is_bo_always_valid(vm, bo))
448c460f8a6SChristian König return;
449c460f8a6SChristian König
450d7d7ddc1SChristian König dma_resv_assert_held(vm->root.bo->tbo.base.resv);
451d7d7ddc1SChristian König
452fee2ede1SChristian König ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move);
453fda43ab6SChristian König if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
454bcdc9fd6SChristian König amdgpu_vm_bo_relocated(base);
455c460f8a6SChristian König else
456bcdc9fd6SChristian König amdgpu_vm_bo_idle(base);
457c460f8a6SChristian König
458c460f8a6SChristian König if (bo->preferred_domains &
459d3116756SChristian König amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))
460c460f8a6SChristian König return;
461c460f8a6SChristian König
462c460f8a6SChristian König /*
463c460f8a6SChristian König * we checked all the prerequisites, but it looks like this per vm bo
464c460f8a6SChristian König * is currently evicted. add the bo to the evicted list to make sure it
465c460f8a6SChristian König * is validated on next vm use to avoid fault.
466c460f8a6SChristian König * */
467bcdc9fd6SChristian König amdgpu_vm_bo_evicted(base);
468c460f8a6SChristian König }
469c460f8a6SChristian König
470c460f8a6SChristian König /**
4718abc1eb2SChristian König * amdgpu_vm_lock_pd - lock PD in drm_exec
472d38ceaf9SAlex Deucher *
473d38ceaf9SAlex Deucher * @vm: vm providing the BOs
4748abc1eb2SChristian König * @exec: drm execution context
4758abc1eb2SChristian König * @num_fences: number of extra fences to reserve
476d38ceaf9SAlex Deucher *
4778abc1eb2SChristian König * Lock the VM root PD in the DRM execution context.
478d38ceaf9SAlex Deucher */
amdgpu_vm_lock_pd(struct amdgpu_vm * vm,struct drm_exec * exec,unsigned int num_fences)4798abc1eb2SChristian König int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec,
4808abc1eb2SChristian König unsigned int num_fences)
481d38ceaf9SAlex Deucher {
4828abc1eb2SChristian König /* We need at least two fences for the VM PD/PT updates */
4838abc1eb2SChristian König return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base,
4848abc1eb2SChristian König 2 + num_fences);
4853d5a08c1Smonk.liu }
486d38ceaf9SAlex Deucher
487fc39d903SChristian König /**
488f921661bSHuang Rui * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
489f921661bSHuang Rui *
490f921661bSHuang Rui * @adev: amdgpu device pointer
491f921661bSHuang Rui * @vm: vm providing the BOs
492f921661bSHuang Rui *
493f921661bSHuang Rui * Move all BOs to the end of LRU and remember their positions to put them
494f921661bSHuang Rui * together.
495f921661bSHuang Rui */
amdgpu_vm_move_to_lru_tail(struct amdgpu_device * adev,struct amdgpu_vm * vm)496f921661bSHuang Rui void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
497f921661bSHuang Rui struct amdgpu_vm *vm)
498f921661bSHuang Rui {
499a1f091f8SChristian König spin_lock(&adev->mman.bdev.lru_lock);
5006a9b0289SChristian König ttm_lru_bulk_move_tail(&vm->lru_bulk_move);
501a1f091f8SChristian König spin_unlock(&adev->mman.bdev.lru_lock);
502f921661bSHuang Rui }
503f921661bSHuang Rui
50455bf196fSChristian König /* Create scheduler entities for page table updates */
amdgpu_vm_init_entities(struct amdgpu_device * adev,struct amdgpu_vm * vm)50555bf196fSChristian König static int amdgpu_vm_init_entities(struct amdgpu_device *adev,
50655bf196fSChristian König struct amdgpu_vm *vm)
50755bf196fSChristian König {
50855bf196fSChristian König int r;
50955bf196fSChristian König
51055bf196fSChristian König r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
51155bf196fSChristian König adev->vm_manager.vm_pte_scheds,
51255bf196fSChristian König adev->vm_manager.vm_pte_num_scheds, NULL);
51355bf196fSChristian König if (r)
51455bf196fSChristian König goto error;
51555bf196fSChristian König
51655bf196fSChristian König return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
51755bf196fSChristian König adev->vm_manager.vm_pte_scheds,
51855bf196fSChristian König adev->vm_manager.vm_pte_num_scheds, NULL);
51955bf196fSChristian König
52055bf196fSChristian König error:
52155bf196fSChristian König drm_sched_entity_destroy(&vm->immediate);
52255bf196fSChristian König return r;
52355bf196fSChristian König }
52455bf196fSChristian König
52555bf196fSChristian König /* Destroy the entities for page table updates again */
amdgpu_vm_fini_entities(struct amdgpu_vm * vm)52655bf196fSChristian König static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm)
52755bf196fSChristian König {
52855bf196fSChristian König drm_sched_entity_destroy(&vm->immediate);
52955bf196fSChristian König drm_sched_entity_destroy(&vm->delayed);
53055bf196fSChristian König }
53155bf196fSChristian König
532f921661bSHuang Rui /**
533f88e295eSChristian König * amdgpu_vm_generation - return the page table re-generation counter
534f88e295eSChristian König * @adev: the amdgpu_device
535f88e295eSChristian König * @vm: optional VM to check, might be NULL
536f88e295eSChristian König *
537f88e295eSChristian König * Returns a page table re-generation token to allow checking if submissions
538f88e295eSChristian König * are still valid to use this VM. The VM parameter might be NULL in which case
539f88e295eSChristian König * just the VRAM lost counter will be used.
540f88e295eSChristian König */
amdgpu_vm_generation(struct amdgpu_device * adev,struct amdgpu_vm * vm)541f88e295eSChristian König uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm)
542f88e295eSChristian König {
543f88e295eSChristian König uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32;
544f88e295eSChristian König
545f88e295eSChristian König if (!vm)
546f88e295eSChristian König return result;
547f88e295eSChristian König
5485659b0c9SZhenGuo Yin result += lower_32_bits(vm->generation);
549f88e295eSChristian König /* Add one if the page tables will be re-generated on next CS */
550f88e295eSChristian König if (drm_sched_entity_error(&vm->delayed))
551f88e295eSChristian König ++result;
552f88e295eSChristian König
553f88e295eSChristian König return result;
554f88e295eSChristian König }
555f88e295eSChristian König
556f88e295eSChristian König /**
55750661eb1SFelix Kuehling * amdgpu_vm_validate - validate evicted BOs tracked in the VM
55856467ebfSChristian König *
5595a712a87SChristian König * @adev: amdgpu device pointer
56056467ebfSChristian König * @vm: vm providing the BOs
56150661eb1SFelix Kuehling * @ticket: optional reservation ticket used to reserve the VM
562f7da30d9SChristian König * @validate: callback to do the validation
563f7da30d9SChristian König * @param: parameter for the validation callback
564d38ceaf9SAlex Deucher *
56550661eb1SFelix Kuehling * Validate the page table BOs and per-VM BOs on command submission if
56650661eb1SFelix Kuehling * necessary. If a ticket is given, also try to validate evicted user queue
56750661eb1SFelix Kuehling * BOs. They must already be reserved with the given ticket.
5687fc48e59SAndrey Grodzovsky *
5697fc48e59SAndrey Grodzovsky * Returns:
5707fc48e59SAndrey Grodzovsky * Validation result.
571d38ceaf9SAlex Deucher */
amdgpu_vm_validate(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket,int (* validate)(void * p,struct amdgpu_bo * bo),void * param)57250661eb1SFelix Kuehling int amdgpu_vm_validate(struct amdgpu_device *adev, struct amdgpu_vm *vm,
57350661eb1SFelix Kuehling struct ww_acquire_ctx *ticket,
574f7da30d9SChristian König int (*validate)(void *p, struct amdgpu_bo *bo),
575f7da30d9SChristian König void *param)
576d38ceaf9SAlex Deucher {
5775659b0c9SZhenGuo Yin uint64_t new_vm_generation = amdgpu_vm_generation(adev, vm);
578757eb2beSPhilip Yang struct amdgpu_vm_bo_base *bo_base;
579757eb2beSPhilip Yang struct amdgpu_bo *bo;
580b4ff0f8aSChristian König int r;
581d38ceaf9SAlex Deucher
5825659b0c9SZhenGuo Yin if (vm->generation != new_vm_generation) {
5835659b0c9SZhenGuo Yin vm->generation = new_vm_generation;
58455bf196fSChristian König amdgpu_vm_bo_reset_state_machine(vm);
58555bf196fSChristian König amdgpu_vm_fini_entities(vm);
58655bf196fSChristian König r = amdgpu_vm_init_entities(adev, vm);
58755bf196fSChristian König if (r)
58855bf196fSChristian König return r;
58955bf196fSChristian König }
59055bf196fSChristian König
591757eb2beSPhilip Yang spin_lock(&vm->status_lock);
592757eb2beSPhilip Yang while (!list_empty(&vm->evicted)) {
593757eb2beSPhilip Yang bo_base = list_first_entry(&vm->evicted,
594757eb2beSPhilip Yang struct amdgpu_vm_bo_base,
595757eb2beSPhilip Yang vm_status);
596757eb2beSPhilip Yang spin_unlock(&vm->status_lock);
597757eb2beSPhilip Yang
598757eb2beSPhilip Yang bo = bo_base->bo;
5995a712a87SChristian König
6003f3333f8SChristian König r = validate(param, bo);
6013f3333f8SChristian König if (r)
602b4ff0f8aSChristian König return r;
6033f3333f8SChristian König
604af4c0f65SChristian König if (bo->tbo.type != ttm_bo_type_kernel) {
605bcdc9fd6SChristian König amdgpu_vm_bo_moved(bo_base);
606af4c0f65SChristian König } else {
60759276f05SNirmoy Das vm->update_funcs->map_table(to_amdgpu_bo_vm(bo));
608bcdc9fd6SChristian König amdgpu_vm_bo_relocated(bo_base);
6093f3333f8SChristian König }
610757eb2beSPhilip Yang spin_lock(&vm->status_lock);
611af4c0f65SChristian König }
61250661eb1SFelix Kuehling while (ticket && !list_empty(&vm->evicted_user)) {
61350661eb1SFelix Kuehling bo_base = list_first_entry(&vm->evicted_user,
61450661eb1SFelix Kuehling struct amdgpu_vm_bo_base,
61550661eb1SFelix Kuehling vm_status);
61650661eb1SFelix Kuehling spin_unlock(&vm->status_lock);
61750661eb1SFelix Kuehling
61850661eb1SFelix Kuehling bo = bo_base->bo;
61950661eb1SFelix Kuehling
62050661eb1SFelix Kuehling if (dma_resv_locking_ctx(bo->tbo.base.resv) != ticket) {
621b8f67b9dSShashank Sharma struct amdgpu_task_info *ti = amdgpu_vm_get_task_info_vm(vm);
622b8f67b9dSShashank Sharma
623b8f67b9dSShashank Sharma pr_warn_ratelimited("Evicted user BO is not reserved\n");
624b8f67b9dSShashank Sharma if (ti) {
625b8f67b9dSShashank Sharma pr_warn_ratelimited("pid %d\n", ti->pid);
626b8f67b9dSShashank Sharma amdgpu_vm_put_task_info(ti);
627b8f67b9dSShashank Sharma }
628b8f67b9dSShashank Sharma
62950661eb1SFelix Kuehling return -EINVAL;
63050661eb1SFelix Kuehling }
63150661eb1SFelix Kuehling
63250661eb1SFelix Kuehling r = validate(param, bo);
63350661eb1SFelix Kuehling if (r)
63450661eb1SFelix Kuehling return r;
63550661eb1SFelix Kuehling
63650661eb1SFelix Kuehling amdgpu_vm_bo_invalidated(bo_base);
63750661eb1SFelix Kuehling
63850661eb1SFelix Kuehling spin_lock(&vm->status_lock);
63950661eb1SFelix Kuehling }
640757eb2beSPhilip Yang spin_unlock(&vm->status_lock);
64134d7be5dSChristian König
642a269e449SAlex Sierra amdgpu_vm_eviction_lock(vm);
643b4ff0f8aSChristian König vm->evicting = false;
644a269e449SAlex Sierra amdgpu_vm_eviction_unlock(vm);
645b4ff0f8aSChristian König
646b4ff0f8aSChristian König return 0;
64734d7be5dSChristian König }
648d38ceaf9SAlex Deucher
64934d7be5dSChristian König /**
65034d7be5dSChristian König * amdgpu_vm_ready - check VM is ready for updates
65134d7be5dSChristian König *
65234d7be5dSChristian König * @vm: VM to check
65334d7be5dSChristian König *
65434d7be5dSChristian König * Check if all VM PDs/PTs are ready for updates
6557fc48e59SAndrey Grodzovsky *
6567fc48e59SAndrey Grodzovsky * Returns:
657c1a66c3bSQiang Yu * True if VM is not evicting.
65834d7be5dSChristian König */
amdgpu_vm_ready(struct amdgpu_vm * vm)6593f3333f8SChristian König bool amdgpu_vm_ready(struct amdgpu_vm *vm)
66034d7be5dSChristian König {
661757eb2beSPhilip Yang bool empty;
662c1a66c3bSQiang Yu bool ret;
663c1a66c3bSQiang Yu
664c1a66c3bSQiang Yu amdgpu_vm_eviction_lock(vm);
665c1a66c3bSQiang Yu ret = !vm->evicting;
666c1a66c3bSQiang Yu amdgpu_vm_eviction_unlock(vm);
667b6901d93SQiang Yu
668757eb2beSPhilip Yang spin_lock(&vm->status_lock);
669757eb2beSPhilip Yang empty = list_empty(&vm->evicted);
670757eb2beSPhilip Yang spin_unlock(&vm->status_lock);
671757eb2beSPhilip Yang
672757eb2beSPhilip Yang return ret && empty;
673d38ceaf9SAlex Deucher }
674d38ceaf9SAlex Deucher
675663e4577SChristian König /**
676e59c0205SAlex Xie * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
677e59c0205SAlex Xie *
678e59c0205SAlex Xie * @adev: amdgpu_device pointer
679e59c0205SAlex Xie */
amdgpu_vm_check_compute_bug(struct amdgpu_device * adev)680e59c0205SAlex Xie void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
681e59c0205SAlex Xie {
682e59c0205SAlex Xie const struct amdgpu_ip_block *ip_block;
683e59c0205SAlex Xie bool has_compute_vm_bug;
684e59c0205SAlex Xie struct amdgpu_ring *ring;
685e59c0205SAlex Xie int i;
686e59c0205SAlex Xie
687e59c0205SAlex Xie has_compute_vm_bug = false;
68893dcc37dSAlex Deucher
6892990a1fcSAlex Deucher ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
690e59c0205SAlex Xie if (ip_block) {
691e59c0205SAlex Xie /* Compute has a VM bug for GFX version < 7.
692e59c0205SAlex Xie Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
693e59c0205SAlex Xie if (ip_block->version->major <= 7)
694e59c0205SAlex Xie has_compute_vm_bug = true;
695e59c0205SAlex Xie else if (ip_block->version->major == 8)
696e59c0205SAlex Xie if (adev->gfx.mec_fw_version < 673)
697e59c0205SAlex Xie has_compute_vm_bug = true;
698e59c0205SAlex Xie }
69993dcc37dSAlex Deucher
700e59c0205SAlex Xie for (i = 0; i < adev->num_rings; i++) {
701e59c0205SAlex Xie ring = adev->rings[i];
702e59c0205SAlex Xie if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
703e59c0205SAlex Xie /* only compute rings */
704e59c0205SAlex Xie ring->has_compute_vm_bug = has_compute_vm_bug;
70593dcc37dSAlex Deucher else
706e59c0205SAlex Xie ring->has_compute_vm_bug = false;
70793dcc37dSAlex Deucher }
70893dcc37dSAlex Deucher }
70993dcc37dSAlex Deucher
7107fc48e59SAndrey Grodzovsky /**
7117fc48e59SAndrey Grodzovsky * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
7127fc48e59SAndrey Grodzovsky *
7137fc48e59SAndrey Grodzovsky * @ring: ring on which the job will be submitted
7147fc48e59SAndrey Grodzovsky * @job: job to submit
7157fc48e59SAndrey Grodzovsky *
7167fc48e59SAndrey Grodzovsky * Returns:
7177fc48e59SAndrey Grodzovsky * True if sync is needed.
7187fc48e59SAndrey Grodzovsky */
amdgpu_vm_need_pipeline_sync(struct amdgpu_ring * ring,struct amdgpu_job * job)719b9bf33d5SChunming Zhou bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
720b9bf33d5SChunming Zhou struct amdgpu_job *job)
721e60f8db5SAlex Xie {
722b9bf33d5SChunming Zhou struct amdgpu_device *adev = ring->adev;
7230530553bSLe Ma unsigned vmhub = ring->vm_hub;
724620f774fSChristian König struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
725e60f8db5SAlex Xie
726c4f46f22SChristian König if (job->vmid == 0)
727b9bf33d5SChunming Zhou return false;
728e60f8db5SAlex Xie
72956b0989eSChristian König if (job->vm_needs_flush || ring->has_compute_vm_bug)
730b9bf33d5SChunming Zhou return true;
731bb37b67dSAlex Xie
73256b0989eSChristian König if (ring->funcs->emit_gds_switch && job->gds_switch_needed)
73356b0989eSChristian König return true;
73456b0989eSChristian König
73556b0989eSChristian König if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid]))
73656b0989eSChristian König return true;
73756b0989eSChristian König
73856b0989eSChristian König return false;
739b9bf33d5SChunming Zhou }
740b9bf33d5SChunming Zhou
7417fc48e59SAndrey Grodzovsky /**
742d38ceaf9SAlex Deucher * amdgpu_vm_flush - hardware flush the vm
743d38ceaf9SAlex Deucher *
744d38ceaf9SAlex Deucher * @ring: ring to use for flush
74500553cf8SAndrey Grodzovsky * @job: related job
7467fc48e59SAndrey Grodzovsky * @need_pipe_sync: is pipe sync needed
747d38ceaf9SAlex Deucher *
7484ff37a83SChristian König * Emit a VM flush when it is necessary.
7497fc48e59SAndrey Grodzovsky *
7507fc48e59SAndrey Grodzovsky * Returns:
7517fc48e59SAndrey Grodzovsky * 0 on success, errno otherwise.
752d38ceaf9SAlex Deucher */
amdgpu_vm_flush(struct amdgpu_ring * ring,struct amdgpu_job * job,bool need_pipe_sync)753fc39d903SChristian König int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
754fc39d903SChristian König bool need_pipe_sync)
755d38ceaf9SAlex Deucher {
756971fe9a9SChristian König struct amdgpu_device *adev = ring->adev;
757b7fbcd77SChristian König struct amdgpu_isolation *isolation = &adev->isolation[ring->xcp_id];
7580530553bSLe Ma unsigned vmhub = ring->vm_hub;
759620f774fSChristian König struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
760c4f46f22SChristian König struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
7615f3c40e9SChristian König bool spm_update_needed = job->spm_update_needed;
76256b0989eSChristian König bool gds_switch_needed = ring->funcs->emit_gds_switch &&
76356b0989eSChristian König job->gds_switch_needed;
764de37e68aSFlora Cui bool vm_flush_needed = job->vm_needs_flush;
765b7fbcd77SChristian König bool cleaner_shader_needed = false;
76617cf678aSColin Ian King bool pasid_mapping_needed = false;
767b7fbcd77SChristian König struct dma_fence *fence = NULL;
768c68cbbfdSChristian König unsigned int patch;
76941d9eb2cSChristian König int r;
770971fe9a9SChristian König
771620f774fSChristian König if (amdgpu_vmid_had_gpu_reset(adev, id)) {
772f7d015b9SChristian König gds_switch_needed = true;
773f7d015b9SChristian König vm_flush_needed = true;
774b3cd285fSChristian König pasid_mapping_needed = true;
7755f3c40e9SChristian König spm_update_needed = true;
776f7d015b9SChristian König }
777c0e51931SChristian König
7786817bf28SChristian König mutex_lock(&id_mgr->lock);
7796817bf28SChristian König if (id->pasid != job->pasid || !id->pasid_mapping ||
7806817bf28SChristian König !dma_fence_is_signaled(id->pasid_mapping))
7816817bf28SChristian König pasid_mapping_needed = true;
7826817bf28SChristian König mutex_unlock(&id_mgr->lock);
7836817bf28SChristian König
784b3cd285fSChristian König gds_switch_needed &= !!ring->funcs->emit_gds_switch;
785d8de8260SAndrey Grodzovsky vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
786d8de8260SAndrey Grodzovsky job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
787b3cd285fSChristian König pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
788b3cd285fSChristian König ring->funcs->emit_wreg;
789b3cd285fSChristian König
790b7fbcd77SChristian König cleaner_shader_needed = adev->gfx.enable_cleaner_shader &&
791b7fbcd77SChristian König ring->funcs->emit_cleaner_shader && job->base.s_fence &&
792b7fbcd77SChristian König &job->base.s_fence->scheduled == isolation->spearhead;
793b7fbcd77SChristian König
794f4df2081SChristian König if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync &&
795b7fbcd77SChristian König !cleaner_shader_needed)
796f7d015b9SChristian König return 0;
797e9d672b2SMonk Liu
7983f4c175dSJiadong.Zhu amdgpu_ring_ib_begin(ring);
799e9d672b2SMonk Liu if (ring->funcs->init_cond_exec)
800c68cbbfdSChristian König patch = amdgpu_ring_init_cond_exec(ring,
801c68cbbfdSChristian König ring->cond_exe_gpu_addr);
802e9d672b2SMonk Liu
8038fdf074fSMonk Liu if (need_pipe_sync)
8048fdf074fSMonk Liu amdgpu_ring_emit_pipeline_sync(ring);
8058fdf074fSMonk Liu
806b7fbcd77SChristian König if (cleaner_shader_needed)
807f4df2081SChristian König ring->funcs->emit_cleaner_shader(ring);
808f4df2081SChristian König
809b3cd285fSChristian König if (vm_flush_needed) {
810c4f46f22SChristian König trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
811c633c00bSChristian König amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
812b3cd285fSChristian König }
81341d9eb2cSChristian König
814b3cd285fSChristian König if (pasid_mapping_needed)
815b3cd285fSChristian König amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
816b3cd285fSChristian König
8175f3c40e9SChristian König if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid)
818b5387349SYuanShang adev->gfx.rlc.funcs->update_spm_vmid(adev, ring, job->vmid);
8195f3c40e9SChristian König
82056b0989eSChristian König if (!ring->is_mes_queue && ring->funcs->emit_gds_switch &&
82156b0989eSChristian König gds_switch_needed) {
82256b0989eSChristian König amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
82356b0989eSChristian König job->gds_size, job->gws_base,
82456b0989eSChristian König job->gws_size, job->oa_base,
82556b0989eSChristian König job->oa_size);
82656b0989eSChristian König }
82756b0989eSChristian König
828b7fbcd77SChristian König if (vm_flush_needed || pasid_mapping_needed || cleaner_shader_needed) {
829c530b02fSJack Zhang r = amdgpu_fence_emit(ring, &fence, NULL, 0);
8303dab83beSChristian König if (r)
83168befebeSChunming Zhou return r;
832b3cd285fSChristian König }
8333dab83beSChristian König
834b3cd285fSChristian König if (vm_flush_needed) {
8357645670dSChristian König mutex_lock(&id_mgr->lock);
836f54d1867SChris Wilson dma_fence_put(id->last_flush);
837b3cd285fSChristian König id->last_flush = dma_fence_get(fence);
838b3cd285fSChristian König id->current_gpu_reset_count =
839b3cd285fSChristian König atomic_read(&adev->gpu_reset_counter);
8407645670dSChristian König mutex_unlock(&id_mgr->lock);
841d564a06eSChristian König }
842d564a06eSChristian König
843b3cd285fSChristian König if (pasid_mapping_needed) {
8446817bf28SChristian König mutex_lock(&id_mgr->lock);
845b3cd285fSChristian König id->pasid = job->pasid;
846b3cd285fSChristian König dma_fence_put(id->pasid_mapping);
847b3cd285fSChristian König id->pasid_mapping = dma_fence_get(fence);
8486817bf28SChristian König mutex_unlock(&id_mgr->lock);
849b3cd285fSChristian König }
850b7fbcd77SChristian König
851b7fbcd77SChristian König /*
852b7fbcd77SChristian König * Make sure that all other submissions wait for the cleaner shader to
853b7fbcd77SChristian König * finish before we push them to the HW.
854b7fbcd77SChristian König */
855b7fbcd77SChristian König if (cleaner_shader_needed) {
856*02ba7543SChristian König trace_amdgpu_cleaner_shader(ring, fence);
857b7fbcd77SChristian König mutex_lock(&adev->enforce_isolation_mutex);
858b7fbcd77SChristian König dma_fence_put(isolation->spearhead);
859b7fbcd77SChristian König isolation->spearhead = dma_fence_get(fence);
860b7fbcd77SChristian König mutex_unlock(&adev->enforce_isolation_mutex);
861b7fbcd77SChristian König }
862b3cd285fSChristian König dma_fence_put(fence);
863b3cd285fSChristian König
864c68cbbfdSChristian König amdgpu_ring_patch_cond_exec(ring, patch);
865e9d672b2SMonk Liu
866e9d672b2SMonk Liu /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
867e9d672b2SMonk Liu if (ring->funcs->emit_switch_buffer) {
868e9d672b2SMonk Liu amdgpu_ring_emit_switch_buffer(ring);
869e9d672b2SMonk Liu amdgpu_ring_emit_switch_buffer(ring);
870e9d672b2SMonk Liu }
871ee7a846eSAlex Deucher
8723f4c175dSJiadong.Zhu amdgpu_ring_ib_end(ring);
87341d9eb2cSChristian König return 0;
874971fe9a9SChristian König }
875971fe9a9SChristian König
876971fe9a9SChristian König /**
877d38ceaf9SAlex Deucher * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
878d38ceaf9SAlex Deucher *
879d38ceaf9SAlex Deucher * @vm: requested vm
880d38ceaf9SAlex Deucher * @bo: requested buffer object
881d38ceaf9SAlex Deucher *
8828843dbbbSChristian König * Find @bo inside the requested vm.
883d38ceaf9SAlex Deucher * Search inside the @bos vm list for the requested vm
884d38ceaf9SAlex Deucher * Returns the found bo_va or NULL if none is found
885d38ceaf9SAlex Deucher *
886d38ceaf9SAlex Deucher * Object has to be reserved!
8877fc48e59SAndrey Grodzovsky *
8887fc48e59SAndrey Grodzovsky * Returns:
8897fc48e59SAndrey Grodzovsky * Found bo_va or NULL.
890d38ceaf9SAlex Deucher */
amdgpu_vm_bo_find(struct amdgpu_vm * vm,struct amdgpu_bo * bo)891d38ceaf9SAlex Deucher struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
892d38ceaf9SAlex Deucher struct amdgpu_bo *bo)
893d38ceaf9SAlex Deucher {
894646b9025SChristian König struct amdgpu_vm_bo_base *base;
895d38ceaf9SAlex Deucher
896646b9025SChristian König for (base = bo->vm_bo; base; base = base->next) {
897646b9025SChristian König if (base->vm != vm)
898646b9025SChristian König continue;
899646b9025SChristian König
900646b9025SChristian König return container_of(base, struct amdgpu_bo_va, base);
901d38ceaf9SAlex Deucher }
902d38ceaf9SAlex Deucher return NULL;
903d38ceaf9SAlex Deucher }
904d38ceaf9SAlex Deucher
905d38ceaf9SAlex Deucher /**
906b07c9d2aSChristian König * amdgpu_vm_map_gart - Resolve gart mapping of addr
907d38ceaf9SAlex Deucher *
908b07c9d2aSChristian König * @pages_addr: optional DMA address to use for lookup
909d38ceaf9SAlex Deucher * @addr: the unmapped addr
910d38ceaf9SAlex Deucher *
911d38ceaf9SAlex Deucher * Look up the physical address of the page that the pte resolves
9127fc48e59SAndrey Grodzovsky * to.
9137fc48e59SAndrey Grodzovsky *
9147fc48e59SAndrey Grodzovsky * Returns:
9157fc48e59SAndrey Grodzovsky * The pointer for the page table entry.
916d38ceaf9SAlex Deucher */
amdgpu_vm_map_gart(const dma_addr_t * pages_addr,uint64_t addr)9176dd09027SChristian König uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
918d38ceaf9SAlex Deucher {
919d38ceaf9SAlex Deucher uint64_t result;
920d38ceaf9SAlex Deucher
921d38ceaf9SAlex Deucher /* page table offset */
922b07c9d2aSChristian König result = pages_addr[addr >> PAGE_SHIFT];
923d38ceaf9SAlex Deucher
924d38ceaf9SAlex Deucher /* in case cpu page size != gpu page size*/
925d38ceaf9SAlex Deucher result |= addr & (~PAGE_MASK);
926d38ceaf9SAlex Deucher
927b07c9d2aSChristian König result &= 0xFFFFFFFFFFFFF000ULL;
928b07c9d2aSChristian König
929d38ceaf9SAlex Deucher return result;
930d38ceaf9SAlex Deucher }
931d38ceaf9SAlex Deucher
9321d614dedSAlex Deucher /**
933807e2994SChristian König * amdgpu_vm_update_pdes - make sure that all directories are valid
934194d2161SChristian König *
935194d2161SChristian König * @adev: amdgpu_device pointer
936194d2161SChristian König * @vm: requested vm
937eaad0c3aSChristian König * @immediate: submit immediately to the paging queue
938194d2161SChristian König *
939194d2161SChristian König * Makes sure all directories are up to date.
9407fc48e59SAndrey Grodzovsky *
9417fc48e59SAndrey Grodzovsky * Returns:
9427fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
943194d2161SChristian König */
amdgpu_vm_update_pdes(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate)944807e2994SChristian König int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
945eaad0c3aSChristian König struct amdgpu_vm *vm, bool immediate)
946194d2161SChristian König {
947d1e29462SChristian König struct amdgpu_vm_update_params params;
9486e97c2f9SChristian König struct amdgpu_vm_bo_base *entry;
9494d1e5f12SPhilip Yang bool flush_tlb_needed = false;
950b38e77cbSPhilip Yang LIST_HEAD(relocated);
951b2fe31cfSxinhui pan int r, idx;
95292456b93SChristian König
953b38e77cbSPhilip Yang spin_lock(&vm->status_lock);
954b38e77cbSPhilip Yang list_splice_init(&vm->relocated, &relocated);
955b38e77cbSPhilip Yang spin_unlock(&vm->status_lock);
956b38e77cbSPhilip Yang
957b38e77cbSPhilip Yang if (list_empty(&relocated))
9586989f246SChristian König return 0;
9596989f246SChristian König
960c58a863bSGuchun Chen if (!drm_dev_enter(adev_to_drm(adev), &idx))
961b2fe31cfSxinhui pan return -ENODEV;
962b2fe31cfSxinhui pan
9636989f246SChristian König memset(¶ms, 0, sizeof(params));
9646989f246SChristian König params.adev = adev;
965e6899d55SChristian König params.vm = vm;
966eaad0c3aSChristian König params.immediate = immediate;
9676989f246SChristian König
9684da5a95bSChristian König r = vm->update_funcs->prepare(¶ms, NULL);
9696989f246SChristian König if (r)
9706e97c2f9SChristian König goto error;
9716989f246SChristian König
972b38e77cbSPhilip Yang list_for_each_entry(entry, &relocated, vm_status) {
9734d1e5f12SPhilip Yang /* vm_flush_needed after updating moved PDEs */
9744d1e5f12SPhilip Yang flush_tlb_needed |= entry->moved;
9754d1e5f12SPhilip Yang
976184a69caSChristian König r = amdgpu_vm_pde_update(¶ms, entry);
9776989f246SChristian König if (r)
9786989f246SChristian König goto error;
97968c62306SChristian König }
98068c62306SChristian König
981e6899d55SChristian König r = vm->update_funcs->commit(¶ms, &vm->last_update);
982e6899d55SChristian König if (r)
983e6899d55SChristian König goto error;
9846e97c2f9SChristian König
9854d1e5f12SPhilip Yang if (flush_tlb_needed)
9865be32356SPhilip Yang atomic64_inc(&vm->tlb_seq);
9875be32356SPhilip Yang
988b38e77cbSPhilip Yang while (!list_empty(&relocated)) {
989b38e77cbSPhilip Yang entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base,
9906e97c2f9SChristian König vm_status);
9916e97c2f9SChristian König amdgpu_vm_bo_idle(entry);
9926e97c2f9SChristian König }
9936989f246SChristian König
9946989f246SChristian König error:
995b2fe31cfSxinhui pan drm_dev_exit(idx);
99692456b93SChristian König return r;
997194d2161SChristian König }
998194d2161SChristian König
999d38ceaf9SAlex Deucher /**
10005255e146SChristian König * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence
10015255e146SChristian König * @fence: unused
10025255e146SChristian König * @cb: the callback structure
1003d38ceaf9SAlex Deucher *
10045255e146SChristian König * Increments the tlb sequence to make sure that future CS execute a VM flush.
1005d38ceaf9SAlex Deucher */
amdgpu_vm_tlb_seq_cb(struct dma_fence * fence,struct dma_fence_cb * cb)10065255e146SChristian König static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence,
10075255e146SChristian König struct dma_fence_cb *cb)
1008d38ceaf9SAlex Deucher {
100952b82609SLuben Tuikov struct amdgpu_vm_tlb_seq_struct *tlb_cb;
1010d38ceaf9SAlex Deucher
10115255e146SChristian König tlb_cb = container_of(cb, typeof(*tlb_cb), cb);
10125255e146SChristian König atomic64_inc(&tlb_cb->vm->tlb_seq);
10135255e146SChristian König kfree(tlb_cb);
1014d38ceaf9SAlex Deucher }
1015d38ceaf9SAlex Deucher
1016d38ceaf9SAlex Deucher /**
1017d8a3f0a0SChristian Koenig * amdgpu_vm_tlb_flush - prepare TLB flush
1018d8a3f0a0SChristian Koenig *
1019d8a3f0a0SChristian Koenig * @params: parameters for update
1020d8a3f0a0SChristian Koenig * @fence: input fence to sync TLB flush with
1021d8a3f0a0SChristian Koenig * @tlb_cb: the callback structure
1022d8a3f0a0SChristian Koenig *
1023d8a3f0a0SChristian Koenig * Increments the tlb sequence to make sure that future CS execute a VM flush.
1024d8a3f0a0SChristian Koenig */
1025d8a3f0a0SChristian Koenig static void
amdgpu_vm_tlb_flush(struct amdgpu_vm_update_params * params,struct dma_fence ** fence,struct amdgpu_vm_tlb_seq_struct * tlb_cb)1026d8a3f0a0SChristian Koenig amdgpu_vm_tlb_flush(struct amdgpu_vm_update_params *params,
1027d8a3f0a0SChristian Koenig struct dma_fence **fence,
1028d8a3f0a0SChristian Koenig struct amdgpu_vm_tlb_seq_struct *tlb_cb)
1029d8a3f0a0SChristian Koenig {
1030d8a3f0a0SChristian Koenig struct amdgpu_vm *vm = params->vm;
1031d8a3f0a0SChristian Koenig
1032d8a3f0a0SChristian Koenig tlb_cb->vm = vm;
10334453808dSLang Yu if (!fence || !*fence) {
10344453808dSLang Yu amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
10354453808dSLang Yu return;
10364453808dSLang Yu }
10374453808dSLang Yu
1038d8a3f0a0SChristian Koenig if (!dma_fence_add_callback(*fence, &tlb_cb->cb,
1039d8a3f0a0SChristian Koenig amdgpu_vm_tlb_seq_cb)) {
1040d8a3f0a0SChristian Koenig dma_fence_put(vm->last_tlb_flush);
1041d8a3f0a0SChristian Koenig vm->last_tlb_flush = dma_fence_get(*fence);
1042d8a3f0a0SChristian Koenig } else {
1043d8a3f0a0SChristian Koenig amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
1044d8a3f0a0SChristian Koenig }
1045d8a3f0a0SChristian Koenig
1046d8a3f0a0SChristian Koenig /* Prepare a TLB flush fence to be attached to PTs */
1047d8a3f0a0SChristian Koenig if (!params->unlocked && vm->is_compute_context) {
1048d8a3f0a0SChristian Koenig amdgpu_vm_tlb_fence_create(params->adev, vm, fence);
1049d8a3f0a0SChristian Koenig
1050d8a3f0a0SChristian Koenig /* Makes sure no PD/PT is freed before the flush */
1051d8a3f0a0SChristian Koenig dma_resv_add_fence(vm->root.bo->tbo.base.resv, *fence,
1052d8a3f0a0SChristian Koenig DMA_RESV_USAGE_BOOKKEEP);
1053d8a3f0a0SChristian Koenig }
1054d8a3f0a0SChristian Koenig }
1055d8a3f0a0SChristian Koenig
1056d8a3f0a0SChristian Koenig /**
105730671b44SChristian König * amdgpu_vm_update_range - update a range in the vm page table
1058d38ceaf9SAlex Deucher *
105930671b44SChristian König * @adev: amdgpu_device pointer to use for commands
106030671b44SChristian König * @vm: the VM to update the range
1061eaad0c3aSChristian König * @immediate: immediate submission in a page fault
10629c466bcbSChristian König * @unlocked: unlocked invalidation during MM callback
106330671b44SChristian König * @flush_tlb: trigger tlb invalidation after update completed
1064142262a1SDavid Francis * @allow_override: change MTYPE for local NUMA nodes
10654da5a95bSChristian König * @sync: fences we need to sync to
1066a14faa65SChristian König * @start: start of mapped range
1067a14faa65SChristian König * @last: last mapped entry
1068a14faa65SChristian König * @flags: flags for the entries
1069a39f2a8dSChristian König * @offset: offset into nodes and pages_addr
107030671b44SChristian König * @vram_base: base for vram mappings
10710ccc3ccfSChristian König * @res: ttm_resource to map
1072acb476f5SChristian König * @pages_addr: DMA addresses to use for mapping
1073d38ceaf9SAlex Deucher * @fence: optional resulting fence
1074d38ceaf9SAlex Deucher *
1075a14faa65SChristian König * Fill in the page table entries between @start and @last.
10767fc48e59SAndrey Grodzovsky *
10777fc48e59SAndrey Grodzovsky * Returns:
107830671b44SChristian König * 0 for success, negative erro code for failure.
1079d38ceaf9SAlex Deucher */
amdgpu_vm_update_range(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate,bool unlocked,bool flush_tlb,bool allow_override,struct amdgpu_sync * sync,uint64_t start,uint64_t last,uint64_t flags,uint64_t offset,uint64_t vram_base,struct ttm_resource * res,dma_addr_t * pages_addr,struct dma_fence ** fence)108030671b44SChristian König int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
10814da5a95bSChristian König bool immediate, bool unlocked, bool flush_tlb,
10824da5a95bSChristian König bool allow_override, struct amdgpu_sync *sync,
10834da5a95bSChristian König uint64_t start, uint64_t last, uint64_t flags,
10844da5a95bSChristian König uint64_t offset, uint64_t vram_base,
108530671b44SChristian König struct ttm_resource *res, dma_addr_t *pages_addr,
10868f8cc3fbSChristian König struct dma_fence **fence)
1087d38ceaf9SAlex Deucher {
108852b82609SLuben Tuikov struct amdgpu_vm_tlb_seq_struct *tlb_cb;
1089d8a3f0a0SChristian Koenig struct amdgpu_vm_update_params params;
10900ccc3ccfSChristian König struct amdgpu_res_cursor cursor;
1091f89f8c6bSAndrey Grodzovsky int r, idx;
1092f89f8c6bSAndrey Grodzovsky
1093c58a863bSGuchun Chen if (!drm_dev_enter(adev_to_drm(adev), &idx))
1094f89f8c6bSAndrey Grodzovsky return -ENODEV;
1095d38ceaf9SAlex Deucher
10965255e146SChristian König tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL);
10975255e146SChristian König if (!tlb_cb) {
1098d8a3f0a0SChristian Koenig drm_dev_exit(idx);
1099d8a3f0a0SChristian Koenig return -ENOMEM;
11005255e146SChristian König }
11015255e146SChristian König
11020f12a22fSPhilip Yang /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache,
11030f12a22fSPhilip Yang * heavy-weight flush TLB unconditionally.
11040f12a22fSPhilip Yang */
11050f12a22fSPhilip Yang flush_tlb |= adev->gmc.xgmi.num_physical_nodes &&
11064e8303cfSLijo Lazar amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 0);
11070f12a22fSPhilip Yang
110864f6516eSChristian König /*
110964f6516eSChristian König * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB
111064f6516eSChristian König */
11114e8303cfSLijo Lazar flush_tlb |= amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(9, 0, 0);
111264f6516eSChristian König
1113afef8b8fSChristian König memset(¶ms, 0, sizeof(params));
1114afef8b8fSChristian König params.adev = adev;
111549ac8a24SChristian König params.vm = vm;
1116eaad0c3aSChristian König params.immediate = immediate;
1117072b7a0bSChristian König params.pages_addr = pages_addr;
11185654b897SAlex Sierra params.unlocked = unlocked;
1119d8a3f0a0SChristian Koenig params.needs_flush = flush_tlb;
1120142262a1SDavid Francis params.allow_override = allow_override;
1121b6c4f90bSShashank Sharma INIT_LIST_HEAD(¶ms.tlb_flush_waitlist);
1122afef8b8fSChristian König
1123a269e449SAlex Sierra amdgpu_vm_eviction_lock(vm);
1124b4ff0f8aSChristian König if (vm->evicting) {
1125b4ff0f8aSChristian König r = -EBUSY;
11265255e146SChristian König goto error_free;
1127b4ff0f8aSChristian König }
1128b4ff0f8aSChristian König
11299c466bcbSChristian König if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
11309c466bcbSChristian König struct dma_fence *tmp = dma_fence_get_stub();
113142e5fee6SChristian König
1132391629bdSNirmoy Das amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true);
11339c466bcbSChristian König swap(vm->last_unlocked, tmp);
11349c466bcbSChristian König dma_fence_put(tmp);
113542e5fee6SChristian König }
113642e5fee6SChristian König
11374da5a95bSChristian König r = vm->update_funcs->prepare(¶ms, sync);
1138d71518b5SChristian König if (r)
11395255e146SChristian König goto error_free;
1140d71518b5SChristian König
11410ac8f587SChristian König amdgpu_res_first(pages_addr ? NULL : res, offset,
11420ac8f587SChristian König (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor);
11430ccc3ccfSChristian König while (cursor.remaining) {
1144a39f2a8dSChristian König uint64_t tmp, num_entries, addr;
114563e0ba40SChristian König
11460ccc3ccfSChristian König num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
11478358dceeSChristian König if (pages_addr) {
1148a39f2a8dSChristian König bool contiguous = true;
1149a39f2a8dSChristian König
1150a39f2a8dSChristian König if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
11510ccc3ccfSChristian König uint64_t pfn = cursor.start >> PAGE_SHIFT;
11529fc8fc70SChristian König uint64_t count;
11539fc8fc70SChristian König
1154a39f2a8dSChristian König contiguous = pages_addr[pfn + 1] ==
1155a39f2a8dSChristian König pages_addr[pfn] + PAGE_SIZE;
1156a39f2a8dSChristian König
1157a39f2a8dSChristian König tmp = num_entries /
1158a39f2a8dSChristian König AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1159a39f2a8dSChristian König for (count = 2; count < tmp; ++count) {
11609fc8fc70SChristian König uint64_t idx = pfn + count;
11619fc8fc70SChristian König
1162a39f2a8dSChristian König if (contiguous != (pages_addr[idx] ==
1163a39f2a8dSChristian König pages_addr[idx - 1] + PAGE_SIZE))
11649fc8fc70SChristian König break;
11659fc8fc70SChristian König }
116613e3a038SFelix Kuehling if (!contiguous)
116713e3a038SFelix Kuehling count--;
1168a39f2a8dSChristian König num_entries = count *
1169a39f2a8dSChristian König AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1170a39f2a8dSChristian König }
11719fc8fc70SChristian König
1172a39f2a8dSChristian König if (!contiguous) {
11730ccc3ccfSChristian König addr = cursor.start;
1174a39f2a8dSChristian König params.pages_addr = pages_addr;
11759fc8fc70SChristian König } else {
11760ccc3ccfSChristian König addr = pages_addr[cursor.start >> PAGE_SHIFT];
1177a39f2a8dSChristian König params.pages_addr = NULL;
11789fc8fc70SChristian König }
11799fc8fc70SChristian König
1180980a0a94SHawking Zhang } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT_FLAG(adev))) {
118130671b44SChristian König addr = vram_base + cursor.start;
11820ccc3ccfSChristian König } else {
11830ccc3ccfSChristian König addr = 0;
11849fc8fc70SChristian König }
1185a14faa65SChristian König
1186a39f2a8dSChristian König tmp = start + num_entries;
1187184a69caSChristian König r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags);
1188a14faa65SChristian König if (r)
11895255e146SChristian König goto error_free;
1190a14faa65SChristian König
11910ccc3ccfSChristian König amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
1192a39f2a8dSChristian König start = tmp;
119348b03309SWan Jiabing }
1194a14faa65SChristian König
1195a39f2a8dSChristian König r = vm->update_funcs->commit(¶ms, fence);
1196d8a3f0a0SChristian Koenig if (r)
1197d8a3f0a0SChristian Koenig goto error_free;
1198a39f2a8dSChristian König
1199d8a3f0a0SChristian Koenig if (params.needs_flush) {
1200d8a3f0a0SChristian Koenig amdgpu_vm_tlb_flush(¶ms, fence, tlb_cb);
12015255e146SChristian König tlb_cb = NULL;
12025255e146SChristian König }
12035255e146SChristian König
1204b6c4f90bSShashank Sharma amdgpu_vm_pt_free_list(adev, ¶ms);
1205b6c4f90bSShashank Sharma
12065255e146SChristian König error_free:
12075255e146SChristian König kfree(tlb_cb);
1208a39f2a8dSChristian König amdgpu_vm_eviction_unlock(vm);
1209f89f8c6bSAndrey Grodzovsky drm_dev_exit(idx);
1210a39f2a8dSChristian König return r;
1211a14faa65SChristian König }
1212a14faa65SChristian König
amdgpu_vm_get_memory(struct amdgpu_vm * vm,struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM])1213d6530c33SMarek Olšák void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
121474ef9527SYunxiang Li struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM])
121587444254SRoy Sun {
1216b38e77cbSPhilip Yang spin_lock(&vm->status_lock);
121774ef9527SYunxiang Li memcpy(stats, vm->stats, sizeof(*stats) * __AMDGPU_PL_NUM);
12180479956cSPhilip Yang spin_unlock(&vm->status_lock);
121987444254SRoy Sun }
1220d6530c33SMarek Olšák
1221a14faa65SChristian König /**
1222d38ceaf9SAlex Deucher * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1223d38ceaf9SAlex Deucher *
1224d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1225d38ceaf9SAlex Deucher * @bo_va: requested BO and VM object
122699e124f4SChristian König * @clear: if true clear the entries
1227d38ceaf9SAlex Deucher *
1228d38ceaf9SAlex Deucher * Fill in the page table entries for @bo_va.
12297fc48e59SAndrey Grodzovsky *
12307fc48e59SAndrey Grodzovsky * Returns:
12317fc48e59SAndrey Grodzovsky * 0 for success, -EINVAL for failure.
1232d38ceaf9SAlex Deucher */
amdgpu_vm_bo_update(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,bool clear)1233fc39d903SChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
12348f8cc3fbSChristian König bool clear)
1235d38ceaf9SAlex Deucher {
1236ec681545SChristian König struct amdgpu_bo *bo = bo_va->base.bo;
1237ec681545SChristian König struct amdgpu_vm *vm = bo_va->base.vm;
1238d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping;
12394da5a95bSChristian König struct dma_fence **last_update;
12408358dceeSChristian König dma_addr_t *pages_addr = NULL;
12412966141aSDave Airlie struct ttm_resource *mem;
12424da5a95bSChristian König struct amdgpu_sync sync;
124330671b44SChristian König bool flush_tlb = clear;
124430671b44SChristian König uint64_t vram_base;
1245457e0feeSChristian König uint64_t flags;
12464da5a95bSChristian König bool uncached;
1247d38ceaf9SAlex Deucher int r;
1248d38ceaf9SAlex Deucher
12494da5a95bSChristian König amdgpu_sync_create(&sync);
1250bc566781SChristian König if (clear) {
125199e124f4SChristian König mem = NULL;
12524da5a95bSChristian König
12534da5a95bSChristian König /* Implicitly sync to command submissions in the same VM before
12544da5a95bSChristian König * unmapping.
12554da5a95bSChristian König */
12564da5a95bSChristian König r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv,
12574da5a95bSChristian König AMDGPU_SYNC_EQ_OWNER, vm);
12584da5a95bSChristian König if (r)
12594da5a95bSChristian König goto error_free;
1260126be9b2SChristian König if (bo) {
1261126be9b2SChristian König r = amdgpu_sync_kfd(&sync, bo->tbo.base.resv);
1262126be9b2SChristian König if (r)
1263126be9b2SChristian König goto error_free;
1264126be9b2SChristian König }
1265bc566781SChristian König } else if (!bo) {
1266bc566781SChristian König mem = NULL;
1267bc566781SChristian König
1268bc566781SChristian König /* PRT map operations don't need to sync to anything. */
1269126be9b2SChristian König
127099e124f4SChristian König } else {
12710cf0ee98SArunpravin struct drm_gem_object *obj = &bo->tbo.base;
12728358dceeSChristian König
12730cf0ee98SArunpravin if (obj->import_attach && bo_va->is_xgmi) {
12740cf0ee98SArunpravin struct dma_buf *dma_buf = obj->import_attach->dmabuf;
12750cf0ee98SArunpravin struct drm_gem_object *gobj = dma_buf->priv;
12760cf0ee98SArunpravin struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
12770cf0ee98SArunpravin
127851b79f33SFelix Kuehling if (abo->tbo.resource &&
127951b79f33SFelix Kuehling abo->tbo.resource->mem_type == TTM_PL_VRAM)
12800cf0ee98SArunpravin bo = gem_to_amdgpu_bo(gobj);
12810cf0ee98SArunpravin }
1282d3116756SChristian König mem = bo->tbo.resource;
128325650307SFelix Kuehling if (mem && (mem->mem_type == TTM_PL_TT ||
128425650307SFelix Kuehling mem->mem_type == AMDGPU_PL_PREEMPT))
1285e34b8feeSChristian König pages_addr = bo->tbo.ttm->dma_address;
12864da5a95bSChristian König
12874da5a95bSChristian König /* Implicitly sync to moving fences before mapping anything */
12884da5a95bSChristian König r = amdgpu_sync_resv(adev, &sync, bo->tbo.base.resv,
12894da5a95bSChristian König AMDGPU_SYNC_EXPLICIT, vm);
12904da5a95bSChristian König if (r)
12914da5a95bSChristian König goto error_free;
1292d38ceaf9SAlex Deucher }
1293d38ceaf9SAlex Deucher
1294a690aa0fSshaoyunl if (bo) {
129530671b44SChristian König struct amdgpu_device *bo_adev;
129630671b44SChristian König
1297ec681545SChristian König flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
12984cd24494SAlex Deucher
12994cd24494SAlex Deucher if (amdgpu_bo_encrypted(bo))
13004cd24494SAlex Deucher flags |= AMDGPU_PTE_TMZ;
13014cd24494SAlex Deucher
1302a690aa0fSshaoyunl bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
130330671b44SChristian König vram_base = bo_adev->vm_manager.vram_base_offset;
1304142262a1SDavid Francis uncached = (bo->flags & AMDGPU_GEM_CREATE_UNCACHED) != 0;
1305a690aa0fSshaoyunl } else {
1306a5f6b5b1SChristian König flags = 0x0;
130730671b44SChristian König vram_base = 0;
1308142262a1SDavid Francis uncached = false;
1309a690aa0fSshaoyunl }
1310d38ceaf9SAlex Deucher
131126e20235STvrtko Ursulin if (clear || amdgpu_vm_is_bo_always_valid(vm, bo))
13124e55eb38SChristian König last_update = &vm->last_update;
13134e55eb38SChristian König else
13144e55eb38SChristian König last_update = &bo_va->last_pt_update;
13154e55eb38SChristian König
13163d7d4d3aSChristian König if (!clear && bo_va->base.moved) {
131730671b44SChristian König flush_tlb = true;
13187fc11959SChristian König list_splice_init(&bo_va->valids, &bo_va->invalids);
13193d7d4d3aSChristian König
1320cb7b6ec2SChristian König } else if (bo_va->cleared != clear) {
13217fc11959SChristian König list_splice_init(&bo_va->valids, &bo_va->invalids);
13223d7d4d3aSChristian König }
13237fc11959SChristian König
13247fc11959SChristian König list_for_each_entry(mapping, &bo_va->invalids, list) {
1325a39f2a8dSChristian König uint64_t update_flags = flags;
1326a39f2a8dSChristian König
1327a39f2a8dSChristian König /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1328a39f2a8dSChristian König * but in case of something, we filter the flags in first place
1329a39f2a8dSChristian König */
1330a39f2a8dSChristian König if (!(mapping->flags & AMDGPU_PTE_READABLE))
1331a39f2a8dSChristian König update_flags &= ~AMDGPU_PTE_READABLE;
1332a39f2a8dSChristian König if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1333a39f2a8dSChristian König update_flags &= ~AMDGPU_PTE_WRITEABLE;
1334a39f2a8dSChristian König
1335a39f2a8dSChristian König /* Apply ASIC specific mapping flags */
1336a39f2a8dSChristian König amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1337a39f2a8dSChristian König
1338a39f2a8dSChristian König trace_amdgpu_vm_bo_update(mapping);
1339a39f2a8dSChristian König
134030671b44SChristian König r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb,
13414da5a95bSChristian König !uncached, &sync, mapping->start,
13424da5a95bSChristian König mapping->last, update_flags,
13434da5a95bSChristian König mapping->offset, vram_base, mem,
13444da5a95bSChristian König pages_addr, last_update);
1345d38ceaf9SAlex Deucher if (r)
13464da5a95bSChristian König goto error_free;
1347d38ceaf9SAlex Deucher }
1348d38ceaf9SAlex Deucher
134936188364SChristian König /* If the BO is not in its preferred location add it back to
135036188364SChristian König * the evicted list so that it gets validated again on the
135136188364SChristian König * next command submission.
135236188364SChristian König */
135326e20235STvrtko Ursulin if (amdgpu_vm_is_bo_always_valid(vm, bo)) {
1354695c2c74SMichel Dänzer if (bo->tbo.resource &&
1355695c2c74SMichel Dänzer !(bo->preferred_domains &
1356695c2c74SMichel Dänzer amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type)))
1357bcdc9fd6SChristian König amdgpu_vm_bo_evicted(&bo_va->base);
1358806f043fSChristian König else
1359bcdc9fd6SChristian König amdgpu_vm_bo_idle(&bo_va->base);
1360c12a2ee5SChristian König } else {
1361bcdc9fd6SChristian König amdgpu_vm_bo_done(&bo_va->base);
1362806f043fSChristian König }
1363cb7b6ec2SChristian König
1364cb7b6ec2SChristian König list_splice_init(&bo_va->invalids, &bo_va->valids);
1365cb7b6ec2SChristian König bo_va->cleared = clear;
136630671b44SChristian König bo_va->base.moved = false;
1367cb7b6ec2SChristian König
1368cb7b6ec2SChristian König if (trace_amdgpu_vm_bo_mapping_enabled()) {
1369cb7b6ec2SChristian König list_for_each_entry(mapping, &bo_va->valids, list)
1370cb7b6ec2SChristian König trace_amdgpu_vm_bo_mapping(mapping);
1371cb7b6ec2SChristian König }
1372cb7b6ec2SChristian König
13734da5a95bSChristian König error_free:
13744da5a95bSChristian König amdgpu_sync_free(&sync);
13754da5a95bSChristian König return r;
1376d38ceaf9SAlex Deucher }
1377d38ceaf9SAlex Deucher
1378d38ceaf9SAlex Deucher /**
1379284710faSChristian König * amdgpu_vm_update_prt_state - update the global PRT state
13807fc48e59SAndrey Grodzovsky *
13817fc48e59SAndrey Grodzovsky * @adev: amdgpu_device pointer
1382284710faSChristian König */
amdgpu_vm_update_prt_state(struct amdgpu_device * adev)1383284710faSChristian König static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1384284710faSChristian König {
1385284710faSChristian König unsigned long flags;
1386284710faSChristian König bool enable;
1387284710faSChristian König
1388284710faSChristian König spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1389451bc8ebSChristian König enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1390132f34e4SChristian König adev->gmc.gmc_funcs->set_prt(adev, enable);
1391284710faSChristian König spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1392284710faSChristian König }
1393284710faSChristian König
1394284710faSChristian König /**
13954388fc2aSChristian König * amdgpu_vm_prt_get - add a PRT user
13967fc48e59SAndrey Grodzovsky *
13977fc48e59SAndrey Grodzovsky * @adev: amdgpu_device pointer
1398451bc8ebSChristian König */
amdgpu_vm_prt_get(struct amdgpu_device * adev)1399451bc8ebSChristian König static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1400451bc8ebSChristian König {
1401132f34e4SChristian König if (!adev->gmc.gmc_funcs->set_prt)
14024388fc2aSChristian König return;
14034388fc2aSChristian König
1404451bc8ebSChristian König if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1405451bc8ebSChristian König amdgpu_vm_update_prt_state(adev);
1406451bc8ebSChristian König }
1407451bc8ebSChristian König
1408451bc8ebSChristian König /**
14090b15f2fcSChristian König * amdgpu_vm_prt_put - drop a PRT user
14107fc48e59SAndrey Grodzovsky *
14117fc48e59SAndrey Grodzovsky * @adev: amdgpu_device pointer
14120b15f2fcSChristian König */
amdgpu_vm_prt_put(struct amdgpu_device * adev)14130b15f2fcSChristian König static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
14140b15f2fcSChristian König {
1415451bc8ebSChristian König if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
14160b15f2fcSChristian König amdgpu_vm_update_prt_state(adev);
14170b15f2fcSChristian König }
14180b15f2fcSChristian König
14190b15f2fcSChristian König /**
1420451bc8ebSChristian König * amdgpu_vm_prt_cb - callback for updating the PRT status
14217fc48e59SAndrey Grodzovsky *
14227fc48e59SAndrey Grodzovsky * @fence: fence for the callback
142300553cf8SAndrey Grodzovsky * @_cb: the callback function
1424284710faSChristian König */
amdgpu_vm_prt_cb(struct dma_fence * fence,struct dma_fence_cb * _cb)1425284710faSChristian König static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1426284710faSChristian König {
1427284710faSChristian König struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1428284710faSChristian König
14290b15f2fcSChristian König amdgpu_vm_prt_put(cb->adev);
1430284710faSChristian König kfree(cb);
1431284710faSChristian König }
1432284710faSChristian König
1433284710faSChristian König /**
1434451bc8ebSChristian König * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
14357fc48e59SAndrey Grodzovsky *
14367fc48e59SAndrey Grodzovsky * @adev: amdgpu_device pointer
14377fc48e59SAndrey Grodzovsky * @fence: fence for the callback
1438451bc8ebSChristian König */
amdgpu_vm_add_prt_cb(struct amdgpu_device * adev,struct dma_fence * fence)1439451bc8ebSChristian König static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1440451bc8ebSChristian König struct dma_fence *fence)
1441451bc8ebSChristian König {
14424388fc2aSChristian König struct amdgpu_prt_cb *cb;
1443451bc8ebSChristian König
1444132f34e4SChristian König if (!adev->gmc.gmc_funcs->set_prt)
14454388fc2aSChristian König return;
14464388fc2aSChristian König
14474388fc2aSChristian König cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1448451bc8ebSChristian König if (!cb) {
1449451bc8ebSChristian König /* Last resort when we are OOM */
1450451bc8ebSChristian König if (fence)
1451451bc8ebSChristian König dma_fence_wait(fence, false);
1452451bc8ebSChristian König
1453486a68f5SDan Carpenter amdgpu_vm_prt_put(adev);
1454451bc8ebSChristian König } else {
1455451bc8ebSChristian König cb->adev = adev;
1456451bc8ebSChristian König if (!fence || dma_fence_add_callback(fence, &cb->cb,
1457451bc8ebSChristian König amdgpu_vm_prt_cb))
1458451bc8ebSChristian König amdgpu_vm_prt_cb(fence, &cb->cb);
1459451bc8ebSChristian König }
1460451bc8ebSChristian König }
1461451bc8ebSChristian König
1462451bc8ebSChristian König /**
1463284710faSChristian König * amdgpu_vm_free_mapping - free a mapping
1464284710faSChristian König *
1465284710faSChristian König * @adev: amdgpu_device pointer
1466284710faSChristian König * @vm: requested vm
1467284710faSChristian König * @mapping: mapping to be freed
1468284710faSChristian König * @fence: fence of the unmap operation
1469284710faSChristian König *
1470284710faSChristian König * Free a mapping and make sure we decrease the PRT usage count if applicable.
1471284710faSChristian König */
amdgpu_vm_free_mapping(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo_va_mapping * mapping,struct dma_fence * fence)1472284710faSChristian König static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1473284710faSChristian König struct amdgpu_vm *vm,
1474284710faSChristian König struct amdgpu_bo_va_mapping *mapping,
1475284710faSChristian König struct dma_fence *fence)
1476284710faSChristian König {
1477980a0a94SHawking Zhang if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev))
1478451bc8ebSChristian König amdgpu_vm_add_prt_cb(adev, fence);
1479284710faSChristian König kfree(mapping);
1480284710faSChristian König }
1481284710faSChristian König
1482284710faSChristian König /**
1483451bc8ebSChristian König * amdgpu_vm_prt_fini - finish all prt mappings
1484451bc8ebSChristian König *
1485451bc8ebSChristian König * @adev: amdgpu_device pointer
1486451bc8ebSChristian König * @vm: requested vm
1487451bc8ebSChristian König *
1488451bc8ebSChristian König * Register a cleanup callback to disable PRT support after VM dies.
1489451bc8ebSChristian König */
amdgpu_vm_prt_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)1490451bc8ebSChristian König static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1491451bc8ebSChristian König {
1492391629bdSNirmoy Das struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1493a0a8e759SChristian König struct dma_resv_iter cursor;
1494a0a8e759SChristian König struct dma_fence *fence;
1495451bc8ebSChristian König
14960cc848a7SChristian König dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
1497451bc8ebSChristian König /* Add a callback for each fence in the reservation object */
1498451bc8ebSChristian König amdgpu_vm_prt_get(adev);
1499a0a8e759SChristian König amdgpu_vm_add_prt_cb(adev, fence);
1500451bc8ebSChristian König }
1501451bc8ebSChristian König }
1502451bc8ebSChristian König
1503451bc8ebSChristian König /**
1504d38ceaf9SAlex Deucher * amdgpu_vm_clear_freed - clear freed BOs in the PT
1505d38ceaf9SAlex Deucher *
1506d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1507d38ceaf9SAlex Deucher * @vm: requested vm
1508f3467818SNicolai Hähnle * @fence: optional resulting fence (unchanged if no work needed to be done
1509f3467818SNicolai Hähnle * or if an error occurred)
1510d38ceaf9SAlex Deucher *
1511d38ceaf9SAlex Deucher * Make sure all freed BOs are cleared in the PT.
1512d38ceaf9SAlex Deucher * PTs have to be reserved and mutex must be locked!
15137fc48e59SAndrey Grodzovsky *
15147fc48e59SAndrey Grodzovsky * Returns:
15157fc48e59SAndrey Grodzovsky * 0 for success.
15167fc48e59SAndrey Grodzovsky *
1517d38ceaf9SAlex Deucher */
amdgpu_vm_clear_freed(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct dma_fence ** fence)1518d38ceaf9SAlex Deucher int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1519f3467818SNicolai Hähnle struct amdgpu_vm *vm,
1520f3467818SNicolai Hähnle struct dma_fence **fence)
1521d38ceaf9SAlex Deucher {
1522d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping;
1523f3467818SNicolai Hähnle struct dma_fence *f = NULL;
15244da5a95bSChristian König struct amdgpu_sync sync;
1525d38ceaf9SAlex Deucher int r;
1526d38ceaf9SAlex Deucher
15274da5a95bSChristian König
15284da5a95bSChristian König /*
15294da5a95bSChristian König * Implicitly sync to command submissions in the same VM before
15304da5a95bSChristian König * unmapping.
15314da5a95bSChristian König */
15324da5a95bSChristian König amdgpu_sync_create(&sync);
15334da5a95bSChristian König r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv,
15344da5a95bSChristian König AMDGPU_SYNC_EQ_OWNER, vm);
15354da5a95bSChristian König if (r)
15364da5a95bSChristian König goto error_free;
15374da5a95bSChristian König
1538d38ceaf9SAlex Deucher while (!list_empty(&vm->freed)) {
1539d38ceaf9SAlex Deucher mapping = list_first_entry(&vm->freed,
1540d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping, list);
1541d38ceaf9SAlex Deucher list_del(&mapping->list);
1542e17841b9SChristian König
1543142262a1SDavid Francis r = amdgpu_vm_update_range(adev, vm, false, false, true, false,
15444da5a95bSChristian König &sync, mapping->start, mapping->last,
15454da5a95bSChristian König 0, 0, 0, NULL, NULL, &f);
1546f3467818SNicolai Hähnle amdgpu_vm_free_mapping(adev, vm, mapping, f);
1547284710faSChristian König if (r) {
1548f3467818SNicolai Hähnle dma_fence_put(f);
15494da5a95bSChristian König goto error_free;
1550284710faSChristian König }
1551d38ceaf9SAlex Deucher }
1552f3467818SNicolai Hähnle
1553f3467818SNicolai Hähnle if (fence && f) {
1554f3467818SNicolai Hähnle dma_fence_put(*fence);
1555f3467818SNicolai Hähnle *fence = f;
1556f3467818SNicolai Hähnle } else {
1557f3467818SNicolai Hähnle dma_fence_put(f);
1558f3467818SNicolai Hähnle }
1559f3467818SNicolai Hähnle
15604da5a95bSChristian König error_free:
15614da5a95bSChristian König amdgpu_sync_free(&sync);
15624da5a95bSChristian König return r;
1563d38ceaf9SAlex Deucher
1564d38ceaf9SAlex Deucher }
1565d38ceaf9SAlex Deucher
1566d38ceaf9SAlex Deucher /**
156773fb16e7SChristian König * amdgpu_vm_handle_moved - handle moved BOs in the PT
1568d38ceaf9SAlex Deucher *
1569d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1570d38ceaf9SAlex Deucher * @vm: requested vm
15715a104cb9SFelix Kuehling * @ticket: optional reservation ticket used to reserve the VM
1572d38ceaf9SAlex Deucher *
157373fb16e7SChristian König * Make sure all BOs which are moved are updated in the PTs.
15747fc48e59SAndrey Grodzovsky *
15757fc48e59SAndrey Grodzovsky * Returns:
15767fc48e59SAndrey Grodzovsky * 0 for success.
1577d38ceaf9SAlex Deucher *
157873fb16e7SChristian König * PTs have to be reserved!
1579d38ceaf9SAlex Deucher */
amdgpu_vm_handle_moved(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket)158073fb16e7SChristian König int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
15815a104cb9SFelix Kuehling struct amdgpu_vm *vm,
15825a104cb9SFelix Kuehling struct ww_acquire_ctx *ticket)
1583d38ceaf9SAlex Deucher {
1584998debbdSPhilip Yang struct amdgpu_bo_va *bo_va;
158552791eeeSChristian König struct dma_resv *resv;
15865a104cb9SFelix Kuehling bool clear, unlock;
1587789f3317SChristian König int r;
1588d38ceaf9SAlex Deucher
1589998debbdSPhilip Yang spin_lock(&vm->status_lock);
1590998debbdSPhilip Yang while (!list_empty(&vm->moved)) {
1591998debbdSPhilip Yang bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va,
1592998debbdSPhilip Yang base.vm_status);
1593998debbdSPhilip Yang spin_unlock(&vm->status_lock);
1594998debbdSPhilip Yang
159573fb16e7SChristian König /* Per VM BOs never need to bo cleared in the page tables */
15968f8cc3fbSChristian König r = amdgpu_vm_bo_update(adev, bo_va, false);
1597c12a2ee5SChristian König if (r)
1598c12a2ee5SChristian König return r;
1599998debbdSPhilip Yang spin_lock(&vm->status_lock);
1600c12a2ee5SChristian König }
1601c12a2ee5SChristian König
1602c12a2ee5SChristian König while (!list_empty(&vm->invalidated)) {
1603c12a2ee5SChristian König bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1604c12a2ee5SChristian König base.vm_status);
16055a5011a7SGerd Hoffmann resv = bo_va->base.bo->tbo.base.resv;
16060479956cSPhilip Yang spin_unlock(&vm->status_lock);
1607c12a2ee5SChristian König
1608ec363e0dSChristian König /* Try to reserve the BO to avoid clearing its ptes */
16095a104cb9SFelix Kuehling if (!adev->debug_vm && dma_resv_trylock(resv)) {
1610ec363e0dSChristian König clear = false;
16115a104cb9SFelix Kuehling unlock = true;
16125a104cb9SFelix Kuehling /* The caller is already holding the reservation lock */
16135a104cb9SFelix Kuehling } else if (ticket && dma_resv_locking_ctx(resv) == ticket) {
16145a104cb9SFelix Kuehling clear = false;
16155a104cb9SFelix Kuehling unlock = false;
1616ec363e0dSChristian König /* Somebody else is using the BO right now */
16175a104cb9SFelix Kuehling } else {
1618ec363e0dSChristian König clear = true;
16195a104cb9SFelix Kuehling unlock = false;
16205a104cb9SFelix Kuehling }
162173fb16e7SChristian König
16228f8cc3fbSChristian König r = amdgpu_vm_bo_update(adev, bo_va, clear);
1623d38ceaf9SAlex Deucher
16245a104cb9SFelix Kuehling if (unlock)
162552791eeeSChristian König dma_resv_unlock(resv);
162650661eb1SFelix Kuehling if (r)
162750661eb1SFelix Kuehling return r;
162850661eb1SFelix Kuehling
162950661eb1SFelix Kuehling /* Remember evicted DMABuf imports in compute VMs for later
163050661eb1SFelix Kuehling * validation
163150661eb1SFelix Kuehling */
16325394fb2aSFelix Kuehling if (vm->is_compute_context &&
163350661eb1SFelix Kuehling bo_va->base.bo->tbo.base.import_attach &&
163450661eb1SFelix Kuehling (!bo_va->base.bo->tbo.resource ||
163550661eb1SFelix Kuehling bo_va->base.bo->tbo.resource->mem_type == TTM_PL_SYSTEM))
163650661eb1SFelix Kuehling amdgpu_vm_bo_evicted_user(&bo_va->base);
163750661eb1SFelix Kuehling
16380479956cSPhilip Yang spin_lock(&vm->status_lock);
1639d38ceaf9SAlex Deucher }
16400479956cSPhilip Yang spin_unlock(&vm->status_lock);
1641d38ceaf9SAlex Deucher
1642789f3317SChristian König return 0;
1643d38ceaf9SAlex Deucher }
1644d38ceaf9SAlex Deucher
1645d38ceaf9SAlex Deucher /**
164694e2dae0SFelix Kuehling * amdgpu_vm_flush_compute_tlb - Flush TLB on compute VM
164794e2dae0SFelix Kuehling *
164894e2dae0SFelix Kuehling * @adev: amdgpu_device pointer
164994e2dae0SFelix Kuehling * @vm: requested vm
165094e2dae0SFelix Kuehling * @flush_type: flush type
1651699d3929SSrinivasan Shanmugam * @xcc_mask: mask of XCCs that belong to the compute partition in need of a TLB flush.
165294e2dae0SFelix Kuehling *
165394e2dae0SFelix Kuehling * Flush TLB if needed for a compute VM.
165494e2dae0SFelix Kuehling *
165594e2dae0SFelix Kuehling * Returns:
165694e2dae0SFelix Kuehling * 0 for success.
165794e2dae0SFelix Kuehling */
amdgpu_vm_flush_compute_tlb(struct amdgpu_device * adev,struct amdgpu_vm * vm,uint32_t flush_type,uint32_t xcc_mask)165894e2dae0SFelix Kuehling int amdgpu_vm_flush_compute_tlb(struct amdgpu_device *adev,
165994e2dae0SFelix Kuehling struct amdgpu_vm *vm,
166094e2dae0SFelix Kuehling uint32_t flush_type,
166194e2dae0SFelix Kuehling uint32_t xcc_mask)
166294e2dae0SFelix Kuehling {
166394e2dae0SFelix Kuehling uint64_t tlb_seq = amdgpu_vm_tlb_seq(vm);
166494e2dae0SFelix Kuehling bool all_hub = false;
166594e2dae0SFelix Kuehling int xcc = 0, r = 0;
166694e2dae0SFelix Kuehling
166794e2dae0SFelix Kuehling WARN_ON_ONCE(!vm->is_compute_context);
166894e2dae0SFelix Kuehling
166994e2dae0SFelix Kuehling /*
167094e2dae0SFelix Kuehling * It can be that we race and lose here, but that is extremely unlikely
167194e2dae0SFelix Kuehling * and the worst thing which could happen is that we flush the changes
167294e2dae0SFelix Kuehling * into the TLB once more which is harmless.
167394e2dae0SFelix Kuehling */
167494e2dae0SFelix Kuehling if (atomic64_xchg(&vm->kfd_last_flushed_seq, tlb_seq) == tlb_seq)
167594e2dae0SFelix Kuehling return 0;
167694e2dae0SFelix Kuehling
167794e2dae0SFelix Kuehling if (adev->family == AMDGPU_FAMILY_AI ||
167894e2dae0SFelix Kuehling adev->family == AMDGPU_FAMILY_RV)
167994e2dae0SFelix Kuehling all_hub = true;
168094e2dae0SFelix Kuehling
168194e2dae0SFelix Kuehling for_each_inst(xcc, xcc_mask) {
168294e2dae0SFelix Kuehling r = amdgpu_gmc_flush_gpu_tlb_pasid(adev, vm->pasid, flush_type,
168394e2dae0SFelix Kuehling all_hub, xcc);
168494e2dae0SFelix Kuehling if (r)
168594e2dae0SFelix Kuehling break;
168694e2dae0SFelix Kuehling }
168794e2dae0SFelix Kuehling return r;
168894e2dae0SFelix Kuehling }
168994e2dae0SFelix Kuehling
169094e2dae0SFelix Kuehling /**
1691d38ceaf9SAlex Deucher * amdgpu_vm_bo_add - add a bo to a specific vm
1692d38ceaf9SAlex Deucher *
1693d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1694d38ceaf9SAlex Deucher * @vm: requested vm
1695d38ceaf9SAlex Deucher * @bo: amdgpu buffer object
1696d38ceaf9SAlex Deucher *
16978843dbbbSChristian König * Add @bo into the requested vm.
1698d38ceaf9SAlex Deucher * Add @bo to the list of bos associated with the vm
16997fc48e59SAndrey Grodzovsky *
17007fc48e59SAndrey Grodzovsky * Returns:
17017fc48e59SAndrey Grodzovsky * Newly added bo_va or NULL for failure
1702d38ceaf9SAlex Deucher *
1703d38ceaf9SAlex Deucher * Object has to be reserved!
1704d38ceaf9SAlex Deucher */
amdgpu_vm_bo_add(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo * bo)1705d38ceaf9SAlex Deucher struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1706d38ceaf9SAlex Deucher struct amdgpu_vm *vm,
1707d38ceaf9SAlex Deucher struct amdgpu_bo *bo)
1708d38ceaf9SAlex Deucher {
1709d38ceaf9SAlex Deucher struct amdgpu_bo_va *bo_va;
1710d38ceaf9SAlex Deucher
1711d38ceaf9SAlex Deucher bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1712d38ceaf9SAlex Deucher if (bo_va == NULL) {
1713d38ceaf9SAlex Deucher return NULL;
1714d38ceaf9SAlex Deucher }
17153f4299beSChunming Zhou amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1716ec681545SChristian König
1717d38ceaf9SAlex Deucher bo_va->ref_count = 1;
1718187916e6SLang Yu bo_va->last_pt_update = dma_fence_get_stub();
17197fc11959SChristian König INIT_LIST_HEAD(&bo_va->valids);
17207fc11959SChristian König INIT_LIST_HEAD(&bo_va->invalids);
172132b41ac2SChristian König
17220cf0ee98SArunpravin if (!bo)
17230cf0ee98SArunpravin return bo_va;
17240cf0ee98SArunpravin
17252d022081SChristian König dma_resv_assert_held(bo->tbo.base.resv);
17260cf0ee98SArunpravin if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
1727df399b06Sshaoyunl bo_va->is_xgmi = true;
1728df399b06Sshaoyunl /* Power up XGMI if it can be potentially used */
1729d84a430dSJonathan Kim amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
1730df399b06Sshaoyunl }
1731df399b06Sshaoyunl
1732d38ceaf9SAlex Deucher return bo_va;
1733d38ceaf9SAlex Deucher }
1734d38ceaf9SAlex Deucher
173573fb16e7SChristian König
173673fb16e7SChristian König /**
1737c45dd3bdSMauro Carvalho Chehab * amdgpu_vm_bo_insert_map - insert a new mapping
173873fb16e7SChristian König *
173973fb16e7SChristian König * @adev: amdgpu_device pointer
174073fb16e7SChristian König * @bo_va: bo_va to store the address
174173fb16e7SChristian König * @mapping: the mapping to insert
174273fb16e7SChristian König *
174373fb16e7SChristian König * Insert a new mapping into all structures.
174473fb16e7SChristian König */
amdgpu_vm_bo_insert_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,struct amdgpu_bo_va_mapping * mapping)174573fb16e7SChristian König static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
174673fb16e7SChristian König struct amdgpu_bo_va *bo_va,
174773fb16e7SChristian König struct amdgpu_bo_va_mapping *mapping)
174873fb16e7SChristian König {
174973fb16e7SChristian König struct amdgpu_vm *vm = bo_va->base.vm;
175073fb16e7SChristian König struct amdgpu_bo *bo = bo_va->base.bo;
175173fb16e7SChristian König
1752aebc5e6fSChristian König mapping->bo_va = bo_va;
175373fb16e7SChristian König list_add(&mapping->list, &bo_va->invalids);
175473fb16e7SChristian König amdgpu_vm_it_insert(mapping, &vm->va);
175573fb16e7SChristian König
1756980a0a94SHawking Zhang if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev))
175773fb16e7SChristian König amdgpu_vm_prt_get(adev);
175873fb16e7SChristian König
175926e20235STvrtko Ursulin if (amdgpu_vm_is_bo_always_valid(vm, bo) && !bo_va->base.moved)
1760998debbdSPhilip Yang amdgpu_vm_bo_moved(&bo_va->base);
176126e20235STvrtko Ursulin
176273fb16e7SChristian König trace_amdgpu_vm_bo_map(bo_va, mapping);
176373fb16e7SChristian König }
176473fb16e7SChristian König
176598856136Sxinhui pan /* Validate operation parameters to prevent potential abuse */
amdgpu_vm_verify_parameters(struct amdgpu_device * adev,struct amdgpu_bo * bo,uint64_t saddr,uint64_t offset,uint64_t size)176698856136Sxinhui pan static int amdgpu_vm_verify_parameters(struct amdgpu_device *adev,
176798856136Sxinhui pan struct amdgpu_bo *bo,
176898856136Sxinhui pan uint64_t saddr,
176998856136Sxinhui pan uint64_t offset,
177098856136Sxinhui pan uint64_t size)
177198856136Sxinhui pan {
177298856136Sxinhui pan uint64_t tmp, lpfn;
177398856136Sxinhui pan
177498856136Sxinhui pan if (saddr & AMDGPU_GPU_PAGE_MASK
177598856136Sxinhui pan || offset & AMDGPU_GPU_PAGE_MASK
177698856136Sxinhui pan || size & AMDGPU_GPU_PAGE_MASK)
177798856136Sxinhui pan return -EINVAL;
177898856136Sxinhui pan
177998856136Sxinhui pan if (check_add_overflow(saddr, size, &tmp)
178098856136Sxinhui pan || check_add_overflow(offset, size, &tmp)
178198856136Sxinhui pan || size == 0 /* which also leads to end < begin */)
178298856136Sxinhui pan return -EINVAL;
178398856136Sxinhui pan
178498856136Sxinhui pan /* make sure object fit at this offset */
178598856136Sxinhui pan if (bo && offset + size > amdgpu_bo_size(bo))
178698856136Sxinhui pan return -EINVAL;
178798856136Sxinhui pan
178898856136Sxinhui pan /* Ensure last pfn not exceed max_pfn */
178998856136Sxinhui pan lpfn = (saddr + size - 1) >> AMDGPU_GPU_PAGE_SHIFT;
179098856136Sxinhui pan if (lpfn >= adev->vm_manager.max_pfn)
179198856136Sxinhui pan return -EINVAL;
179298856136Sxinhui pan
179398856136Sxinhui pan return 0;
179498856136Sxinhui pan }
179598856136Sxinhui pan
1796d38ceaf9SAlex Deucher /**
1797d38ceaf9SAlex Deucher * amdgpu_vm_bo_map - map bo inside a vm
1798d38ceaf9SAlex Deucher *
1799d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1800d38ceaf9SAlex Deucher * @bo_va: bo_va to store the address
1801d38ceaf9SAlex Deucher * @saddr: where to map the BO
1802d38ceaf9SAlex Deucher * @offset: requested offset in the BO
180300553cf8SAndrey Grodzovsky * @size: BO size in bytes
1804d38ceaf9SAlex Deucher * @flags: attributes of pages (read/write/valid/etc.)
1805d38ceaf9SAlex Deucher *
1806d38ceaf9SAlex Deucher * Add a mapping of the BO at the specefied addr into the VM.
18077fc48e59SAndrey Grodzovsky *
18087fc48e59SAndrey Grodzovsky * Returns:
18097fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
1810d38ceaf9SAlex Deucher *
181149b02b18SChunming Zhou * Object has to be reserved and unreserved outside!
1812d38ceaf9SAlex Deucher */
amdgpu_vm_bo_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)1813d38ceaf9SAlex Deucher int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1814d38ceaf9SAlex Deucher struct amdgpu_bo_va *bo_va,
1815d38ceaf9SAlex Deucher uint64_t saddr, uint64_t offset,
1816268c3001SChristian König uint64_t size, uint64_t flags)
1817d38ceaf9SAlex Deucher {
1818a9f87f64SChristian König struct amdgpu_bo_va_mapping *mapping, *tmp;
1819ec681545SChristian König struct amdgpu_bo *bo = bo_va->base.bo;
1820ec681545SChristian König struct amdgpu_vm *vm = bo_va->base.vm;
1821d38ceaf9SAlex Deucher uint64_t eaddr;
182298856136Sxinhui pan int r;
1823d38ceaf9SAlex Deucher
182498856136Sxinhui pan r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size);
182598856136Sxinhui pan if (r)
182698856136Sxinhui pan return r;
1827d38ceaf9SAlex Deucher
1828d38ceaf9SAlex Deucher saddr /= AMDGPU_GPU_PAGE_SIZE;
182998856136Sxinhui pan eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
1830d38ceaf9SAlex Deucher
1831a9f87f64SChristian König tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1832a9f87f64SChristian König if (tmp) {
1833d38ceaf9SAlex Deucher /* bo and tmp overlap, invalid addr */
1834d38ceaf9SAlex Deucher dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1835ec681545SChristian König "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1836a9f87f64SChristian König tmp->start, tmp->last + 1);
1837663e4577SChristian König return -EINVAL;
1838d38ceaf9SAlex Deucher }
1839d38ceaf9SAlex Deucher
1840d38ceaf9SAlex Deucher mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1841663e4577SChristian König if (!mapping)
1842663e4577SChristian König return -ENOMEM;
1843d38ceaf9SAlex Deucher
1844a9f87f64SChristian König mapping->start = saddr;
1845a9f87f64SChristian König mapping->last = eaddr;
1846d38ceaf9SAlex Deucher mapping->offset = offset;
1847d38ceaf9SAlex Deucher mapping->flags = flags;
1848d38ceaf9SAlex Deucher
184973fb16e7SChristian König amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
18504388fc2aSChristian König
1851d38ceaf9SAlex Deucher return 0;
1852d38ceaf9SAlex Deucher }
1853d38ceaf9SAlex Deucher
1854d38ceaf9SAlex Deucher /**
185580f95c57SChristian König * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
185680f95c57SChristian König *
185780f95c57SChristian König * @adev: amdgpu_device pointer
185880f95c57SChristian König * @bo_va: bo_va to store the address
185980f95c57SChristian König * @saddr: where to map the BO
186080f95c57SChristian König * @offset: requested offset in the BO
186100553cf8SAndrey Grodzovsky * @size: BO size in bytes
186280f95c57SChristian König * @flags: attributes of pages (read/write/valid/etc.)
186380f95c57SChristian König *
186480f95c57SChristian König * Add a mapping of the BO at the specefied addr into the VM. Replace existing
186580f95c57SChristian König * mappings as we do so.
18667fc48e59SAndrey Grodzovsky *
18677fc48e59SAndrey Grodzovsky * Returns:
18687fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
186980f95c57SChristian König *
187080f95c57SChristian König * Object has to be reserved and unreserved outside!
187180f95c57SChristian König */
amdgpu_vm_bo_replace_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)187280f95c57SChristian König int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
187380f95c57SChristian König struct amdgpu_bo_va *bo_va,
187480f95c57SChristian König uint64_t saddr, uint64_t offset,
187580f95c57SChristian König uint64_t size, uint64_t flags)
187680f95c57SChristian König {
187780f95c57SChristian König struct amdgpu_bo_va_mapping *mapping;
1878ec681545SChristian König struct amdgpu_bo *bo = bo_va->base.bo;
187980f95c57SChristian König uint64_t eaddr;
188080f95c57SChristian König int r;
188180f95c57SChristian König
188298856136Sxinhui pan r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size);
188398856136Sxinhui pan if (r)
188498856136Sxinhui pan return r;
188580f95c57SChristian König
188680f95c57SChristian König /* Allocate all the needed memory */
188780f95c57SChristian König mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
188880f95c57SChristian König if (!mapping)
188980f95c57SChristian König return -ENOMEM;
189080f95c57SChristian König
1891ec681545SChristian König r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
189280f95c57SChristian König if (r) {
189380f95c57SChristian König kfree(mapping);
189480f95c57SChristian König return r;
189580f95c57SChristian König }
189680f95c57SChristian König
189780f95c57SChristian König saddr /= AMDGPU_GPU_PAGE_SIZE;
189898856136Sxinhui pan eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
189980f95c57SChristian König
1900a9f87f64SChristian König mapping->start = saddr;
1901a9f87f64SChristian König mapping->last = eaddr;
190280f95c57SChristian König mapping->offset = offset;
190380f95c57SChristian König mapping->flags = flags;
190480f95c57SChristian König
190573fb16e7SChristian König amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
190680f95c57SChristian König
190780f95c57SChristian König return 0;
190880f95c57SChristian König }
190980f95c57SChristian König
191080f95c57SChristian König /**
1911d38ceaf9SAlex Deucher * amdgpu_vm_bo_unmap - remove bo mapping from vm
1912d38ceaf9SAlex Deucher *
1913d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
1914d38ceaf9SAlex Deucher * @bo_va: bo_va to remove the address from
1915d38ceaf9SAlex Deucher * @saddr: where to the BO is mapped
1916d38ceaf9SAlex Deucher *
1917d38ceaf9SAlex Deucher * Remove a mapping of the BO at the specefied addr from the VM.
19187fc48e59SAndrey Grodzovsky *
19197fc48e59SAndrey Grodzovsky * Returns:
19207fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
1921d38ceaf9SAlex Deucher *
192249b02b18SChunming Zhou * Object has to be reserved and unreserved outside!
1923d38ceaf9SAlex Deucher */
amdgpu_vm_bo_unmap(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr)1924d38ceaf9SAlex Deucher int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1925d38ceaf9SAlex Deucher struct amdgpu_bo_va *bo_va,
1926d38ceaf9SAlex Deucher uint64_t saddr)
1927d38ceaf9SAlex Deucher {
1928d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping;
1929ec681545SChristian König struct amdgpu_vm *vm = bo_va->base.vm;
19307fc11959SChristian König bool valid = true;
1931d38ceaf9SAlex Deucher
19326c7fc503SChristian König saddr /= AMDGPU_GPU_PAGE_SIZE;
193332b41ac2SChristian König
19347fc11959SChristian König list_for_each_entry(mapping, &bo_va->valids, list) {
1935a9f87f64SChristian König if (mapping->start == saddr)
1936d38ceaf9SAlex Deucher break;
1937d38ceaf9SAlex Deucher }
1938d38ceaf9SAlex Deucher
19397fc11959SChristian König if (&mapping->list == &bo_va->valids) {
19407fc11959SChristian König valid = false;
19417fc11959SChristian König
19427fc11959SChristian König list_for_each_entry(mapping, &bo_va->invalids, list) {
1943a9f87f64SChristian König if (mapping->start == saddr)
19447fc11959SChristian König break;
19457fc11959SChristian König }
19467fc11959SChristian König
194732b41ac2SChristian König if (&mapping->list == &bo_va->invalids)
1948d38ceaf9SAlex Deucher return -ENOENT;
1949d38ceaf9SAlex Deucher }
195032b41ac2SChristian König
1951d38ceaf9SAlex Deucher list_del(&mapping->list);
1952a9f87f64SChristian König amdgpu_vm_it_remove(mapping, &vm->va);
1953aebc5e6fSChristian König mapping->bo_va = NULL;
195493e3e438SChristian König trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1955d38ceaf9SAlex Deucher
1956e17841b9SChristian König if (valid)
1957d38ceaf9SAlex Deucher list_add(&mapping->list, &vm->freed);
1958e17841b9SChristian König else
1959284710faSChristian König amdgpu_vm_free_mapping(adev, vm, mapping,
1960284710faSChristian König bo_va->last_pt_update);
1961d38ceaf9SAlex Deucher
1962d38ceaf9SAlex Deucher return 0;
1963d38ceaf9SAlex Deucher }
1964d38ceaf9SAlex Deucher
1965d38ceaf9SAlex Deucher /**
1966dc54d3d1SChristian König * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
1967dc54d3d1SChristian König *
1968dc54d3d1SChristian König * @adev: amdgpu_device pointer
1969dc54d3d1SChristian König * @vm: VM structure to use
1970dc54d3d1SChristian König * @saddr: start of the range
1971dc54d3d1SChristian König * @size: size of the range
1972dc54d3d1SChristian König *
1973dc54d3d1SChristian König * Remove all mappings in a range, split them as appropriate.
19747fc48e59SAndrey Grodzovsky *
19757fc48e59SAndrey Grodzovsky * Returns:
19767fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
1977dc54d3d1SChristian König */
amdgpu_vm_bo_clear_mappings(struct amdgpu_device * adev,struct amdgpu_vm * vm,uint64_t saddr,uint64_t size)1978dc54d3d1SChristian König int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
1979dc54d3d1SChristian König struct amdgpu_vm *vm,
1980dc54d3d1SChristian König uint64_t saddr, uint64_t size)
1981dc54d3d1SChristian König {
1982dc54d3d1SChristian König struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
1983dc54d3d1SChristian König LIST_HEAD(removed);
1984dc54d3d1SChristian König uint64_t eaddr;
198598856136Sxinhui pan int r;
1986dc54d3d1SChristian König
198798856136Sxinhui pan r = amdgpu_vm_verify_parameters(adev, NULL, saddr, 0, size);
198898856136Sxinhui pan if (r)
198998856136Sxinhui pan return r;
199098856136Sxinhui pan
1991dc54d3d1SChristian König saddr /= AMDGPU_GPU_PAGE_SIZE;
199298856136Sxinhui pan eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE;
1993dc54d3d1SChristian König
1994dc54d3d1SChristian König /* Allocate all the needed memory */
1995dc54d3d1SChristian König before = kzalloc(sizeof(*before), GFP_KERNEL);
1996dc54d3d1SChristian König if (!before)
1997dc54d3d1SChristian König return -ENOMEM;
199827f6d610SJunwei Zhang INIT_LIST_HEAD(&before->list);
1999dc54d3d1SChristian König
2000dc54d3d1SChristian König after = kzalloc(sizeof(*after), GFP_KERNEL);
2001dc54d3d1SChristian König if (!after) {
2002dc54d3d1SChristian König kfree(before);
2003dc54d3d1SChristian König return -ENOMEM;
2004dc54d3d1SChristian König }
200527f6d610SJunwei Zhang INIT_LIST_HEAD(&after->list);
2006dc54d3d1SChristian König
2007dc54d3d1SChristian König /* Now gather all removed mappings */
2008a9f87f64SChristian König tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2009a9f87f64SChristian König while (tmp) {
2010dc54d3d1SChristian König /* Remember mapping split at the start */
2011a9f87f64SChristian König if (tmp->start < saddr) {
2012a9f87f64SChristian König before->start = tmp->start;
2013a9f87f64SChristian König before->last = saddr - 1;
2014dc54d3d1SChristian König before->offset = tmp->offset;
2015dc54d3d1SChristian König before->flags = tmp->flags;
2016387f49e5SJunwei Zhang before->bo_va = tmp->bo_va;
2017387f49e5SJunwei Zhang list_add(&before->list, &tmp->bo_va->invalids);
2018dc54d3d1SChristian König }
2019dc54d3d1SChristian König
2020dc54d3d1SChristian König /* Remember mapping split at the end */
2021a9f87f64SChristian König if (tmp->last > eaddr) {
2022a9f87f64SChristian König after->start = eaddr + 1;
2023a9f87f64SChristian König after->last = tmp->last;
2024dc54d3d1SChristian König after->offset = tmp->offset;
202584e070f5SNirmoy Das after->offset += (after->start - tmp->start) << PAGE_SHIFT;
2026dc54d3d1SChristian König after->flags = tmp->flags;
2027387f49e5SJunwei Zhang after->bo_va = tmp->bo_va;
2028387f49e5SJunwei Zhang list_add(&after->list, &tmp->bo_va->invalids);
2029dc54d3d1SChristian König }
2030dc54d3d1SChristian König
2031dc54d3d1SChristian König list_del(&tmp->list);
2032dc54d3d1SChristian König list_add(&tmp->list, &removed);
2033a9f87f64SChristian König
2034a9f87f64SChristian König tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2035dc54d3d1SChristian König }
2036dc54d3d1SChristian König
2037dc54d3d1SChristian König /* And free them up */
2038dc54d3d1SChristian König list_for_each_entry_safe(tmp, next, &removed, list) {
2039a9f87f64SChristian König amdgpu_vm_it_remove(tmp, &vm->va);
2040dc54d3d1SChristian König list_del(&tmp->list);
2041dc54d3d1SChristian König
2042a9f87f64SChristian König if (tmp->start < saddr)
2043a9f87f64SChristian König tmp->start = saddr;
2044a9f87f64SChristian König if (tmp->last > eaddr)
2045a9f87f64SChristian König tmp->last = eaddr;
2046dc54d3d1SChristian König
2047aebc5e6fSChristian König tmp->bo_va = NULL;
2048dc54d3d1SChristian König list_add(&tmp->list, &vm->freed);
2049dc54d3d1SChristian König trace_amdgpu_vm_bo_unmap(NULL, tmp);
2050dc54d3d1SChristian König }
2051dc54d3d1SChristian König
2052dc54d3d1SChristian König /* Insert partial mapping before the range */
205327f6d610SJunwei Zhang if (!list_empty(&before->list)) {
2054ea2c3c08SSamuel Pitoiset struct amdgpu_bo *bo = before->bo_va->base.bo;
2055ea2c3c08SSamuel Pitoiset
2056a9f87f64SChristian König amdgpu_vm_it_insert(before, &vm->va);
2057980a0a94SHawking Zhang if (before->flags & AMDGPU_PTE_PRT_FLAG(adev))
2058dc54d3d1SChristian König amdgpu_vm_prt_get(adev);
2059ea2c3c08SSamuel Pitoiset
206026e20235STvrtko Ursulin if (amdgpu_vm_is_bo_always_valid(vm, bo) &&
2061ea2c3c08SSamuel Pitoiset !before->bo_va->base.moved)
2062ea2c3c08SSamuel Pitoiset amdgpu_vm_bo_moved(&before->bo_va->base);
2063dc54d3d1SChristian König } else {
2064dc54d3d1SChristian König kfree(before);
2065dc54d3d1SChristian König }
2066dc54d3d1SChristian König
2067dc54d3d1SChristian König /* Insert partial mapping after the range */
206827f6d610SJunwei Zhang if (!list_empty(&after->list)) {
2069ea2c3c08SSamuel Pitoiset struct amdgpu_bo *bo = after->bo_va->base.bo;
2070ea2c3c08SSamuel Pitoiset
2071a9f87f64SChristian König amdgpu_vm_it_insert(after, &vm->va);
2072980a0a94SHawking Zhang if (after->flags & AMDGPU_PTE_PRT_FLAG(adev))
2073dc54d3d1SChristian König amdgpu_vm_prt_get(adev);
2074ea2c3c08SSamuel Pitoiset
207526e20235STvrtko Ursulin if (amdgpu_vm_is_bo_always_valid(vm, bo) &&
2076ea2c3c08SSamuel Pitoiset !after->bo_va->base.moved)
2077ea2c3c08SSamuel Pitoiset amdgpu_vm_bo_moved(&after->bo_va->base);
2078dc54d3d1SChristian König } else {
2079dc54d3d1SChristian König kfree(after);
2080dc54d3d1SChristian König }
2081dc54d3d1SChristian König
2082dc54d3d1SChristian König return 0;
2083dc54d3d1SChristian König }
2084dc54d3d1SChristian König
2085dc54d3d1SChristian König /**
2086aebc5e6fSChristian König * amdgpu_vm_bo_lookup_mapping - find mapping by address
2087aebc5e6fSChristian König *
2088aebc5e6fSChristian König * @vm: the requested VM
208900553cf8SAndrey Grodzovsky * @addr: the address
2090aebc5e6fSChristian König *
2091aebc5e6fSChristian König * Find a mapping by it's address.
20927fc48e59SAndrey Grodzovsky *
20937fc48e59SAndrey Grodzovsky * Returns:
20947fc48e59SAndrey Grodzovsky * The amdgpu_bo_va_mapping matching for addr or NULL
20957fc48e59SAndrey Grodzovsky *
2096aebc5e6fSChristian König */
amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm * vm,uint64_t addr)2097aebc5e6fSChristian König struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2098aebc5e6fSChristian König uint64_t addr)
2099aebc5e6fSChristian König {
2100aebc5e6fSChristian König return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2101aebc5e6fSChristian König }
2102aebc5e6fSChristian König
2103aebc5e6fSChristian König /**
21048ab19ea6SChristian König * amdgpu_vm_bo_trace_cs - trace all reserved mappings
21058ab19ea6SChristian König *
21068ab19ea6SChristian König * @vm: the requested vm
21078ab19ea6SChristian König * @ticket: CS ticket
21088ab19ea6SChristian König *
21098ab19ea6SChristian König * Trace all mappings of BOs reserved during a command submission.
21108ab19ea6SChristian König */
amdgpu_vm_bo_trace_cs(struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket)21118ab19ea6SChristian König void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
21128ab19ea6SChristian König {
21138ab19ea6SChristian König struct amdgpu_bo_va_mapping *mapping;
21148ab19ea6SChristian König
21158ab19ea6SChristian König if (!trace_amdgpu_vm_bo_cs_enabled())
21168ab19ea6SChristian König return;
21178ab19ea6SChristian König
21188ab19ea6SChristian König for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
21198ab19ea6SChristian König mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
21208ab19ea6SChristian König if (mapping->bo_va && mapping->bo_va->base.bo) {
21218ab19ea6SChristian König struct amdgpu_bo *bo;
21228ab19ea6SChristian König
21238ab19ea6SChristian König bo = mapping->bo_va->base.bo;
212452791eeeSChristian König if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
21250dbd555aSChristian König ticket)
21268ab19ea6SChristian König continue;
21278ab19ea6SChristian König }
21288ab19ea6SChristian König
21298ab19ea6SChristian König trace_amdgpu_vm_bo_cs(mapping);
21308ab19ea6SChristian König }
21318ab19ea6SChristian König }
21328ab19ea6SChristian König
21338ab19ea6SChristian König /**
2134e56694f7SChristian König * amdgpu_vm_bo_del - remove a bo from a specific vm
2135d38ceaf9SAlex Deucher *
2136d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
2137d38ceaf9SAlex Deucher * @bo_va: requested bo_va
2138d38ceaf9SAlex Deucher *
21398843dbbbSChristian König * Remove @bo_va->bo from the requested vm.
2140d38ceaf9SAlex Deucher *
2141d38ceaf9SAlex Deucher * Object have to be reserved!
2142d38ceaf9SAlex Deucher */
amdgpu_vm_bo_del(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va)2143e56694f7SChristian König void amdgpu_vm_bo_del(struct amdgpu_device *adev,
2144d38ceaf9SAlex Deucher struct amdgpu_bo_va *bo_va)
2145d38ceaf9SAlex Deucher {
2146d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping, *next;
2147fbbf794cSChristian König struct amdgpu_bo *bo = bo_va->base.bo;
2148ec681545SChristian König struct amdgpu_vm *vm = bo_va->base.vm;
2149646b9025SChristian König struct amdgpu_vm_bo_base **base;
2150d38ceaf9SAlex Deucher
21512d022081SChristian König dma_resv_assert_held(vm->root.bo->tbo.base.resv);
21522d022081SChristian König
2153646b9025SChristian König if (bo) {
21542d022081SChristian König dma_resv_assert_held(bo->tbo.base.resv);
215526e20235STvrtko Ursulin if (amdgpu_vm_is_bo_always_valid(vm, bo))
2156fee2ede1SChristian König ttm_bo_set_bulk_move(&bo->tbo, NULL);
2157fbbf794cSChristian König
2158646b9025SChristian König for (base = &bo_va->base.bo->vm_bo; *base;
2159646b9025SChristian König base = &(*base)->next) {
2160646b9025SChristian König if (*base != &bo_va->base)
2161646b9025SChristian König continue;
2162646b9025SChristian König
216374ef9527SYunxiang Li amdgpu_vm_update_stats(*base, bo->tbo.resource, -1);
2164646b9025SChristian König *base = bo_va->base.next;
2165646b9025SChristian König break;
2166646b9025SChristian König }
2167646b9025SChristian König }
2168d38ceaf9SAlex Deucher
21690479956cSPhilip Yang spin_lock(&vm->status_lock);
2170ec681545SChristian König list_del(&bo_va->base.vm_status);
21710479956cSPhilip Yang spin_unlock(&vm->status_lock);
2172d38ceaf9SAlex Deucher
21737fc11959SChristian König list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2174d38ceaf9SAlex Deucher list_del(&mapping->list);
2175a9f87f64SChristian König amdgpu_vm_it_remove(mapping, &vm->va);
2176aebc5e6fSChristian König mapping->bo_va = NULL;
217793e3e438SChristian König trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2178d38ceaf9SAlex Deucher list_add(&mapping->list, &vm->freed);
21797fc11959SChristian König }
21807fc11959SChristian König list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
21817fc11959SChristian König list_del(&mapping->list);
2182a9f87f64SChristian König amdgpu_vm_it_remove(mapping, &vm->va);
2183284710faSChristian König amdgpu_vm_free_mapping(adev, vm, mapping,
2184284710faSChristian König bo_va->last_pt_update);
2185d38ceaf9SAlex Deucher }
218632b41ac2SChristian König
2187f54d1867SChris Wilson dma_fence_put(bo_va->last_pt_update);
2188df399b06Sshaoyunl
2189d84a430dSJonathan Kim if (bo && bo_va->is_xgmi)
2190d84a430dSJonathan Kim amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
2191df399b06Sshaoyunl
2192d38ceaf9SAlex Deucher kfree(bo_va);
2193d38ceaf9SAlex Deucher }
2194d38ceaf9SAlex Deucher
2195d38ceaf9SAlex Deucher /**
21966ceeb144SChristian König * amdgpu_vm_evictable - check if we can evict a VM
21976ceeb144SChristian König *
21986ceeb144SChristian König * @bo: A page table of the VM.
21996ceeb144SChristian König *
22006ceeb144SChristian König * Check if it is possible to evict a VM.
22016ceeb144SChristian König */
amdgpu_vm_evictable(struct amdgpu_bo * bo)22026ceeb144SChristian König bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
22036ceeb144SChristian König {
22046ceeb144SChristian König struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
22056ceeb144SChristian König
22066ceeb144SChristian König /* Page tables of a destroyed VM can go away immediately */
22076ceeb144SChristian König if (!bo_base || !bo_base->vm)
22086ceeb144SChristian König return true;
22096ceeb144SChristian König
22106ceeb144SChristian König /* Don't evict VM page tables while they are busy */
22110cc848a7SChristian König if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP))
22126ceeb144SChristian König return false;
22136ceeb144SChristian König
2214b4ff0f8aSChristian König /* Try to block ongoing updates */
2215a269e449SAlex Sierra if (!amdgpu_vm_eviction_trylock(bo_base->vm))
221690b69cdcSChristian König return false;
221790b69cdcSChristian König
2218b4ff0f8aSChristian König /* Don't evict VM page tables while they are updated */
22199c466bcbSChristian König if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
2220a269e449SAlex Sierra amdgpu_vm_eviction_unlock(bo_base->vm);
2221b4ff0f8aSChristian König return false;
2222b4ff0f8aSChristian König }
2223b4ff0f8aSChristian König
2224b4ff0f8aSChristian König bo_base->vm->evicting = true;
2225a269e449SAlex Sierra amdgpu_vm_eviction_unlock(bo_base->vm);
22266ceeb144SChristian König return true;
22276ceeb144SChristian König }
22286ceeb144SChristian König
22296ceeb144SChristian König /**
2230d38ceaf9SAlex Deucher * amdgpu_vm_bo_invalidate - mark the bo as invalid
2231d38ceaf9SAlex Deucher *
2232d38ceaf9SAlex Deucher * @bo: amdgpu buffer object
223300553cf8SAndrey Grodzovsky * @evicted: is the BO evicted
2234d38ceaf9SAlex Deucher *
22358843dbbbSChristian König * Mark @bo as invalid.
2236d38ceaf9SAlex Deucher */
amdgpu_vm_bo_invalidate(struct amdgpu_bo * bo,bool evicted)2237a541a6e8SYunxiang Li void amdgpu_vm_bo_invalidate(struct amdgpu_bo *bo, bool evicted)
2238d38ceaf9SAlex Deucher {
2239ec681545SChristian König struct amdgpu_vm_bo_base *bo_base;
2240d38ceaf9SAlex Deucher
2241646b9025SChristian König for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
22423f3333f8SChristian König struct amdgpu_vm *vm = bo_base->vm;
22433f3333f8SChristian König
224426e20235STvrtko Ursulin if (evicted && amdgpu_vm_is_bo_always_valid(vm, bo)) {
2245bcdc9fd6SChristian König amdgpu_vm_bo_evicted(bo_base);
2246bcdc9fd6SChristian König continue;
2247bcdc9fd6SChristian König }
2248bcdc9fd6SChristian König
2249bcdc9fd6SChristian König if (bo_base->moved)
2250bcdc9fd6SChristian König continue;
2251bcdc9fd6SChristian König bo_base->moved = true;
2252bcdc9fd6SChristian König
225373fb16e7SChristian König if (bo->tbo.type == ttm_bo_type_kernel)
2254bcdc9fd6SChristian König amdgpu_vm_bo_relocated(bo_base);
225526e20235STvrtko Ursulin else if (amdgpu_vm_is_bo_always_valid(vm, bo))
2256bcdc9fd6SChristian König amdgpu_vm_bo_moved(bo_base);
225773fb16e7SChristian König else
2258bcdc9fd6SChristian König amdgpu_vm_bo_invalidated(bo_base);
2259d38ceaf9SAlex Deucher }
2260862b8c57SChristian König }
2261d38ceaf9SAlex Deucher
22627fc48e59SAndrey Grodzovsky /**
226374ef9527SYunxiang Li * amdgpu_vm_bo_move - handle BO move
226474ef9527SYunxiang Li *
226574ef9527SYunxiang Li * @bo: amdgpu buffer object
226674ef9527SYunxiang Li * @new_mem: the new placement of the BO move
226774ef9527SYunxiang Li * @evicted: is the BO evicted
226874ef9527SYunxiang Li *
226974ef9527SYunxiang Li * Update the memory stats for the new placement and mark @bo as invalid.
227074ef9527SYunxiang Li */
amdgpu_vm_bo_move(struct amdgpu_bo * bo,struct ttm_resource * new_mem,bool evicted)227174ef9527SYunxiang Li void amdgpu_vm_bo_move(struct amdgpu_bo *bo, struct ttm_resource *new_mem,
227274ef9527SYunxiang Li bool evicted)
227374ef9527SYunxiang Li {
227474ef9527SYunxiang Li struct amdgpu_vm_bo_base *bo_base;
227574ef9527SYunxiang Li
227674ef9527SYunxiang Li for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
227774ef9527SYunxiang Li struct amdgpu_vm *vm = bo_base->vm;
227874ef9527SYunxiang Li
227974ef9527SYunxiang Li spin_lock(&vm->status_lock);
228074ef9527SYunxiang Li amdgpu_vm_update_stats_locked(bo_base, bo->tbo.resource, -1);
228174ef9527SYunxiang Li amdgpu_vm_update_stats_locked(bo_base, new_mem, +1);
228274ef9527SYunxiang Li spin_unlock(&vm->status_lock);
228374ef9527SYunxiang Li }
228474ef9527SYunxiang Li
228574ef9527SYunxiang Li amdgpu_vm_bo_invalidate(bo, evicted);
228674ef9527SYunxiang Li }
228774ef9527SYunxiang Li
228874ef9527SYunxiang Li /**
22897fc48e59SAndrey Grodzovsky * amdgpu_vm_get_block_size - calculate VM page table size as power of two
22907fc48e59SAndrey Grodzovsky *
22917fc48e59SAndrey Grodzovsky * @vm_size: VM size
22927fc48e59SAndrey Grodzovsky *
22937fc48e59SAndrey Grodzovsky * Returns:
22947fc48e59SAndrey Grodzovsky * VM page table as power of two
22957fc48e59SAndrey Grodzovsky */
amdgpu_vm_get_block_size(uint64_t vm_size)2296bab4fee7SJunwei Zhang static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2297bab4fee7SJunwei Zhang {
2298bab4fee7SJunwei Zhang /* Total bits covered by PD + PTs */
2299bab4fee7SJunwei Zhang unsigned bits = ilog2(vm_size) + 18;
2300bab4fee7SJunwei Zhang
2301bab4fee7SJunwei Zhang /* Make sure the PD is 4K in size up to 8GB address space.
2302bab4fee7SJunwei Zhang Above that split equal between PD and PTs */
2303bab4fee7SJunwei Zhang if (vm_size <= 8)
2304bab4fee7SJunwei Zhang return (bits - 9);
2305bab4fee7SJunwei Zhang else
2306bab4fee7SJunwei Zhang return ((bits + 3) / 2);
2307bab4fee7SJunwei Zhang }
2308bab4fee7SJunwei Zhang
2309bab4fee7SJunwei Zhang /**
2310d07f14beSRoger He * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2311bab4fee7SJunwei Zhang *
2312bab4fee7SJunwei Zhang * @adev: amdgpu_device pointer
231343370c4cSFelix Kuehling * @min_vm_size: the minimum vm size in GB if it's set auto
231400553cf8SAndrey Grodzovsky * @fragment_size_default: Default PTE fragment size
231500553cf8SAndrey Grodzovsky * @max_level: max VMPT level
231600553cf8SAndrey Grodzovsky * @max_bits: max address space size in bits
231700553cf8SAndrey Grodzovsky *
2318bab4fee7SJunwei Zhang */
amdgpu_vm_adjust_size(struct amdgpu_device * adev,uint32_t min_vm_size,uint32_t fragment_size_default,unsigned max_level,unsigned max_bits)231943370c4cSFelix Kuehling void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2320f3368128SChristian König uint32_t fragment_size_default, unsigned max_level,
2321f3368128SChristian König unsigned max_bits)
2322bab4fee7SJunwei Zhang {
232343370c4cSFelix Kuehling unsigned int max_size = 1 << (max_bits - 30);
232443370c4cSFelix Kuehling unsigned int vm_size;
232536539dceSChristian König uint64_t tmp;
232636539dceSChristian König
232736539dceSChristian König /* adjust vm size first */
2328f3368128SChristian König if (amdgpu_vm_size != -1) {
2329fdd5faaaSChristian König vm_size = amdgpu_vm_size;
2330f3368128SChristian König if (vm_size > max_size) {
2331f3368128SChristian König dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2332f3368128SChristian König amdgpu_vm_size, max_size);
2333f3368128SChristian König vm_size = max_size;
2334f3368128SChristian König }
233543370c4cSFelix Kuehling } else {
233643370c4cSFelix Kuehling struct sysinfo si;
233743370c4cSFelix Kuehling unsigned int phys_ram_gb;
233843370c4cSFelix Kuehling
233943370c4cSFelix Kuehling /* Optimal VM size depends on the amount of physical
234043370c4cSFelix Kuehling * RAM available. Underlying requirements and
234143370c4cSFelix Kuehling * assumptions:
234243370c4cSFelix Kuehling *
234343370c4cSFelix Kuehling * - Need to map system memory and VRAM from all GPUs
234443370c4cSFelix Kuehling * - VRAM from other GPUs not known here
234543370c4cSFelix Kuehling * - Assume VRAM <= system memory
234643370c4cSFelix Kuehling * - On GFX8 and older, VM space can be segmented for
234743370c4cSFelix Kuehling * different MTYPEs
234843370c4cSFelix Kuehling * - Need to allow room for fragmentation, guard pages etc.
234943370c4cSFelix Kuehling *
235043370c4cSFelix Kuehling * This adds up to a rough guess of system memory x3.
235143370c4cSFelix Kuehling * Round up to power of two to maximize the available
235243370c4cSFelix Kuehling * VM size with the given page table size.
235343370c4cSFelix Kuehling */
235443370c4cSFelix Kuehling si_meminfo(&si);
235543370c4cSFelix Kuehling phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
235643370c4cSFelix Kuehling (1 << 30) - 1) >> 30;
235743370c4cSFelix Kuehling vm_size = roundup_pow_of_two(
2358760e3c8bSLi Zetao clamp(phys_ram_gb * 3, min_vm_size, max_size));
2359f3368128SChristian König }
2360fdd5faaaSChristian König
2361fdd5faaaSChristian König adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
236236539dceSChristian König
236336539dceSChristian König tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
236497489129SChristian König if (amdgpu_vm_block_size != -1)
236597489129SChristian König tmp >>= amdgpu_vm_block_size - 9;
236636539dceSChristian König tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2367eb3b214cSSrinivasan Shanmugam adev->vm_manager.num_level = min_t(unsigned int, max_level, tmp);
2368196f7489SChunming Zhou switch (adev->vm_manager.num_level) {
2369196f7489SChunming Zhou case 3:
2370196f7489SChunming Zhou adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2371196f7489SChunming Zhou break;
2372196f7489SChunming Zhou case 2:
2373196f7489SChunming Zhou adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2374196f7489SChunming Zhou break;
2375196f7489SChunming Zhou case 1:
2376196f7489SChunming Zhou adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2377196f7489SChunming Zhou break;
2378196f7489SChunming Zhou default:
2379196f7489SChunming Zhou dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2380196f7489SChunming Zhou }
2381b38f41ebSChristian König /* block size depends on vm size and hw setup*/
238297489129SChristian König if (amdgpu_vm_block_size != -1)
2383bab4fee7SJunwei Zhang adev->vm_manager.block_size =
238497489129SChristian König min((unsigned)amdgpu_vm_block_size, max_bits
238597489129SChristian König - AMDGPU_GPU_PAGE_SHIFT
238697489129SChristian König - 9 * adev->vm_manager.num_level);
238797489129SChristian König else if (adev->vm_manager.num_level > 1)
238897489129SChristian König adev->vm_manager.block_size = 9;
2389bab4fee7SJunwei Zhang else
239097489129SChristian König adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2391bab4fee7SJunwei Zhang
2392b38f41ebSChristian König if (amdgpu_vm_fragment_size == -1)
2393b38f41ebSChristian König adev->vm_manager.fragment_size = fragment_size_default;
2394b38f41ebSChristian König else
2395b38f41ebSChristian König adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2396d07f14beSRoger He
239736539dceSChristian König DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
239836539dceSChristian König vm_size, adev->vm_manager.num_level + 1,
239936539dceSChristian König adev->vm_manager.block_size,
2400d07f14beSRoger He adev->vm_manager.fragment_size);
2401bab4fee7SJunwei Zhang }
2402bab4fee7SJunwei Zhang
2403d38ceaf9SAlex Deucher /**
240456753e73SChristian König * amdgpu_vm_wait_idle - wait for the VM to become idle
240556753e73SChristian König *
240656753e73SChristian König * @vm: VM object to wait for
240756753e73SChristian König * @timeout: timeout to wait for VM to become idle
240856753e73SChristian König */
amdgpu_vm_wait_idle(struct amdgpu_vm * vm,long timeout)240956753e73SChristian König long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2410d38ceaf9SAlex Deucher {
24117bc80a54SChristian König timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv,
24120cc848a7SChristian König DMA_RESV_USAGE_BOOKKEEP,
2413d3fae3b3SChristian König true, timeout);
241490b69cdcSChristian König if (timeout <= 0)
241590b69cdcSChristian König return timeout;
241690b69cdcSChristian König
24179c466bcbSChristian König return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
24182bd9ccfaSChristian König }
2419f566ceb1SChristian König
amdgpu_vm_destroy_task_info(struct kref * kref)2420b8f67b9dSShashank Sharma static void amdgpu_vm_destroy_task_info(struct kref *kref)
2421b8f67b9dSShashank Sharma {
2422b8f67b9dSShashank Sharma struct amdgpu_task_info *ti = container_of(kref, struct amdgpu_task_info, refcount);
2423b8f67b9dSShashank Sharma
2424b8f67b9dSShashank Sharma kfree(ti);
2425b8f67b9dSShashank Sharma }
2426b8f67b9dSShashank Sharma
2427b8f67b9dSShashank Sharma static inline struct amdgpu_vm *
amdgpu_vm_get_vm_from_pasid(struct amdgpu_device * adev,u32 pasid)2428b8f67b9dSShashank Sharma amdgpu_vm_get_vm_from_pasid(struct amdgpu_device *adev, u32 pasid)
2429b8f67b9dSShashank Sharma {
2430b8f67b9dSShashank Sharma struct amdgpu_vm *vm;
2431b8f67b9dSShashank Sharma unsigned long flags;
2432b8f67b9dSShashank Sharma
2433b8f67b9dSShashank Sharma xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2434b8f67b9dSShashank Sharma vm = xa_load(&adev->vm_manager.pasids, pasid);
2435b8f67b9dSShashank Sharma xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
2436b8f67b9dSShashank Sharma
2437b8f67b9dSShashank Sharma return vm;
2438b8f67b9dSShashank Sharma }
2439b8f67b9dSShashank Sharma
2440b8f67b9dSShashank Sharma /**
2441b8f67b9dSShashank Sharma * amdgpu_vm_put_task_info - reference down the vm task_info ptr
2442b8f67b9dSShashank Sharma *
2443b8f67b9dSShashank Sharma * @task_info: task_info struct under discussion.
2444b8f67b9dSShashank Sharma *
2445b8f67b9dSShashank Sharma * frees the vm task_info ptr at the last put
2446b8f67b9dSShashank Sharma */
amdgpu_vm_put_task_info(struct amdgpu_task_info * task_info)2447b8f67b9dSShashank Sharma void amdgpu_vm_put_task_info(struct amdgpu_task_info *task_info)
2448b8f67b9dSShashank Sharma {
2449b8f67b9dSShashank Sharma kref_put(&task_info->refcount, amdgpu_vm_destroy_task_info);
2450b8f67b9dSShashank Sharma }
2451b8f67b9dSShashank Sharma
2452b8f67b9dSShashank Sharma /**
2453b8f67b9dSShashank Sharma * amdgpu_vm_get_task_info_vm - Extracts task info for a vm.
2454b8f67b9dSShashank Sharma *
2455b8f67b9dSShashank Sharma * @vm: VM to get info from
2456b8f67b9dSShashank Sharma *
2457b8f67b9dSShashank Sharma * Returns the reference counted task_info structure, which must be
2458b8f67b9dSShashank Sharma * referenced down with amdgpu_vm_put_task_info.
2459b8f67b9dSShashank Sharma */
2460b8f67b9dSShashank Sharma struct amdgpu_task_info *
amdgpu_vm_get_task_info_vm(struct amdgpu_vm * vm)2461b8f67b9dSShashank Sharma amdgpu_vm_get_task_info_vm(struct amdgpu_vm *vm)
2462b8f67b9dSShashank Sharma {
2463b8f67b9dSShashank Sharma struct amdgpu_task_info *ti = NULL;
2464b8f67b9dSShashank Sharma
2465b8f67b9dSShashank Sharma if (vm) {
2466b8f67b9dSShashank Sharma ti = vm->task_info;
2467b8f67b9dSShashank Sharma kref_get(&vm->task_info->refcount);
2468b8f67b9dSShashank Sharma }
2469b8f67b9dSShashank Sharma
2470b8f67b9dSShashank Sharma return ti;
2471b8f67b9dSShashank Sharma }
2472b8f67b9dSShashank Sharma
2473b8f67b9dSShashank Sharma /**
2474b8f67b9dSShashank Sharma * amdgpu_vm_get_task_info_pasid - Extracts task info for a PASID.
2475b8f67b9dSShashank Sharma *
2476b8f67b9dSShashank Sharma * @adev: drm device pointer
2477b8f67b9dSShashank Sharma * @pasid: PASID identifier for VM
2478b8f67b9dSShashank Sharma *
2479b8f67b9dSShashank Sharma * Returns the reference counted task_info structure, which must be
2480b8f67b9dSShashank Sharma * referenced down with amdgpu_vm_put_task_info.
2481b8f67b9dSShashank Sharma */
2482b8f67b9dSShashank Sharma struct amdgpu_task_info *
amdgpu_vm_get_task_info_pasid(struct amdgpu_device * adev,u32 pasid)2483b8f67b9dSShashank Sharma amdgpu_vm_get_task_info_pasid(struct amdgpu_device *adev, u32 pasid)
2484b8f67b9dSShashank Sharma {
2485b8f67b9dSShashank Sharma return amdgpu_vm_get_task_info_vm(
2486b8f67b9dSShashank Sharma amdgpu_vm_get_vm_from_pasid(adev, pasid));
2487b8f67b9dSShashank Sharma }
2488b8f67b9dSShashank Sharma
amdgpu_vm_create_task_info(struct amdgpu_vm * vm)2489b8f67b9dSShashank Sharma static int amdgpu_vm_create_task_info(struct amdgpu_vm *vm)
2490b8f67b9dSShashank Sharma {
2491b8f67b9dSShashank Sharma vm->task_info = kzalloc(sizeof(struct amdgpu_task_info), GFP_KERNEL);
2492b8f67b9dSShashank Sharma if (!vm->task_info)
2493b8f67b9dSShashank Sharma return -ENOMEM;
2494b8f67b9dSShashank Sharma
2495b8f67b9dSShashank Sharma kref_init(&vm->task_info->refcount);
2496b8f67b9dSShashank Sharma return 0;
2497b8f67b9dSShashank Sharma }
2498b8f67b9dSShashank Sharma
2499b8f67b9dSShashank Sharma /**
2500b8f67b9dSShashank Sharma * amdgpu_vm_set_task_info - Sets VMs task info.
2501b8f67b9dSShashank Sharma *
2502b8f67b9dSShashank Sharma * @vm: vm for which to set the info
2503b8f67b9dSShashank Sharma */
amdgpu_vm_set_task_info(struct amdgpu_vm * vm)2504b8f67b9dSShashank Sharma void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
2505b8f67b9dSShashank Sharma {
2506b8f67b9dSShashank Sharma if (!vm->task_info)
2507b8f67b9dSShashank Sharma return;
2508b8f67b9dSShashank Sharma
2509b8f67b9dSShashank Sharma if (vm->task_info->pid == current->pid)
2510b8f67b9dSShashank Sharma return;
2511b8f67b9dSShashank Sharma
2512b8f67b9dSShashank Sharma vm->task_info->pid = current->pid;
2513b8f67b9dSShashank Sharma get_task_comm(vm->task_info->task_name, current);
2514b8f67b9dSShashank Sharma
2515b8f67b9dSShashank Sharma if (current->group_leader->mm != current->mm)
2516b8f67b9dSShashank Sharma return;
2517b8f67b9dSShashank Sharma
2518b8f67b9dSShashank Sharma vm->task_info->tgid = current->group_leader->pid;
2519b8f67b9dSShashank Sharma get_task_comm(vm->task_info->process_name, current->group_leader);
2520b8f67b9dSShashank Sharma }
2521b8f67b9dSShashank Sharma
25222bd9ccfaSChristian König /**
2523a24960f3SChristian König * amdgpu_vm_init - initialize a vm instance
252405906decSBas Nieuwenhuizen *
2525f566ceb1SChristian König * @adev: amdgpu_device pointer
2526857d913dSAlex Deucher * @vm: requested vm
25275003ca63SGuchun Chen * @xcp_id: GPU partition selection id
2528d38ceaf9SAlex Deucher *
2529d38ceaf9SAlex Deucher * Init @vm fields.
25307fc48e59SAndrey Grodzovsky *
25317fc48e59SAndrey Grodzovsky * Returns:
25327fc48e59SAndrey Grodzovsky * 0 for success, error for failure.
2533d38ceaf9SAlex Deucher */
amdgpu_vm_init(struct amdgpu_device * adev,struct amdgpu_vm * vm,int32_t xcp_id)25348473bfdcSChristian König int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
25358473bfdcSChristian König int32_t xcp_id)
2536d38ceaf9SAlex Deucher {
253759276f05SNirmoy Das struct amdgpu_bo *root_bo;
253859276f05SNirmoy Das struct amdgpu_bo_vm *root;
253936bbf3bfSChunming Zhou int r, i;
2540d38ceaf9SAlex Deucher
2541f808c13fSDavidlohr Bueso vm->va = RB_ROOT_CACHED;
254236bbf3bfSChunming Zhou for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
254336bbf3bfSChunming Zhou vm->reserved_vmid[i] = NULL;
25443f3333f8SChristian König INIT_LIST_HEAD(&vm->evicted);
254550661eb1SFelix Kuehling INIT_LIST_HEAD(&vm->evicted_user);
2546ea09729cSChristian König INIT_LIST_HEAD(&vm->relocated);
254727c7b9aeSChristian König INIT_LIST_HEAD(&vm->moved);
2548806f043fSChristian König INIT_LIST_HEAD(&vm->idle);
2549c12a2ee5SChristian König INIT_LIST_HEAD(&vm->invalidated);
25500479956cSPhilip Yang spin_lock_init(&vm->status_lock);
2551d38ceaf9SAlex Deucher INIT_LIST_HEAD(&vm->freed);
25520e601a04SMihir Bhogilal Patel INIT_LIST_HEAD(&vm->done);
25538473bfdcSChristian König INIT_KFIFO(vm->faults);
2554b3ac1766SNirmoy Das
255555bf196fSChristian König r = amdgpu_vm_init_entities(adev, vm);
2556d38ceaf9SAlex Deucher if (r)
2557d38ceaf9SAlex Deucher return r;
2558d38ceaf9SAlex Deucher
25594c44f89cSThomas Hellström ttm_lru_bulk_move_init(&vm->lru_bulk_move);
25604c44f89cSThomas Hellström
2561f43ef951SAlex Sierra vm->is_compute_context = false;
256251ac7eecSYong Zhao
25639a4b7d4cSHarish Kasiviswanathan vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
25649a4b7d4cSHarish Kasiviswanathan AMDGPU_VM_USE_CPU_FOR_GFX);
2565a35455d0SNirmoy Das
25669a4b7d4cSHarish Kasiviswanathan DRM_DEBUG_DRIVER("VM update mode is %s\n",
25679a4b7d4cSHarish Kasiviswanathan vm->use_cpu_for_update ? "CPU" : "SDMA");
2568fc39d903SChristian König WARN_ONCE((vm->use_cpu_for_update &&
2569fc39d903SChristian König !amdgpu_gmc_vram_full_visible(&adev->gmc)),
25709a4b7d4cSHarish Kasiviswanathan "CPU update of VM recommended only for large BAR system\n");
25716dd09027SChristian König
25726dd09027SChristian König if (vm->use_cpu_for_update)
25736dd09027SChristian König vm->update_funcs = &amdgpu_vm_cpu_funcs;
25746dd09027SChristian König else
25756dd09027SChristian König vm->update_funcs = &amdgpu_vm_sdma_funcs;
2576187916e6SLang Yu
2577187916e6SLang Yu vm->last_update = dma_fence_get_stub();
25789c466bcbSChristian König vm->last_unlocked = dma_fence_get_stub();
25797c703a7dSxinhui pan vm->last_tlb_flush = dma_fence_get_stub();
25805659b0c9SZhenGuo Yin vm->generation = amdgpu_vm_generation(adev, NULL);
2581d38ceaf9SAlex Deucher
2582b4ff0f8aSChristian König mutex_init(&vm->eviction_lock);
2583b4ff0f8aSChristian König vm->evicting = false;
2584d8a3f0a0SChristian Koenig vm->tlb_fence_context = dma_fence_context_alloc(1);
2585b4ff0f8aSChristian König
2586adf6f5c5SNirmoy Das r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
25875003ca63SGuchun Chen false, &root, xcp_id);
2588d38ceaf9SAlex Deucher if (r)
2589a2cf3247SChristian König goto error_free_delayed;
25908473bfdcSChristian König
25918473bfdcSChristian König root_bo = amdgpu_bo_ref(&root->bo);
259259276f05SNirmoy Das r = amdgpu_bo_reserve(root_bo, true);
25938473bfdcSChristian König if (r) {
25948473bfdcSChristian König amdgpu_bo_unref(&root_bo);
25958473bfdcSChristian König goto error_free_delayed;
25968473bfdcSChristian König }
25978473bfdcSChristian König
25988473bfdcSChristian König amdgpu_vm_bo_base_init(&vm->root, vm, root_bo);
25998473bfdcSChristian König r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1);
2600d3aab672SChristian König if (r)
2601d3aab672SChristian König goto error_free_root;
2602d3aab672SChristian König
2603184a69caSChristian König r = amdgpu_vm_pt_clear(adev, vm, root, false);
260413307f7eSChristian König if (r)
26058473bfdcSChristian König goto error_free_root;
260613307f7eSChristian König
2607b8f67b9dSShashank Sharma r = amdgpu_vm_create_task_info(vm);
2608b8f67b9dSShashank Sharma if (r)
2609b8f67b9dSShashank Sharma DRM_DEBUG("Failed to create task info for VM\n");
2610b8f67b9dSShashank Sharma
2611391629bdSNirmoy Das amdgpu_bo_unreserve(vm->root.bo);
26128473bfdcSChristian König amdgpu_bo_unref(&root_bo);
2613d38ceaf9SAlex Deucher
2614d38ceaf9SAlex Deucher return 0;
26152bd9ccfaSChristian König
261667003a15SChristian König error_free_root:
26178473bfdcSChristian König amdgpu_vm_pt_free_root(adev, vm);
26188473bfdcSChristian König amdgpu_bo_unreserve(vm->root.bo);
261959276f05SNirmoy Das amdgpu_bo_unref(&root_bo);
26202bd9ccfaSChristian König
2621a2cf3247SChristian König error_free_delayed:
26227c703a7dSxinhui pan dma_fence_put(vm->last_tlb_flush);
26239c466bcbSChristian König dma_fence_put(vm->last_unlocked);
26244c44f89cSThomas Hellström ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move);
262555bf196fSChristian König amdgpu_vm_fini_entities(vm);
26262bd9ccfaSChristian König
26272bd9ccfaSChristian König return r;
2628d38ceaf9SAlex Deucher }
2629d38ceaf9SAlex Deucher
2630d38ceaf9SAlex Deucher /**
2631b236fa1dSFelix Kuehling * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2632b236fa1dSFelix Kuehling *
26337fc48e59SAndrey Grodzovsky * @adev: amdgpu_device pointer
26347fc48e59SAndrey Grodzovsky * @vm: requested vm
26357fc48e59SAndrey Grodzovsky *
2636b236fa1dSFelix Kuehling * This only works on GFX VMs that don't have any BOs added and no
2637b236fa1dSFelix Kuehling * page tables allocated yet.
2638b236fa1dSFelix Kuehling *
2639b236fa1dSFelix Kuehling * Changes the following VM parameters:
2640b236fa1dSFelix Kuehling * - use_cpu_for_update
2641b236fa1dSFelix Kuehling * - pte_supports_ats
2642b236fa1dSFelix Kuehling *
2643b236fa1dSFelix Kuehling * Reinitializes the page directory to reflect the changed ATS
2644b5d21aacSShaoyun Liu * setting.
2645b236fa1dSFelix Kuehling *
26467fc48e59SAndrey Grodzovsky * Returns:
26477fc48e59SAndrey Grodzovsky * 0 for success, -errno for errors.
2648b236fa1dSFelix Kuehling */
amdgpu_vm_make_compute(struct amdgpu_device * adev,struct amdgpu_vm * vm)264988f7f881SNirmoy Das int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2650b236fa1dSFelix Kuehling {
2651b236fa1dSFelix Kuehling int r;
2652b236fa1dSFelix Kuehling
2653391629bdSNirmoy Das r = amdgpu_bo_reserve(vm->root.bo, true);
2654b236fa1dSFelix Kuehling if (r)
2655b236fa1dSFelix Kuehling return r;
2656b236fa1dSFelix Kuehling
2657b236fa1dSFelix Kuehling /* Update VM state */
2658b236fa1dSFelix Kuehling vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2659b236fa1dSFelix Kuehling AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2660b236fa1dSFelix Kuehling DRM_DEBUG_DRIVER("VM update mode is %s\n",
2661b236fa1dSFelix Kuehling vm->use_cpu_for_update ? "CPU" : "SDMA");
2662fc39d903SChristian König WARN_ONCE((vm->use_cpu_for_update &&
2663fc39d903SChristian König !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2664b236fa1dSFelix Kuehling "CPU update of VM recommended only for large BAR system\n");
2665b236fa1dSFelix Kuehling
266690ca78deSFelix Kuehling if (vm->use_cpu_for_update) {
266790ca78deSFelix Kuehling /* Sync with last SDMA update/clear before switching to CPU */
2668391629bdSNirmoy Das r = amdgpu_bo_sync_wait(vm->root.bo,
266990ca78deSFelix Kuehling AMDGPU_FENCE_OWNER_UNDEFINED, true);
267090ca78deSFelix Kuehling if (r)
267188f7f881SNirmoy Das goto unreserve_bo;
267290ca78deSFelix Kuehling
2673108b4d92SGang Ba vm->update_funcs = &amdgpu_vm_cpu_funcs;
2674eb58ad14SXiaogang Chen r = amdgpu_vm_pt_map_tables(adev, vm);
2675eb58ad14SXiaogang Chen if (r)
2676eb58ad14SXiaogang Chen goto unreserve_bo;
2677eb58ad14SXiaogang Chen
267890ca78deSFelix Kuehling } else {
2679108b4d92SGang Ba vm->update_funcs = &amdgpu_vm_sdma_funcs;
268090ca78deSFelix Kuehling }
26814bdb9d65SLang Yu
2682108b4d92SGang Ba dma_fence_put(vm->last_update);
2683187916e6SLang Yu vm->last_update = dma_fence_get_stub();
2684f43ef951SAlex Sierra vm->is_compute_context = true;
2685108b4d92SGang Ba
26861685b01aSOak Zeng unreserve_bo:
2687391629bdSNirmoy Das amdgpu_bo_unreserve(vm->root.bo);
2688b236fa1dSFelix Kuehling return r;
2689b236fa1dSFelix Kuehling }
2690b236fa1dSFelix Kuehling
amdgpu_vm_stats_is_zero(struct amdgpu_vm * vm)269174ef9527SYunxiang Li static int amdgpu_vm_stats_is_zero(struct amdgpu_vm *vm)
269274ef9527SYunxiang Li {
269374ef9527SYunxiang Li for (int i = 0; i < __AMDGPU_PL_NUM; ++i) {
269474ef9527SYunxiang Li if (!(drm_memory_stats_is_zero(&vm->stats[i].drm) &&
269574ef9527SYunxiang Li vm->stats[i].evicted == 0))
269674ef9527SYunxiang Li return false;
269774ef9527SYunxiang Li }
269874ef9527SYunxiang Li return true;
269974ef9527SYunxiang Li }
270074ef9527SYunxiang Li
2701bf47afbaSOak Zeng /**
2702d38ceaf9SAlex Deucher * amdgpu_vm_fini - tear down a vm instance
2703d38ceaf9SAlex Deucher *
2704d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
2705d38ceaf9SAlex Deucher * @vm: requested vm
2706d38ceaf9SAlex Deucher *
27078843dbbbSChristian König * Tear down @vm.
2708d38ceaf9SAlex Deucher * Unbind the VM and remove all bos from the vm bo list
2709d38ceaf9SAlex Deucher */
amdgpu_vm_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)2710d38ceaf9SAlex Deucher void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2711d38ceaf9SAlex Deucher {
2712d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping, *tmp;
2713132f34e4SChristian König bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
27142642cf11SChristian König struct amdgpu_bo *root;
27157c703a7dSxinhui pan unsigned long flags;
2716b65709a9SChristian König int i;
2717d38ceaf9SAlex Deucher
2718ede0dd86SFelix Kuehling amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2719ede0dd86SFelix Kuehling
2720391629bdSNirmoy Das root = amdgpu_bo_ref(vm->root.bo);
2721b65709a9SChristian König amdgpu_bo_reserve(root, true);
2722dcb388edSNirmoy Das amdgpu_vm_set_pasid(adev, vm, 0);
27239c466bcbSChristian König dma_fence_wait(vm->last_unlocked, false);
27249c466bcbSChristian König dma_fence_put(vm->last_unlocked);
27257c703a7dSxinhui pan dma_fence_wait(vm->last_tlb_flush, false);
27267c703a7dSxinhui pan /* Make sure that all fence callbacks have completed */
27277c703a7dSxinhui pan spin_lock_irqsave(vm->last_tlb_flush->lock, flags);
27287c703a7dSxinhui pan spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags);
27297c703a7dSxinhui pan dma_fence_put(vm->last_tlb_flush);
273090b69cdcSChristian König
2731ee8bcc23SPelloux-prayer, Pierre-eric list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2732980a0a94SHawking Zhang if (mapping->flags & AMDGPU_PTE_PRT_FLAG(adev) && prt_fini_needed) {
2733ee8bcc23SPelloux-prayer, Pierre-eric amdgpu_vm_prt_fini(adev, vm);
2734ee8bcc23SPelloux-prayer, Pierre-eric prt_fini_needed = false;
2735ee8bcc23SPelloux-prayer, Pierre-eric }
2736ee8bcc23SPelloux-prayer, Pierre-eric
2737ee8bcc23SPelloux-prayer, Pierre-eric list_del(&mapping->list);
2738ee8bcc23SPelloux-prayer, Pierre-eric amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2739ee8bcc23SPelloux-prayer, Pierre-eric }
2740ee8bcc23SPelloux-prayer, Pierre-eric
2741184a69caSChristian König amdgpu_vm_pt_free_root(adev, vm);
2742b65709a9SChristian König amdgpu_bo_unreserve(root);
2743b65709a9SChristian König amdgpu_bo_unref(&root);
2744391629bdSNirmoy Das WARN_ON(vm->root.bo);
2745b65709a9SChristian König
274655bf196fSChristian König amdgpu_vm_fini_entities(vm);
27472bd9ccfaSChristian König
2748f808c13fSDavidlohr Bueso if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2749d38ceaf9SAlex Deucher dev_err(adev->dev, "still active bo inside vm\n");
2750d38ceaf9SAlex Deucher }
2751f808c13fSDavidlohr Bueso rbtree_postorder_for_each_entry_safe(mapping, tmp,
2752f808c13fSDavidlohr Bueso &vm->va.rb_root, rb) {
27530af5c656SChristian König /* Don't remove the mapping here, we don't want to trigger a
27540af5c656SChristian König * rebalance and the tree is about to be destroyed anyway.
27550af5c656SChristian König */
2756d38ceaf9SAlex Deucher list_del(&mapping->list);
2757d38ceaf9SAlex Deucher kfree(mapping);
2758d38ceaf9SAlex Deucher }
2759d38ceaf9SAlex Deucher
2760d5884513SChristian König dma_fence_put(vm->last_update);
276180e709eeSChong Li
276280e709eeSChong Li for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) {
276380e709eeSChong Li if (vm->reserved_vmid[i]) {
276480e709eeSChong Li amdgpu_vmid_free_reserved(adev, i);
276580e709eeSChong Li vm->reserved_vmid[i] = false;
276680e709eeSChong Li }
276780e709eeSChong Li }
276880e709eeSChong Li
27694c44f89cSThomas Hellström ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move);
277074ef9527SYunxiang Li
277174ef9527SYunxiang Li if (!amdgpu_vm_stats_is_zero(vm)) {
277274ef9527SYunxiang Li struct amdgpu_task_info *ti = vm->task_info;
277374ef9527SYunxiang Li
277474ef9527SYunxiang Li dev_warn(adev->dev,
277574ef9527SYunxiang Li "VM memory stats for proc %s(%d) task %s(%d) is non-zero when fini\n",
277674ef9527SYunxiang Li ti->process_name, ti->pid, ti->task_name, ti->tgid);
277774ef9527SYunxiang Li }
277874ef9527SYunxiang Li
277974ef9527SYunxiang Li amdgpu_vm_put_task_info(vm->task_info);
2780444066b9SChunming Zhou }
2781ea89f8c9SChristian König
2782ea89f8c9SChristian König /**
2783a9a78b32SChristian König * amdgpu_vm_manager_init - init the VM manager
2784a9a78b32SChristian König *
2785a9a78b32SChristian König * @adev: amdgpu_device pointer
2786a9a78b32SChristian König *
2787a9a78b32SChristian König * Initialize the VM manager structures
2788a9a78b32SChristian König */
amdgpu_vm_manager_init(struct amdgpu_device * adev)2789a9a78b32SChristian König void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2790a9a78b32SChristian König {
2791620f774fSChristian König unsigned i;
2792a9a78b32SChristian König
279320a5f5a9SChristian König /* Concurrent flushes are only possible starting with Vega10 and
279420a5f5a9SChristian König * are broken on Navi10 and Navi14.
279520a5f5a9SChristian König */
279620a5f5a9SChristian König adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
279720a5f5a9SChristian König adev->asic_type == CHIP_NAVI10 ||
279820a5f5a9SChristian König adev->asic_type == CHIP_NAVI14);
2799620f774fSChristian König amdgpu_vmid_mgr_init(adev);
28002d55e45aSChristian König
2801f54d1867SChris Wilson adev->vm_manager.fence_context =
2802f54d1867SChris Wilson dma_fence_context_alloc(AMDGPU_MAX_RINGS);
28031fbb2e92SChristian König for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
28041fbb2e92SChristian König adev->vm_manager.seqno[i] = 0;
28051fbb2e92SChristian König
2806284710faSChristian König spin_lock_init(&adev->vm_manager.prt_lock);
2807451bc8ebSChristian König atomic_set(&adev->vm_manager.num_prt_users, 0);
28089a4b7d4cSHarish Kasiviswanathan
28099a4b7d4cSHarish Kasiviswanathan /* If not overridden by the user, by default, only in large BAR systems
28109a4b7d4cSHarish Kasiviswanathan * Compute VM tables will be updated by CPU
28119a4b7d4cSHarish Kasiviswanathan */
28129a4b7d4cSHarish Kasiviswanathan #ifdef CONFIG_X86_64
28139a4b7d4cSHarish Kasiviswanathan if (amdgpu_vm_update_mode == -1) {
281465f8682bSDanijel Slivka /* For asic with VF MMIO access protection
281565f8682bSDanijel Slivka * avoid using CPU for VM table updates
281665f8682bSDanijel Slivka */
281765f8682bSDanijel Slivka if (amdgpu_gmc_vram_full_visible(&adev->gmc) &&
281865f8682bSDanijel Slivka !amdgpu_sriov_vf_mmio_access_protection(adev))
28199a4b7d4cSHarish Kasiviswanathan adev->vm_manager.vm_update_mode =
28209a4b7d4cSHarish Kasiviswanathan AMDGPU_VM_USE_CPU_FOR_COMPUTE;
28219a4b7d4cSHarish Kasiviswanathan else
28229a4b7d4cSHarish Kasiviswanathan adev->vm_manager.vm_update_mode = 0;
28239a4b7d4cSHarish Kasiviswanathan } else
28249a4b7d4cSHarish Kasiviswanathan adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
28259a4b7d4cSHarish Kasiviswanathan #else
28269a4b7d4cSHarish Kasiviswanathan adev->vm_manager.vm_update_mode = 0;
28279a4b7d4cSHarish Kasiviswanathan #endif
28289a4b7d4cSHarish Kasiviswanathan
2829dcb388edSNirmoy Das xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ);
2830a9a78b32SChristian König }
2831a9a78b32SChristian König
2832a9a78b32SChristian König /**
2833ea89f8c9SChristian König * amdgpu_vm_manager_fini - cleanup VM manager
2834ea89f8c9SChristian König *
2835ea89f8c9SChristian König * @adev: amdgpu_device pointer
2836ea89f8c9SChristian König *
2837ea89f8c9SChristian König * Cleanup the VM manager and free resources.
2838ea89f8c9SChristian König */
amdgpu_vm_manager_fini(struct amdgpu_device * adev)2839ea89f8c9SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2840ea89f8c9SChristian König {
2841dcb388edSNirmoy Das WARN_ON(!xa_empty(&adev->vm_manager.pasids));
2842dcb388edSNirmoy Das xa_destroy(&adev->vm_manager.pasids);
284302208441SFelix Kuehling
2844620f774fSChristian König amdgpu_vmid_mgr_fini(adev);
28457645670dSChristian König }
2846cfbcacf4SChunming Zhou
28477fc48e59SAndrey Grodzovsky /**
28487fc48e59SAndrey Grodzovsky * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
28497fc48e59SAndrey Grodzovsky *
28507fc48e59SAndrey Grodzovsky * @dev: drm device pointer
28517fc48e59SAndrey Grodzovsky * @data: drm_amdgpu_vm
28527fc48e59SAndrey Grodzovsky * @filp: drm file pointer
28537fc48e59SAndrey Grodzovsky *
28547fc48e59SAndrey Grodzovsky * Returns:
28557fc48e59SAndrey Grodzovsky * 0 for success, -errno for errors.
28567fc48e59SAndrey Grodzovsky */
amdgpu_vm_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)2857cfbcacf4SChunming Zhou int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2858cfbcacf4SChunming Zhou {
2859cfbcacf4SChunming Zhou union drm_amdgpu_vm *args = data;
28601348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
28611e9ef26fSChunming Zhou struct amdgpu_fpriv *fpriv = filp->driver_priv;
2862cfbcacf4SChunming Zhou
2863a2b30804SBas Nieuwenhuizen /* No valid flags defined yet */
2864a2b30804SBas Nieuwenhuizen if (args->in.flags)
2865a2b30804SBas Nieuwenhuizen return -EINVAL;
2866a2b30804SBas Nieuwenhuizen
2867cfbcacf4SChunming Zhou switch (args->in.op) {
2868cfbcacf4SChunming Zhou case AMDGPU_VM_OP_RESERVE_VMID:
2869fc39d903SChristian König /* We only have requirement to reserve vmid from gfxhub */
287080e709eeSChong Li if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
287180e709eeSChong Li amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0));
287280e709eeSChong Li fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true;
287380e709eeSChong Li }
287480e709eeSChong Li
28751e9ef26fSChunming Zhou break;
2876cfbcacf4SChunming Zhou case AMDGPU_VM_OP_UNRESERVE_VMID:
287780e709eeSChong Li if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
287880e709eeSChong Li amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0));
287980e709eeSChong Li fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false;
288080e709eeSChong Li }
2881cfbcacf4SChunming Zhou break;
2882cfbcacf4SChunming Zhou default:
2883cfbcacf4SChunming Zhou return -EINVAL;
2884cfbcacf4SChunming Zhou }
2885cfbcacf4SChunming Zhou
2886cfbcacf4SChunming Zhou return 0;
2887cfbcacf4SChunming Zhou }
28882aa37bf5SAndrey Grodzovsky
28892aa37bf5SAndrey Grodzovsky /**
2890ec671737SChristian König * amdgpu_vm_handle_fault - graceful handling of VM faults.
2891ec671737SChristian König * @adev: amdgpu device pointer
2892ec671737SChristian König * @pasid: PASID of the VM
28932578487eSSrinivasan Shanmugam * @ts: Timestamp of the fault
2894f5fe7edfSMukul Joshi * @vmid: VMID, only used for GFX 9.4.3.
2895f5fe7edfSMukul Joshi * @node_id: Node_id received in IH cookie. Only applicable for
2896f5fe7edfSMukul Joshi * GFX 9.4.3.
2897ec671737SChristian König * @addr: Address of the fault
2898ff891a2eSPhilip Yang * @write_fault: true is write fault, false is read fault
2899ec671737SChristian König *
2900ec671737SChristian König * Try to gracefully handle a VM fault. Return true if the fault was handled and
2901ec671737SChristian König * shouldn't be reported any more.
2902ec671737SChristian König */
amdgpu_vm_handle_fault(struct amdgpu_device * adev,u32 pasid,u32 vmid,u32 node_id,uint64_t addr,uint64_t ts,bool write_fault)2903c7b6bac9SFenghua Yu bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
29046ef29715SXiaogang Chen u32 vmid, u32 node_id, uint64_t addr, uint64_t ts,
29055fb34bd9SAlex Sierra bool write_fault)
2906ec671737SChristian König {
2907ea53af8aSAlex Sierra bool is_compute_context = false;
2908ec671737SChristian König struct amdgpu_bo *root;
2909d760895dSFelix Kuehling unsigned long irqflags;
2910ec671737SChristian König uint64_t value, flags;
2911ec671737SChristian König struct amdgpu_vm *vm;
29122b665c37SPhilip Yang int r;
2913ec671737SChristian König
2914dcb388edSNirmoy Das xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2915dcb388edSNirmoy Das vm = xa_load(&adev->vm_manager.pasids, pasid);
2916ea53af8aSAlex Sierra if (vm) {
2917391629bdSNirmoy Das root = amdgpu_bo_ref(vm->root.bo);
2918ea53af8aSAlex Sierra is_compute_context = vm->is_compute_context;
2919ea53af8aSAlex Sierra } else {
2920ec671737SChristian König root = NULL;
2921ea53af8aSAlex Sierra }
2922dcb388edSNirmoy Das xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2923ec671737SChristian König
2924ec671737SChristian König if (!root)
2925ec671737SChristian König return false;
2926ec671737SChristian König
2927ea53af8aSAlex Sierra addr /= AMDGPU_GPU_PAGE_SIZE;
2928ea53af8aSAlex Sierra
2929f5fe7edfSMukul Joshi if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid,
29306ef29715SXiaogang Chen node_id, addr, ts, write_fault)) {
2931ea53af8aSAlex Sierra amdgpu_bo_unref(&root);
2932ea53af8aSAlex Sierra return true;
2933ea53af8aSAlex Sierra }
2934ea53af8aSAlex Sierra
2935ec671737SChristian König r = amdgpu_bo_reserve(root, true);
2936ec671737SChristian König if (r)
2937ec671737SChristian König goto error_unref;
2938ec671737SChristian König
2939ec671737SChristian König /* Double check that the VM still exists */
2940dcb388edSNirmoy Das xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2941dcb388edSNirmoy Das vm = xa_load(&adev->vm_manager.pasids, pasid);
2942391629bdSNirmoy Das if (vm && vm->root.bo != root)
2943ec671737SChristian König vm = NULL;
2944dcb388edSNirmoy Das xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2945ec671737SChristian König if (!vm)
2946ec671737SChristian König goto error_unlock;
2947ec671737SChristian König
2948ec671737SChristian König flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
2949ec671737SChristian König AMDGPU_PTE_SYSTEM;
2950ec671737SChristian König
2951ea53af8aSAlex Sierra if (is_compute_context) {
2952b4672c8aSAlex Sierra /* Intentionally setting invalid PTE flag
2953b4672c8aSAlex Sierra * combination to force a no-retry-fault
2954b4672c8aSAlex Sierra */
2955e77673d1SMukul Joshi flags = AMDGPU_VM_NORETRY_FLAGS;
2956b4672c8aSAlex Sierra value = 0;
2957b4672c8aSAlex Sierra } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
2958ec671737SChristian König /* Redirect the access to the dummy page */
2959ec671737SChristian König value = adev->dummy_page_addr;
2960ec671737SChristian König flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
2961ec671737SChristian König AMDGPU_PTE_WRITEABLE;
2962b4672c8aSAlex Sierra
2963ec671737SChristian König } else {
2964ec671737SChristian König /* Let the hw retry silently on the PTE */
2965ec671737SChristian König value = 0;
2966ec671737SChristian König }
2967ec671737SChristian König
2968c8d4c18bSChristian König r = dma_resv_reserve_fences(root->tbo.base.resv, 1);
29692b665c37SPhilip Yang if (r) {
29702b665c37SPhilip Yang pr_debug("failed %d to reserve fence slot\n", r);
29712b665c37SPhilip Yang goto error_unlock;
29722b665c37SPhilip Yang }
29732b665c37SPhilip Yang
2974142262a1SDavid Francis r = amdgpu_vm_update_range(adev, vm, true, false, false, false,
2975142262a1SDavid Francis NULL, addr, addr, flags, value, 0, NULL, NULL, NULL);
2976ec671737SChristian König if (r)
2977ec671737SChristian König goto error_unlock;
2978ec671737SChristian König
2979ec671737SChristian König r = amdgpu_vm_update_pdes(adev, vm, true);
2980ec671737SChristian König
2981ec671737SChristian König error_unlock:
2982ec671737SChristian König amdgpu_bo_unreserve(root);
2983ec671737SChristian König if (r < 0)
29842b665c37SPhilip Yang DRM_ERROR("Can't handle page fault (%d)\n", r);
2985ec671737SChristian König
2986ec671737SChristian König error_unref:
2987ec671737SChristian König amdgpu_bo_unref(&root);
2988ec671737SChristian König
2989ec671737SChristian König return false;
2990ec671737SChristian König }
2991ff72bc40SMihir Bhogilal Patel
2992ff72bc40SMihir Bhogilal Patel #if defined(CONFIG_DEBUG_FS)
2993ff72bc40SMihir Bhogilal Patel /**
2994ff72bc40SMihir Bhogilal Patel * amdgpu_debugfs_vm_bo_info - print BO info for the VM
2995ff72bc40SMihir Bhogilal Patel *
2996ff72bc40SMihir Bhogilal Patel * @vm: Requested VM for printing BO info
2997ff72bc40SMihir Bhogilal Patel * @m: debugfs file
2998ff72bc40SMihir Bhogilal Patel *
2999ff72bc40SMihir Bhogilal Patel * Print BO information in debugfs file for the VM
3000ff72bc40SMihir Bhogilal Patel */
amdgpu_debugfs_vm_bo_info(struct amdgpu_vm * vm,struct seq_file * m)3001ff72bc40SMihir Bhogilal Patel void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
3002ff72bc40SMihir Bhogilal Patel {
3003ff72bc40SMihir Bhogilal Patel struct amdgpu_bo_va *bo_va, *tmp;
3004ff72bc40SMihir Bhogilal Patel u64 total_idle = 0;
3005ff72bc40SMihir Bhogilal Patel u64 total_evicted = 0;
3006ff72bc40SMihir Bhogilal Patel u64 total_relocated = 0;
3007ff72bc40SMihir Bhogilal Patel u64 total_moved = 0;
3008ff72bc40SMihir Bhogilal Patel u64 total_invalidated = 0;
30090e601a04SMihir Bhogilal Patel u64 total_done = 0;
3010ff72bc40SMihir Bhogilal Patel unsigned int total_idle_objs = 0;
3011ff72bc40SMihir Bhogilal Patel unsigned int total_evicted_objs = 0;
3012ff72bc40SMihir Bhogilal Patel unsigned int total_relocated_objs = 0;
3013ff72bc40SMihir Bhogilal Patel unsigned int total_moved_objs = 0;
3014ff72bc40SMihir Bhogilal Patel unsigned int total_invalidated_objs = 0;
30150e601a04SMihir Bhogilal Patel unsigned int total_done_objs = 0;
3016ff72bc40SMihir Bhogilal Patel unsigned int id = 0;
3017ff72bc40SMihir Bhogilal Patel
3018c1806d78SPhilip Yang spin_lock(&vm->status_lock);
3019ff72bc40SMihir Bhogilal Patel seq_puts(m, "\tIdle BOs:\n");
3020ff72bc40SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
3021ff72bc40SMihir Bhogilal Patel if (!bo_va->base.bo)
3022ff72bc40SMihir Bhogilal Patel continue;
3023ff72bc40SMihir Bhogilal Patel total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3024ff72bc40SMihir Bhogilal Patel }
3025ff72bc40SMihir Bhogilal Patel total_idle_objs = id;
3026ff72bc40SMihir Bhogilal Patel id = 0;
3027ff72bc40SMihir Bhogilal Patel
3028ff72bc40SMihir Bhogilal Patel seq_puts(m, "\tEvicted BOs:\n");
3029ff72bc40SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
3030ff72bc40SMihir Bhogilal Patel if (!bo_va->base.bo)
3031ff72bc40SMihir Bhogilal Patel continue;
3032ff72bc40SMihir Bhogilal Patel total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3033ff72bc40SMihir Bhogilal Patel }
3034ff72bc40SMihir Bhogilal Patel total_evicted_objs = id;
3035ff72bc40SMihir Bhogilal Patel id = 0;
3036ff72bc40SMihir Bhogilal Patel
3037ff72bc40SMihir Bhogilal Patel seq_puts(m, "\tRelocated BOs:\n");
3038ff72bc40SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
3039ff72bc40SMihir Bhogilal Patel if (!bo_va->base.bo)
3040ff72bc40SMihir Bhogilal Patel continue;
3041ff72bc40SMihir Bhogilal Patel total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3042ff72bc40SMihir Bhogilal Patel }
3043ff72bc40SMihir Bhogilal Patel total_relocated_objs = id;
3044ff72bc40SMihir Bhogilal Patel id = 0;
3045ff72bc40SMihir Bhogilal Patel
3046ff72bc40SMihir Bhogilal Patel seq_puts(m, "\tMoved BOs:\n");
3047ff72bc40SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
3048ff72bc40SMihir Bhogilal Patel if (!bo_va->base.bo)
3049ff72bc40SMihir Bhogilal Patel continue;
3050ff72bc40SMihir Bhogilal Patel total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3051ff72bc40SMihir Bhogilal Patel }
3052ff72bc40SMihir Bhogilal Patel total_moved_objs = id;
3053ff72bc40SMihir Bhogilal Patel id = 0;
3054ff72bc40SMihir Bhogilal Patel
3055ff72bc40SMihir Bhogilal Patel seq_puts(m, "\tInvalidated BOs:\n");
3056ff72bc40SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
3057ff72bc40SMihir Bhogilal Patel if (!bo_va->base.bo)
3058ff72bc40SMihir Bhogilal Patel continue;
3059ff72bc40SMihir Bhogilal Patel total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3060ff72bc40SMihir Bhogilal Patel }
3061ff72bc40SMihir Bhogilal Patel total_invalidated_objs = id;
30620e601a04SMihir Bhogilal Patel id = 0;
30630e601a04SMihir Bhogilal Patel
30640e601a04SMihir Bhogilal Patel seq_puts(m, "\tDone BOs:\n");
30650e601a04SMihir Bhogilal Patel list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
30660e601a04SMihir Bhogilal Patel if (!bo_va->base.bo)
30670e601a04SMihir Bhogilal Patel continue;
30680e601a04SMihir Bhogilal Patel total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
30690e601a04SMihir Bhogilal Patel }
30700479956cSPhilip Yang spin_unlock(&vm->status_lock);
30710e601a04SMihir Bhogilal Patel total_done_objs = id;
3072ff72bc40SMihir Bhogilal Patel
3073ff72bc40SMihir Bhogilal Patel seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle,
3074ff72bc40SMihir Bhogilal Patel total_idle_objs);
3075ff72bc40SMihir Bhogilal Patel seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted,
3076ff72bc40SMihir Bhogilal Patel total_evicted_objs);
3077ff72bc40SMihir Bhogilal Patel seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated,
3078ff72bc40SMihir Bhogilal Patel total_relocated_objs);
3079ff72bc40SMihir Bhogilal Patel seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved,
3080ff72bc40SMihir Bhogilal Patel total_moved_objs);
3081ff72bc40SMihir Bhogilal Patel seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
3082ff72bc40SMihir Bhogilal Patel total_invalidated_objs);
30830e601a04SMihir Bhogilal Patel seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done,
30840e601a04SMihir Bhogilal Patel total_done_objs);
3085ff72bc40SMihir Bhogilal Patel }
3086ff72bc40SMihir Bhogilal Patel #endif
30872e8ef6a5SAlex Deucher
30882e8ef6a5SAlex Deucher /**
30892e8ef6a5SAlex Deucher * amdgpu_vm_update_fault_cache - update cached fault into.
30902e8ef6a5SAlex Deucher * @adev: amdgpu device pointer
30912e8ef6a5SAlex Deucher * @pasid: PASID of the VM
30922e8ef6a5SAlex Deucher * @addr: Address of the fault
30932e8ef6a5SAlex Deucher * @status: GPUVM fault status register
30942e8ef6a5SAlex Deucher * @vmhub: which vmhub got the fault
30952e8ef6a5SAlex Deucher *
30962e8ef6a5SAlex Deucher * Cache the fault info for later use by userspace in debugging.
30972e8ef6a5SAlex Deucher */
amdgpu_vm_update_fault_cache(struct amdgpu_device * adev,unsigned int pasid,uint64_t addr,uint32_t status,unsigned int vmhub)30982e8ef6a5SAlex Deucher void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev,
30992e8ef6a5SAlex Deucher unsigned int pasid,
31002e8ef6a5SAlex Deucher uint64_t addr,
31012e8ef6a5SAlex Deucher uint32_t status,
31022e8ef6a5SAlex Deucher unsigned int vmhub)
31032e8ef6a5SAlex Deucher {
31042e8ef6a5SAlex Deucher struct amdgpu_vm *vm;
31052e8ef6a5SAlex Deucher unsigned long flags;
31062e8ef6a5SAlex Deucher
31072e8ef6a5SAlex Deucher xa_lock_irqsave(&adev->vm_manager.pasids, flags);
31082e8ef6a5SAlex Deucher
31092e8ef6a5SAlex Deucher vm = xa_load(&adev->vm_manager.pasids, pasid);
31107d3f1d76SAlex Deucher /* Don't update the fault cache if status is 0. In the multiple
31117d3f1d76SAlex Deucher * fault case, subsequent faults will return a 0 status which is
31127d3f1d76SAlex Deucher * useless for userspace and replaces the useful fault status, so
31137d3f1d76SAlex Deucher * only update if status is non-0.
31147d3f1d76SAlex Deucher */
31157d3f1d76SAlex Deucher if (vm && status) {
31162e8ef6a5SAlex Deucher vm->fault_info.addr = addr;
31172e8ef6a5SAlex Deucher vm->fault_info.status = status;
3118dc406d92SSunil Khatri /*
3119dc406d92SSunil Khatri * Update the fault information globally for later usage
3120dc406d92SSunil Khatri * when vm could be stale or freed.
3121dc406d92SSunil Khatri */
3122dc406d92SSunil Khatri adev->vm_manager.fault_info.addr = addr;
3123dc406d92SSunil Khatri adev->vm_manager.fault_info.vmhub = vmhub;
3124dc406d92SSunil Khatri adev->vm_manager.fault_info.status = status;
3125dc406d92SSunil Khatri
31267a41ed8bSAlex Deucher if (AMDGPU_IS_GFXHUB(vmhub)) {
31277a41ed8bSAlex Deucher vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_GFX;
31287a41ed8bSAlex Deucher vm->fault_info.vmhub |=
31297a41ed8bSAlex Deucher (vmhub - AMDGPU_GFXHUB_START) << AMDGPU_VMHUB_IDX_SHIFT;
31307a41ed8bSAlex Deucher } else if (AMDGPU_IS_MMHUB0(vmhub)) {
31317a41ed8bSAlex Deucher vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM0;
31327a41ed8bSAlex Deucher vm->fault_info.vmhub |=
31337a41ed8bSAlex Deucher (vmhub - AMDGPU_MMHUB0_START) << AMDGPU_VMHUB_IDX_SHIFT;
31347a41ed8bSAlex Deucher } else if (AMDGPU_IS_MMHUB1(vmhub)) {
31357a41ed8bSAlex Deucher vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM1;
31367a41ed8bSAlex Deucher vm->fault_info.vmhub |=
31377a41ed8bSAlex Deucher (vmhub - AMDGPU_MMHUB1_START) << AMDGPU_VMHUB_IDX_SHIFT;
31387a41ed8bSAlex Deucher } else {
31397a41ed8bSAlex Deucher WARN_ONCE(1, "Invalid vmhub %u\n", vmhub);
31407a41ed8bSAlex Deucher }
31412e8ef6a5SAlex Deucher }
31422e8ef6a5SAlex Deucher xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
31432e8ef6a5SAlex Deucher }
31442e8ef6a5SAlex Deucher
314526e20235STvrtko Ursulin /**
314626e20235STvrtko Ursulin * amdgpu_vm_is_bo_always_valid - check if the BO is VM always valid
314726e20235STvrtko Ursulin *
314826e20235STvrtko Ursulin * @vm: VM to test against.
31499c1a4292STvrtko Ursulin * @bo: BO to be tested.
315026e20235STvrtko Ursulin *
315126e20235STvrtko Ursulin * Returns true if the BO shares the dma_resv object with the root PD and is
315226e20235STvrtko Ursulin * always guaranteed to be valid inside the VM.
315326e20235STvrtko Ursulin */
amdgpu_vm_is_bo_always_valid(struct amdgpu_vm * vm,struct amdgpu_bo * bo)315426e20235STvrtko Ursulin bool amdgpu_vm_is_bo_always_valid(struct amdgpu_vm *vm, struct amdgpu_bo *bo)
315526e20235STvrtko Ursulin {
315626e20235STvrtko Ursulin return bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv;
315726e20235STvrtko Ursulin }
3158