1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher * Copyright 2011 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher * All Rights Reserved.
4d38ceaf9SAlex Deucher *
5d38ceaf9SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
6d38ceaf9SAlex Deucher * copy of this software and associated documentation files (the
7d38ceaf9SAlex Deucher * "Software"), to deal in the Software without restriction, including
8d38ceaf9SAlex Deucher * without limitation the rights to use, copy, modify, merge, publish,
9d38ceaf9SAlex Deucher * distribute, sub license, and/or sell copies of the Software, and to
10d38ceaf9SAlex Deucher * permit persons to whom the Software is furnished to do so, subject to
11d38ceaf9SAlex Deucher * the following conditions:
12d38ceaf9SAlex Deucher *
13d38ceaf9SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14d38ceaf9SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15d38ceaf9SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16d38ceaf9SAlex Deucher * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17d38ceaf9SAlex Deucher * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18d38ceaf9SAlex Deucher * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19d38ceaf9SAlex Deucher * USE OR OTHER DEALINGS IN THE SOFTWARE.
20d38ceaf9SAlex Deucher *
21d38ceaf9SAlex Deucher * The above copyright notice and this permission notice (including the
22d38ceaf9SAlex Deucher * next paragraph) shall be included in all copies or substantial portions
23d38ceaf9SAlex Deucher * of the Software.
24d38ceaf9SAlex Deucher *
25d38ceaf9SAlex Deucher */
26d38ceaf9SAlex Deucher /*
27d38ceaf9SAlex Deucher * Authors:
28d38ceaf9SAlex Deucher * Christian König <[email protected]>
29d38ceaf9SAlex Deucher */
30d38ceaf9SAlex Deucher
31d38ceaf9SAlex Deucher #include <linux/firmware.h>
32d38ceaf9SAlex Deucher #include <linux/module.h>
33fdf2f6c5SSam Ravnborg
34d38ceaf9SAlex Deucher #include <drm/drm.h>
35f89f8c6bSAndrey Grodzovsky #include <drm/drm_drv.h>
36d38ceaf9SAlex Deucher
37d38ceaf9SAlex Deucher #include "amdgpu.h"
38d38ceaf9SAlex Deucher #include "amdgpu_pm.h"
39d38ceaf9SAlex Deucher #include "amdgpu_uvd.h"
40a190f8dcSChristian König #include "amdgpu_cs.h"
41d38ceaf9SAlex Deucher #include "cikd.h"
42d38ceaf9SAlex Deucher #include "uvd/uvd_4_2_d.h"
43d38ceaf9SAlex Deucher
448baaadbaSLe Ma #include "amdgpu_ras.h"
458baaadbaSLe Ma
46d38ceaf9SAlex Deucher /* 1 second timeout */
4708086635SChristian König #define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
484cb5877cSChristian König
494cb5877cSChristian König /* Firmware versions for VI */
504cb5877cSChristian König #define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
514cb5877cSChristian König #define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
524cb5877cSChristian König #define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
534cb5877cSChristian König #define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
544cb5877cSChristian König
558e008dd7SSonny Jiang /* Polaris10/11 firmware version */
568e008dd7SSonny Jiang #define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
57d38ceaf9SAlex Deucher
58d38ceaf9SAlex Deucher /* Firmware Names */
59d1af7ac2SSonny Jiang #ifdef CONFIG_DRM_AMDGPU_SI
60d1af7ac2SSonny Jiang #define FIRMWARE_TAHITI "amdgpu/tahiti_uvd.bin"
61d1af7ac2SSonny Jiang #define FIRMWARE_VERDE "amdgpu/verde_uvd.bin"
62d1af7ac2SSonny Jiang #define FIRMWARE_PITCAIRN "amdgpu/pitcairn_uvd.bin"
63d1af7ac2SSonny Jiang #define FIRMWARE_OLAND "amdgpu/oland_uvd.bin"
64d1af7ac2SSonny Jiang #endif
65d38ceaf9SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
66ce206464SAlex Deucher #define FIRMWARE_BONAIRE "amdgpu/bonaire_uvd.bin"
67ce206464SAlex Deucher #define FIRMWARE_KABINI "amdgpu/kabini_uvd.bin"
68ce206464SAlex Deucher #define FIRMWARE_KAVERI "amdgpu/kaveri_uvd.bin"
69ce206464SAlex Deucher #define FIRMWARE_HAWAII "amdgpu/hawaii_uvd.bin"
70ce206464SAlex Deucher #define FIRMWARE_MULLINS "amdgpu/mullins_uvd.bin"
71d38ceaf9SAlex Deucher #endif
72c65444feSJammy Zhou #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
73c65444feSJammy Zhou #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
74974ee3dbSDavid Zhang #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
75a39c8ceaSSamuel Li #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
762cc0c0b5SFlora Cui #define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
772cc0c0b5SFlora Cui #define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
78c4642a47SJunwei Zhang #define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
79ba8f7ad0SLeo Liu #define FIRMWARE_VEGAM "amdgpu/vegam_uvd.bin"
80d38ceaf9SAlex Deucher
8109bfb891SLeo Liu #define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin"
822327e626SAlex Deucher #define FIRMWARE_VEGA12 "amdgpu/vega12_uvd.bin"
83cac18c82SFeifei Xu #define FIRMWARE_VEGA20 "amdgpu/vega20_uvd.bin"
8409bfb891SLeo Liu
859181dba6SJames Zhu /* These are common relative offsets for all asics, from uvd_7_0_offset.h, */
869181dba6SJames Zhu #define UVD_GPCOM_VCPU_CMD 0x03c3
879181dba6SJames Zhu #define UVD_GPCOM_VCPU_DATA0 0x03c4
889181dba6SJames Zhu #define UVD_GPCOM_VCPU_DATA1 0x03c5
899181dba6SJames Zhu #define UVD_NO_OP 0x03ff
909181dba6SJames Zhu #define UVD_BASE_SI 0x3800
9109bfb891SLeo Liu
92ce0e124aSLee Jones /*
93d38ceaf9SAlex Deucher * amdgpu_uvd_cs_ctx - Command submission parser context
94d38ceaf9SAlex Deucher *
95d38ceaf9SAlex Deucher * Used for emulating virtual memory support on UVD 4.2.
96d38ceaf9SAlex Deucher */
97d38ceaf9SAlex Deucher struct amdgpu_uvd_cs_ctx {
98d38ceaf9SAlex Deucher struct amdgpu_cs_parser *parser;
99f10984a3SSrinivasan Shanmugam unsigned int reg, count;
100f10984a3SSrinivasan Shanmugam unsigned int data0, data1;
101f10984a3SSrinivasan Shanmugam unsigned int idx;
102cdc7893fSChristian König struct amdgpu_ib *ib;
103d38ceaf9SAlex Deucher
104d38ceaf9SAlex Deucher /* does the IB has a msg command */
105d38ceaf9SAlex Deucher bool has_msg_cmd;
106d38ceaf9SAlex Deucher
107d38ceaf9SAlex Deucher /* minimum buffer sizes */
108f10984a3SSrinivasan Shanmugam unsigned int *buf_sizes;
109d38ceaf9SAlex Deucher };
110d38ceaf9SAlex Deucher
111d1af7ac2SSonny Jiang #ifdef CONFIG_DRM_AMDGPU_SI
112d1af7ac2SSonny Jiang MODULE_FIRMWARE(FIRMWARE_TAHITI);
113d1af7ac2SSonny Jiang MODULE_FIRMWARE(FIRMWARE_VERDE);
114d1af7ac2SSonny Jiang MODULE_FIRMWARE(FIRMWARE_PITCAIRN);
115d1af7ac2SSonny Jiang MODULE_FIRMWARE(FIRMWARE_OLAND);
116d1af7ac2SSonny Jiang #endif
117d38ceaf9SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
118d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_BONAIRE);
119d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_KABINI);
120d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_KAVERI);
121d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_HAWAII);
122d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_MULLINS);
123d38ceaf9SAlex Deucher #endif
124d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_TONGA);
125d38ceaf9SAlex Deucher MODULE_FIRMWARE(FIRMWARE_CARRIZO);
126974ee3dbSDavid Zhang MODULE_FIRMWARE(FIRMWARE_FIJI);
127a39c8ceaSSamuel Li MODULE_FIRMWARE(FIRMWARE_STONEY);
1282cc0c0b5SFlora Cui MODULE_FIRMWARE(FIRMWARE_POLARIS10);
1292cc0c0b5SFlora Cui MODULE_FIRMWARE(FIRMWARE_POLARIS11);
130c4642a47SJunwei Zhang MODULE_FIRMWARE(FIRMWARE_POLARIS12);
131ba8f7ad0SLeo Liu MODULE_FIRMWARE(FIRMWARE_VEGAM);
132d38ceaf9SAlex Deucher
13309bfb891SLeo Liu MODULE_FIRMWARE(FIRMWARE_VEGA10);
1342327e626SAlex Deucher MODULE_FIRMWARE(FIRMWARE_VEGA12);
135cac18c82SFeifei Xu MODULE_FIRMWARE(FIRMWARE_VEGA20);
13609bfb891SLeo Liu
137d38ceaf9SAlex Deucher static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
13868331d7cSxinhui pan static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo);
13968331d7cSxinhui pan
amdgpu_uvd_create_msg_bo_helper(struct amdgpu_device * adev,uint32_t size,struct amdgpu_bo ** bo_ptr)14068331d7cSxinhui pan static int amdgpu_uvd_create_msg_bo_helper(struct amdgpu_device *adev,
14168331d7cSxinhui pan uint32_t size,
14268331d7cSxinhui pan struct amdgpu_bo **bo_ptr)
14368331d7cSxinhui pan {
14468331d7cSxinhui pan struct ttm_operation_ctx ctx = { true, false };
14568331d7cSxinhui pan struct amdgpu_bo *bo = NULL;
14668331d7cSxinhui pan void *addr;
14768331d7cSxinhui pan int r;
14868331d7cSxinhui pan
14968331d7cSxinhui pan r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE,
15068331d7cSxinhui pan AMDGPU_GEM_DOMAIN_GTT,
15168331d7cSxinhui pan &bo, NULL, &addr);
15268331d7cSxinhui pan if (r)
15368331d7cSxinhui pan return r;
15468331d7cSxinhui pan
15568331d7cSxinhui pan if (adev->uvd.address_64_bit)
15668331d7cSxinhui pan goto succ;
15768331d7cSxinhui pan
15868331d7cSxinhui pan amdgpu_bo_kunmap(bo);
15968331d7cSxinhui pan amdgpu_bo_unpin(bo);
16068331d7cSxinhui pan amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
16168331d7cSxinhui pan amdgpu_uvd_force_into_uvd_segment(bo);
16268331d7cSxinhui pan r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
16368331d7cSxinhui pan if (r)
16468331d7cSxinhui pan goto err;
16568331d7cSxinhui pan r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_VRAM);
16668331d7cSxinhui pan if (r)
16768331d7cSxinhui pan goto err_pin;
16868331d7cSxinhui pan r = amdgpu_bo_kmap(bo, &addr);
16968331d7cSxinhui pan if (r)
17068331d7cSxinhui pan goto err_kmap;
17168331d7cSxinhui pan succ:
17268331d7cSxinhui pan amdgpu_bo_unreserve(bo);
17368331d7cSxinhui pan *bo_ptr = bo;
17468331d7cSxinhui pan return 0;
17568331d7cSxinhui pan err_kmap:
17668331d7cSxinhui pan amdgpu_bo_unpin(bo);
17768331d7cSxinhui pan err_pin:
17868331d7cSxinhui pan err:
17968331d7cSxinhui pan amdgpu_bo_unreserve(bo);
18068331d7cSxinhui pan amdgpu_bo_unref(&bo);
18168331d7cSxinhui pan return r;
18268331d7cSxinhui pan }
183d38ceaf9SAlex Deucher
amdgpu_uvd_sw_init(struct amdgpu_device * adev)184d38ceaf9SAlex Deucher int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
185d38ceaf9SAlex Deucher {
186d38ceaf9SAlex Deucher unsigned long bo_size;
187d38ceaf9SAlex Deucher const char *fw_name;
188d38ceaf9SAlex Deucher const struct common_firmware_header *hdr;
189f10984a3SSrinivasan Shanmugam unsigned int family_id;
19010dd74eaSJames Zhu int i, j, r;
191d38ceaf9SAlex Deucher
1925c53d19bSJames Zhu INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
193d38ceaf9SAlex Deucher
194d38ceaf9SAlex Deucher switch (adev->asic_type) {
195d1af7ac2SSonny Jiang #ifdef CONFIG_DRM_AMDGPU_SI
196d1af7ac2SSonny Jiang case CHIP_TAHITI:
197d1af7ac2SSonny Jiang fw_name = FIRMWARE_TAHITI;
198d1af7ac2SSonny Jiang break;
199d1af7ac2SSonny Jiang case CHIP_VERDE:
200d1af7ac2SSonny Jiang fw_name = FIRMWARE_VERDE;
201d1af7ac2SSonny Jiang break;
202d1af7ac2SSonny Jiang case CHIP_PITCAIRN:
203d1af7ac2SSonny Jiang fw_name = FIRMWARE_PITCAIRN;
204d1af7ac2SSonny Jiang break;
205d1af7ac2SSonny Jiang case CHIP_OLAND:
206d1af7ac2SSonny Jiang fw_name = FIRMWARE_OLAND;
207d1af7ac2SSonny Jiang break;
208d1af7ac2SSonny Jiang #endif
209d38ceaf9SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
210d38ceaf9SAlex Deucher case CHIP_BONAIRE:
211d38ceaf9SAlex Deucher fw_name = FIRMWARE_BONAIRE;
212d38ceaf9SAlex Deucher break;
213d38ceaf9SAlex Deucher case CHIP_KABINI:
214d38ceaf9SAlex Deucher fw_name = FIRMWARE_KABINI;
215d38ceaf9SAlex Deucher break;
216d38ceaf9SAlex Deucher case CHIP_KAVERI:
217d38ceaf9SAlex Deucher fw_name = FIRMWARE_KAVERI;
218d38ceaf9SAlex Deucher break;
219d38ceaf9SAlex Deucher case CHIP_HAWAII:
220d38ceaf9SAlex Deucher fw_name = FIRMWARE_HAWAII;
221d38ceaf9SAlex Deucher break;
222d38ceaf9SAlex Deucher case CHIP_MULLINS:
223d38ceaf9SAlex Deucher fw_name = FIRMWARE_MULLINS;
224d38ceaf9SAlex Deucher break;
225d38ceaf9SAlex Deucher #endif
226d38ceaf9SAlex Deucher case CHIP_TONGA:
227d38ceaf9SAlex Deucher fw_name = FIRMWARE_TONGA;
228d38ceaf9SAlex Deucher break;
229974ee3dbSDavid Zhang case CHIP_FIJI:
230974ee3dbSDavid Zhang fw_name = FIRMWARE_FIJI;
231974ee3dbSDavid Zhang break;
232d38ceaf9SAlex Deucher case CHIP_CARRIZO:
233d38ceaf9SAlex Deucher fw_name = FIRMWARE_CARRIZO;
234d38ceaf9SAlex Deucher break;
235a39c8ceaSSamuel Li case CHIP_STONEY:
236a39c8ceaSSamuel Li fw_name = FIRMWARE_STONEY;
237a39c8ceaSSamuel Li break;
2382cc0c0b5SFlora Cui case CHIP_POLARIS10:
2392cc0c0b5SFlora Cui fw_name = FIRMWARE_POLARIS10;
24038d75817SSonny Jiang break;
2412cc0c0b5SFlora Cui case CHIP_POLARIS11:
2422cc0c0b5SFlora Cui fw_name = FIRMWARE_POLARIS11;
24338d75817SSonny Jiang break;
2442327e626SAlex Deucher case CHIP_POLARIS12:
2452327e626SAlex Deucher fw_name = FIRMWARE_POLARIS12;
2462327e626SAlex Deucher break;
24709bfb891SLeo Liu case CHIP_VEGA10:
24809bfb891SLeo Liu fw_name = FIRMWARE_VEGA10;
24909bfb891SLeo Liu break;
2502327e626SAlex Deucher case CHIP_VEGA12:
2512327e626SAlex Deucher fw_name = FIRMWARE_VEGA12;
252c4642a47SJunwei Zhang break;
253ba8f7ad0SLeo Liu case CHIP_VEGAM:
254ba8f7ad0SLeo Liu fw_name = FIRMWARE_VEGAM;
255ba8f7ad0SLeo Liu break;
256cac18c82SFeifei Xu case CHIP_VEGA20:
257cac18c82SFeifei Xu fw_name = FIRMWARE_VEGA20;
258cac18c82SFeifei Xu break;
259d38ceaf9SAlex Deucher default:
260d38ceaf9SAlex Deucher return -EINVAL;
261d38ceaf9SAlex Deucher }
262d38ceaf9SAlex Deucher
263*ea5d4934SMario Limonciello r = amdgpu_ucode_request(adev, &adev->uvd.fw, AMDGPU_UCODE_REQUIRED, "%s", fw_name);
264d38ceaf9SAlex Deucher if (r) {
265d38ceaf9SAlex Deucher dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
266d38ceaf9SAlex Deucher fw_name);
267b406477cSMario Limonciello amdgpu_ucode_release(&adev->uvd.fw);
268d38ceaf9SAlex Deucher return r;
269d38ceaf9SAlex Deucher }
270d38ceaf9SAlex Deucher
271c0365541SArindam Nath /* Set the default UVD handles that the firmware can handle */
272c0365541SArindam Nath adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
273c0365541SArindam Nath
274d38ceaf9SAlex Deucher hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
275d38ceaf9SAlex Deucher family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
276dd06eecbSJames Zhu
277dd06eecbSJames Zhu if (adev->asic_type < CHIP_VEGA20) {
278f10984a3SSrinivasan Shanmugam unsigned int version_major, version_minor;
2795c219927SAlex Deucher
280d38ceaf9SAlex Deucher version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
281d38ceaf9SAlex Deucher version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
2820b437e64STom Rix DRM_INFO("Found UVD firmware Version: %u.%u Family ID: %u\n",
283d38ceaf9SAlex Deucher version_major, version_minor, family_id);
284d38ceaf9SAlex Deucher
285c0365541SArindam Nath /*
286c0365541SArindam Nath * Limit the number of UVD handles depending on microcode major
287c0365541SArindam Nath * and minor versions. The firmware version which has 40 UVD
288c0365541SArindam Nath * instances support is 1.80. So all subsequent versions should
289c0365541SArindam Nath * also have the same support.
290c0365541SArindam Nath */
2915c219927SAlex Deucher if ((version_major > 0x01) ||
292c0365541SArindam Nath ((version_major == 0x01) && (version_minor >= 0x50)))
293c0365541SArindam Nath adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
294c0365541SArindam Nath
295562e2689SSonny Jiang adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
296562e2689SSonny Jiang (family_id << 8));
297562e2689SSonny Jiang
2988e008dd7SSonny Jiang if ((adev->asic_type == CHIP_POLARIS10 ||
2998e008dd7SSonny Jiang adev->asic_type == CHIP_POLARIS11) &&
3008e008dd7SSonny Jiang (adev->uvd.fw_version < FW_1_66_16))
3017d98d416SArnd Bergmann DRM_ERROR("POLARIS10/11 UVD firmware version %u.%u is too old.\n",
3028e008dd7SSonny Jiang version_major, version_minor);
3035c219927SAlex Deucher } else {
3045c219927SAlex Deucher unsigned int enc_major, enc_minor, dec_minor;
3055c219927SAlex Deucher
3065c219927SAlex Deucher dec_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
3075c219927SAlex Deucher enc_minor = (le32_to_cpu(hdr->ucode_version) >> 24) & 0x3f;
3085c219927SAlex Deucher enc_major = (le32_to_cpu(hdr->ucode_version) >> 30) & 0x3;
3090b437e64STom Rix DRM_INFO("Found UVD firmware ENC: %u.%u DEC: .%u Family ID: %u\n",
3105c219927SAlex Deucher enc_major, enc_minor, dec_minor, family_id);
3115c219927SAlex Deucher
3125c219927SAlex Deucher adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
3135c219927SAlex Deucher
3145c219927SAlex Deucher adev->uvd.fw_version = le32_to_cpu(hdr->ucode_version);
3155c219927SAlex Deucher }
3168e008dd7SSonny Jiang
31709bfb891SLeo Liu bo_size = AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
318c0365541SArindam Nath + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
31909bfb891SLeo Liu if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
32009bfb891SLeo Liu bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
32109bfb891SLeo Liu
32210dd74eaSJames Zhu for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
323f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << j))
324f1e582ebSAlex Deucher continue;
3254b62e697SChristian König r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
32658ab2c08SChristian König AMDGPU_GEM_DOMAIN_VRAM |
32758ab2c08SChristian König AMDGPU_GEM_DOMAIN_GTT,
32858ab2c08SChristian König &adev->uvd.inst[j].vcpu_bo,
32958ab2c08SChristian König &adev->uvd.inst[j].gpu_addr,
33058ab2c08SChristian König &adev->uvd.inst[j].cpu_addr);
331d38ceaf9SAlex Deucher if (r) {
332d38ceaf9SAlex Deucher dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
333d38ceaf9SAlex Deucher return r;
334d38ceaf9SAlex Deucher }
3355c675bf2SChristian König }
336d38ceaf9SAlex Deucher
337c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i) {
3385c675bf2SChristian König atomic_set(&adev->uvd.handles[i], 0);
3395c675bf2SChristian König adev->uvd.filp[i] = NULL;
340d38ceaf9SAlex Deucher }
3415c675bf2SChristian König
342d38ceaf9SAlex Deucher /* from uvd v5.0 HW addressing capacity increased to 64 bits */
3432990a1fcSAlex Deucher if (!amdgpu_device_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
344d38ceaf9SAlex Deucher adev->uvd.address_64_bit = true;
345d38ceaf9SAlex Deucher
34668331d7cSxinhui pan r = amdgpu_uvd_create_msg_bo_helper(adev, 128 << 10, &adev->uvd.ib_bo);
34768331d7cSxinhui pan if (r)
34868331d7cSxinhui pan return r;
34968331d7cSxinhui pan
3504cb5877cSChristian König switch (adev->asic_type) {
3514cb5877cSChristian König case CHIP_TONGA:
3524cb5877cSChristian König adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
3534cb5877cSChristian König break;
3544cb5877cSChristian König case CHIP_CARRIZO:
3554cb5877cSChristian König adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
3564cb5877cSChristian König break;
3574cb5877cSChristian König case CHIP_FIJI:
3584cb5877cSChristian König adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
3594cb5877cSChristian König break;
3604cb5877cSChristian König case CHIP_STONEY:
3614cb5877cSChristian König adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
3624cb5877cSChristian König break;
3634cb5877cSChristian König default:
3644cb5877cSChristian König adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
3654cb5877cSChristian König }
3664cb5877cSChristian König
367d38ceaf9SAlex Deucher return 0;
368d38ceaf9SAlex Deucher }
369d38ceaf9SAlex Deucher
amdgpu_uvd_sw_fini(struct amdgpu_device * adev)370d38ceaf9SAlex Deucher int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
371d38ceaf9SAlex Deucher {
37268331d7cSxinhui pan void *addr = amdgpu_bo_kptr(adev->uvd.ib_bo);
37310dd74eaSJames Zhu int i, j;
374d38ceaf9SAlex Deucher
375cdc50176SNayan Deshmukh drm_sched_entity_destroy(&adev->uvd.entity);
3765c675bf2SChristian König
37710dd74eaSJames Zhu for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
378f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << j))
379f1e582ebSAlex Deucher continue;
380c9533d1bSMichel Dänzer kvfree(adev->uvd.inst[j].saved_bo);
381ead833ecSChristian König
38210dd74eaSJames Zhu amdgpu_bo_free_kernel(&adev->uvd.inst[j].vcpu_bo,
38310dd74eaSJames Zhu &adev->uvd.inst[j].gpu_addr,
38410dd74eaSJames Zhu (void **)&adev->uvd.inst[j].cpu_addr);
38510dd74eaSJames Zhu
38610dd74eaSJames Zhu amdgpu_ring_fini(&adev->uvd.inst[j].ring);
387d38ceaf9SAlex Deucher
3884ff184d7SMonk Liu for (i = 0; i < AMDGPU_MAX_UVD_ENC_RINGS; ++i)
38910dd74eaSJames Zhu amdgpu_ring_fini(&adev->uvd.inst[j].ring_enc[i]);
39010dd74eaSJames Zhu }
39168331d7cSxinhui pan amdgpu_bo_free_kernel(&adev->uvd.ib_bo, NULL, &addr);
392b406477cSMario Limonciello amdgpu_ucode_release(&adev->uvd.fw);
393d38ceaf9SAlex Deucher
394d38ceaf9SAlex Deucher return 0;
395d38ceaf9SAlex Deucher }
396d38ceaf9SAlex Deucher
39733d5bd07SEmily Deng /**
39833d5bd07SEmily Deng * amdgpu_uvd_entity_init - init entity
39933d5bd07SEmily Deng *
40033d5bd07SEmily Deng * @adev: amdgpu_device pointer
4018a0173cdSSrinivasan Shanmugam * @ring: amdgpu_ring pointer to check
40233d5bd07SEmily Deng *
403037b98a2SAlex Deucher * Initialize the entity used for handle management in the kernel driver.
40433d5bd07SEmily Deng */
amdgpu_uvd_entity_init(struct amdgpu_device * adev,struct amdgpu_ring * ring)405037b98a2SAlex Deucher int amdgpu_uvd_entity_init(struct amdgpu_device *adev, struct amdgpu_ring *ring)
40633d5bd07SEmily Deng {
407037b98a2SAlex Deucher if (ring == &adev->uvd.inst[0].ring) {
408037b98a2SAlex Deucher struct drm_gpu_scheduler *sched = &ring->sched;
40933d5bd07SEmily Deng int r;
41033d5bd07SEmily Deng
411b3ac1766SNirmoy Das r = drm_sched_entity_init(&adev->uvd.entity, DRM_SCHED_PRIORITY_NORMAL,
412b3ac1766SNirmoy Das &sched, 1, NULL);
41333d5bd07SEmily Deng if (r) {
41433d5bd07SEmily Deng DRM_ERROR("Failed setting up UVD kernel entity.\n");
41533d5bd07SEmily Deng return r;
41633d5bd07SEmily Deng }
417037b98a2SAlex Deucher }
41833d5bd07SEmily Deng
41933d5bd07SEmily Deng return 0;
42033d5bd07SEmily Deng }
42133d5bd07SEmily Deng
amdgpu_uvd_prepare_suspend(struct amdgpu_device * adev)422db998890SMario Limonciello int amdgpu_uvd_prepare_suspend(struct amdgpu_device *adev)
423d38ceaf9SAlex Deucher {
424f10984a3SSrinivasan Shanmugam unsigned int size;
4253f99dd81SLeo Liu void *ptr;
426f89f8c6bSAndrey Grodzovsky int i, j, idx;
427d38ceaf9SAlex Deucher
4285c53d19bSJames Zhu cancel_delayed_work_sync(&adev->uvd.idle_work);
4295c53d19bSJames Zhu
430f6c3b601SJames Zhu /* only valid for physical mode */
431f6c3b601SJames Zhu if (adev->asic_type < CHIP_POLARIS10) {
432c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i)
4335c675bf2SChristian König if (atomic_read(&adev->uvd.handles[i]))
4343f99dd81SLeo Liu break;
435d38ceaf9SAlex Deucher
436ec7549dfSJames Zhu if (i == adev->uvd.max_handles)
4375c675bf2SChristian König return 0;
438f6c3b601SJames Zhu }
439d38ceaf9SAlex Deucher
4405c675bf2SChristian König for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
441f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << j))
442f1e582ebSAlex Deucher continue;
4435c675bf2SChristian König if (adev->uvd.inst[j].vcpu_bo == NULL)
4445c675bf2SChristian König continue;
4455c675bf2SChristian König
44610dd74eaSJames Zhu size = amdgpu_bo_size(adev->uvd.inst[j].vcpu_bo);
44710dd74eaSJames Zhu ptr = adev->uvd.inst[j].cpu_addr;
4483f99dd81SLeo Liu
449c9533d1bSMichel Dänzer adev->uvd.inst[j].saved_bo = kvmalloc(size, GFP_KERNEL);
45010dd74eaSJames Zhu if (!adev->uvd.inst[j].saved_bo)
4513f99dd81SLeo Liu return -ENOMEM;
4523f99dd81SLeo Liu
453c58a863bSGuchun Chen if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4548baaadbaSLe Ma /* re-write 0 since err_event_athub will corrupt VCPU buffer */
455db998890SMario Limonciello if (amdgpu_ras_intr_triggered())
4568baaadbaSLe Ma memset(adev->uvd.inst[j].saved_bo, 0, size);
45776434f75SLe Ma else
45810dd74eaSJames Zhu memcpy_fromio(adev->uvd.inst[j].saved_bo, ptr, size);
459f89f8c6bSAndrey Grodzovsky
460f89f8c6bSAndrey Grodzovsky drm_dev_exit(idx);
461f89f8c6bSAndrey Grodzovsky }
46210dd74eaSJames Zhu }
46376434f75SLe Ma
464db998890SMario Limonciello return 0;
465db998890SMario Limonciello }
466db998890SMario Limonciello
amdgpu_uvd_suspend(struct amdgpu_device * adev)467db998890SMario Limonciello int amdgpu_uvd_suspend(struct amdgpu_device *adev)
468db998890SMario Limonciello {
469db998890SMario Limonciello if (amdgpu_ras_intr_triggered())
47076434f75SLe Ma DRM_WARN("UVD VCPU state may lost due to RAS ERREVENT_ATHUB_INTERRUPT\n");
47176434f75SLe Ma
472d38ceaf9SAlex Deucher return 0;
473d38ceaf9SAlex Deucher }
474d38ceaf9SAlex Deucher
amdgpu_uvd_resume(struct amdgpu_device * adev)475d38ceaf9SAlex Deucher int amdgpu_uvd_resume(struct amdgpu_device *adev)
476d38ceaf9SAlex Deucher {
477f10984a3SSrinivasan Shanmugam unsigned int size;
478d38ceaf9SAlex Deucher void *ptr;
479f89f8c6bSAndrey Grodzovsky int i, idx;
480d38ceaf9SAlex Deucher
48110dd74eaSJames Zhu for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
482f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << i))
483f1e582ebSAlex Deucher continue;
48410dd74eaSJames Zhu if (adev->uvd.inst[i].vcpu_bo == NULL)
485d38ceaf9SAlex Deucher return -EINVAL;
486d38ceaf9SAlex Deucher
48710dd74eaSJames Zhu size = amdgpu_bo_size(adev->uvd.inst[i].vcpu_bo);
48810dd74eaSJames Zhu ptr = adev->uvd.inst[i].cpu_addr;
489d38ceaf9SAlex Deucher
49010dd74eaSJames Zhu if (adev->uvd.inst[i].saved_bo != NULL) {
491c58a863bSGuchun Chen if (drm_dev_enter(adev_to_drm(adev), &idx)) {
49210dd74eaSJames Zhu memcpy_toio(ptr, adev->uvd.inst[i].saved_bo, size);
493f89f8c6bSAndrey Grodzovsky drm_dev_exit(idx);
494f89f8c6bSAndrey Grodzovsky }
495c9533d1bSMichel Dänzer kvfree(adev->uvd.inst[i].saved_bo);
49610dd74eaSJames Zhu adev->uvd.inst[i].saved_bo = NULL;
497d23be4e3SLeo Liu } else {
498d23be4e3SLeo Liu const struct common_firmware_header *hdr;
499f10984a3SSrinivasan Shanmugam unsigned int offset;
500d23be4e3SLeo Liu
501d23be4e3SLeo Liu hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
50209bfb891SLeo Liu if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
503d23be4e3SLeo Liu offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
504c58a863bSGuchun Chen if (drm_dev_enter(adev_to_drm(adev), &idx)) {
50510dd74eaSJames Zhu memcpy_toio(adev->uvd.inst[i].cpu_addr, adev->uvd.fw->data + offset,
506ba0b2275SChristian König le32_to_cpu(hdr->ucode_size_bytes));
507f89f8c6bSAndrey Grodzovsky drm_dev_exit(idx);
508f89f8c6bSAndrey Grodzovsky }
509d23be4e3SLeo Liu size -= le32_to_cpu(hdr->ucode_size_bytes);
510d23be4e3SLeo Liu ptr += le32_to_cpu(hdr->ucode_size_bytes);
51109bfb891SLeo Liu }
512ba0b2275SChristian König memset_io(ptr, 0, size);
5133b1186fdSJim Qu /* to restore uvd fence seq */
51410dd74eaSJames Zhu amdgpu_fence_driver_force_completion(&adev->uvd.inst[i].ring);
515d23be4e3SLeo Liu }
51610dd74eaSJames Zhu }
517d38ceaf9SAlex Deucher return 0;
518d38ceaf9SAlex Deucher }
519d38ceaf9SAlex Deucher
amdgpu_uvd_free_handles(struct amdgpu_device * adev,struct drm_file * filp)520d38ceaf9SAlex Deucher void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
521d38ceaf9SAlex Deucher {
5225c675bf2SChristian König struct amdgpu_ring *ring = &adev->uvd.inst[0].ring;
5235c675bf2SChristian König int i, r;
524d38ceaf9SAlex Deucher
525c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i) {
5265c675bf2SChristian König uint32_t handle = atomic_read(&adev->uvd.handles[i]);
5275c675bf2SChristian König
5285c675bf2SChristian König if (handle != 0 && adev->uvd.filp[i] == filp) {
529f54d1867SChris Wilson struct dma_fence *fence;
530d38ceaf9SAlex Deucher
5315c675bf2SChristian König r = amdgpu_uvd_get_destroy_msg(ring, handle, false,
5325c675bf2SChristian König &fence);
533d38ceaf9SAlex Deucher if (r) {
5345c675bf2SChristian König DRM_ERROR("Error destroying UVD %d!\n", r);
535d38ceaf9SAlex Deucher continue;
536d38ceaf9SAlex Deucher }
537d38ceaf9SAlex Deucher
538f54d1867SChris Wilson dma_fence_wait(fence, false);
539f54d1867SChris Wilson dma_fence_put(fence);
540d38ceaf9SAlex Deucher
5415c675bf2SChristian König adev->uvd.filp[i] = NULL;
5425c675bf2SChristian König atomic_set(&adev->uvd.handles[i], 0);
543d38ceaf9SAlex Deucher }
544d38ceaf9SAlex Deucher }
545d38ceaf9SAlex Deucher }
546d38ceaf9SAlex Deucher
amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo * abo)547765e7fbfSChristian König static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
548d38ceaf9SAlex Deucher {
549d38ceaf9SAlex Deucher int i;
550f10984a3SSrinivasan Shanmugam
551765e7fbfSChristian König for (i = 0; i < abo->placement.num_placement; ++i) {
552765e7fbfSChristian König abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
553765e7fbfSChristian König abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
55412f325bcSChristian König if (abo->placements[i].mem_type == TTM_PL_VRAM)
55512f325bcSChristian König abo->placements[i].flags |= TTM_PL_FLAG_CONTIGUOUS;
556d38ceaf9SAlex Deucher }
557d38ceaf9SAlex Deucher }
558d38ceaf9SAlex Deucher
amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx * ctx)55980983e4dSAlex Deucher static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
56080983e4dSAlex Deucher {
56180983e4dSAlex Deucher uint32_t lo, hi;
56280983e4dSAlex Deucher uint64_t addr;
56380983e4dSAlex Deucher
564cdc7893fSChristian König lo = amdgpu_ib_get_value(ctx->ib, ctx->data0);
565cdc7893fSChristian König hi = amdgpu_ib_get_value(ctx->ib, ctx->data1);
56680983e4dSAlex Deucher addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
56780983e4dSAlex Deucher
56880983e4dSAlex Deucher return addr;
56980983e4dSAlex Deucher }
57080983e4dSAlex Deucher
571d38ceaf9SAlex Deucher /**
572d38ceaf9SAlex Deucher * amdgpu_uvd_cs_pass1 - first parsing round
573d38ceaf9SAlex Deucher *
574d38ceaf9SAlex Deucher * @ctx: UVD parser context
575d38ceaf9SAlex Deucher *
576d38ceaf9SAlex Deucher * Make sure UVD message and feedback buffers are in VRAM and
577d38ceaf9SAlex Deucher * nobody is violating an 256MB boundary.
578d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx * ctx)579d38ceaf9SAlex Deucher static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
580d38ceaf9SAlex Deucher {
58119be5570SChristian König struct ttm_operation_ctx tctx = { false, false };
582d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping;
583d38ceaf9SAlex Deucher struct amdgpu_bo *bo;
58480983e4dSAlex Deucher uint32_t cmd;
58580983e4dSAlex Deucher uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
586d38ceaf9SAlex Deucher int r = 0;
587d38ceaf9SAlex Deucher
5889cca0b8eSChristian König r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
5899cca0b8eSChristian König if (r) {
590f10984a3SSrinivasan Shanmugam DRM_ERROR("Can't find BO for addr 0x%08llx\n", addr);
5919cca0b8eSChristian König return r;
592d38ceaf9SAlex Deucher }
593d38ceaf9SAlex Deucher
594d38ceaf9SAlex Deucher if (!ctx->parser->adev->uvd.address_64_bit) {
595d38ceaf9SAlex Deucher /* check if it's a message or feedback command */
596cdc7893fSChristian König cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx) >> 1;
597d38ceaf9SAlex Deucher if (cmd == 0x0 || cmd == 0x3) {
598d38ceaf9SAlex Deucher /* yes, force it into VRAM */
599d38ceaf9SAlex Deucher uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
600f10984a3SSrinivasan Shanmugam
601c704ab18SChristian König amdgpu_bo_placement_from_domain(bo, domain);
602d38ceaf9SAlex Deucher }
603d38ceaf9SAlex Deucher amdgpu_uvd_force_into_uvd_segment(bo);
604d38ceaf9SAlex Deucher
60519be5570SChristian König r = ttm_bo_validate(&bo->tbo, &bo->placement, &tctx);
606d38ceaf9SAlex Deucher }
607d38ceaf9SAlex Deucher
608d38ceaf9SAlex Deucher return r;
609d38ceaf9SAlex Deucher }
610d38ceaf9SAlex Deucher
611d38ceaf9SAlex Deucher /**
612d38ceaf9SAlex Deucher * amdgpu_uvd_cs_msg_decode - handle UVD decode message
613d38ceaf9SAlex Deucher *
614ce0e124aSLee Jones * @adev: amdgpu_device pointer
615d38ceaf9SAlex Deucher * @msg: pointer to message structure
61605a7e1cfSLee Jones * @buf_sizes: placeholder to put the different buffer lengths
617d38ceaf9SAlex Deucher *
618d38ceaf9SAlex Deucher * Peek into the decode message and calculate the necessary buffer sizes.
619d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_msg_decode(struct amdgpu_device * adev,uint32_t * msg,unsigned int buf_sizes[])6208e008dd7SSonny Jiang static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
621f10984a3SSrinivasan Shanmugam unsigned int buf_sizes[])
622d38ceaf9SAlex Deucher {
623f10984a3SSrinivasan Shanmugam unsigned int stream_type = msg[4];
624f10984a3SSrinivasan Shanmugam unsigned int width = msg[6];
625f10984a3SSrinivasan Shanmugam unsigned int height = msg[7];
626f10984a3SSrinivasan Shanmugam unsigned int dpb_size = msg[9];
627f10984a3SSrinivasan Shanmugam unsigned int pitch = msg[28];
628f10984a3SSrinivasan Shanmugam unsigned int level = msg[57];
629d38ceaf9SAlex Deucher
630f10984a3SSrinivasan Shanmugam unsigned int width_in_mb = width / 16;
631f10984a3SSrinivasan Shanmugam unsigned int height_in_mb = ALIGN(height / 16, 2);
632f10984a3SSrinivasan Shanmugam unsigned int fs_in_mb = width_in_mb * height_in_mb;
633d38ceaf9SAlex Deucher
634f10984a3SSrinivasan Shanmugam unsigned int image_size, tmp, min_dpb_size, num_dpb_buffer;
635f10984a3SSrinivasan Shanmugam unsigned int min_ctx_size = ~0;
636d38ceaf9SAlex Deucher
637d38ceaf9SAlex Deucher image_size = width * height;
638d38ceaf9SAlex Deucher image_size += image_size / 2;
639d38ceaf9SAlex Deucher image_size = ALIGN(image_size, 1024);
640d38ceaf9SAlex Deucher
641d38ceaf9SAlex Deucher switch (stream_type) {
642d38ceaf9SAlex Deucher case 0: /* H264 */
643d38ceaf9SAlex Deucher switch (level) {
644d38ceaf9SAlex Deucher case 30:
645d38ceaf9SAlex Deucher num_dpb_buffer = 8100 / fs_in_mb;
646d38ceaf9SAlex Deucher break;
647d38ceaf9SAlex Deucher case 31:
648d38ceaf9SAlex Deucher num_dpb_buffer = 18000 / fs_in_mb;
649d38ceaf9SAlex Deucher break;
650d38ceaf9SAlex Deucher case 32:
651d38ceaf9SAlex Deucher num_dpb_buffer = 20480 / fs_in_mb;
652d38ceaf9SAlex Deucher break;
653d38ceaf9SAlex Deucher case 41:
654d38ceaf9SAlex Deucher num_dpb_buffer = 32768 / fs_in_mb;
655d38ceaf9SAlex Deucher break;
656d38ceaf9SAlex Deucher case 42:
657d38ceaf9SAlex Deucher num_dpb_buffer = 34816 / fs_in_mb;
658d38ceaf9SAlex Deucher break;
659d38ceaf9SAlex Deucher case 50:
660d38ceaf9SAlex Deucher num_dpb_buffer = 110400 / fs_in_mb;
661d38ceaf9SAlex Deucher break;
662d38ceaf9SAlex Deucher case 51:
663d38ceaf9SAlex Deucher num_dpb_buffer = 184320 / fs_in_mb;
664d38ceaf9SAlex Deucher break;
665d38ceaf9SAlex Deucher default:
666d38ceaf9SAlex Deucher num_dpb_buffer = 184320 / fs_in_mb;
667d38ceaf9SAlex Deucher break;
668d38ceaf9SAlex Deucher }
669d38ceaf9SAlex Deucher num_dpb_buffer++;
670d38ceaf9SAlex Deucher if (num_dpb_buffer > 17)
671d38ceaf9SAlex Deucher num_dpb_buffer = 17;
672d38ceaf9SAlex Deucher
673d38ceaf9SAlex Deucher /* reference picture buffer */
674d38ceaf9SAlex Deucher min_dpb_size = image_size * num_dpb_buffer;
675d38ceaf9SAlex Deucher
676d38ceaf9SAlex Deucher /* macroblock context buffer */
677d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
678d38ceaf9SAlex Deucher
679d38ceaf9SAlex Deucher /* IT surface buffer */
680d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * height_in_mb * 32;
681d38ceaf9SAlex Deucher break;
682d38ceaf9SAlex Deucher
683d38ceaf9SAlex Deucher case 1: /* VC1 */
684d38ceaf9SAlex Deucher
685d38ceaf9SAlex Deucher /* reference picture buffer */
686d38ceaf9SAlex Deucher min_dpb_size = image_size * 3;
687d38ceaf9SAlex Deucher
688d38ceaf9SAlex Deucher /* CONTEXT_BUFFER */
689d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * height_in_mb * 128;
690d38ceaf9SAlex Deucher
691d38ceaf9SAlex Deucher /* IT surface buffer */
692d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * 64;
693d38ceaf9SAlex Deucher
694d38ceaf9SAlex Deucher /* DB surface buffer */
695d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * 128;
696d38ceaf9SAlex Deucher
697d38ceaf9SAlex Deucher /* BP */
698d38ceaf9SAlex Deucher tmp = max(width_in_mb, height_in_mb);
699d38ceaf9SAlex Deucher min_dpb_size += ALIGN(tmp * 7 * 16, 64);
700d38ceaf9SAlex Deucher break;
701d38ceaf9SAlex Deucher
702d38ceaf9SAlex Deucher case 3: /* MPEG2 */
703d38ceaf9SAlex Deucher
704d38ceaf9SAlex Deucher /* reference picture buffer */
705d38ceaf9SAlex Deucher min_dpb_size = image_size * 3;
706d38ceaf9SAlex Deucher break;
707d38ceaf9SAlex Deucher
708d38ceaf9SAlex Deucher case 4: /* MPEG4 */
709d38ceaf9SAlex Deucher
710d38ceaf9SAlex Deucher /* reference picture buffer */
711d38ceaf9SAlex Deucher min_dpb_size = image_size * 3;
712d38ceaf9SAlex Deucher
713d38ceaf9SAlex Deucher /* CM */
714d38ceaf9SAlex Deucher min_dpb_size += width_in_mb * height_in_mb * 64;
715d38ceaf9SAlex Deucher
716d38ceaf9SAlex Deucher /* IT surface buffer */
717d38ceaf9SAlex Deucher min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
718d38ceaf9SAlex Deucher break;
719d38ceaf9SAlex Deucher
7208e008dd7SSonny Jiang case 7: /* H264 Perf */
7218e008dd7SSonny Jiang switch (level) {
7228e008dd7SSonny Jiang case 30:
7238e008dd7SSonny Jiang num_dpb_buffer = 8100 / fs_in_mb;
7248e008dd7SSonny Jiang break;
7258e008dd7SSonny Jiang case 31:
7268e008dd7SSonny Jiang num_dpb_buffer = 18000 / fs_in_mb;
7278e008dd7SSonny Jiang break;
7288e008dd7SSonny Jiang case 32:
7298e008dd7SSonny Jiang num_dpb_buffer = 20480 / fs_in_mb;
7308e008dd7SSonny Jiang break;
7318e008dd7SSonny Jiang case 41:
7328e008dd7SSonny Jiang num_dpb_buffer = 32768 / fs_in_mb;
7338e008dd7SSonny Jiang break;
7348e008dd7SSonny Jiang case 42:
7358e008dd7SSonny Jiang num_dpb_buffer = 34816 / fs_in_mb;
7368e008dd7SSonny Jiang break;
7378e008dd7SSonny Jiang case 50:
7388e008dd7SSonny Jiang num_dpb_buffer = 110400 / fs_in_mb;
7398e008dd7SSonny Jiang break;
7408e008dd7SSonny Jiang case 51:
7418e008dd7SSonny Jiang num_dpb_buffer = 184320 / fs_in_mb;
7428e008dd7SSonny Jiang break;
7438e008dd7SSonny Jiang default:
7448e008dd7SSonny Jiang num_dpb_buffer = 184320 / fs_in_mb;
7458e008dd7SSonny Jiang break;
7468e008dd7SSonny Jiang }
7478e008dd7SSonny Jiang num_dpb_buffer++;
7488e008dd7SSonny Jiang if (num_dpb_buffer > 17)
7498e008dd7SSonny Jiang num_dpb_buffer = 17;
7508e008dd7SSonny Jiang
7518e008dd7SSonny Jiang /* reference picture buffer */
7528e008dd7SSonny Jiang min_dpb_size = image_size * num_dpb_buffer;
7538e008dd7SSonny Jiang
7544cb5877cSChristian König if (!adev->uvd.use_ctx_buf) {
7558e008dd7SSonny Jiang /* macroblock context buffer */
7568e008dd7SSonny Jiang min_dpb_size +=
7578e008dd7SSonny Jiang width_in_mb * height_in_mb * num_dpb_buffer * 192;
7588e008dd7SSonny Jiang
7598e008dd7SSonny Jiang /* IT surface buffer */
7608e008dd7SSonny Jiang min_dpb_size += width_in_mb * height_in_mb * 32;
7618e008dd7SSonny Jiang } else {
7628e008dd7SSonny Jiang /* macroblock context buffer */
7638e008dd7SSonny Jiang min_ctx_size =
7648e008dd7SSonny Jiang width_in_mb * height_in_mb * num_dpb_buffer * 192;
7658e008dd7SSonny Jiang }
7668e008dd7SSonny Jiang break;
7678e008dd7SSonny Jiang
768d0b83d41SLeo Liu case 8: /* MJPEG */
769d0b83d41SLeo Liu min_dpb_size = 0;
770d0b83d41SLeo Liu break;
771d0b83d41SLeo Liu
77286fa0bdcSChristian König case 16: /* H265 */
77386fa0bdcSChristian König image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
77486fa0bdcSChristian König image_size = ALIGN(image_size, 256);
77586fa0bdcSChristian König
77686fa0bdcSChristian König num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
77786fa0bdcSChristian König min_dpb_size = image_size * num_dpb_buffer;
7788c8bac59SBoyuan Zhang min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
7798c8bac59SBoyuan Zhang * 16 * num_dpb_buffer + 52 * 1024;
78086fa0bdcSChristian König break;
78186fa0bdcSChristian König
782d38ceaf9SAlex Deucher default:
783d38ceaf9SAlex Deucher DRM_ERROR("UVD codec not handled %d!\n", stream_type);
784d38ceaf9SAlex Deucher return -EINVAL;
785d38ceaf9SAlex Deucher }
786d38ceaf9SAlex Deucher
787d38ceaf9SAlex Deucher if (width > pitch) {
788d38ceaf9SAlex Deucher DRM_ERROR("Invalid UVD decoding target pitch!\n");
789d38ceaf9SAlex Deucher return -EINVAL;
790d38ceaf9SAlex Deucher }
791d38ceaf9SAlex Deucher
792d38ceaf9SAlex Deucher if (dpb_size < min_dpb_size) {
793d38ceaf9SAlex Deucher DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
794d38ceaf9SAlex Deucher dpb_size, min_dpb_size);
795d38ceaf9SAlex Deucher return -EINVAL;
796d38ceaf9SAlex Deucher }
797d38ceaf9SAlex Deucher
798d38ceaf9SAlex Deucher buf_sizes[0x1] = dpb_size;
799d38ceaf9SAlex Deucher buf_sizes[0x2] = image_size;
8008c8bac59SBoyuan Zhang buf_sizes[0x4] = min_ctx_size;
8018ca606deSGuttula, Suresh /* store image width to adjust nb memory pstate */
8028ca606deSGuttula, Suresh adev->uvd.decode_image_width = width;
803d38ceaf9SAlex Deucher return 0;
804d38ceaf9SAlex Deucher }
805d38ceaf9SAlex Deucher
806d38ceaf9SAlex Deucher /**
807d38ceaf9SAlex Deucher * amdgpu_uvd_cs_msg - handle UVD message
808d38ceaf9SAlex Deucher *
809d38ceaf9SAlex Deucher * @ctx: UVD parser context
810d38ceaf9SAlex Deucher * @bo: buffer object containing the message
811d38ceaf9SAlex Deucher * @offset: offset into the buffer object
812d38ceaf9SAlex Deucher *
813d38ceaf9SAlex Deucher * Peek into the UVD message and extract the session id.
814d38ceaf9SAlex Deucher * Make sure that we don't open up to many sessions.
815d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx * ctx,struct amdgpu_bo * bo,unsigned int offset)816d38ceaf9SAlex Deucher static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
817f10984a3SSrinivasan Shanmugam struct amdgpu_bo *bo, unsigned int offset)
818d38ceaf9SAlex Deucher {
819d38ceaf9SAlex Deucher struct amdgpu_device *adev = ctx->parser->adev;
820d38ceaf9SAlex Deucher int32_t *msg, msg_type, handle;
821d38ceaf9SAlex Deucher void *ptr;
8224127a59eSChristian König long r;
8234127a59eSChristian König int i;
824d38ceaf9SAlex Deucher
825d38ceaf9SAlex Deucher if (offset & 0x3F) {
8265c675bf2SChristian König DRM_ERROR("UVD messages must be 64 byte aligned!\n");
827d38ceaf9SAlex Deucher return -EINVAL;
828d38ceaf9SAlex Deucher }
829d38ceaf9SAlex Deucher
830d38ceaf9SAlex Deucher r = amdgpu_bo_kmap(bo, &ptr);
831d38ceaf9SAlex Deucher if (r) {
8325c675bf2SChristian König DRM_ERROR("Failed mapping the UVD) message (%ld)!\n", r);
833d38ceaf9SAlex Deucher return r;
834d38ceaf9SAlex Deucher }
835d38ceaf9SAlex Deucher
836d38ceaf9SAlex Deucher msg = ptr + offset;
837d38ceaf9SAlex Deucher
838d38ceaf9SAlex Deucher msg_type = msg[1];
839d38ceaf9SAlex Deucher handle = msg[2];
840d38ceaf9SAlex Deucher
841d38ceaf9SAlex Deucher if (handle == 0) {
842db7b8154Szhanglianjie amdgpu_bo_kunmap(bo);
8435c675bf2SChristian König DRM_ERROR("Invalid UVD handle!\n");
844d38ceaf9SAlex Deucher return -EINVAL;
845d38ceaf9SAlex Deucher }
846d38ceaf9SAlex Deucher
8475146419eSLeo Liu switch (msg_type) {
8485146419eSLeo Liu case 0:
8495146419eSLeo Liu /* it's a create msg, calc image size (width * height) */
850d38ceaf9SAlex Deucher amdgpu_bo_kunmap(bo);
851d38ceaf9SAlex Deucher
8525146419eSLeo Liu /* try to alloc a new handle */
853c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i) {
8545c675bf2SChristian König if (atomic_read(&adev->uvd.handles[i]) == handle) {
8555c675bf2SChristian König DRM_ERROR(")Handle 0x%x already in use!\n",
8565c675bf2SChristian König handle);
857d38ceaf9SAlex Deucher return -EINVAL;
858d38ceaf9SAlex Deucher }
859d38ceaf9SAlex Deucher
8605c675bf2SChristian König if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
8615c675bf2SChristian König adev->uvd.filp[i] = ctx->parser->filp;
862d38ceaf9SAlex Deucher return 0;
863d38ceaf9SAlex Deucher }
864d38ceaf9SAlex Deucher }
865d38ceaf9SAlex Deucher
8665c675bf2SChristian König DRM_ERROR("No more free UVD handles!\n");
8677129d3aeSChristian König return -ENOSPC;
8685146419eSLeo Liu
8695146419eSLeo Liu case 1:
8705146419eSLeo Liu /* it's a decode msg, calc buffer sizes */
8718e008dd7SSonny Jiang r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
8725146419eSLeo Liu amdgpu_bo_kunmap(bo);
8735146419eSLeo Liu if (r)
8745146419eSLeo Liu return r;
8755146419eSLeo Liu
8765146419eSLeo Liu /* validate the handle */
877c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i) {
8785c675bf2SChristian König if (atomic_read(&adev->uvd.handles[i]) == handle) {
8795c675bf2SChristian König if (adev->uvd.filp[i] != ctx->parser->filp) {
8805c675bf2SChristian König DRM_ERROR("UVD handle collision detected!\n");
8815146419eSLeo Liu return -EINVAL;
8825146419eSLeo Liu }
8835146419eSLeo Liu return 0;
8845146419eSLeo Liu }
8855146419eSLeo Liu }
8865146419eSLeo Liu
8875c675bf2SChristian König DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
8885146419eSLeo Liu return -ENOENT;
8895146419eSLeo Liu
8905146419eSLeo Liu case 2:
8915146419eSLeo Liu /* it's a destroy msg, free the handle */
892c0365541SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i)
8935c675bf2SChristian König atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
8945146419eSLeo Liu amdgpu_bo_kunmap(bo);
8955146419eSLeo Liu return 0;
8965146419eSLeo Liu
8975146419eSLeo Liu default:
8985c675bf2SChristian König DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
8995146419eSLeo Liu }
90066c46621SJiapeng Chong
901db7b8154Szhanglianjie amdgpu_bo_kunmap(bo);
9025146419eSLeo Liu return -EINVAL;
903d38ceaf9SAlex Deucher }
904d38ceaf9SAlex Deucher
905d38ceaf9SAlex Deucher /**
906d38ceaf9SAlex Deucher * amdgpu_uvd_cs_pass2 - second parsing round
907d38ceaf9SAlex Deucher *
908d38ceaf9SAlex Deucher * @ctx: UVD parser context
909d38ceaf9SAlex Deucher *
910d38ceaf9SAlex Deucher * Patch buffer addresses, make sure buffer sizes are correct.
911d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx * ctx)912d38ceaf9SAlex Deucher static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
913d38ceaf9SAlex Deucher {
914d38ceaf9SAlex Deucher struct amdgpu_bo_va_mapping *mapping;
915d38ceaf9SAlex Deucher struct amdgpu_bo *bo;
91680983e4dSAlex Deucher uint32_t cmd;
917d38ceaf9SAlex Deucher uint64_t start, end;
91880983e4dSAlex Deucher uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
919d38ceaf9SAlex Deucher int r;
920d38ceaf9SAlex Deucher
9219cca0b8eSChristian König r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
9229cca0b8eSChristian König if (r) {
923f10984a3SSrinivasan Shanmugam DRM_ERROR("Can't find BO for addr 0x%08llx\n", addr);
9249cca0b8eSChristian König return r;
925042eb910SAlex Deucher }
926d38ceaf9SAlex Deucher
927d38ceaf9SAlex Deucher start = amdgpu_bo_gpu_offset(bo);
928d38ceaf9SAlex Deucher
929a9f87f64SChristian König end = (mapping->last + 1 - mapping->start);
930d38ceaf9SAlex Deucher end = end * AMDGPU_GPU_PAGE_SIZE + start;
931d38ceaf9SAlex Deucher
932a9f87f64SChristian König addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
933d38ceaf9SAlex Deucher start += addr;
934d38ceaf9SAlex Deucher
935cdc7893fSChristian König amdgpu_ib_set_value(ctx->ib, ctx->data0, lower_32_bits(start));
936cdc7893fSChristian König amdgpu_ib_set_value(ctx->ib, ctx->data1, upper_32_bits(start));
937d38ceaf9SAlex Deucher
938cdc7893fSChristian König cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx) >> 1;
939d38ceaf9SAlex Deucher if (cmd < 0x4) {
940d38ceaf9SAlex Deucher if ((end - start) < ctx->buf_sizes[cmd]) {
941d38ceaf9SAlex Deucher DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
942f10984a3SSrinivasan Shanmugam (unsigned int)(end - start),
943d38ceaf9SAlex Deucher ctx->buf_sizes[cmd]);
944d38ceaf9SAlex Deucher return -EINVAL;
945d38ceaf9SAlex Deucher }
946d38ceaf9SAlex Deucher
9478c8bac59SBoyuan Zhang } else if (cmd == 0x206) {
9488c8bac59SBoyuan Zhang if ((end - start) < ctx->buf_sizes[4]) {
9498c8bac59SBoyuan Zhang DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
950f10984a3SSrinivasan Shanmugam (unsigned int)(end - start),
9518c8bac59SBoyuan Zhang ctx->buf_sizes[4]);
9528c8bac59SBoyuan Zhang return -EINVAL;
9538c8bac59SBoyuan Zhang }
954d38ceaf9SAlex Deucher } else if ((cmd != 0x100) && (cmd != 0x204)) {
955d38ceaf9SAlex Deucher DRM_ERROR("invalid UVD command %X!\n", cmd);
956d38ceaf9SAlex Deucher return -EINVAL;
957d38ceaf9SAlex Deucher }
958d38ceaf9SAlex Deucher
959d38ceaf9SAlex Deucher if (!ctx->parser->adev->uvd.address_64_bit) {
960d38ceaf9SAlex Deucher if ((start >> 28) != ((end - 1) >> 28)) {
961f10984a3SSrinivasan Shanmugam DRM_ERROR("reloc %llx-%llx crossing 256MB boundary!\n",
962d38ceaf9SAlex Deucher start, end);
963d38ceaf9SAlex Deucher return -EINVAL;
964d38ceaf9SAlex Deucher }
965d38ceaf9SAlex Deucher
966d38ceaf9SAlex Deucher if ((cmd == 0 || cmd == 0x3) &&
9672bb795f5SJames Zhu (start >> 28) != (ctx->parser->adev->uvd.inst->gpu_addr >> 28)) {
968f10984a3SSrinivasan Shanmugam DRM_ERROR("msg/fb buffer %llx-%llx out of 256MB segment!\n",
969d38ceaf9SAlex Deucher start, end);
970d38ceaf9SAlex Deucher return -EINVAL;
971d38ceaf9SAlex Deucher }
972d38ceaf9SAlex Deucher }
973d38ceaf9SAlex Deucher
974d38ceaf9SAlex Deucher if (cmd == 0) {
975d38ceaf9SAlex Deucher ctx->has_msg_cmd = true;
976d38ceaf9SAlex Deucher r = amdgpu_uvd_cs_msg(ctx, bo, addr);
977d38ceaf9SAlex Deucher if (r)
978d38ceaf9SAlex Deucher return r;
979d38ceaf9SAlex Deucher } else if (!ctx->has_msg_cmd) {
980d38ceaf9SAlex Deucher DRM_ERROR("Message needed before other commands are send!\n");
981d38ceaf9SAlex Deucher return -EINVAL;
982d38ceaf9SAlex Deucher }
983d38ceaf9SAlex Deucher
984d38ceaf9SAlex Deucher return 0;
985d38ceaf9SAlex Deucher }
986d38ceaf9SAlex Deucher
987d38ceaf9SAlex Deucher /**
988d38ceaf9SAlex Deucher * amdgpu_uvd_cs_reg - parse register writes
989d38ceaf9SAlex Deucher *
990d38ceaf9SAlex Deucher * @ctx: UVD parser context
991d38ceaf9SAlex Deucher * @cb: callback function
992d38ceaf9SAlex Deucher *
993d38ceaf9SAlex Deucher * Parse the register writes, call cb on each complete command.
994d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx * ctx,int (* cb)(struct amdgpu_uvd_cs_ctx * ctx))995d38ceaf9SAlex Deucher static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
996d38ceaf9SAlex Deucher int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
997d38ceaf9SAlex Deucher {
998d38ceaf9SAlex Deucher int i, r;
999d38ceaf9SAlex Deucher
1000d38ceaf9SAlex Deucher ctx->idx++;
1001d38ceaf9SAlex Deucher for (i = 0; i <= ctx->count; ++i) {
1002f10984a3SSrinivasan Shanmugam unsigned int reg = ctx->reg + i;
1003d38ceaf9SAlex Deucher
1004cdc7893fSChristian König if (ctx->idx >= ctx->ib->length_dw) {
1005d38ceaf9SAlex Deucher DRM_ERROR("Register command after end of CS!\n");
1006d38ceaf9SAlex Deucher return -EINVAL;
1007d38ceaf9SAlex Deucher }
1008d38ceaf9SAlex Deucher
1009d38ceaf9SAlex Deucher switch (reg) {
1010d38ceaf9SAlex Deucher case mmUVD_GPCOM_VCPU_DATA0:
1011d38ceaf9SAlex Deucher ctx->data0 = ctx->idx;
1012d38ceaf9SAlex Deucher break;
1013d38ceaf9SAlex Deucher case mmUVD_GPCOM_VCPU_DATA1:
1014d38ceaf9SAlex Deucher ctx->data1 = ctx->idx;
1015d38ceaf9SAlex Deucher break;
1016d38ceaf9SAlex Deucher case mmUVD_GPCOM_VCPU_CMD:
1017d38ceaf9SAlex Deucher r = cb(ctx);
1018d38ceaf9SAlex Deucher if (r)
1019d38ceaf9SAlex Deucher return r;
1020d38ceaf9SAlex Deucher break;
1021d38ceaf9SAlex Deucher case mmUVD_ENGINE_CNTL:
10228dd31d74SAlex Deucher case mmUVD_NO_OP:
1023d38ceaf9SAlex Deucher break;
1024d38ceaf9SAlex Deucher default:
1025d38ceaf9SAlex Deucher DRM_ERROR("Invalid reg 0x%X!\n", reg);
1026d38ceaf9SAlex Deucher return -EINVAL;
1027d38ceaf9SAlex Deucher }
1028d38ceaf9SAlex Deucher ctx->idx++;
1029d38ceaf9SAlex Deucher }
1030d38ceaf9SAlex Deucher return 0;
1031d38ceaf9SAlex Deucher }
1032d38ceaf9SAlex Deucher
1033d38ceaf9SAlex Deucher /**
1034d38ceaf9SAlex Deucher * amdgpu_uvd_cs_packets - parse UVD packets
1035d38ceaf9SAlex Deucher *
1036d38ceaf9SAlex Deucher * @ctx: UVD parser context
1037d38ceaf9SAlex Deucher * @cb: callback function
1038d38ceaf9SAlex Deucher *
1039d38ceaf9SAlex Deucher * Parse the command stream packets.
1040d38ceaf9SAlex Deucher */
amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx * ctx,int (* cb)(struct amdgpu_uvd_cs_ctx * ctx))1041d38ceaf9SAlex Deucher static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
1042d38ceaf9SAlex Deucher int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
1043d38ceaf9SAlex Deucher {
1044d38ceaf9SAlex Deucher int r;
1045d38ceaf9SAlex Deucher
1046cdc7893fSChristian König for (ctx->idx = 0 ; ctx->idx < ctx->ib->length_dw; ) {
1047cdc7893fSChristian König uint32_t cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx);
1048f10984a3SSrinivasan Shanmugam unsigned int type = CP_PACKET_GET_TYPE(cmd);
1049f10984a3SSrinivasan Shanmugam
1050d38ceaf9SAlex Deucher switch (type) {
1051d38ceaf9SAlex Deucher case PACKET_TYPE0:
1052d38ceaf9SAlex Deucher ctx->reg = CP_PACKET0_GET_REG(cmd);
1053d38ceaf9SAlex Deucher ctx->count = CP_PACKET_GET_COUNT(cmd);
1054d38ceaf9SAlex Deucher r = amdgpu_uvd_cs_reg(ctx, cb);
1055d38ceaf9SAlex Deucher if (r)
1056d38ceaf9SAlex Deucher return r;
1057d38ceaf9SAlex Deucher break;
1058d38ceaf9SAlex Deucher case PACKET_TYPE2:
1059d38ceaf9SAlex Deucher ++ctx->idx;
1060d38ceaf9SAlex Deucher break;
1061d38ceaf9SAlex Deucher default:
1062d38ceaf9SAlex Deucher DRM_ERROR("Unknown packet type %d !\n", type);
1063d38ceaf9SAlex Deucher return -EINVAL;
1064d38ceaf9SAlex Deucher }
1065d38ceaf9SAlex Deucher }
1066d38ceaf9SAlex Deucher return 0;
1067d38ceaf9SAlex Deucher }
1068d38ceaf9SAlex Deucher
1069d38ceaf9SAlex Deucher /**
1070d38ceaf9SAlex Deucher * amdgpu_uvd_ring_parse_cs - UVD command submission parser
1071d38ceaf9SAlex Deucher *
1072d38ceaf9SAlex Deucher * @parser: Command submission parser context
1073cdc7893fSChristian König * @job: the job to parse
1074cdc7893fSChristian König * @ib: the IB to patch
1075d38ceaf9SAlex Deucher *
1076d38ceaf9SAlex Deucher * Parse the command stream, patch in addresses as necessary.
1077d38ceaf9SAlex Deucher */
amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser * parser,struct amdgpu_job * job,struct amdgpu_ib * ib)1078cdc7893fSChristian König int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser,
1079cdc7893fSChristian König struct amdgpu_job *job,
1080cdc7893fSChristian König struct amdgpu_ib *ib)
1081d38ceaf9SAlex Deucher {
1082d38ceaf9SAlex Deucher struct amdgpu_uvd_cs_ctx ctx = {};
1083f10984a3SSrinivasan Shanmugam unsigned int buf_sizes[] = {
1084d38ceaf9SAlex Deucher [0x00000000] = 2048,
10858c8bac59SBoyuan Zhang [0x00000001] = 0xFFFFFFFF,
10868c8bac59SBoyuan Zhang [0x00000002] = 0xFFFFFFFF,
1087d38ceaf9SAlex Deucher [0x00000003] = 2048,
10888c8bac59SBoyuan Zhang [0x00000004] = 0xFFFFFFFF,
1089d38ceaf9SAlex Deucher };
1090d38ceaf9SAlex Deucher int r;
1091d38ceaf9SAlex Deucher
1092cdc7893fSChristian König job->vm = NULL;
109345088efcSChristian König
1094d38ceaf9SAlex Deucher if (ib->length_dw % 16) {
1095d38ceaf9SAlex Deucher DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
1096d38ceaf9SAlex Deucher ib->length_dw);
1097d38ceaf9SAlex Deucher return -EINVAL;
1098d38ceaf9SAlex Deucher }
1099d38ceaf9SAlex Deucher
1100d38ceaf9SAlex Deucher ctx.parser = parser;
1101d38ceaf9SAlex Deucher ctx.buf_sizes = buf_sizes;
1102cdc7893fSChristian König ctx.ib = ib;
1103d38ceaf9SAlex Deucher
1104042eb910SAlex Deucher /* first round only required on chips without UVD 64 bit address support */
1105042eb910SAlex Deucher if (!parser->adev->uvd.address_64_bit) {
1106d38ceaf9SAlex Deucher /* first round, make sure the buffers are actually in the UVD segment */
1107d38ceaf9SAlex Deucher r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
1108d38ceaf9SAlex Deucher if (r)
1109d38ceaf9SAlex Deucher return r;
1110042eb910SAlex Deucher }
1111d38ceaf9SAlex Deucher
1112d38ceaf9SAlex Deucher /* second round, patch buffer addresses into the command stream */
1113d38ceaf9SAlex Deucher r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
1114d38ceaf9SAlex Deucher if (r)
1115d38ceaf9SAlex Deucher return r;
1116d38ceaf9SAlex Deucher
1117d38ceaf9SAlex Deucher if (!ctx.has_msg_cmd) {
1118d38ceaf9SAlex Deucher DRM_ERROR("UVD-IBs need a msg command!\n");
1119d38ceaf9SAlex Deucher return -EINVAL;
1120d38ceaf9SAlex Deucher }
1121d38ceaf9SAlex Deucher
1122d38ceaf9SAlex Deucher return 0;
1123d38ceaf9SAlex Deucher }
1124d38ceaf9SAlex Deucher
amdgpu_uvd_send_msg(struct amdgpu_ring * ring,struct amdgpu_bo * bo,bool direct,struct dma_fence ** fence)1125d7af97dbSChristian König static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
1126f54d1867SChris Wilson bool direct, struct dma_fence **fence)
1127d38ceaf9SAlex Deucher {
11284ab91cfbSChristian König struct amdgpu_device *adev = ring->adev;
11294ab91cfbSChristian König struct dma_fence *f = NULL;
1130b059cba5SChristian König uint32_t offset, data[4];
1131d71518b5SChristian König struct amdgpu_job *job;
1132d71518b5SChristian König struct amdgpu_ib *ib;
11334ab91cfbSChristian König uint64_t addr;
1134c1aafd63SChristian König int i, r;
1135d38ceaf9SAlex Deucher
1136f7d66fb2SChristian König r = amdgpu_job_alloc_with_ib(ring->adev, &adev->uvd.entity,
1137f7d66fb2SChristian König AMDGPU_FENCE_OWNER_UNDEFINED,
1138f7d66fb2SChristian König 64, direct ? AMDGPU_IB_POOL_DIRECT :
11399ecefb19SChristian König AMDGPU_IB_POOL_DELAYED, &job);
1140d71518b5SChristian König if (r)
114168331d7cSxinhui pan return r;
1142d71518b5SChristian König
1143b059cba5SChristian König if (adev->asic_type >= CHIP_VEGA10)
1144b059cba5SChristian König offset = adev->reg_offset[UVD_HWIP][ring->me][1];
1145b059cba5SChristian König else
1146b059cba5SChristian König offset = UVD_BASE_SI;
114709bfb891SLeo Liu
1148b059cba5SChristian König data[0] = PACKET0(offset + UVD_GPCOM_VCPU_DATA0, 0);
1149b059cba5SChristian König data[1] = PACKET0(offset + UVD_GPCOM_VCPU_DATA1, 0);
1150b059cba5SChristian König data[2] = PACKET0(offset + UVD_GPCOM_VCPU_CMD, 0);
1151b059cba5SChristian König data[3] = PACKET0(offset + UVD_NO_OP, 0);
11529181dba6SJames Zhu
1153d71518b5SChristian König ib = &job->ibs[0];
1154d38ceaf9SAlex Deucher addr = amdgpu_bo_gpu_offset(bo);
115509bfb891SLeo Liu ib->ptr[0] = data[0];
11567b5ec431SChunming Zhou ib->ptr[1] = addr;
115709bfb891SLeo Liu ib->ptr[2] = data[1];
11587b5ec431SChunming Zhou ib->ptr[3] = addr >> 32;
115909bfb891SLeo Liu ib->ptr[4] = data[2];
11607b5ec431SChunming Zhou ib->ptr[5] = 0;
1161c8b4f288SAlex Deucher for (i = 6; i < 16; i += 2) {
116209bfb891SLeo Liu ib->ptr[i] = data[3];
1163c8b4f288SAlex Deucher ib->ptr[i+1] = 0;
1164c8b4f288SAlex Deucher }
11657b5ec431SChunming Zhou ib->length_dw = 16;
1166d38ceaf9SAlex Deucher
1167d7af97dbSChristian König if (direct) {
1168ee913fd9SChristian König r = amdgpu_job_submit_direct(job, ring, &f);
1169d38ceaf9SAlex Deucher if (r)
1170d71518b5SChristian König goto err_free;
1171d7af97dbSChristian König } else {
117246e0270cSChristian König r = drm_sched_job_add_resv_dependencies(&job->base,
117346e0270cSChristian König bo->tbo.base.resv,
117446e0270cSChristian König DMA_RESV_USAGE_KERNEL);
11754ab91cfbSChristian König if (r)
11764ab91cfbSChristian König goto err_free;
11774ab91cfbSChristian König
1178f7d66fb2SChristian König f = amdgpu_job_submit(job);
1179d7af97dbSChristian König }
1180d7af97dbSChristian König
118168331d7cSxinhui pan amdgpu_bo_reserve(bo, true);
11824ab91cfbSChristian König amdgpu_bo_fence(bo, f, false);
11834ab91cfbSChristian König amdgpu_bo_unreserve(bo);
1184d38ceaf9SAlex Deucher
1185d38ceaf9SAlex Deucher if (fence)
1186f54d1867SChris Wilson *fence = dma_fence_get(f);
1187f54d1867SChris Wilson dma_fence_put(f);
1188d38ceaf9SAlex Deucher
11897b5ec431SChunming Zhou return 0;
1190d71518b5SChristian König
1191d71518b5SChristian König err_free:
1192d71518b5SChristian König amdgpu_job_free(job);
1193d38ceaf9SAlex Deucher return r;
1194d38ceaf9SAlex Deucher }
1195d38ceaf9SAlex Deucher
1196d38ceaf9SAlex Deucher /* multiple fence commands without any stream commands in between can
1197f10984a3SSrinivasan Shanmugam * crash the vcpu so just try to emmit a dummy create/destroy msg to
1198f10984a3SSrinivasan Shanmugam * avoid this
1199f10984a3SSrinivasan Shanmugam */
amdgpu_uvd_get_create_msg(struct amdgpu_ring * ring,uint32_t handle,struct dma_fence ** fence)1200d38ceaf9SAlex Deucher int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
1201f54d1867SChris Wilson struct dma_fence **fence)
1202d38ceaf9SAlex Deucher {
1203d38ceaf9SAlex Deucher struct amdgpu_device *adev = ring->adev;
120468331d7cSxinhui pan struct amdgpu_bo *bo = adev->uvd.ib_bo;
1205d38ceaf9SAlex Deucher uint32_t *msg;
120668331d7cSxinhui pan int i;
1207d38ceaf9SAlex Deucher
120868331d7cSxinhui pan msg = amdgpu_bo_kptr(bo);
1209d38ceaf9SAlex Deucher /* stitch together an UVD create msg */
1210d38ceaf9SAlex Deucher msg[0] = cpu_to_le32(0x00000de4);
1211d38ceaf9SAlex Deucher msg[1] = cpu_to_le32(0x00000000);
1212d38ceaf9SAlex Deucher msg[2] = cpu_to_le32(handle);
1213d38ceaf9SAlex Deucher msg[3] = cpu_to_le32(0x00000000);
1214d38ceaf9SAlex Deucher msg[4] = cpu_to_le32(0x00000000);
1215d38ceaf9SAlex Deucher msg[5] = cpu_to_le32(0x00000000);
1216d38ceaf9SAlex Deucher msg[6] = cpu_to_le32(0x00000000);
1217d38ceaf9SAlex Deucher msg[7] = cpu_to_le32(0x00000780);
1218d38ceaf9SAlex Deucher msg[8] = cpu_to_le32(0x00000440);
1219d38ceaf9SAlex Deucher msg[9] = cpu_to_le32(0x00000000);
1220d38ceaf9SAlex Deucher msg[10] = cpu_to_le32(0x01b37000);
1221d38ceaf9SAlex Deucher for (i = 11; i < 1024; ++i)
1222d38ceaf9SAlex Deucher msg[i] = cpu_to_le32(0x0);
1223d38ceaf9SAlex Deucher
1224d7af97dbSChristian König return amdgpu_uvd_send_msg(ring, bo, true, fence);
122568331d7cSxinhui pan
1226d38ceaf9SAlex Deucher }
1227d38ceaf9SAlex Deucher
amdgpu_uvd_get_destroy_msg(struct amdgpu_ring * ring,uint32_t handle,bool direct,struct dma_fence ** fence)1228d38ceaf9SAlex Deucher int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
1229f54d1867SChris Wilson bool direct, struct dma_fence **fence)
1230d38ceaf9SAlex Deucher {
1231d38ceaf9SAlex Deucher struct amdgpu_device *adev = ring->adev;
12324ab91cfbSChristian König struct amdgpu_bo *bo = NULL;
1233d38ceaf9SAlex Deucher uint32_t *msg;
1234d38ceaf9SAlex Deucher int r, i;
1235d38ceaf9SAlex Deucher
123668331d7cSxinhui pan if (direct) {
123768331d7cSxinhui pan bo = adev->uvd.ib_bo;
123868331d7cSxinhui pan } else {
123968331d7cSxinhui pan r = amdgpu_uvd_create_msg_bo_helper(adev, 4096, &bo);
1240d38ceaf9SAlex Deucher if (r)
1241d38ceaf9SAlex Deucher return r;
124268331d7cSxinhui pan }
1243d38ceaf9SAlex Deucher
124468331d7cSxinhui pan msg = amdgpu_bo_kptr(bo);
1245d38ceaf9SAlex Deucher /* stitch together an UVD destroy msg */
1246d38ceaf9SAlex Deucher msg[0] = cpu_to_le32(0x00000de4);
1247d38ceaf9SAlex Deucher msg[1] = cpu_to_le32(0x00000002);
1248d38ceaf9SAlex Deucher msg[2] = cpu_to_le32(handle);
1249d38ceaf9SAlex Deucher msg[3] = cpu_to_le32(0x00000000);
1250d38ceaf9SAlex Deucher for (i = 4; i < 1024; ++i)
1251d38ceaf9SAlex Deucher msg[i] = cpu_to_le32(0x0);
1252d38ceaf9SAlex Deucher
125368331d7cSxinhui pan r = amdgpu_uvd_send_msg(ring, bo, direct, fence);
125468331d7cSxinhui pan
125568331d7cSxinhui pan if (!direct)
125668331d7cSxinhui pan amdgpu_bo_free_kernel(&bo, NULL, (void **)&msg);
125768331d7cSxinhui pan
125868331d7cSxinhui pan return r;
1259d38ceaf9SAlex Deucher }
1260d38ceaf9SAlex Deucher
amdgpu_uvd_idle_work_handler(struct work_struct * work)1261d38ceaf9SAlex Deucher static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1262d38ceaf9SAlex Deucher {
1263d38ceaf9SAlex Deucher struct amdgpu_device *adev =
12645c53d19bSJames Zhu container_of(work, struct amdgpu_device, uvd.idle_work.work);
1265f10984a3SSrinivasan Shanmugam unsigned int fences = 0, i, j;
12666f0fd919SAlex Deucher
12676f0fd919SAlex Deucher for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
1268f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << i))
1269f1e582ebSAlex Deucher continue;
12706f0fd919SAlex Deucher fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring);
1271f10984a3SSrinivasan Shanmugam for (j = 0; j < adev->uvd.num_enc_rings; ++j)
12724bd2c5ddSAlex Deucher fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring_enc[j]);
12734bd2c5ddSAlex Deucher }
1274d38ceaf9SAlex Deucher
1275713c0021SLeo Liu if (fences == 0) {
1276d38ceaf9SAlex Deucher if (adev->pm.dpm_enabled) {
1277d38ceaf9SAlex Deucher amdgpu_dpm_enable_uvd(adev, false);
1278d38ceaf9SAlex Deucher } else {
1279d38ceaf9SAlex Deucher amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1280e38ca2b3SRex Zhu /* shutdown the UVD block */
12812990a1fcSAlex Deucher amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1282e38ca2b3SRex Zhu AMD_PG_STATE_GATE);
12832990a1fcSAlex Deucher amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1284e38ca2b3SRex Zhu AMD_CG_STATE_GATE);
1285d38ceaf9SAlex Deucher }
1286d38ceaf9SAlex Deucher } else {
12875c53d19bSJames Zhu schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1288d38ceaf9SAlex Deucher }
1289d38ceaf9SAlex Deucher }
1290d38ceaf9SAlex Deucher
amdgpu_uvd_ring_begin_use(struct amdgpu_ring * ring)1291c4120d55SChristian König void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
1292d38ceaf9SAlex Deucher {
1293c4120d55SChristian König struct amdgpu_device *adev = ring->adev;
129414a8032aSMonk Liu bool set_clocks;
1295d38ceaf9SAlex Deucher
1296d9af2259SXiangliang Yu if (amdgpu_sriov_vf(adev))
1297d9af2259SXiangliang Yu return;
1298d9af2259SXiangliang Yu
12995c53d19bSJames Zhu set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1300d38ceaf9SAlex Deucher if (set_clocks) {
1301d38ceaf9SAlex Deucher if (adev->pm.dpm_enabled) {
1302d38ceaf9SAlex Deucher amdgpu_dpm_enable_uvd(adev, true);
1303d38ceaf9SAlex Deucher } else {
1304d38ceaf9SAlex Deucher amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
13052990a1fcSAlex Deucher amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1306e38ca2b3SRex Zhu AMD_CG_STATE_UNGATE);
13072990a1fcSAlex Deucher amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1308e38ca2b3SRex Zhu AMD_PG_STATE_UNGATE);
1309d38ceaf9SAlex Deucher }
1310d38ceaf9SAlex Deucher }
1311d38ceaf9SAlex Deucher }
1312c4120d55SChristian König
amdgpu_uvd_ring_end_use(struct amdgpu_ring * ring)1313c4120d55SChristian König void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1314c4120d55SChristian König {
131514a8032aSMonk Liu if (!amdgpu_sriov_vf(ring->adev))
13165c53d19bSJames Zhu schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1317c4120d55SChristian König }
13188de190c9SChristian König
13198de190c9SChristian König /**
13208de190c9SChristian König * amdgpu_uvd_ring_test_ib - test ib execution
13218de190c9SChristian König *
13228de190c9SChristian König * @ring: amdgpu_ring pointer
1323ce0e124aSLee Jones * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
13248de190c9SChristian König *
13258de190c9SChristian König * Test if we can successfully execute an IB
13268de190c9SChristian König */
amdgpu_uvd_ring_test_ib(struct amdgpu_ring * ring,long timeout)1327bbec97aaSChristian König int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
13288de190c9SChristian König {
1329f54d1867SChris Wilson struct dma_fence *fence;
1330bbec97aaSChristian König long r;
13318de190c9SChristian König
13320a226780Sxinhui pan r = amdgpu_uvd_get_create_msg(ring, 1, &fence);
133398079389SChristian König if (r)
13348de190c9SChristian König goto error;
13358de190c9SChristian König
13360a226780Sxinhui pan r = dma_fence_wait_timeout(fence, false, timeout);
13370a226780Sxinhui pan dma_fence_put(fence);
13380a226780Sxinhui pan if (r == 0)
13390a226780Sxinhui pan r = -ETIMEDOUT;
13400a226780Sxinhui pan if (r < 0)
13410a226780Sxinhui pan goto error;
13420a226780Sxinhui pan
13438de190c9SChristian König r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
134498079389SChristian König if (r)
13458de190c9SChristian König goto error;
13468de190c9SChristian König
1347f54d1867SChris Wilson r = dma_fence_wait_timeout(fence, false, timeout);
134898079389SChristian König if (r == 0)
1349bbec97aaSChristian König r = -ETIMEDOUT;
135098079389SChristian König else if (r > 0)
1351bbec97aaSChristian König r = 0;
1352bbec97aaSChristian König
1353f54d1867SChris Wilson dma_fence_put(fence);
1354c2a4c5b7SJay Cornwall
1355c2a4c5b7SJay Cornwall error:
13568de190c9SChristian König return r;
13578de190c9SChristian König }
135844879b62SArindam Nath
135944879b62SArindam Nath /**
136044879b62SArindam Nath * amdgpu_uvd_used_handles - returns used UVD handles
136144879b62SArindam Nath *
136244879b62SArindam Nath * @adev: amdgpu_device pointer
136344879b62SArindam Nath *
136444879b62SArindam Nath * Returns the number of UVD handles in use
136544879b62SArindam Nath */
amdgpu_uvd_used_handles(struct amdgpu_device * adev)136644879b62SArindam Nath uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev)
136744879b62SArindam Nath {
1368f10984a3SSrinivasan Shanmugam unsigned int i;
136944879b62SArindam Nath uint32_t used_handles = 0;
137044879b62SArindam Nath
137144879b62SArindam Nath for (i = 0; i < adev->uvd.max_handles; ++i) {
137244879b62SArindam Nath /*
137344879b62SArindam Nath * Handles can be freed in any order, and not
137444879b62SArindam Nath * necessarily linear. So we need to count
137544879b62SArindam Nath * all non-zero handles.
137644879b62SArindam Nath */
13775c675bf2SChristian König if (atomic_read(&adev->uvd.handles[i]))
137844879b62SArindam Nath used_handles++;
137944879b62SArindam Nath }
138044879b62SArindam Nath
138144879b62SArindam Nath return used_handles;
138244879b62SArindam Nath }
1383