1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher * Copyright 2009 Jerome Glisse.
3d38ceaf9SAlex Deucher * All Rights Reserved.
4d38ceaf9SAlex Deucher *
5d38ceaf9SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
6d38ceaf9SAlex Deucher * copy of this software and associated documentation files (the
7d38ceaf9SAlex Deucher * "Software"), to deal in the Software without restriction, including
8d38ceaf9SAlex Deucher * without limitation the rights to use, copy, modify, merge, publish,
9d38ceaf9SAlex Deucher * distribute, sub license, and/or sell copies of the Software, and to
10d38ceaf9SAlex Deucher * permit persons to whom the Software is furnished to do so, subject to
11d38ceaf9SAlex Deucher * the following conditions:
12d38ceaf9SAlex Deucher *
13d38ceaf9SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14d38ceaf9SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15d38ceaf9SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16d38ceaf9SAlex Deucher * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17d38ceaf9SAlex Deucher * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18d38ceaf9SAlex Deucher * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19d38ceaf9SAlex Deucher * USE OR OTHER DEALINGS IN THE SOFTWARE.
20d38ceaf9SAlex Deucher *
21d38ceaf9SAlex Deucher * The above copyright notice and this permission notice (including the
22d38ceaf9SAlex Deucher * next paragraph) shall be included in all copies or substantial portions
23d38ceaf9SAlex Deucher * of the Software.
24d38ceaf9SAlex Deucher *
25d38ceaf9SAlex Deucher */
26d38ceaf9SAlex Deucher /*
27d38ceaf9SAlex Deucher * Authors:
28d38ceaf9SAlex Deucher * Jerome Glisse <[email protected]>
29d38ceaf9SAlex Deucher * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30d38ceaf9SAlex Deucher * Dave Airlie
31d38ceaf9SAlex Deucher */
32c366be54SSam Ravnborg
33fdf2f6c5SSam Ravnborg #include <linux/dma-mapping.h>
34c366be54SSam Ravnborg #include <linux/iommu.h>
35c366be54SSam Ravnborg #include <linux/pagemap.h>
36c366be54SSam Ravnborg #include <linux/sched/task.h>
37a9ae8731SJason Gunthorpe #include <linux/sched/mm.h>
38c366be54SSam Ravnborg #include <linux/seq_file.h>
39c366be54SSam Ravnborg #include <linux/slab.h>
40c366be54SSam Ravnborg #include <linux/swap.h>
41a3941471SChristian König #include <linux/dma-buf.h>
42f81110b8SFlora Cui #include <linux/sizes.h>
4316b0314aSGreg Kroah-Hartman #include <linux/module.h>
44c366be54SSam Ravnborg
4562d5f9f7SLeslie Shi #include <drm/drm_drv.h>
46a3185f91SChristian König #include <drm/ttm/ttm_bo.h>
47248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h>
483eb7d96eSChristian König #include <drm/ttm/ttm_range_manager.h>
49a3185f91SChristian König #include <drm/ttm/ttm_tt.h>
50fdf2f6c5SSam Ravnborg
51d38ceaf9SAlex Deucher #include <drm/amdgpu_drm.h>
522454fceaSDaniel Vetter
53d38ceaf9SAlex Deucher #include "amdgpu.h"
54b82485fdSAndres Rodriguez #include "amdgpu_object.h"
55aca81718STom St Denis #include "amdgpu_trace.h"
56d8d019ccSFelix Kuehling #include "amdgpu_amdkfd.h"
57bb7743bcSHuang Rui #include "amdgpu_sdma.h"
581a6fc071STao Zhou #include "amdgpu_ras.h"
59d9483ecdSChristian König #include "amdgpu_hmm.h"
6087ba7feaSHawking Zhang #include "amdgpu_atomfirmware.h"
61be956c57SChristian König #include "amdgpu_res_cursor.h"
62d38ceaf9SAlex Deucher #include "bif/bif_4_1_d.h"
63d38ceaf9SAlex Deucher
64cdd30ebbSPeter Zijlstra MODULE_IMPORT_NS("DMA_BUF");
6516b0314aSGreg Kroah-Hartman
6601c3f464SSrinivasan Shanmugam #define AMDGPU_TTM_VRAM_MAX_DW_READ ((size_t)128)
67030d5b97SChristian König
688af8a109SChristian König static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
69cae515f4SDave Airlie struct ttm_tt *ttm,
70cae515f4SDave Airlie struct ttm_resource *bo_mem);
718af8a109SChristian König static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
7229a1d482SDave Airlie struct ttm_tt *ttm);
73cae515f4SDave Airlie
amdgpu_ttm_init_on_chip(struct amdgpu_device * adev,unsigned int type,uint64_t size_in_page)7447363354SChristian König static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
7547363354SChristian König unsigned int type,
76d836917dSxinhui pan uint64_t size_in_page)
7747363354SChristian König {
7837205891SDave Airlie return ttm_range_man_init(&adev->mman.bdev, type,
79d836917dSxinhui pan false, size_in_page);
80d38ceaf9SAlex Deucher }
81d38ceaf9SAlex Deucher
8250da5174STom St Denis /**
8350da5174STom St Denis * amdgpu_evict_flags - Compute placement flags
8450da5174STom St Denis *
8550da5174STom St Denis * @bo: The buffer object to evict
8650da5174STom St Denis * @placement: Possible destination(s) for evicted BO
8750da5174STom St Denis *
8850da5174STom St Denis * Fill in placement data when ttm_bo_evict() is called
8950da5174STom St Denis */
amdgpu_evict_flags(struct ttm_buffer_object * bo,struct ttm_placement * placement)90d38ceaf9SAlex Deucher static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
91d38ceaf9SAlex Deucher struct ttm_placement *placement)
92d38ceaf9SAlex Deucher {
93a7d64de6SChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
94765e7fbfSChristian König struct amdgpu_bo *abo;
951aaa5602SArvind Yadav static const struct ttm_place placements = {
96d38ceaf9SAlex Deucher .fpfn = 0,
97d38ceaf9SAlex Deucher .lpfn = 0,
9848e07c23SChristian König .mem_type = TTM_PL_SYSTEM,
99ce65b874SChristian König .flags = 0
100d38ceaf9SAlex Deucher };
101d38ceaf9SAlex Deucher
10250da5174STom St Denis /* Don't handle scatter gather BOs */
10382dee241SChristian König if (bo->type == ttm_bo_type_sg) {
10482dee241SChristian König placement->num_placement = 0;
10582dee241SChristian König return;
10682dee241SChristian König }
10782dee241SChristian König
10850da5174STom St Denis /* Object isn't an AMDGPU object so ignore */
109c704ab18SChristian König if (!amdgpu_bo_is_amdgpu_bo(bo)) {
110d38ceaf9SAlex Deucher placement->placement = &placements;
111d38ceaf9SAlex Deucher placement->num_placement = 1;
112d38ceaf9SAlex Deucher return;
113d38ceaf9SAlex Deucher }
11450da5174STom St Denis
115b82485fdSAndres Rodriguez abo = ttm_to_amdgpu_bo(bo);
116fab2cc83SChristian König if (abo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) {
1175f319c5cSAlex Sierra placement->num_placement = 0;
1185f319c5cSAlex Sierra return;
1195f319c5cSAlex Sierra }
120d3116756SChristian König
121d3116756SChristian König switch (bo->resource->mem_type) {
1223b2de699SChristian König case AMDGPU_PL_GDS:
1233b2de699SChristian König case AMDGPU_PL_GWS:
1243b2de699SChristian König case AMDGPU_PL_OA:
125dc3499c7SAlex Deucher case AMDGPU_PL_DOORBELL:
1263b2de699SChristian König placement->num_placement = 0;
1273b2de699SChristian König return;
1283b2de699SChristian König
129d38ceaf9SAlex Deucher case TTM_PL_VRAM:
13081988f9cSChristian König if (!adev->mman.buffer_funcs_enabled) {
13150da5174STom St Denis /* Move to system memory */
132c704ab18SChristian König amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
133a78a8da5SSomalapuram Amaranath
134c8c5e569SAndrey Grodzovsky } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
1355422a28fSChristian König !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
136a6ff969fSChristian König amdgpu_res_cpu_visible(adev, bo->resource)) {
137cb2dd1a6SMichel Dänzer
138cb2dd1a6SMichel Dänzer /* Try evicting to the CPU inaccessible part of VRAM
139cb2dd1a6SMichel Dänzer * first, but only set GTT as busy placement, so this
140cb2dd1a6SMichel Dänzer * BO will be evicted to GTT rather than causing other
141cb2dd1a6SMichel Dänzer * BOs to be evicted from VRAM
142cb2dd1a6SMichel Dänzer */
143c704ab18SChristian König amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1449a22149eSChristian König AMDGPU_GEM_DOMAIN_GTT |
1459a22149eSChristian König AMDGPU_GEM_DOMAIN_CPU);
1465422a28fSChristian König abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
147cb2dd1a6SMichel Dänzer abo->placements[0].lpfn = 0;
148a78a8da5SSomalapuram Amaranath abo->placements[0].flags |= TTM_PL_FLAG_DESIRED;
14908291c5cSChristian König } else {
15050da5174STom St Denis /* Move to GTT memory */
1519a22149eSChristian König amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT |
1529a22149eSChristian König AMDGPU_GEM_DOMAIN_CPU);
15308291c5cSChristian König }
154d38ceaf9SAlex Deucher break;
155d38ceaf9SAlex Deucher case TTM_PL_TT:
156b453e42aSFelix Kuehling case AMDGPU_PL_PREEMPT:
157d38ceaf9SAlex Deucher default:
158c704ab18SChristian König amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
1593b2de699SChristian König break;
160d38ceaf9SAlex Deucher }
161765e7fbfSChristian König *placement = abo->placement;
162d38ceaf9SAlex Deucher }
163d38ceaf9SAlex Deucher
16450da5174STom St Denis /**
165f0ee63cbSChristian König * amdgpu_ttm_map_buffer - Map memory into the GART windows
166f0ee63cbSChristian König * @bo: buffer object to map
167f0ee63cbSChristian König * @mem: memory object to map
168be956c57SChristian König * @mm_cur: range to map
169f0ee63cbSChristian König * @window: which GART window to use
170f0ee63cbSChristian König * @ring: DMA ring to use for the copy
171f0ee63cbSChristian König * @tmz: if we should setup a TMZ enabled mapping
1726927913dSChristian König * @size: in number of bytes to map, out number of bytes mapped
173f0ee63cbSChristian König * @addr: resulting address inside the MC address space
174f0ee63cbSChristian König *
175f0ee63cbSChristian König * Setup one of the GART windows to access a specific piece of memory or return
176f0ee63cbSChristian König * the physical address for local memory.
177f0ee63cbSChristian König */
amdgpu_ttm_map_buffer(struct ttm_buffer_object * bo,struct ttm_resource * mem,struct amdgpu_res_cursor * mm_cur,unsigned int window,struct amdgpu_ring * ring,bool tmz,uint64_t * size,uint64_t * addr)178f0ee63cbSChristian König static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
1792966141aSDave Airlie struct ttm_resource *mem,
180be956c57SChristian König struct amdgpu_res_cursor *mm_cur,
18101c3f464SSrinivasan Shanmugam unsigned int window, struct amdgpu_ring *ring,
1826927913dSChristian König bool tmz, uint64_t *size, uint64_t *addr)
183f0ee63cbSChristian König {
184f0ee63cbSChristian König struct amdgpu_device *adev = ring->adev;
18501c3f464SSrinivasan Shanmugam unsigned int offset, num_pages, num_dw, num_bytes;
186f0ee63cbSChristian König uint64_t src_addr, dst_addr;
1876927913dSChristian König struct amdgpu_job *job;
18895045783SChristian König void *cpu_addr;
189f0ee63cbSChristian König uint64_t flags;
19095045783SChristian König unsigned int i;
191f0ee63cbSChristian König int r;
192f0ee63cbSChristian König
193f0ee63cbSChristian König BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
194f0ee63cbSChristian König AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
195e0a4459dSChristian König
196e0a4459dSChristian König if (WARN_ON(mem->mem_type == AMDGPU_PL_PREEMPT))
197e0a4459dSChristian König return -EINVAL;
198f0ee63cbSChristian König
199f0ee63cbSChristian König /* Map only what can't be accessed directly */
20095045783SChristian König if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
201be956c57SChristian König *addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
202be956c57SChristian König mm_cur->start;
203f0ee63cbSChristian König return 0;
204f0ee63cbSChristian König }
205f0ee63cbSChristian König
2066927913dSChristian König
2076927913dSChristian König /*
2086927913dSChristian König * If start begins at an offset inside the page, then adjust the size
2096927913dSChristian König * and addr accordingly
2106927913dSChristian König */
2116927913dSChristian König offset = mm_cur->start & ~PAGE_MASK;
2126927913dSChristian König
2136927913dSChristian König num_pages = PFN_UP(*size + offset);
2146927913dSChristian König num_pages = min_t(uint32_t, num_pages, AMDGPU_GTT_MAX_TRANSFER_SIZE);
2156927913dSChristian König
2166927913dSChristian König *size = min(*size, (uint64_t)num_pages * PAGE_SIZE - offset);
2176927913dSChristian König
218f0ee63cbSChristian König *addr = adev->gmc.gart_start;
219f0ee63cbSChristian König *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
220f0ee63cbSChristian König AMDGPU_GPU_PAGE_SIZE;
2216927913dSChristian König *addr += offset;
222f0ee63cbSChristian König
223f0ee63cbSChristian König num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
224d5375156SYi Li num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
225f0ee63cbSChristian König
22641ce6d6dSMukul Joshi r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr,
227f7d66fb2SChristian König AMDGPU_FENCE_OWNER_UNDEFINED,
228f7d66fb2SChristian König num_dw * 4 + num_bytes,
2299ecefb19SChristian König AMDGPU_IB_POOL_DELAYED, &job);
230f0ee63cbSChristian König if (r)
231f0ee63cbSChristian König return r;
232f0ee63cbSChristian König
233f0ee63cbSChristian König src_addr = num_dw * 4;
234f0ee63cbSChristian König src_addr += job->ibs[0].gpu_addr;
235f0ee63cbSChristian König
236f0ee63cbSChristian König dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
237f0ee63cbSChristian König dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
238f0ee63cbSChristian König amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
239ea9238a8SFrank Min dst_addr, num_bytes, 0);
240f0ee63cbSChristian König
241f0ee63cbSChristian König amdgpu_ring_pad_ib(ring, &job->ibs[0]);
242f0ee63cbSChristian König WARN_ON(job->ibs[0].length_dw > num_dw);
243f0ee63cbSChristian König
244f0ee63cbSChristian König flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
245f0ee63cbSChristian König if (tmz)
246f0ee63cbSChristian König flags |= AMDGPU_PTE_TMZ;
247f0ee63cbSChristian König
24895045783SChristian König cpu_addr = &job->ibs[0].ptr[num_dw];
24995045783SChristian König
25095045783SChristian König if (mem->mem_type == TTM_PL_TT) {
251be956c57SChristian König dma_addr_t *dma_addr;
25295045783SChristian König
253be956c57SChristian König dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
2541b08dfb8SChristian König amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags, cpu_addr);
25595045783SChristian König } else {
25695045783SChristian König dma_addr_t dma_address;
25795045783SChristian König
258be956c57SChristian König dma_address = mm_cur->start;
25995045783SChristian König dma_address += adev->vm_manager.vram_base_offset;
26095045783SChristian König
26195045783SChristian König for (i = 0; i < num_pages; ++i) {
2621b08dfb8SChristian König amdgpu_gart_map(adev, i << PAGE_SHIFT, 1, &dma_address,
2631b08dfb8SChristian König flags, cpu_addr);
26495045783SChristian König dma_address += PAGE_SIZE;
26595045783SChristian König }
26695045783SChristian König }
267f0ee63cbSChristian König
268f7d66fb2SChristian König dma_fence_put(amdgpu_job_submit(job));
269f7d66fb2SChristian König return 0;
270f0ee63cbSChristian König }
271f0ee63cbSChristian König
272f0ee63cbSChristian König /**
27327aa4a69SLee Jones * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
274effb97ccSChristian König * @adev: amdgpu device
275effb97ccSChristian König * @src: buffer/address where to read from
276effb97ccSChristian König * @dst: buffer/address where to write to
277effb97ccSChristian König * @size: number of bytes to copy
278effb97ccSChristian König * @tmz: if a secure copy should be used
279effb97ccSChristian König * @resv: resv object to sync to
280effb97ccSChristian König * @f: Returns the last fence if multiple jobs are submitted.
2811eca5a53SHarish Kasiviswanathan *
2821eca5a53SHarish Kasiviswanathan * The function copies @size bytes from {src->mem + src->offset} to
2831eca5a53SHarish Kasiviswanathan * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
2841eca5a53SHarish Kasiviswanathan * move and different for a BO to BO copy.
2851eca5a53SHarish Kasiviswanathan *
2861eca5a53SHarish Kasiviswanathan */
amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device * adev,const struct amdgpu_copy_mem * src,const struct amdgpu_copy_mem * dst,uint64_t size,bool tmz,struct dma_resv * resv,struct dma_fence ** f)2871eca5a53SHarish Kasiviswanathan int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
288f0ee63cbSChristian König const struct amdgpu_copy_mem *src,
289f0ee63cbSChristian König const struct amdgpu_copy_mem *dst,
290effb97ccSChristian König uint64_t size, bool tmz,
29152791eeeSChristian König struct dma_resv *resv,
2921eca5a53SHarish Kasiviswanathan struct dma_fence **f)
293d38ceaf9SAlex Deucher {
2948892f153SChristian König struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
295be956c57SChristian König struct amdgpu_res_cursor src_mm, dst_mm;
296220196b3SDave Airlie struct dma_fence *fence = NULL;
2971eca5a53SHarish Kasiviswanathan int r = 0;
298ea9238a8SFrank Min uint32_t copy_flags = 0;
299faa64f63SFrank Min struct amdgpu_bo *abo_src, *abo_dst;
300ea9238a8SFrank Min
30181988f9cSChristian König if (!adev->mman.buffer_funcs_enabled) {
302d38ceaf9SAlex Deucher DRM_ERROR("Trying to move memory with ring turned off.\n");
303d38ceaf9SAlex Deucher return -EINVAL;
304d38ceaf9SAlex Deucher }
305d38ceaf9SAlex Deucher
306be956c57SChristian König amdgpu_res_first(src->mem, src->offset, size, &src_mm);
307be956c57SChristian König amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
3088892f153SChristian König
309abca90f1SChristian König mutex_lock(&adev->mman.gtt_window_lock);
310be956c57SChristian König while (src_mm.remaining) {
31154837bd2SFrank Min uint64_t from, to, cur_size, tiling_flags;
3122255b40cSMarek Olšák uint32_t num_type, data_format, max_com, write_compress_disable;
313220196b3SDave Airlie struct dma_fence *next;
3148892f153SChristian König
3156927913dSChristian König /* Never copy more than 256MiB at once to avoid a timeout */
3166927913dSChristian König cur_size = min3(src_mm.size, dst_mm.size, 256ULL << 20);
3171eca5a53SHarish Kasiviswanathan
318f0ee63cbSChristian König /* Map src to window 0 and dst to window 1. */
319be956c57SChristian König r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
3206927913dSChristian König 0, ring, tmz, &cur_size, &from);
321abca90f1SChristian König if (r)
322abca90f1SChristian König goto error;
323abca90f1SChristian König
324be956c57SChristian König r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
3256927913dSChristian König 1, ring, tmz, &cur_size, &to);
326abca90f1SChristian König if (r)
327abca90f1SChristian König goto error;
328abca90f1SChristian König
329faa64f63SFrank Min abo_src = ttm_to_amdgpu_bo(src->bo);
330faa64f63SFrank Min abo_dst = ttm_to_amdgpu_bo(dst->bo);
331ea9238a8SFrank Min if (tmz)
332ea9238a8SFrank Min copy_flags |= AMDGPU_COPY_FLAGS_TMZ;
33354837bd2SFrank Min if ((abo_src->flags & AMDGPU_GEM_CREATE_GFX12_DCC) &&
33454837bd2SFrank Min (abo_src->tbo.resource->mem_type == TTM_PL_VRAM))
335faa64f63SFrank Min copy_flags |= AMDGPU_COPY_FLAGS_READ_DECOMPRESSED;
33654837bd2SFrank Min if ((abo_dst->flags & AMDGPU_GEM_CREATE_GFX12_DCC) &&
33754837bd2SFrank Min (dst->mem->mem_type == TTM_PL_VRAM)) {
338faa64f63SFrank Min copy_flags |= AMDGPU_COPY_FLAGS_WRITE_COMPRESSED;
33954837bd2SFrank Min amdgpu_bo_get_tiling_flags(abo_dst, &tiling_flags);
34054837bd2SFrank Min max_com = AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_MAX_COMPRESSED_BLOCK);
34154837bd2SFrank Min num_type = AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_NUMBER_TYPE);
34254837bd2SFrank Min data_format = AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_DATA_FORMAT);
3432255b40cSMarek Olšák write_compress_disable =
3442255b40cSMarek Olšák AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_WRITE_COMPRESS_DISABLE);
34554837bd2SFrank Min copy_flags |= (AMDGPU_COPY_FLAGS_SET(MAX_COMPRESSED, max_com) |
34654837bd2SFrank Min AMDGPU_COPY_FLAGS_SET(NUMBER_TYPE, num_type) |
3472255b40cSMarek Olšák AMDGPU_COPY_FLAGS_SET(DATA_FORMAT, data_format) |
3482255b40cSMarek Olšák AMDGPU_COPY_FLAGS_SET(WRITE_COMPRESS_DISABLE,
3492255b40cSMarek Olšák write_compress_disable));
35054837bd2SFrank Min }
351ea9238a8SFrank Min
352ea9238a8SFrank Min r = amdgpu_copy_buffer(ring, from, to, cur_size, resv,
353ea9238a8SFrank Min &next, false, true, copy_flags);
3548892f153SChristian König if (r)
3558892f153SChristian König goto error;
3568892f153SChristian König
357220196b3SDave Airlie dma_fence_put(fence);
3588892f153SChristian König fence = next;
3598892f153SChristian König
360be956c57SChristian König amdgpu_res_next(&src_mm, cur_size);
361be956c57SChristian König amdgpu_res_next(&dst_mm, cur_size);
3621eca5a53SHarish Kasiviswanathan }
3631eca5a53SHarish Kasiviswanathan error:
3641eca5a53SHarish Kasiviswanathan mutex_unlock(&adev->mman.gtt_window_lock);
3651eca5a53SHarish Kasiviswanathan if (f)
3661eca5a53SHarish Kasiviswanathan *f = dma_fence_get(fence);
3671eca5a53SHarish Kasiviswanathan dma_fence_put(fence);
3681eca5a53SHarish Kasiviswanathan return r;
3698892f153SChristian König }
3708892f153SChristian König
37175501872SLee Jones /*
37250da5174STom St Denis * amdgpu_move_blit - Copy an entire buffer to another buffer
37350da5174STom St Denis *
3742e603d04SHuang Rui * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
3752e603d04SHuang Rui * help move buffers to and from VRAM.
37650da5174STom St Denis */
amdgpu_move_blit(struct ttm_buffer_object * bo,bool evict,struct ttm_resource * new_mem,struct ttm_resource * old_mem)3771eca5a53SHarish Kasiviswanathan static int amdgpu_move_blit(struct ttm_buffer_object *bo,
37805010c1eSDave Airlie bool evict,
3792966141aSDave Airlie struct ttm_resource *new_mem,
3802966141aSDave Airlie struct ttm_resource *old_mem)
3811eca5a53SHarish Kasiviswanathan {
3821eca5a53SHarish Kasiviswanathan struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
383effb97ccSChristian König struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
3841eca5a53SHarish Kasiviswanathan struct amdgpu_copy_mem src, dst;
3851eca5a53SHarish Kasiviswanathan struct dma_fence *fence = NULL;
3861eca5a53SHarish Kasiviswanathan int r;
3871eca5a53SHarish Kasiviswanathan
3881eca5a53SHarish Kasiviswanathan src.bo = bo;
3891eca5a53SHarish Kasiviswanathan dst.bo = bo;
3901eca5a53SHarish Kasiviswanathan src.mem = old_mem;
3911eca5a53SHarish Kasiviswanathan dst.mem = new_mem;
3921eca5a53SHarish Kasiviswanathan src.offset = 0;
3931eca5a53SHarish Kasiviswanathan dst.offset = 0;
3941eca5a53SHarish Kasiviswanathan
3951eca5a53SHarish Kasiviswanathan r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
396e3c92eb4SSomalapuram Amaranath new_mem->size,
397effb97ccSChristian König amdgpu_bo_encrypted(abo),
3985a5011a7SGerd Hoffmann bo->base.resv, &fence);
3991eca5a53SHarish Kasiviswanathan if (r)
4001eca5a53SHarish Kasiviswanathan goto error;
401ce64bc25SChristian König
402ab2f7a5cSFelix Kuehling /* clear the space being freed */
403ab2f7a5cSFelix Kuehling if (old_mem->mem_type == TTM_PL_VRAM &&
404effb97ccSChristian König (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
405ab2f7a5cSFelix Kuehling struct dma_fence *wipe_fence = NULL;
406ab2f7a5cSFelix Kuehling
407a68c7eaaSArunpravin Paneer Selvam r = amdgpu_fill_buffer(abo, 0, NULL, &wipe_fence,
408c3aaca43SMukul Joshi false);
409ab2f7a5cSFelix Kuehling if (r) {
410ab2f7a5cSFelix Kuehling goto error;
411ab2f7a5cSFelix Kuehling } else if (wipe_fence) {
412a68c7eaaSArunpravin Paneer Selvam amdgpu_vram_mgr_set_cleared(bo->resource);
413ab2f7a5cSFelix Kuehling dma_fence_put(fence);
414ab2f7a5cSFelix Kuehling fence = wipe_fence;
415ab2f7a5cSFelix Kuehling }
416ab2f7a5cSFelix Kuehling }
417ab2f7a5cSFelix Kuehling
4184947b2f2SChristian König /* Always block for VM page tables before committing the new location */
4194947b2f2SChristian König if (bo->type == ttm_bo_type_kernel)
420e46f468fSDave Airlie r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
4214947b2f2SChristian König else
422e46f468fSDave Airlie r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
423f54d1867SChris Wilson dma_fence_put(fence);
424d38ceaf9SAlex Deucher return r;
4258892f153SChristian König
4268892f153SChristian König error:
4278892f153SChristian König if (fence)
428220196b3SDave Airlie dma_fence_wait(fence, false);
429220196b3SDave Airlie dma_fence_put(fence);
4308892f153SChristian König return r;
431d38ceaf9SAlex Deucher }
432d38ceaf9SAlex Deucher
433a6ff969fSChristian König /**
434a6ff969fSChristian König * amdgpu_res_cpu_visible - Check that resource can be accessed by CPU
435a6ff969fSChristian König * @adev: amdgpu device
436a6ff969fSChristian König * @res: the resource to check
437a6ff969fSChristian König *
438a6ff969fSChristian König * Returns: true if the full resource is CPU visible, false otherwise.
439a6ff969fSChristian König */
amdgpu_res_cpu_visible(struct amdgpu_device * adev,struct ttm_resource * res)440a6ff969fSChristian König bool amdgpu_res_cpu_visible(struct amdgpu_device *adev,
441a6ff969fSChristian König struct ttm_resource *res)
442a6ff969fSChristian König {
443a6ff969fSChristian König struct amdgpu_res_cursor cursor;
444a6ff969fSChristian König
445a6ff969fSChristian König if (!res)
446a6ff969fSChristian König return false;
447a6ff969fSChristian König
448a6ff969fSChristian König if (res->mem_type == TTM_PL_SYSTEM || res->mem_type == TTM_PL_TT ||
449705d0480SShashank Sharma res->mem_type == AMDGPU_PL_PREEMPT || res->mem_type == AMDGPU_PL_DOORBELL)
450a6ff969fSChristian König return true;
451a6ff969fSChristian König
452a6ff969fSChristian König if (res->mem_type != TTM_PL_VRAM)
453a6ff969fSChristian König return false;
454a6ff969fSChristian König
455a6ff969fSChristian König amdgpu_res_first(res, 0, res->size, &cursor);
456a6ff969fSChristian König while (cursor.remaining) {
4578d2c9307SMichel Dänzer if ((cursor.start + cursor.size) > adev->gmc.visible_vram_size)
458a6ff969fSChristian König return false;
459a6ff969fSChristian König amdgpu_res_next(&cursor, cursor.size);
460a6ff969fSChristian König }
461a6ff969fSChristian König
462a6ff969fSChristian König return true;
463a6ff969fSChristian König }
464a6ff969fSChristian König
46575501872SLee Jones /*
466a6ff969fSChristian König * amdgpu_res_copyable - Check that memory can be accessed by ttm_bo_move_memcpy
46767adb569SFelix Kuehling *
46867adb569SFelix Kuehling * Called by amdgpu_bo_move()
46967adb569SFelix Kuehling */
amdgpu_res_copyable(struct amdgpu_device * adev,struct ttm_resource * mem)470a6ff969fSChristian König static bool amdgpu_res_copyable(struct amdgpu_device *adev,
4712966141aSDave Airlie struct ttm_resource *mem)
47267adb569SFelix Kuehling {
473a6ff969fSChristian König if (!amdgpu_res_cpu_visible(adev, mem))
47467adb569SFelix Kuehling return false;
47567adb569SFelix Kuehling
4762966141aSDave Airlie /* ttm_resource_ioremap only supports contiguous memory */
477a6ff969fSChristian König if (mem->mem_type == TTM_PL_VRAM &&
478a6ff969fSChristian König !(mem->placement & TTM_PL_FLAG_CONTIGUOUS))
47967adb569SFelix Kuehling return false;
48067adb569SFelix Kuehling
481a6ff969fSChristian König return true;
48267adb569SFelix Kuehling }
48367adb569SFelix Kuehling
48475501872SLee Jones /*
48550da5174STom St Denis * amdgpu_bo_move - Move a buffer object to a new memory location
48650da5174STom St Denis *
48750da5174STom St Denis * Called by ttm_bo_handle_move_mem()
48850da5174STom St Denis */
amdgpu_bo_move(struct ttm_buffer_object * bo,bool evict,struct ttm_operation_ctx * ctx,struct ttm_resource * new_mem,struct ttm_place * hop)4892823f4f0SChristian König static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
4902823f4f0SChristian König struct ttm_operation_ctx *ctx,
491ebdf5651SDave Airlie struct ttm_resource *new_mem,
492ebdf5651SDave Airlie struct ttm_place *hop)
493d38ceaf9SAlex Deucher {
494d38ceaf9SAlex Deucher struct amdgpu_device *adev;
495104ece97SMichel Dänzer struct amdgpu_bo *abo;
496d3116756SChristian König struct ttm_resource *old_mem = bo->resource;
497d38ceaf9SAlex Deucher int r;
498d38ceaf9SAlex Deucher
499b453e42aSFelix Kuehling if (new_mem->mem_type == TTM_PL_TT ||
500b453e42aSFelix Kuehling new_mem->mem_type == AMDGPU_PL_PREEMPT) {
501bfe5e585SDave Airlie r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
502bfe5e585SDave Airlie if (r)
503bfe5e585SDave Airlie return r;
504bfe5e585SDave Airlie }
505bfe5e585SDave Airlie
506b82485fdSAndres Rodriguez abo = ttm_to_amdgpu_bo(bo);
507a7d64de6SChristian König adev = amdgpu_ttm_adev(bo->bdev);
508dbd5ed60SChristian König
50963af82cfSChristian König if (!old_mem || (old_mem->mem_type == TTM_PL_SYSTEM &&
51063af82cfSChristian König bo->ttm == NULL)) {
511d3a9331aSChristian König amdgpu_bo_move_notify(bo, evict, new_mem);
512ecfe6953SDave Airlie ttm_bo_move_null(bo, new_mem);
513d3a9331aSChristian König return 0;
514d38ceaf9SAlex Deucher }
5153a08446bSDave Airlie if (old_mem->mem_type == TTM_PL_SYSTEM &&
516b453e42aSFelix Kuehling (new_mem->mem_type == TTM_PL_TT ||
517b453e42aSFelix Kuehling new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
518d3a9331aSChristian König amdgpu_bo_move_notify(bo, evict, new_mem);
519ecfe6953SDave Airlie ttm_bo_move_null(bo, new_mem);
520d3a9331aSChristian König return 0;
521d38ceaf9SAlex Deucher }
522b453e42aSFelix Kuehling if ((old_mem->mem_type == TTM_PL_TT ||
523b453e42aSFelix Kuehling old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
524c37d951cSDave Airlie new_mem->mem_type == TTM_PL_SYSTEM) {
52529a1d482SDave Airlie r = ttm_bo_wait_ctx(bo, ctx);
526c37d951cSDave Airlie if (r)
527aefec409SChristian König return r;
52829a1d482SDave Airlie
52929a1d482SDave Airlie amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
530d3a9331aSChristian König amdgpu_bo_move_notify(bo, evict, new_mem);
531bfa3357eSChristian König ttm_resource_free(bo, &bo->resource);
532c37d951cSDave Airlie ttm_bo_assign_mem(bo, new_mem);
533d3a9331aSChristian König return 0;
534c37d951cSDave Airlie }
5353a08446bSDave Airlie
5363b2de699SChristian König if (old_mem->mem_type == AMDGPU_PL_GDS ||
5373b2de699SChristian König old_mem->mem_type == AMDGPU_PL_GWS ||
5383b2de699SChristian König old_mem->mem_type == AMDGPU_PL_OA ||
539dc3499c7SAlex Deucher old_mem->mem_type == AMDGPU_PL_DOORBELL ||
5403b2de699SChristian König new_mem->mem_type == AMDGPU_PL_GDS ||
5413b2de699SChristian König new_mem->mem_type == AMDGPU_PL_GWS ||
542dc3499c7SAlex Deucher new_mem->mem_type == AMDGPU_PL_OA ||
543dc3499c7SAlex Deucher new_mem->mem_type == AMDGPU_PL_DOORBELL) {
5443b2de699SChristian König /* Nothing to save here */
545d3a9331aSChristian König amdgpu_bo_move_notify(bo, evict, new_mem);
546ecfe6953SDave Airlie ttm_bo_move_null(bo, new_mem);
547d3a9331aSChristian König return 0;
5483b2de699SChristian König }
54981988f9cSChristian König
550c92db8d6SChristian König if (bo->type == ttm_bo_type_device &&
551c92db8d6SChristian König new_mem->mem_type == TTM_PL_VRAM &&
552c92db8d6SChristian König old_mem->mem_type != TTM_PL_VRAM) {
553c92db8d6SChristian König /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
554c92db8d6SChristian König * accesses the BO after it's moved.
555c92db8d6SChristian König */
556c92db8d6SChristian König abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
557c92db8d6SChristian König }
558c92db8d6SChristian König
559d3a9331aSChristian König if (adev->mman.buffer_funcs_enabled &&
560d3a9331aSChristian König ((old_mem->mem_type == TTM_PL_SYSTEM &&
561aefec409SChristian König new_mem->mem_type == TTM_PL_VRAM) ||
562aefec409SChristian König (old_mem->mem_type == TTM_PL_VRAM &&
563aefec409SChristian König new_mem->mem_type == TTM_PL_SYSTEM))) {
564aefec409SChristian König hop->fpfn = 0;
565aefec409SChristian König hop->lpfn = 0;
566aefec409SChristian König hop->mem_type = TTM_PL_TT;
5673e640f1bSLang Yu hop->flags = TTM_PL_FLAG_TEMPORARY;
568aefec409SChristian König return -EMULTIHOP;
56967adb569SFelix Kuehling }
570d38ceaf9SAlex Deucher
571d3a9331aSChristian König amdgpu_bo_move_notify(bo, evict, new_mem);
572d3a9331aSChristian König if (adev->mman.buffer_funcs_enabled)
573f5a89a5cSDave Airlie r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
574d3a9331aSChristian König else
575aefec409SChristian König r = -ENODEV;
576aefec409SChristian König
577d38ceaf9SAlex Deucher if (r) {
57867adb569SFelix Kuehling /* Check that all memory is CPU accessible */
579a6ff969fSChristian König if (!amdgpu_res_copyable(adev, old_mem) ||
580a6ff969fSChristian König !amdgpu_res_copyable(adev, new_mem)) {
58167adb569SFelix Kuehling pr_err("Move buffer fallback to memcpy unavailable\n");
582aefec409SChristian König return r;
583d38ceaf9SAlex Deucher }
58467adb569SFelix Kuehling
58567adb569SFelix Kuehling r = ttm_bo_move_memcpy(bo, ctx, new_mem);
58667adb569SFelix Kuehling if (r)
587aefec409SChristian König return r;
588d38ceaf9SAlex Deucher }
589d38ceaf9SAlex Deucher
590d3a9331aSChristian König /* update statistics after the move */
591d3a9331aSChristian König if (evict)
592d3a9331aSChristian König atomic64_inc(&adev->num_evictions);
593e11bfb99SChristian König atomic64_add(bo->base.size, &adev->num_bytes_moved);
594d38ceaf9SAlex Deucher return 0;
595d38ceaf9SAlex Deucher }
596d38ceaf9SAlex Deucher
59775501872SLee Jones /*
59850da5174STom St Denis * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
59950da5174STom St Denis *
60050da5174STom St Denis * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
60150da5174STom St Denis */
amdgpu_ttm_io_mem_reserve(struct ttm_device * bdev,struct ttm_resource * mem)602dfffdf5eSChristian König static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
603dfffdf5eSChristian König struct ttm_resource *mem)
604d38ceaf9SAlex Deucher {
605a7d64de6SChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
606d38ceaf9SAlex Deucher
607d38ceaf9SAlex Deucher switch (mem->mem_type) {
608d38ceaf9SAlex Deucher case TTM_PL_SYSTEM:
609d38ceaf9SAlex Deucher /* system memory */
610d38ceaf9SAlex Deucher return 0;
611d38ceaf9SAlex Deucher case TTM_PL_TT:
612b453e42aSFelix Kuehling case AMDGPU_PL_PREEMPT:
613d38ceaf9SAlex Deucher break;
614d38ceaf9SAlex Deucher case TTM_PL_VRAM:
615d38ceaf9SAlex Deucher mem->bus.offset = mem->start << PAGE_SHIFT;
616dfffdf5eSChristian König
617f8f4b9a6SAmber Lin if (adev->mman.aper_base_kaddr &&
618dfffdf5eSChristian König mem->placement & TTM_PL_FLAG_CONTIGUOUS)
619f8f4b9a6SAmber Lin mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
620f8f4b9a6SAmber Lin mem->bus.offset;
621f8f4b9a6SAmber Lin
62254d04ea8SChristian König mem->bus.offset += adev->gmc.aper_base;
623d38ceaf9SAlex Deucher mem->bus.is_iomem = true;
624d38ceaf9SAlex Deucher break;
625dc3499c7SAlex Deucher case AMDGPU_PL_DOORBELL:
626dc3499c7SAlex Deucher mem->bus.offset = mem->start << PAGE_SHIFT;
627dc3499c7SAlex Deucher mem->bus.offset += adev->doorbell.base;
628dc3499c7SAlex Deucher mem->bus.is_iomem = true;
629dc3499c7SAlex Deucher mem->bus.caching = ttm_uncached;
630dc3499c7SAlex Deucher break;
631d38ceaf9SAlex Deucher default:
632d38ceaf9SAlex Deucher return -EINVAL;
633d38ceaf9SAlex Deucher }
634d38ceaf9SAlex Deucher return 0;
635d38ceaf9SAlex Deucher }
636d38ceaf9SAlex Deucher
amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object * bo,unsigned long page_offset)6379bbdcc0fSChristian König static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
6389bbdcc0fSChristian König unsigned long page_offset)
6399bbdcc0fSChristian König {
64054d04ea8SChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
64110ebcd95SChristian König struct amdgpu_res_cursor cursor;
6429bbdcc0fSChristian König
643d3116756SChristian König amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
644d3116756SChristian König &cursor);
645dc3499c7SAlex Deucher
646dc3499c7SAlex Deucher if (bo->resource->mem_type == AMDGPU_PL_DOORBELL)
647dc3499c7SAlex Deucher return ((uint64_t)(adev->doorbell.base + cursor.start)) >> PAGE_SHIFT;
648dc3499c7SAlex Deucher
64910ebcd95SChristian König return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
6509bbdcc0fSChristian König }
6519bbdcc0fSChristian König
652b1a8ef95SNirmoy Das /**
653b1a8ef95SNirmoy Das * amdgpu_ttm_domain_start - Returns GPU start address
654b1a8ef95SNirmoy Das * @adev: amdgpu device object
655b1a8ef95SNirmoy Das * @type: type of the memory
656b1a8ef95SNirmoy Das *
657b1a8ef95SNirmoy Das * Returns:
658b1a8ef95SNirmoy Das * GPU start address of a memory domain
659b1a8ef95SNirmoy Das */
660b1a8ef95SNirmoy Das
amdgpu_ttm_domain_start(struct amdgpu_device * adev,uint32_t type)661b1a8ef95SNirmoy Das uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
662b1a8ef95SNirmoy Das {
663b1a8ef95SNirmoy Das switch (type) {
664b1a8ef95SNirmoy Das case TTM_PL_TT:
665b1a8ef95SNirmoy Das return adev->gmc.gart_start;
666b1a8ef95SNirmoy Das case TTM_PL_VRAM:
667b1a8ef95SNirmoy Das return adev->gmc.vram_start;
668b1a8ef95SNirmoy Das }
669b1a8ef95SNirmoy Das
670b1a8ef95SNirmoy Das return 0;
671b1a8ef95SNirmoy Das }
672b1a8ef95SNirmoy Das
673d38ceaf9SAlex Deucher /*
674d38ceaf9SAlex Deucher * TTM backend functions.
675d38ceaf9SAlex Deucher */
676d38ceaf9SAlex Deucher struct amdgpu_ttm_tt {
677e34b8feeSChristian König struct ttm_tt ttm;
678a3941471SChristian König struct drm_gem_object *gobj;
679d38ceaf9SAlex Deucher u64 offset;
680d38ceaf9SAlex Deucher uint64_t userptr;
6810919195fSFelix Kuehling struct task_struct *usertask;
682d38ceaf9SAlex Deucher uint32_t userflags;
6830b988ca1SDave Airlie bool bound;
6841e03322cSPhilip Yang int32_t pool_id;
685d38ceaf9SAlex Deucher };
686d38ceaf9SAlex Deucher
687c4c10a68SRajneesh Bhardwaj #define ttm_to_amdgpu_ttm_tt(ptr) container_of(ptr, struct amdgpu_ttm_tt, ttm)
688c4c10a68SRajneesh Bhardwaj
68981fa1af3SJason Gunthorpe #ifdef CONFIG_DRM_AMDGPU_USERPTR
69075501872SLee Jones /*
691899fbde1SPhilip Yang * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
692899fbde1SPhilip Yang * memory and start HMM tracking CPU page table update
69350da5174STom St Denis *
694899fbde1SPhilip Yang * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
695899fbde1SPhilip Yang * once afterwards to stop HMM tracking
69650da5174STom St Denis */
amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo * bo,struct page ** pages,struct hmm_range ** range)697fec8fdb5SChristian König int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages,
698fec8fdb5SChristian König struct hmm_range **range)
699d38ceaf9SAlex Deucher {
700e5eaa7ccSPhilip Yang struct ttm_tt *ttm = bo->tbo.ttm;
701c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
7026826cb3bSPhilip Yang unsigned long start = gtt->userptr;
70366c45500SPhilip Yang struct vm_area_struct *vma;
70481fa1af3SJason Gunthorpe struct mm_struct *mm;
70504d8d73dSPhilip Yang bool readonly;
7061986a3b0SFelix Kuehling int r = 0;
707d38ceaf9SAlex Deucher
708fec8fdb5SChristian König /* Make sure get_user_pages_done() can cleanup gracefully */
709fec8fdb5SChristian König *range = NULL;
710fec8fdb5SChristian König
71181fa1af3SJason Gunthorpe mm = bo->notifier.mm;
71281fa1af3SJason Gunthorpe if (unlikely(!mm)) {
71381fa1af3SJason Gunthorpe DRM_DEBUG_DRIVER("BO is not registered?\n");
714a9ae8731SJason Gunthorpe return -EFAULT;
715e5eaa7ccSPhilip Yang }
716e5eaa7ccSPhilip Yang
717a9ae8731SJason Gunthorpe if (!mmget_not_zero(mm)) /* Happens during process shutdown */
7180919195fSFelix Kuehling return -ESRCH;
7190919195fSFelix Kuehling
720d8ed45c5SMichel Lespinasse mmap_read_lock(mm);
721da68547dSLiam Howlett vma = vma_lookup(mm, start);
722da68547dSLiam Howlett if (unlikely(!vma)) {
723a9ae8731SJason Gunthorpe r = -EFAULT;
724a9ae8731SJason Gunthorpe goto out_unlock;
725a9ae8731SJason Gunthorpe }
726a9ae8731SJason Gunthorpe if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
727a9ae8731SJason Gunthorpe vma->vm_file)) {
728a9ae8731SJason Gunthorpe r = -EPERM;
729a9ae8731SJason Gunthorpe goto out_unlock;
730a9ae8731SJason Gunthorpe }
7316826cb3bSPhilip Yang
73204d8d73dSPhilip Yang readonly = amdgpu_ttm_tt_is_readonly(ttm);
733d4cbff46SChristian König r = amdgpu_hmm_range_get_pages(&bo->notifier, start, ttm->num_pages,
734d4cbff46SChristian König readonly, NULL, pages, range);
735a9ae8731SJason Gunthorpe out_unlock:
736d8ed45c5SMichel Lespinasse mmap_read_unlock(mm);
7373b8a23aeSPhilip Yang if (r)
7383b8a23aeSPhilip Yang pr_debug("failed %d to get user pages 0x%lx\n", r, start);
7393b8a23aeSPhilip Yang
740a9ae8731SJason Gunthorpe mmput(mm);
74166c45500SPhilip Yang
7422f568dbdSChristian König return r;
7432f568dbdSChristian König }
7442f568dbdSChristian König
745f95f51a4SFelix Kuehling /* amdgpu_ttm_tt_discard_user_pages - Discard range and pfn array allocations
746f95f51a4SFelix Kuehling */
amdgpu_ttm_tt_discard_user_pages(struct ttm_tt * ttm,struct hmm_range * range)747f95f51a4SFelix Kuehling void amdgpu_ttm_tt_discard_user_pages(struct ttm_tt *ttm,
748f95f51a4SFelix Kuehling struct hmm_range *range)
749f95f51a4SFelix Kuehling {
750f95f51a4SFelix Kuehling struct amdgpu_ttm_tt *gtt = (void *)ttm;
751f95f51a4SFelix Kuehling
752f95f51a4SFelix Kuehling if (gtt && gtt->userptr && range)
753f95f51a4SFelix Kuehling amdgpu_hmm_range_get_pages_done(range);
754f95f51a4SFelix Kuehling }
755f95f51a4SFelix Kuehling
75675501872SLee Jones /*
757f95f51a4SFelix Kuehling * amdgpu_ttm_tt_get_user_pages_done - stop HMM track the CPU page table change
758899fbde1SPhilip Yang * Check if the pages backing this ttm range have been invalidated
759899fbde1SPhilip Yang *
760899fbde1SPhilip Yang * Returns: true if pages are still valid
761899fbde1SPhilip Yang */
amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt * ttm,struct hmm_range * range)762fec8fdb5SChristian König bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm,
763fec8fdb5SChristian König struct hmm_range *range)
764899fbde1SPhilip Yang {
765c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
766899fbde1SPhilip Yang
767fec8fdb5SChristian König if (!gtt || !gtt->userptr || !range)
768899fbde1SPhilip Yang return false;
769899fbde1SPhilip Yang
770230c079fSChristian König DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
77166c45500SPhilip Yang gtt->userptr, ttm->num_pages);
7726826cb3bSPhilip Yang
773fec8fdb5SChristian König WARN_ONCE(!range->hmm_pfns, "No user pages to check\n");
7746826cb3bSPhilip Yang
775fec8fdb5SChristian König return !amdgpu_hmm_range_get_pages_done(range);
776899fbde1SPhilip Yang }
777ad595b86SPhilip Yang #endif
778899fbde1SPhilip Yang
77975501872SLee Jones /*
7802e603d04SHuang Rui * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
78150da5174STom St Denis *
78250da5174STom St Denis * Called by amdgpu_cs_list_validate(). This creates the page list
78350da5174STom St Denis * that backs user memory and will ultimately be mapped into the device
78450da5174STom St Denis * address space.
78550da5174STom St Denis */
amdgpu_ttm_tt_set_user_pages(struct ttm_tt * ttm,struct page ** pages)786a216ab09SChristian König void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
787aca81718STom St Denis {
7881986a3b0SFelix Kuehling unsigned long i;
789aca81718STom St Denis
790899fbde1SPhilip Yang for (i = 0; i < ttm->num_pages; ++i)
791a216ab09SChristian König ttm->pages[i] = pages ? pages[i] : NULL;
792aca81718STom St Denis }
7938944042dSAlex Deucher
79475501872SLee Jones /*
7952e603d04SHuang Rui * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
79650da5174STom St Denis *
79750da5174STom St Denis * Called by amdgpu_ttm_backend_bind()
79850da5174STom St Denis **/
amdgpu_ttm_tt_pin_userptr(struct ttm_device * bdev,struct ttm_tt * ttm)7998af8a109SChristian König static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
8000a667b50SDave Airlie struct ttm_tt *ttm)
8012f568dbdSChristian König {
8020a667b50SDave Airlie struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
803c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
8042f568dbdSChristian König int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
8052f568dbdSChristian König enum dma_data_direction direction = write ?
8062f568dbdSChristian König DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
8079973de10SGuchun Chen int r;
8082f568dbdSChristian König
80950da5174STom St Denis /* Allocate an SG array and squash pages into it */
810d38ceaf9SAlex Deucher r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
811b16e6857Sxinhui pan (u64)ttm->num_pages << PAGE_SHIFT,
812d38ceaf9SAlex Deucher GFP_KERNEL);
813d38ceaf9SAlex Deucher if (r)
814d38ceaf9SAlex Deucher goto release_sg;
815d38ceaf9SAlex Deucher
81650da5174STom St Denis /* Map SG to device */
81739913934SMarek Szyprowski r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
81839913934SMarek Szyprowski if (r)
81946186667SLang Yu goto release_sg_table;
820d38ceaf9SAlex Deucher
82150da5174STom St Denis /* convert SG to linear array of pages and dma addresses */
822c67e6279SChristian König drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
8234e7b9000SChristian König ttm->num_pages);
824d38ceaf9SAlex Deucher
825d38ceaf9SAlex Deucher return 0;
826d38ceaf9SAlex Deucher
82746186667SLang Yu release_sg_table:
82846186667SLang Yu sg_free_table(ttm->sg);
829d38ceaf9SAlex Deucher release_sg:
830d38ceaf9SAlex Deucher kfree(ttm->sg);
831c8e74b17SPhilip Yang ttm->sg = NULL;
832d38ceaf9SAlex Deucher return r;
833d38ceaf9SAlex Deucher }
834d38ceaf9SAlex Deucher
83575501872SLee Jones /*
83650da5174STom St Denis * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
83750da5174STom St Denis */
amdgpu_ttm_tt_unpin_userptr(struct ttm_device * bdev,struct ttm_tt * ttm)8388af8a109SChristian König static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
8390a667b50SDave Airlie struct ttm_tt *ttm)
840d38ceaf9SAlex Deucher {
8410a667b50SDave Airlie struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
842c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
843d38ceaf9SAlex Deucher int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
844d38ceaf9SAlex Deucher enum dma_data_direction direction = write ?
845d38ceaf9SAlex Deucher DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
846d38ceaf9SAlex Deucher
847d38ceaf9SAlex Deucher /* double check that we don't free the table twice */
8483c3dc654SGuchun Chen if (!ttm->sg || !ttm->sg->sgl)
849d38ceaf9SAlex Deucher return;
850d38ceaf9SAlex Deucher
85150da5174STom St Denis /* unmap the pages mapped to the device */
85239913934SMarek Szyprowski dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
853318c3f4bSAlex Deucher sg_free_table(ttm->sg);
854d38ceaf9SAlex Deucher }
855d38ceaf9SAlex Deucher
8562f77b9a2SMukul Joshi /*
8572f77b9a2SMukul Joshi * total_pages is constructed as MQD0+CtrlStack0 + MQD1+CtrlStack1 + ...
8582f77b9a2SMukul Joshi * MQDn+CtrlStackn where n is the number of XCCs per partition.
8592f77b9a2SMukul Joshi * pages_per_xcc is the size of one MQD+CtrlStack. The first page is MQD
8602f77b9a2SMukul Joshi * and uses memory type default, UC. The rest of pages_per_xcc are
8612f77b9a2SMukul Joshi * Ctrl stack and modify their memory type to NC.
8622f77b9a2SMukul Joshi */
amdgpu_ttm_gart_bind_gfx9_mqd(struct amdgpu_device * adev,struct ttm_tt * ttm,uint64_t flags)8632f77b9a2SMukul Joshi static void amdgpu_ttm_gart_bind_gfx9_mqd(struct amdgpu_device *adev,
8642f77b9a2SMukul Joshi struct ttm_tt *ttm, uint64_t flags)
8652f77b9a2SMukul Joshi {
8662f77b9a2SMukul Joshi struct amdgpu_ttm_tt *gtt = (void *)ttm;
8672f77b9a2SMukul Joshi uint64_t total_pages = ttm->num_pages;
8682f77b9a2SMukul Joshi int num_xcc = max(1U, adev->gfx.num_xcc_per_xcp);
86945b3a914SAlex Deucher uint64_t page_idx, pages_per_xcc;
8702f77b9a2SMukul Joshi int i;
87145bd39fbSShane Xiao uint64_t ctrl_flags = AMDGPU_PTE_MTYPE_VG10(flags, AMDGPU_MTYPE_NC);
8722f77b9a2SMukul Joshi
87345b3a914SAlex Deucher pages_per_xcc = total_pages;
87445b3a914SAlex Deucher do_div(pages_per_xcc, num_xcc);
87545b3a914SAlex Deucher
8762f77b9a2SMukul Joshi for (i = 0, page_idx = 0; i < num_xcc; i++, page_idx += pages_per_xcc) {
8772f77b9a2SMukul Joshi /* MQD page: use default flags */
8782f77b9a2SMukul Joshi amdgpu_gart_bind(adev,
8792f77b9a2SMukul Joshi gtt->offset + (page_idx << PAGE_SHIFT),
8802f77b9a2SMukul Joshi 1, >t->ttm.dma_address[page_idx], flags);
8812f77b9a2SMukul Joshi /*
8822f77b9a2SMukul Joshi * Ctrl pages - modify the memory type to NC (ctrl_flags) from
8832f77b9a2SMukul Joshi * the second page of the BO onward.
8842f77b9a2SMukul Joshi */
8852f77b9a2SMukul Joshi amdgpu_gart_bind(adev,
8862f77b9a2SMukul Joshi gtt->offset + ((page_idx + 1) << PAGE_SHIFT),
8872f77b9a2SMukul Joshi pages_per_xcc - 1,
8882f77b9a2SMukul Joshi >t->ttm.dma_address[page_idx + 1],
8892f77b9a2SMukul Joshi ctrl_flags);
8902f77b9a2SMukul Joshi }
8912f77b9a2SMukul Joshi }
8922f77b9a2SMukul Joshi
amdgpu_ttm_gart_bind(struct amdgpu_device * adev,struct ttm_buffer_object * tbo,uint64_t flags)8931b08dfb8SChristian König static void amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
894959a2091SYong Zhao struct ttm_buffer_object *tbo,
895959a2091SYong Zhao uint64_t flags)
896959a2091SYong Zhao {
897959a2091SYong Zhao struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
898959a2091SYong Zhao struct ttm_tt *ttm = tbo->ttm;
899c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
900959a2091SYong Zhao
901bffc8c5cSChristian König if (amdgpu_bo_encrypted(abo))
902bffc8c5cSChristian König flags |= AMDGPU_PTE_TMZ;
903bffc8c5cSChristian König
904fa5bde80SYong Zhao if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
9052f77b9a2SMukul Joshi amdgpu_ttm_gart_bind_gfx9_mqd(adev, ttm, flags);
906959a2091SYong Zhao } else {
9071b08dfb8SChristian König amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
908942ab769SYifan Zhang gtt->ttm.dma_address, flags);
909959a2091SYong Zhao }
9106c6064cbSPhilip Yang gtt->bound = true;
911959a2091SYong Zhao }
912959a2091SYong Zhao
91375501872SLee Jones /*
91450da5174STom St Denis * amdgpu_ttm_backend_bind - Bind GTT memory
91550da5174STom St Denis *
91650da5174STom St Denis * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
91750da5174STom St Denis * This handles binding GTT memory to the device address space.
91850da5174STom St Denis */
amdgpu_ttm_backend_bind(struct ttm_device * bdev,struct ttm_tt * ttm,struct ttm_resource * bo_mem)9198af8a109SChristian König static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
9200a667b50SDave Airlie struct ttm_tt *ttm,
9212966141aSDave Airlie struct ttm_resource *bo_mem)
922d38ceaf9SAlex Deucher {
9230a667b50SDave Airlie struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
924c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
925ac7afe6bSChristian König uint64_t flags;
9261b08dfb8SChristian König int r;
927d38ceaf9SAlex Deucher
9280b988ca1SDave Airlie if (!bo_mem)
9290b988ca1SDave Airlie return -EINVAL;
9300b988ca1SDave Airlie
9310b988ca1SDave Airlie if (gtt->bound)
9320b988ca1SDave Airlie return 0;
9330b988ca1SDave Airlie
934e2f784faSChunming Zhou if (gtt->userptr) {
9350a667b50SDave Airlie r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
936e2f784faSChunming Zhou if (r) {
937e2f784faSChunming Zhou DRM_ERROR("failed to pin userptr\n");
938e2f784faSChunming Zhou return r;
939e2f784faSChunming Zhou }
94043d46f0bSMatthew Auld } else if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) {
941e552ee40SFelix Kuehling if (!ttm->sg) {
942e552ee40SFelix Kuehling struct dma_buf_attachment *attach;
943e552ee40SFelix Kuehling struct sg_table *sgt;
944e552ee40SFelix Kuehling
945e552ee40SFelix Kuehling attach = gtt->gobj->import_attach;
946e552ee40SFelix Kuehling sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
947e552ee40SFelix Kuehling if (IS_ERR(sgt))
948e552ee40SFelix Kuehling return PTR_ERR(sgt);
949e552ee40SFelix Kuehling
950e552ee40SFelix Kuehling ttm->sg = sgt;
951e2f784faSChunming Zhou }
952e552ee40SFelix Kuehling
953e552ee40SFelix Kuehling drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
954e552ee40SFelix Kuehling ttm->num_pages);
955e552ee40SFelix Kuehling }
956e552ee40SFelix Kuehling
957d38ceaf9SAlex Deucher if (!ttm->num_pages) {
958230c079fSChristian König WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
959d38ceaf9SAlex Deucher ttm->num_pages, bo_mem, ttm);
960d38ceaf9SAlex Deucher }
961d38ceaf9SAlex Deucher
962ba2472eaSNirmoy Das if (bo_mem->mem_type != TTM_PL_TT ||
963ba2472eaSNirmoy Das !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
9643da917b6SChristian König gtt->offset = AMDGPU_BO_INVALID_OFFSET;
965ac7afe6bSChristian König return 0;
9663da917b6SChristian König }
96798a7f88cSChristian König
96850da5174STom St Denis /* compute PTE flags relevant to this BO memory */
969d9a13766SChristian König flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
97050da5174STom St Denis
97150da5174STom St Denis /* bind pages into GART page tables */
9720957dc70SChristian König gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
9731b08dfb8SChristian König amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
974942ab769SYifan Zhang gtt->ttm.dma_address, flags);
9750b988ca1SDave Airlie gtt->bound = true;
9761b08dfb8SChristian König return 0;
977c855e250SChristian König }
978c855e250SChristian König
97975501872SLee Jones /*
98091b59005SOak Zeng * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
98191b59005SOak Zeng * through AGP or GART aperture.
98291b59005SOak Zeng *
98391b59005SOak Zeng * If bo is accessible through AGP aperture, then use AGP aperture
98491b59005SOak Zeng * to access bo; otherwise allocate logical space in GART aperture
98591b59005SOak Zeng * and map bo to GART aperture.
98650da5174STom St Denis */
amdgpu_ttm_alloc_gart(struct ttm_buffer_object * bo)987c5835bbbSChristian König int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
988c855e250SChristian König {
9891d00402bSChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
990c13c55d6SChristian König struct ttm_operation_ctx ctx = { false, false };
991c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(bo->ttm);
9921d00402bSChristian König struct ttm_placement placement;
9931d00402bSChristian König struct ttm_place placements;
994bfa3357eSChristian König struct ttm_resource *tmp;
995485fc361SChristian König uint64_t addr, flags;
996c855e250SChristian König int r;
997c855e250SChristian König
998d3116756SChristian König if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
999c855e250SChristian König return 0;
1000c855e250SChristian König
1001485fc361SChristian König addr = amdgpu_gmc_agp_addr(bo);
1002ca0b0069SAlex Deucher if (addr != AMDGPU_BO_INVALID_OFFSET)
1003bfa3357eSChristian König return 0;
1004485fc361SChristian König
10050e33495dSChristian König /* allocate GART space */
10061d00402bSChristian König placement.num_placement = 1;
10071d00402bSChristian König placement.placement = &placements;
10081d00402bSChristian König placements.fpfn = 0;
1009770d13b1SChristian König placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
101048e07c23SChristian König placements.mem_type = TTM_PL_TT;
1011d3116756SChristian König placements.flags = bo->resource->placement;
1012bb990bb0SChristian König
1013c13c55d6SChristian König r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
10141d00402bSChristian König if (unlikely(r))
10151d00402bSChristian König return r;
10161d00402bSChristian König
101750da5174STom St Denis /* compute PTE flags for this buffer object */
1018bfa3357eSChristian König flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
101950da5174STom St Denis
102050da5174STom St Denis /* Bind pages */
1021bfa3357eSChristian König gtt->offset = (u64)tmp->start << PAGE_SHIFT;
10221b08dfb8SChristian König amdgpu_ttm_gart_bind(adev, bo, flags);
102319a1d935SNirmoy Das amdgpu_gart_invalidate_tlb(adev);
1024bfa3357eSChristian König ttm_resource_free(bo, &bo->resource);
1025bfa3357eSChristian König ttm_bo_assign_mem(bo, tmp);
1026485fc361SChristian König
102740575732SChristian König return 0;
1028d38ceaf9SAlex Deucher }
1029d38ceaf9SAlex Deucher
103075501872SLee Jones /*
103150da5174STom St Denis * amdgpu_ttm_recover_gart - Rebind GTT pages
103250da5174STom St Denis *
103350da5174STom St Denis * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
103450da5174STom St Denis * rebind GTT pages during a GPU reset.
103550da5174STom St Denis */
amdgpu_ttm_recover_gart(struct ttm_buffer_object * tbo)10361b08dfb8SChristian König void amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
10372c0d7318SChunming Zhou {
1038c1c7ce8fSChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
10391d1a2cd5SMonk Liu uint64_t flags;
10402c0d7318SChunming Zhou
1041959a2091SYong Zhao if (!tbo->ttm)
10421b08dfb8SChristian König return;
1043c1c7ce8fSChristian König
1044d3116756SChristian König flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
10451b08dfb8SChristian König amdgpu_ttm_gart_bind(adev, tbo, flags);
10462c0d7318SChunming Zhou }
10472c0d7318SChunming Zhou
104875501872SLee Jones /*
104950da5174STom St Denis * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
105050da5174STom St Denis *
105150da5174STom St Denis * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
105250da5174STom St Denis * ttm_tt_destroy().
105350da5174STom St Denis */
amdgpu_ttm_backend_unbind(struct ttm_device * bdev,struct ttm_tt * ttm)10548af8a109SChristian König static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
10550a667b50SDave Airlie struct ttm_tt *ttm)
1056d38ceaf9SAlex Deucher {
10570a667b50SDave Airlie struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1058c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1059d38ceaf9SAlex Deucher
106050da5174STom St Denis /* if the pages have userptr pinning then clear that first */
1061e552ee40SFelix Kuehling if (gtt->userptr) {
10620a667b50SDave Airlie amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1063e552ee40SFelix Kuehling } else if (ttm->sg && gtt->gobj->import_attach) {
1064e552ee40SFelix Kuehling struct dma_buf_attachment *attach;
1065e552ee40SFelix Kuehling
1066e552ee40SFelix Kuehling attach = gtt->gobj->import_attach;
1067e552ee40SFelix Kuehling dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
1068e552ee40SFelix Kuehling ttm->sg = NULL;
1069e552ee40SFelix Kuehling }
107085a4b579SChristian König
10710f6f9dd4SDaniel Gomez if (!gtt->bound)
10720f6f9dd4SDaniel Gomez return;
10730f6f9dd4SDaniel Gomez
10743da917b6SChristian König if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
107508bb88cfSDave Airlie return;
107678ab0a38SChristian König
1077d38ceaf9SAlex Deucher /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
10781b08dfb8SChristian König amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
10790b988ca1SDave Airlie gtt->bound = false;
1080d38ceaf9SAlex Deucher }
1081d38ceaf9SAlex Deucher
amdgpu_ttm_backend_destroy(struct ttm_device * bdev,struct ttm_tt * ttm)10828af8a109SChristian König static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
10830a667b50SDave Airlie struct ttm_tt *ttm)
1084d38ceaf9SAlex Deucher {
1085c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1086d38ceaf9SAlex Deucher
10870919195fSFelix Kuehling if (gtt->usertask)
10880919195fSFelix Kuehling put_task_struct(gtt->usertask);
10890919195fSFelix Kuehling
1090e34b8feeSChristian König ttm_tt_fini(>t->ttm);
1091d38ceaf9SAlex Deucher kfree(gtt);
1092d38ceaf9SAlex Deucher }
1093d38ceaf9SAlex Deucher
109450da5174STom St Denis /**
109550da5174STom St Denis * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
109650da5174STom St Denis *
109750da5174STom St Denis * @bo: The buffer object to create a GTT ttm_tt object around
10986abc3f97SLee Jones * @page_flags: Page flags to be added to the ttm_tt object
109950da5174STom St Denis *
110050da5174STom St Denis * Called by ttm_tt_create().
110150da5174STom St Denis */
amdgpu_ttm_tt_create(struct ttm_buffer_object * bo,uint32_t page_flags)1102dde5da23SChristian König static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1103dde5da23SChristian König uint32_t page_flags)
1104d38ceaf9SAlex Deucher {
11053ebfd221SPhilip Yang struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
11061b4ea4c5SChristian König struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1107d38ceaf9SAlex Deucher struct amdgpu_ttm_tt *gtt;
11081b4ea4c5SChristian König enum ttm_caching caching;
1109d38ceaf9SAlex Deucher
1110d38ceaf9SAlex Deucher gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
111101c3f464SSrinivasan Shanmugam if (!gtt)
1112d38ceaf9SAlex Deucher return NULL;
111301c3f464SSrinivasan Shanmugam
1114a3941471SChristian König gtt->gobj = &bo->base;
11153ebfd221SPhilip Yang if (adev->gmc.mem_partitions && abo->xcp_id >= 0)
11163ebfd221SPhilip Yang gtt->pool_id = KFD_XCP_MEM_ID(adev, abo->xcp_id);
11173ebfd221SPhilip Yang else
11183ebfd221SPhilip Yang gtt->pool_id = abo->xcp_id;
111950da5174STom St Denis
11201b4ea4c5SChristian König if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
11211b4ea4c5SChristian König caching = ttm_write_combined;
11221b4ea4c5SChristian König else
11231b4ea4c5SChristian König caching = ttm_cached;
11241b4ea4c5SChristian König
112550da5174STom St Denis /* allocate space for the uninitialized page entries */
11261b4ea4c5SChristian König if (ttm_sg_tt_init(>t->ttm, bo, page_flags, caching)) {
1127d38ceaf9SAlex Deucher kfree(gtt);
1128d38ceaf9SAlex Deucher return NULL;
1129d38ceaf9SAlex Deucher }
1130e34b8feeSChristian König return >t->ttm;
1131d38ceaf9SAlex Deucher }
1132d38ceaf9SAlex Deucher
113375501872SLee Jones /*
113450da5174STom St Denis * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
113550da5174STom St Denis *
113650da5174STom St Denis * Map the pages of a ttm_tt object to an address space visible
113750da5174STom St Denis * to the underlying device.
113850da5174STom St Denis */
amdgpu_ttm_tt_populate(struct ttm_device * bdev,struct ttm_tt * ttm,struct ttm_operation_ctx * ctx)11398af8a109SChristian König static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
11400a667b50SDave Airlie struct ttm_tt *ttm,
1141d0cef9faSRoger He struct ttm_operation_ctx *ctx)
1142d38ceaf9SAlex Deucher {
11430a667b50SDave Airlie struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1144c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
11451e03322cSPhilip Yang struct ttm_pool *pool;
114621856e1eSMatthew Auld pgoff_t i;
114721856e1eSMatthew Auld int ret;
1148d38ceaf9SAlex Deucher
114950da5174STom St Denis /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1150a204ea8cSTuo Li if (gtt->userptr) {
11515f0b34ccSManinder Singh ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1152d38ceaf9SAlex Deucher if (!ttm->sg)
1153d38ceaf9SAlex Deucher return -ENOMEM;
1154d38ceaf9SAlex Deucher return 0;
1155d38ceaf9SAlex Deucher }
1156d38ceaf9SAlex Deucher
115743d46f0bSMatthew Auld if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
115879ba2800STom St Denis return 0;
1159d38ceaf9SAlex Deucher
11601e03322cSPhilip Yang if (adev->mman.ttm_pools && gtt->pool_id >= 0)
11611e03322cSPhilip Yang pool = &adev->mman.ttm_pools[gtt->pool_id];
11621e03322cSPhilip Yang else
11631e03322cSPhilip Yang pool = &adev->mman.bdev.pool;
11641e03322cSPhilip Yang ret = ttm_pool_alloc(pool, ttm, ctx);
116521856e1eSMatthew Auld if (ret)
116621856e1eSMatthew Auld return ret;
116721856e1eSMatthew Auld
116821856e1eSMatthew Auld for (i = 0; i < ttm->num_pages; ++i)
116921856e1eSMatthew Auld ttm->pages[i]->mapping = bdev->dev_mapping;
117021856e1eSMatthew Auld
117121856e1eSMatthew Auld return 0;
1172d38ceaf9SAlex Deucher }
1173d38ceaf9SAlex Deucher
117475501872SLee Jones /*
117550da5174STom St Denis * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
117650da5174STom St Denis *
117750da5174STom St Denis * Unmaps pages of a ttm_tt object from the device address space and
117850da5174STom St Denis * unpopulates the page array backing it.
117950da5174STom St Denis */
amdgpu_ttm_tt_unpopulate(struct ttm_device * bdev,struct ttm_tt * ttm)11808af8a109SChristian König static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1181e93b2da9SChristian König struct ttm_tt *ttm)
1182d38ceaf9SAlex Deucher {
1183c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1184a3941471SChristian König struct amdgpu_device *adev;
11851e03322cSPhilip Yang struct ttm_pool *pool;
118621856e1eSMatthew Auld pgoff_t i;
1187d38ceaf9SAlex Deucher
1188b7e8b086SChristian König amdgpu_ttm_backend_unbind(bdev, ttm);
1189b7e8b086SChristian König
1190a204ea8cSTuo Li if (gtt->userptr) {
1191a216ab09SChristian König amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1192d38ceaf9SAlex Deucher kfree(ttm->sg);
11931e5c3738Sxinhui pan ttm->sg = NULL;
1194a3941471SChristian König return;
1195a3941471SChristian König }
1196a3941471SChristian König
119743d46f0bSMatthew Auld if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
1198d38ceaf9SAlex Deucher return;
1199d38ceaf9SAlex Deucher
120021856e1eSMatthew Auld for (i = 0; i < ttm->num_pages; ++i)
120121856e1eSMatthew Auld ttm->pages[i]->mapping = NULL;
120221856e1eSMatthew Auld
12030a667b50SDave Airlie adev = amdgpu_ttm_adev(bdev);
12041e03322cSPhilip Yang
12051e03322cSPhilip Yang if (adev->mman.ttm_pools && gtt->pool_id >= 0)
12061e03322cSPhilip Yang pool = &adev->mman.ttm_pools[gtt->pool_id];
12071e03322cSPhilip Yang else
12081e03322cSPhilip Yang pool = &adev->mman.bdev.pool;
12091e03322cSPhilip Yang
12101e03322cSPhilip Yang return ttm_pool_free(pool, ttm);
1211d38ceaf9SAlex Deucher }
1212d38ceaf9SAlex Deucher
121350da5174STom St Denis /**
12145ccbb057SRajneesh Bhardwaj * amdgpu_ttm_tt_get_userptr - Return the userptr GTT ttm_tt for the current
12155ccbb057SRajneesh Bhardwaj * task
12165ccbb057SRajneesh Bhardwaj *
12175ccbb057SRajneesh Bhardwaj * @tbo: The ttm_buffer_object that contains the userptr
12185ccbb057SRajneesh Bhardwaj * @user_addr: The returned value
12195ccbb057SRajneesh Bhardwaj */
amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object * tbo,uint64_t * user_addr)12205ccbb057SRajneesh Bhardwaj int amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object *tbo,
12215ccbb057SRajneesh Bhardwaj uint64_t *user_addr)
12225ccbb057SRajneesh Bhardwaj {
12235ccbb057SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt;
12245ccbb057SRajneesh Bhardwaj
12255ccbb057SRajneesh Bhardwaj if (!tbo->ttm)
12265ccbb057SRajneesh Bhardwaj return -EINVAL;
12275ccbb057SRajneesh Bhardwaj
12285ccbb057SRajneesh Bhardwaj gtt = (void *)tbo->ttm;
12295ccbb057SRajneesh Bhardwaj *user_addr = gtt->userptr;
12305ccbb057SRajneesh Bhardwaj return 0;
12315ccbb057SRajneesh Bhardwaj }
12325ccbb057SRajneesh Bhardwaj
12335ccbb057SRajneesh Bhardwaj /**
12342e603d04SHuang Rui * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
12352e603d04SHuang Rui * task
123650da5174STom St Denis *
123777f47d23SChristian König * @bo: The ttm_buffer_object to bind this userptr to
123850da5174STom St Denis * @addr: The address in the current tasks VM space to use
123950da5174STom St Denis * @flags: Requirements of userptr object.
124050da5174STom St Denis *
1241adf65dffSRajneesh Bhardwaj * Called by amdgpu_gem_userptr_ioctl() and kfd_ioctl_alloc_memory_of_gpu() to
1242adf65dffSRajneesh Bhardwaj * bind userptr pages to current task and by kfd_ioctl_acquire_vm() to
1243adf65dffSRajneesh Bhardwaj * initialize GPU VM for a KFD process.
124450da5174STom St Denis */
amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object * bo,uint64_t addr,uint32_t flags)124577f47d23SChristian König int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
124677f47d23SChristian König uint64_t addr, uint32_t flags)
1247d38ceaf9SAlex Deucher {
124877f47d23SChristian König struct amdgpu_ttm_tt *gtt;
1249d38ceaf9SAlex Deucher
125077f47d23SChristian König if (!bo->ttm) {
125177f47d23SChristian König /* TODO: We want a separate TTM object type for userptrs */
125277f47d23SChristian König bo->ttm = amdgpu_ttm_tt_create(bo, 0);
125377f47d23SChristian König if (bo->ttm == NULL)
125477f47d23SChristian König return -ENOMEM;
125577f47d23SChristian König }
1256d38ceaf9SAlex Deucher
125743d46f0bSMatthew Auld /* Set TTM_TT_FLAG_EXTERNAL before populate but after create. */
125843d46f0bSMatthew Auld bo->ttm->page_flags |= TTM_TT_FLAG_EXTERNAL;
125984408d5fSxinhui pan
1260c4c10a68SRajneesh Bhardwaj gtt = ttm_to_amdgpu_ttm_tt(bo->ttm);
1261d38ceaf9SAlex Deucher gtt->userptr = addr;
1262d38ceaf9SAlex Deucher gtt->userflags = flags;
12630919195fSFelix Kuehling
12640919195fSFelix Kuehling if (gtt->usertask)
12650919195fSFelix Kuehling put_task_struct(gtt->usertask);
12660919195fSFelix Kuehling gtt->usertask = current->group_leader;
12670919195fSFelix Kuehling get_task_struct(gtt->usertask);
12680919195fSFelix Kuehling
1269d38ceaf9SAlex Deucher return 0;
1270d38ceaf9SAlex Deucher }
1271d38ceaf9SAlex Deucher
127275501872SLee Jones /*
127350da5174STom St Denis * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
127450da5174STom St Denis */
amdgpu_ttm_tt_get_usermm(struct ttm_tt * ttm)1275cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1276d38ceaf9SAlex Deucher {
1277c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1278d38ceaf9SAlex Deucher
1279d38ceaf9SAlex Deucher if (gtt == NULL)
1280cc325d19SChristian König return NULL;
1281d38ceaf9SAlex Deucher
12820919195fSFelix Kuehling if (gtt->usertask == NULL)
12830919195fSFelix Kuehling return NULL;
12840919195fSFelix Kuehling
12850919195fSFelix Kuehling return gtt->usertask->mm;
1286d38ceaf9SAlex Deucher }
1287d38ceaf9SAlex Deucher
128875501872SLee Jones /*
12892e603d04SHuang Rui * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
12902e603d04SHuang Rui * address range for the current task.
129150da5174STom St Denis *
129250da5174STom St Denis */
amdgpu_ttm_tt_affect_userptr(struct ttm_tt * ttm,unsigned long start,unsigned long end,unsigned long * userptr)1293cc1de6e8SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
129443fc10c1SPhilip Yang unsigned long end, unsigned long *userptr)
1295cc1de6e8SChristian König {
1296c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1297cc1de6e8SChristian König unsigned long size;
1298cc1de6e8SChristian König
1299637dd3b5SChristian König if (gtt == NULL || !gtt->userptr)
1300cc1de6e8SChristian König return false;
1301cc1de6e8SChristian König
130250da5174STom St Denis /* Return false if no part of the ttm_tt object lies within
130350da5174STom St Denis * the range
130450da5174STom St Denis */
1305e34b8feeSChristian König size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1306cc1de6e8SChristian König if (gtt->userptr > end || gtt->userptr + size <= start)
1307cc1de6e8SChristian König return false;
1308cc1de6e8SChristian König
130943fc10c1SPhilip Yang if (userptr)
131043fc10c1SPhilip Yang *userptr = gtt->userptr;
1311cc1de6e8SChristian König return true;
1312cc1de6e8SChristian König }
1313cc1de6e8SChristian König
131475501872SLee Jones /*
1315899fbde1SPhilip Yang * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
131650da5174STom St Denis */
amdgpu_ttm_tt_is_userptr(struct ttm_tt * ttm)1317899fbde1SPhilip Yang bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1318ca666a3cSChristian König {
1319c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1320ca666a3cSChristian König
1321ca666a3cSChristian König if (gtt == NULL || !gtt->userptr)
1322ca666a3cSChristian König return false;
1323ca666a3cSChristian König
1324899fbde1SPhilip Yang return true;
1325ca666a3cSChristian König }
1326ca666a3cSChristian König
132775501872SLee Jones /*
132850da5174STom St Denis * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
132950da5174STom St Denis */
amdgpu_ttm_tt_is_readonly(struct ttm_tt * ttm)1330d38ceaf9SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1331d38ceaf9SAlex Deucher {
1332c4c10a68SRajneesh Bhardwaj struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1333d38ceaf9SAlex Deucher
1334d38ceaf9SAlex Deucher if (gtt == NULL)
1335d38ceaf9SAlex Deucher return false;
1336d38ceaf9SAlex Deucher
1337d38ceaf9SAlex Deucher return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1338d38ceaf9SAlex Deucher }
1339d38ceaf9SAlex Deucher
134050da5174STom St Denis /**
134124a8d289SChristian König * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
134250da5174STom St Denis *
134350da5174STom St Denis * @ttm: The ttm_tt object to compute the flags for
134450da5174STom St Denis * @mem: The memory registry backing this ttm_tt object
134524a8d289SChristian König *
134624a8d289SChristian König * Figure out the flags to use for a VM PDE (Page Directory Entry).
134750da5174STom St Denis */
amdgpu_ttm_tt_pde_flags(struct ttm_tt * ttm,struct ttm_resource * mem)13482966141aSDave Airlie uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
1349d38ceaf9SAlex Deucher {
13506b777607SChunming Zhou uint64_t flags = 0;
1351d38ceaf9SAlex Deucher
1352d38ceaf9SAlex Deucher if (mem && mem->mem_type != TTM_PL_SYSTEM)
1353d38ceaf9SAlex Deucher flags |= AMDGPU_PTE_VALID;
1354d38ceaf9SAlex Deucher
1355b453e42aSFelix Kuehling if (mem && (mem->mem_type == TTM_PL_TT ||
1356dc3499c7SAlex Deucher mem->mem_type == AMDGPU_PL_DOORBELL ||
1357b453e42aSFelix Kuehling mem->mem_type == AMDGPU_PL_PREEMPT)) {
1358d38ceaf9SAlex Deucher flags |= AMDGPU_PTE_SYSTEM;
1359d38ceaf9SAlex Deucher
13601b4ea4c5SChristian König if (ttm->caching == ttm_cached)
1361d38ceaf9SAlex Deucher flags |= AMDGPU_PTE_SNOOPED;
13626d99905aSChristian König }
1363d38ceaf9SAlex Deucher
13642e2f197fSEric Huang if (mem && mem->mem_type == TTM_PL_VRAM &&
13652e2f197fSEric Huang mem->bus.caching == ttm_cached)
13662e2f197fSEric Huang flags |= AMDGPU_PTE_SNOOPED;
13672e2f197fSEric Huang
136824a8d289SChristian König return flags;
136924a8d289SChristian König }
137024a8d289SChristian König
137124a8d289SChristian König /**
137224a8d289SChristian König * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
137324a8d289SChristian König *
137475501872SLee Jones * @adev: amdgpu_device pointer
137524a8d289SChristian König * @ttm: The ttm_tt object to compute the flags for
137624a8d289SChristian König * @mem: The memory registry backing this ttm_tt object
137775501872SLee Jones *
137824a8d289SChristian König * Figure out the flags to use for a VM PTE (Page Table Entry).
137924a8d289SChristian König */
amdgpu_ttm_tt_pte_flags(struct amdgpu_device * adev,struct ttm_tt * ttm,struct ttm_resource * mem)138024a8d289SChristian König uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
13812966141aSDave Airlie struct ttm_resource *mem)
138224a8d289SChristian König {
138324a8d289SChristian König uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
138424a8d289SChristian König
13854b98e0c4SAlex Xie flags |= adev->gart.gart_pte_flags;
1386d38ceaf9SAlex Deucher flags |= AMDGPU_PTE_READABLE;
1387d38ceaf9SAlex Deucher
1388d38ceaf9SAlex Deucher if (!amdgpu_ttm_tt_is_readonly(ttm))
1389d38ceaf9SAlex Deucher flags |= AMDGPU_PTE_WRITEABLE;
1390d38ceaf9SAlex Deucher
1391d38ceaf9SAlex Deucher return flags;
1392d38ceaf9SAlex Deucher }
1393d38ceaf9SAlex Deucher
139475501872SLee Jones /*
13952e603d04SHuang Rui * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
13962e603d04SHuang Rui * object.
139750da5174STom St Denis *
13982e603d04SHuang Rui * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
13992e603d04SHuang Rui * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
14002e603d04SHuang Rui * it can find space for a new object and by ttm_bo_force_list_clean() which is
140150da5174STom St Denis * used to clean out a memory space.
140250da5174STom St Denis */
amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object * bo,const struct ttm_place * place)14039982ca68SChristian König static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
14049982ca68SChristian König const struct ttm_place *place)
14059982ca68SChristian König {
140625b8a14eSChristian König struct dma_resv_iter resv_cursor;
1407d8d019ccSFelix Kuehling struct dma_fence *f;
1408d8d019ccSFelix Kuehling
14096d3c900cSArunpravin Paneer Selvam if (!amdgpu_bo_is_amdgpu_bo(bo))
14106d3c900cSArunpravin Paneer Selvam return ttm_bo_eviction_valuable(bo, place);
14116d3c900cSArunpravin Paneer Selvam
1412abb50d67SThomas Hellström /* Swapout? */
1413abb50d67SThomas Hellström if (bo->resource->mem_type == TTM_PL_SYSTEM)
1414abb50d67SThomas Hellström return true;
1415abb50d67SThomas Hellström
14161bd4e4caSChristian König if (bo->type == ttm_bo_type_kernel &&
14176ceeb144SChristian König !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
14181bd4e4caSChristian König return false;
14191bd4e4caSChristian König
1420d8d019ccSFelix Kuehling /* If bo is a KFD BO, check if the bo belongs to the current process.
1421d8d019ccSFelix Kuehling * If true, then return false as any KFD process needs all its BOs to
1422d8d019ccSFelix Kuehling * be resident to run successfully
1423d8d019ccSFelix Kuehling */
14247bc80a54SChristian König dma_resv_for_each_fence(&resv_cursor, bo->base.resv,
14250cc848a7SChristian König DMA_RESV_USAGE_BOOKKEEP, f) {
14267005b169SPhilip Yang if (amdkfd_fence_check_mm(f, current->mm) &&
14277005b169SPhilip Yang !(place->flags & TTM_PL_FLAG_CONTIGUOUS))
1428d8d019ccSFelix Kuehling return false;
1429d8d019ccSFelix Kuehling }
14309982ca68SChristian König
1431b453e42aSFelix Kuehling /* Preemptible BOs don't own system resources managed by the
1432b453e42aSFelix Kuehling * driver (pages, VRAM, GART space). They point to resources
1433b453e42aSFelix Kuehling * owned by someone else (e.g. pageable memory in user mode
1434b453e42aSFelix Kuehling * or a DMABuf). They are used in a preemptible context so we
1435b453e42aSFelix Kuehling * can guarantee no deadlocks and good QoS in case of MMU
1436b453e42aSFelix Kuehling * notifiers or DMABuf move notifiers from the resource owner.
1437b453e42aSFelix Kuehling */
14386d3c900cSArunpravin Paneer Selvam if (bo->resource->mem_type == AMDGPU_PL_PREEMPT)
1439b453e42aSFelix Kuehling return false;
14406d3c900cSArunpravin Paneer Selvam
14416d3c900cSArunpravin Paneer Selvam if (bo->resource->mem_type == TTM_PL_TT &&
1442218c0b7fSChristian König amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
1443218c0b7fSChristian König return false;
14449982ca68SChristian König
14459982ca68SChristian König return ttm_bo_eviction_valuable(bo, place);
14469982ca68SChristian König }
14479982ca68SChristian König
amdgpu_ttm_vram_mm_access(struct amdgpu_device * adev,loff_t pos,void * buf,size_t size,bool write)144803373e2bSKevin Wang static void amdgpu_ttm_vram_mm_access(struct amdgpu_device *adev, loff_t pos,
144903373e2bSKevin Wang void *buf, size_t size, bool write)
145003373e2bSKevin Wang {
145103373e2bSKevin Wang while (size) {
145203373e2bSKevin Wang uint64_t aligned_pos = ALIGN_DOWN(pos, 4);
145303373e2bSKevin Wang uint64_t bytes = 4 - (pos & 0x3);
145403373e2bSKevin Wang uint32_t shift = (pos & 0x3) * 8;
145503373e2bSKevin Wang uint32_t mask = 0xffffffff << shift;
145603373e2bSKevin Wang uint32_t value = 0;
145703373e2bSKevin Wang
145803373e2bSKevin Wang if (size < bytes) {
145903373e2bSKevin Wang mask &= 0xffffffff >> (bytes - size) * 8;
146003373e2bSKevin Wang bytes = size;
146103373e2bSKevin Wang }
146203373e2bSKevin Wang
146303373e2bSKevin Wang if (mask != 0xffffffff) {
146403373e2bSKevin Wang amdgpu_device_mm_access(adev, aligned_pos, &value, 4, false);
146503373e2bSKevin Wang if (write) {
146603373e2bSKevin Wang value &= ~mask;
146703373e2bSKevin Wang value |= (*(uint32_t *)buf << shift) & mask;
146803373e2bSKevin Wang amdgpu_device_mm_access(adev, aligned_pos, &value, 4, true);
146903373e2bSKevin Wang } else {
147003373e2bSKevin Wang value = (value & mask) >> shift;
147103373e2bSKevin Wang memcpy(buf, &value, bytes);
147203373e2bSKevin Wang }
147303373e2bSKevin Wang } else {
147403373e2bSKevin Wang amdgpu_device_mm_access(adev, aligned_pos, buf, 4, write);
147503373e2bSKevin Wang }
147603373e2bSKevin Wang
147703373e2bSKevin Wang pos += bytes;
147803373e2bSKevin Wang buf += bytes;
147903373e2bSKevin Wang size -= bytes;
148003373e2bSKevin Wang }
148103373e2bSKevin Wang }
148203373e2bSKevin Wang
amdgpu_ttm_access_memory_sdma(struct ttm_buffer_object * bo,unsigned long offset,void * buf,int len,int write)1483cb5cc4f5SJonathan Kim static int amdgpu_ttm_access_memory_sdma(struct ttm_buffer_object *bo,
1484f7d66fb2SChristian König unsigned long offset, void *buf,
1485f7d66fb2SChristian König int len, int write)
1486cb5cc4f5SJonathan Kim {
1487cb5cc4f5SJonathan Kim struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1488cb5cc4f5SJonathan Kim struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1489590e86feSJonathan Kim struct amdgpu_res_cursor src_mm;
1490cb5cc4f5SJonathan Kim struct amdgpu_job *job;
1491cb5cc4f5SJonathan Kim struct dma_fence *fence;
1492cb5cc4f5SJonathan Kim uint64_t src_addr, dst_addr;
1493cb5cc4f5SJonathan Kim unsigned int num_dw;
1494cb5cc4f5SJonathan Kim int r, idx;
1495cb5cc4f5SJonathan Kim
1496cb5cc4f5SJonathan Kim if (len != PAGE_SIZE)
1497cb5cc4f5SJonathan Kim return -EINVAL;
1498cb5cc4f5SJonathan Kim
1499cb5cc4f5SJonathan Kim if (!adev->mman.sdma_access_ptr)
1500cb5cc4f5SJonathan Kim return -EACCES;
1501cb5cc4f5SJonathan Kim
1502590e86feSJonathan Kim if (!drm_dev_enter(adev_to_drm(adev), &idx))
1503590e86feSJonathan Kim return -ENODEV;
1504cb5cc4f5SJonathan Kim
1505cb5cc4f5SJonathan Kim if (write)
1506cb5cc4f5SJonathan Kim memcpy(adev->mman.sdma_access_ptr, buf, len);
1507cb5cc4f5SJonathan Kim
1508cb5cc4f5SJonathan Kim num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
150941ce6d6dSMukul Joshi r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr,
1510f7d66fb2SChristian König AMDGPU_FENCE_OWNER_UNDEFINED,
1511f7d66fb2SChristian König num_dw * 4, AMDGPU_IB_POOL_DELAYED,
1512f7d66fb2SChristian König &job);
1513cb5cc4f5SJonathan Kim if (r)
1514cb5cc4f5SJonathan Kim goto out;
1515cb5cc4f5SJonathan Kim
1516590e86feSJonathan Kim amdgpu_res_first(abo->tbo.resource, offset, len, &src_mm);
1517f7d66fb2SChristian König src_addr = amdgpu_ttm_domain_start(adev, bo->resource->mem_type) +
1518f7d66fb2SChristian König src_mm.start;
1519400ef298SJonathan Kim dst_addr = amdgpu_bo_gpu_offset(adev->mman.sdma_access_bo);
1520400ef298SJonathan Kim if (write)
1521400ef298SJonathan Kim swap(src_addr, dst_addr);
1522400ef298SJonathan Kim
1523f7d66fb2SChristian König amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, dst_addr,
1524ea9238a8SFrank Min PAGE_SIZE, 0);
1525cb5cc4f5SJonathan Kim
1526cb5cc4f5SJonathan Kim amdgpu_ring_pad_ib(adev->mman.buffer_funcs_ring, &job->ibs[0]);
1527cb5cc4f5SJonathan Kim WARN_ON(job->ibs[0].length_dw > num_dw);
1528cb5cc4f5SJonathan Kim
1529f7d66fb2SChristian König fence = amdgpu_job_submit(job);
1530cb5cc4f5SJonathan Kim
1531cb5cc4f5SJonathan Kim if (!dma_fence_wait_timeout(fence, false, adev->sdma_timeout))
1532cb5cc4f5SJonathan Kim r = -ETIMEDOUT;
1533cb5cc4f5SJonathan Kim dma_fence_put(fence);
1534cb5cc4f5SJonathan Kim
1535cb5cc4f5SJonathan Kim if (!(r || write))
1536cb5cc4f5SJonathan Kim memcpy(buf, adev->mman.sdma_access_ptr, len);
1537cb5cc4f5SJonathan Kim out:
1538cb5cc4f5SJonathan Kim drm_dev_exit(idx);
1539cb5cc4f5SJonathan Kim return r;
1540cb5cc4f5SJonathan Kim }
1541cb5cc4f5SJonathan Kim
154250da5174STom St Denis /**
15432e603d04SHuang Rui * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
154450da5174STom St Denis *
154550da5174STom St Denis * @bo: The buffer object to read/write
154650da5174STom St Denis * @offset: Offset into buffer object
154750da5174STom St Denis * @buf: Secondary buffer to write/read from
154850da5174STom St Denis * @len: Length in bytes of access
154950da5174STom St Denis * @write: true if writing
155050da5174STom St Denis *
155150da5174STom St Denis * This is used to access VRAM that backs a buffer object via MMIO
155250da5174STom St Denis * access for debugging purposes.
155350da5174STom St Denis */
amdgpu_ttm_access_memory(struct ttm_buffer_object * bo,unsigned long offset,void * buf,int len,int write)1554e342610cSFelix Kuehling static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1555498ad8ecSChristian König unsigned long offset, void *buf, int len,
1556498ad8ecSChristian König int write)
1557e342610cSFelix Kuehling {
1558b82485fdSAndres Rodriguez struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1559e342610cSFelix Kuehling struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1560498ad8ecSChristian König struct amdgpu_res_cursor cursor;
1561e342610cSFelix Kuehling int ret = 0;
1562e342610cSFelix Kuehling
1563d3116756SChristian König if (bo->resource->mem_type != TTM_PL_VRAM)
1564e342610cSFelix Kuehling return -EIO;
1565e342610cSFelix Kuehling
1566400ef298SJonathan Kim if (amdgpu_device_has_timeouts_enabled(adev) &&
1567cb5cc4f5SJonathan Kim !amdgpu_ttm_access_memory_sdma(bo, offset, buf, len, write))
1568cb5cc4f5SJonathan Kim return len;
1569cb5cc4f5SJonathan Kim
1570d3116756SChristian König amdgpu_res_first(bo->resource, offset, len, &cursor);
1571498ad8ecSChristian König while (cursor.remaining) {
157203373e2bSKevin Wang size_t count, size = cursor.size;
157303373e2bSKevin Wang loff_t pos = cursor.start;
1574e342610cSFelix Kuehling
157503373e2bSKevin Wang count = amdgpu_device_aper_access(adev, pos, buf, size, write);
157603373e2bSKevin Wang size -= count;
157703373e2bSKevin Wang if (size) {
157803373e2bSKevin Wang /* using MM to access rest vram and handle un-aligned address */
157903373e2bSKevin Wang pos += count;
158003373e2bSKevin Wang buf += count;
158103373e2bSKevin Wang amdgpu_ttm_vram_mm_access(adev, pos, buf, size, write);
1582e342610cSFelix Kuehling }
1583e342610cSFelix Kuehling
158403373e2bSKevin Wang ret += cursor.size;
158503373e2bSKevin Wang buf += cursor.size;
158603373e2bSKevin Wang amdgpu_res_next(&cursor, cursor.size);
1587e342610cSFelix Kuehling }
1588e342610cSFelix Kuehling
1589e342610cSFelix Kuehling return ret;
1590e342610cSFelix Kuehling }
1591e342610cSFelix Kuehling
15926a6e5988SDave Airlie static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object * bo)15936a6e5988SDave Airlie amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
15946a6e5988SDave Airlie {
1595d3a9331aSChristian König amdgpu_bo_move_notify(bo, false, NULL);
15966a6e5988SDave Airlie }
15976a6e5988SDave Airlie
15988af8a109SChristian König static struct ttm_device_funcs amdgpu_bo_driver = {
1599d38ceaf9SAlex Deucher .ttm_tt_create = &amdgpu_ttm_tt_create,
1600d38ceaf9SAlex Deucher .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1601d38ceaf9SAlex Deucher .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
16025d26eba9SDave Airlie .ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
16039982ca68SChristian König .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1604d38ceaf9SAlex Deucher .evict_flags = &amdgpu_evict_flags,
1605d38ceaf9SAlex Deucher .move = &amdgpu_bo_move,
16066a6e5988SDave Airlie .delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1607ab2f7a5cSFelix Kuehling .release_notify = &amdgpu_bo_release_notify,
1608d38ceaf9SAlex Deucher .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
16099bbdcc0fSChristian König .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1610b61857b5SChunming Zhou .access_memory = &amdgpu_ttm_access_memory,
1611d38ceaf9SAlex Deucher };
1612d38ceaf9SAlex Deucher
1613f5ec697eSAlex Deucher /*
1614f5ec697eSAlex Deucher * Firmware Reservation functions
1615f5ec697eSAlex Deucher */
1616f5ec697eSAlex Deucher /**
1617f5ec697eSAlex Deucher * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1618f5ec697eSAlex Deucher *
1619f5ec697eSAlex Deucher * @adev: amdgpu_device pointer
1620f5ec697eSAlex Deucher *
1621f5ec697eSAlex Deucher * free fw reserved vram if it has been reserved.
1622f5ec697eSAlex Deucher */
amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device * adev)1623f5ec697eSAlex Deucher static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1624f5ec697eSAlex Deucher {
162587ded5caSAlex Deucher amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
162687ded5caSAlex Deucher NULL, &adev->mman.fw_vram_usage_va);
1627f5ec697eSAlex Deucher }
1628f5ec697eSAlex Deucher
16294864f2eeSTong Liu01 /*
16304864f2eeSTong Liu01 * Driver Reservation functions
16314864f2eeSTong Liu01 */
16324864f2eeSTong Liu01 /**
16334864f2eeSTong Liu01 * amdgpu_ttm_drv_reserve_vram_fini - free drv reserved vram
16344864f2eeSTong Liu01 *
16354864f2eeSTong Liu01 * @adev: amdgpu_device pointer
16364864f2eeSTong Liu01 *
16374864f2eeSTong Liu01 * free drv reserved vram if it has been reserved.
16384864f2eeSTong Liu01 */
amdgpu_ttm_drv_reserve_vram_fini(struct amdgpu_device * adev)16394864f2eeSTong Liu01 static void amdgpu_ttm_drv_reserve_vram_fini(struct amdgpu_device *adev)
16404864f2eeSTong Liu01 {
16414864f2eeSTong Liu01 amdgpu_bo_free_kernel(&adev->mman.drv_vram_usage_reserved_bo,
16424864f2eeSTong Liu01 NULL,
16436d96ced7STong Liu01 &adev->mman.drv_vram_usage_va);
16444864f2eeSTong Liu01 }
16454864f2eeSTong Liu01
1646f5ec697eSAlex Deucher /**
1647f5ec697eSAlex Deucher * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1648f5ec697eSAlex Deucher *
1649f5ec697eSAlex Deucher * @adev: amdgpu_device pointer
1650f5ec697eSAlex Deucher *
1651f5ec697eSAlex Deucher * create bo vram reservation from fw.
1652f5ec697eSAlex Deucher */
amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device * adev)1653f5ec697eSAlex Deucher static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1654f5ec697eSAlex Deucher {
1655de7b45baSChristian König uint64_t vram_size = adev->gmc.visible_vram_size;
1656f5ec697eSAlex Deucher
165787ded5caSAlex Deucher adev->mman.fw_vram_usage_va = NULL;
165887ded5caSAlex Deucher adev->mman.fw_vram_usage_reserved_bo = NULL;
1659f5ec697eSAlex Deucher
166087ded5caSAlex Deucher if (adev->mman.fw_vram_usage_size == 0 ||
166187ded5caSAlex Deucher adev->mman.fw_vram_usage_size > vram_size)
1662de7b45baSChristian König return 0;
1663f5ec697eSAlex Deucher
1664de7b45baSChristian König return amdgpu_bo_create_kernel_at(adev,
166587ded5caSAlex Deucher adev->mman.fw_vram_usage_start_offset,
166687ded5caSAlex Deucher adev->mman.fw_vram_usage_size,
166787ded5caSAlex Deucher &adev->mman.fw_vram_usage_reserved_bo,
166887ded5caSAlex Deucher &adev->mman.fw_vram_usage_va);
1669f5ec697eSAlex Deucher }
1670f5ec697eSAlex Deucher
16714864f2eeSTong Liu01 /**
16724864f2eeSTong Liu01 * amdgpu_ttm_drv_reserve_vram_init - create bo vram reservation from driver
16734864f2eeSTong Liu01 *
16744864f2eeSTong Liu01 * @adev: amdgpu_device pointer
16754864f2eeSTong Liu01 *
16764864f2eeSTong Liu01 * create bo vram reservation from drv.
16774864f2eeSTong Liu01 */
amdgpu_ttm_drv_reserve_vram_init(struct amdgpu_device * adev)16784864f2eeSTong Liu01 static int amdgpu_ttm_drv_reserve_vram_init(struct amdgpu_device *adev)
16794864f2eeSTong Liu01 {
16806d96ced7STong Liu01 u64 vram_size = adev->gmc.visible_vram_size;
16814864f2eeSTong Liu01
16826d96ced7STong Liu01 adev->mman.drv_vram_usage_va = NULL;
16834864f2eeSTong Liu01 adev->mman.drv_vram_usage_reserved_bo = NULL;
16844864f2eeSTong Liu01
16854864f2eeSTong Liu01 if (adev->mman.drv_vram_usage_size == 0 ||
16864864f2eeSTong Liu01 adev->mman.drv_vram_usage_size > vram_size)
16874864f2eeSTong Liu01 return 0;
16884864f2eeSTong Liu01
16894864f2eeSTong Liu01 return amdgpu_bo_create_kernel_at(adev,
16904864f2eeSTong Liu01 adev->mman.drv_vram_usage_start_offset,
16914864f2eeSTong Liu01 adev->mman.drv_vram_usage_size,
16924864f2eeSTong Liu01 &adev->mman.drv_vram_usage_reserved_bo,
16936d96ced7STong Liu01 &adev->mman.drv_vram_usage_va);
16944864f2eeSTong Liu01 }
16954864f2eeSTong Liu01
1696778e8c42STianci.Yin /*
1697778e8c42STianci.Yin * Memoy training reservation functions
1698778e8c42STianci.Yin */
1699778e8c42STianci.Yin
1700778e8c42STianci.Yin /**
1701778e8c42STianci.Yin * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
1702778e8c42STianci.Yin *
1703778e8c42STianci.Yin * @adev: amdgpu_device pointer
1704778e8c42STianci.Yin *
1705778e8c42STianci.Yin * free memory training reserved vram if it has been reserved.
1706778e8c42STianci.Yin */
amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device * adev)1707778e8c42STianci.Yin static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
1708778e8c42STianci.Yin {
1709778e8c42STianci.Yin struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1710778e8c42STianci.Yin
1711778e8c42STianci.Yin ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
1712778e8c42STianci.Yin amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
1713778e8c42STianci.Yin ctx->c2p_bo = NULL;
1714778e8c42STianci.Yin
1715778e8c42STianci.Yin return 0;
1716778e8c42STianci.Yin }
1717778e8c42STianci.Yin
amdgpu_ttm_training_data_block_init(struct amdgpu_device * adev,uint32_t reserve_size)1718db3b5cb6SLijo Lazar static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev,
1719db3b5cb6SLijo Lazar uint32_t reserve_size)
17208d40002fSTianci.Yin {
1721778e8c42STianci.Yin struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1722778e8c42STianci.Yin
1723778e8c42STianci.Yin memset(ctx, 0, sizeof(*ctx));
1724778e8c42STianci.Yin
172583d7f66aSLikun Gao ctx->c2p_train_data_offset =
1726db3b5cb6SLijo Lazar ALIGN((adev->gmc.mc_vram_size - reserve_size - SZ_1M), SZ_1M);
172783d7f66aSLikun Gao ctx->p2c_train_data_offset =
172883d7f66aSLikun Gao (adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
172983d7f66aSLikun Gao ctx->train_data_size =
173083d7f66aSLikun Gao GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1731778e8c42STianci.Yin
1732778e8c42STianci.Yin DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
1733778e8c42STianci.Yin ctx->train_data_size,
1734778e8c42STianci.Yin ctx->p2c_train_data_offset,
1735778e8c42STianci.Yin ctx->c2p_train_data_offset);
173683d7f66aSLikun Gao }
1737778e8c42STianci.Yin
173883d7f66aSLikun Gao /*
173983d7f66aSLikun Gao * reserve TMR memory at the top of VRAM which holds
174083d7f66aSLikun Gao * IP Discovery data and is protected by PSP.
174183d7f66aSLikun Gao */
amdgpu_ttm_reserve_tmr(struct amdgpu_device * adev)174283d7f66aSLikun Gao static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
174383d7f66aSLikun Gao {
174483d7f66aSLikun Gao struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
174583d7f66aSLikun Gao bool mem_train_support = false;
1746db3b5cb6SLijo Lazar uint32_t reserve_size = 0;
1747db3b5cb6SLijo Lazar int ret;
174883d7f66aSLikun Gao
17499535a86aSShiwu Zhang if (adev->bios && !amdgpu_sriov_vf(adev)) {
175082a52030SHawking Zhang if (amdgpu_atomfirmware_mem_training_supported(adev))
175183d7f66aSLikun Gao mem_train_support = true;
175272d208c2SLikun Gao else
175383d7f66aSLikun Gao DRM_DEBUG("memory training does not support!\n");
175483d7f66aSLikun Gao }
175583d7f66aSLikun Gao
175683d7f66aSLikun Gao /*
175783d7f66aSLikun Gao * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
175883d7f66aSLikun Gao * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
175983d7f66aSLikun Gao *
176083d7f66aSLikun Gao * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
176183d7f66aSLikun Gao * discovery data and G6 memory training data respectively
176283d7f66aSLikun Gao */
1763db3b5cb6SLijo Lazar if (adev->bios)
1764db3b5cb6SLijo Lazar reserve_size =
176583d7f66aSLikun Gao amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
17669535a86aSShiwu Zhang
17674e8303cfSLijo Lazar if (!adev->bios &&
17685f571c61SHawking Zhang (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
17690b58a55aSLe Ma amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) ||
17700b58a55aSLe Ma amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 5, 0)))
17719535a86aSShiwu Zhang reserve_size = max(reserve_size, (uint32_t)280 << 20);
17729535a86aSShiwu Zhang else if (!reserve_size)
1773db3b5cb6SLijo Lazar reserve_size = DISCOVERY_TMR_OFFSET;
17742c6e83a1SLikun Gao
177583d7f66aSLikun Gao if (mem_train_support) {
17762c6e83a1SLikun Gao /* reserve vram for mem train according to TMR location */
1777db3b5cb6SLijo Lazar amdgpu_ttm_training_data_block_init(adev, reserve_size);
1778778e8c42STianci.Yin ret = amdgpu_bo_create_kernel_at(adev,
1779778e8c42STianci.Yin ctx->c2p_train_data_offset,
1780778e8c42STianci.Yin ctx->train_data_size,
1781778e8c42STianci.Yin &ctx->c2p_bo,
1782778e8c42STianci.Yin NULL);
1783778e8c42STianci.Yin if (ret) {
1784778e8c42STianci.Yin DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
178533a9a5abSTianci.Yin amdgpu_ttm_training_reserve_vram_fini(adev);
178633a9a5abSTianci.Yin return ret;
1787778e8c42STianci.Yin }
1788778e8c42STianci.Yin ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
178983d7f66aSLikun Gao }
1790778e8c42STianci.Yin
1791228ce176SRajneesh Bhardwaj if (!adev->gmc.is_app_apu) {
1792db3b5cb6SLijo Lazar ret = amdgpu_bo_create_kernel_at(
1793db3b5cb6SLijo Lazar adev, adev->gmc.real_vram_size - reserve_size,
1794db3b5cb6SLijo Lazar reserve_size, &adev->mman.fw_reserved_memory, NULL);
179583d7f66aSLikun Gao if (ret) {
179683d7f66aSLikun Gao DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1797db3b5cb6SLijo Lazar amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory,
1798db3b5cb6SLijo Lazar NULL, NULL);
179983d7f66aSLikun Gao return ret;
180083d7f66aSLikun Gao }
1801228ce176SRajneesh Bhardwaj } else {
1802228ce176SRajneesh Bhardwaj DRM_DEBUG_DRIVER("backdoor fw loading path for PSP TMR, no reservation needed\n");
1803228ce176SRajneesh Bhardwaj }
180483d7f66aSLikun Gao
1805778e8c42STianci.Yin return 0;
1806778e8c42STianci.Yin }
1807778e8c42STianci.Yin
amdgpu_ttm_pools_init(struct amdgpu_device * adev)18081e03322cSPhilip Yang static int amdgpu_ttm_pools_init(struct amdgpu_device *adev)
18091e03322cSPhilip Yang {
18101e03322cSPhilip Yang int i;
18111e03322cSPhilip Yang
18121e03322cSPhilip Yang if (!adev->gmc.is_app_apu || !adev->gmc.num_mem_partitions)
18131e03322cSPhilip Yang return 0;
18141e03322cSPhilip Yang
18151e03322cSPhilip Yang adev->mman.ttm_pools = kcalloc(adev->gmc.num_mem_partitions,
18161e03322cSPhilip Yang sizeof(*adev->mman.ttm_pools),
18171e03322cSPhilip Yang GFP_KERNEL);
18181e03322cSPhilip Yang if (!adev->mman.ttm_pools)
18191e03322cSPhilip Yang return -ENOMEM;
18201e03322cSPhilip Yang
18211e03322cSPhilip Yang for (i = 0; i < adev->gmc.num_mem_partitions; i++) {
18221e03322cSPhilip Yang ttm_pool_init(&adev->mman.ttm_pools[i], adev->dev,
18231e03322cSPhilip Yang adev->gmc.mem_partitions[i].numa.node,
18241e03322cSPhilip Yang false, false);
18251e03322cSPhilip Yang }
18261e03322cSPhilip Yang return 0;
18271e03322cSPhilip Yang }
18281e03322cSPhilip Yang
amdgpu_ttm_pools_fini(struct amdgpu_device * adev)18291e03322cSPhilip Yang static void amdgpu_ttm_pools_fini(struct amdgpu_device *adev)
18301e03322cSPhilip Yang {
18311e03322cSPhilip Yang int i;
18321e03322cSPhilip Yang
18331e03322cSPhilip Yang if (!adev->gmc.is_app_apu || !adev->mman.ttm_pools)
18341e03322cSPhilip Yang return;
18351e03322cSPhilip Yang
18361e03322cSPhilip Yang for (i = 0; i < adev->gmc.num_mem_partitions; i++)
18371e03322cSPhilip Yang ttm_pool_fini(&adev->mman.ttm_pools[i]);
18381e03322cSPhilip Yang
18391e03322cSPhilip Yang kfree(adev->mman.ttm_pools);
18401e03322cSPhilip Yang adev->mman.ttm_pools = NULL;
18411e03322cSPhilip Yang }
18421e03322cSPhilip Yang
184375501872SLee Jones /*
18442e603d04SHuang Rui * amdgpu_ttm_init - Init the memory management (ttm) as well as various
18452e603d04SHuang Rui * gtt/vram related fields.
184650da5174STom St Denis *
184750da5174STom St Denis * This initializes all of the memory space pools that the TTM layer
184850da5174STom St Denis * will need such as the GTT space (system memory mapped to the device),
184950da5174STom St Denis * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
185050da5174STom St Denis * can be mapped per VMID.
185150da5174STom St Denis */
amdgpu_ttm_init(struct amdgpu_device * adev)1852d38ceaf9SAlex Deucher int amdgpu_ttm_init(struct amdgpu_device *adev)
1853d38ceaf9SAlex Deucher {
185436d38372SChristian König uint64_t gtt_size;
1855d38ceaf9SAlex Deucher int r;
1856d38ceaf9SAlex Deucher
1857a64f784bSChristian König mutex_init(&adev->mman.gtt_window_lock);
1858a64f784bSChristian König
1859e2e97435SPrike Liang dma_set_max_seg_size(adev->dev, UINT_MAX);
1860d38ceaf9SAlex Deucher /* No others user of address space so set it to 0 */
18618af8a109SChristian König r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
18624a580877SLuben Tuikov adev_to_drm(adev)->anon_inode->i_mapping,
18634a580877SLuben Tuikov adev_to_drm(adev)->vma_offset_manager,
1864ee5d2a8eSChristian König adev->need_swiotlb,
186590489ce1SChristoph Hellwig dma_addressing_limited(adev->dev));
1866d38ceaf9SAlex Deucher if (r) {
1867d38ceaf9SAlex Deucher DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1868d38ceaf9SAlex Deucher return r;
1869d38ceaf9SAlex Deucher }
18701e03322cSPhilip Yang
18711e03322cSPhilip Yang r = amdgpu_ttm_pools_init(adev);
18721e03322cSPhilip Yang if (r) {
18731e03322cSPhilip Yang DRM_ERROR("failed to init ttm pools(%d).\n", r);
18741e03322cSPhilip Yang return r;
18751e03322cSPhilip Yang }
1876d38ceaf9SAlex Deucher adev->mman.initialized = true;
18777cce9584SAndrey Grodzovsky
187850da5174STom St Denis /* Initialize VRAM pool with all of VRAM divided into pages */
1879158d20d1SDave Airlie r = amdgpu_vram_mgr_init(adev);
1880d38ceaf9SAlex Deucher if (r) {
1881d38ceaf9SAlex Deucher DRM_ERROR("Failed initializing VRAM heap.\n");
1882d38ceaf9SAlex Deucher return r;
1883d38ceaf9SAlex Deucher }
1884218b5dcdSJohn Brooks
1885d38ceaf9SAlex Deucher /* Change the size here instead of the init above so only lpfn is affected */
188657adc4ceSChristian König amdgpu_ttm_set_buffer_funcs_status(adev, false);
1887f8f4b9a6SAmber Lin #ifdef CONFIG_64BIT
1888f1008370SOak Zeng #ifdef CONFIG_X86
18899d0af8b4SOak Zeng if (adev->gmc.xgmi.connected_to_cpu)
18909d0af8b4SOak Zeng adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
18919d0af8b4SOak Zeng adev->gmc.visible_vram_size);
18929d0af8b4SOak Zeng
1893a0ba1279SLijo Lazar else if (adev->gmc.is_app_apu)
1894a0ba1279SLijo Lazar DRM_DEBUG_DRIVER(
1895a0ba1279SLijo Lazar "No need to ioremap when real vram size is 0\n");
1896a0ba1279SLijo Lazar else
1897f1008370SOak Zeng #endif
1898f8f4b9a6SAmber Lin adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1899f8f4b9a6SAmber Lin adev->gmc.visible_vram_size);
1900f8f4b9a6SAmber Lin #endif
1901d38ceaf9SAlex Deucher
1902a05502e5SHorace Chen /*
1903a05502e5SHorace Chen *The reserved vram for firmware must be pinned to the specified
1904a05502e5SHorace Chen *place on the VRAM, so reserve it early.
1905a05502e5SHorace Chen */
1906f5ec697eSAlex Deucher r = amdgpu_ttm_fw_reserve_vram_init(adev);
190701c3f464SSrinivasan Shanmugam if (r)
1908a05502e5SHorace Chen return r;
1909a05502e5SHorace Chen
1910778e8c42STianci.Yin /*
19114864f2eeSTong Liu01 *The reserved vram for driver must be pinned to the specified
19124864f2eeSTong Liu01 *place on the VRAM, so reserve it early.
19134864f2eeSTong Liu01 */
19144864f2eeSTong Liu01 r = amdgpu_ttm_drv_reserve_vram_init(adev);
19154864f2eeSTong Liu01 if (r)
19164864f2eeSTong Liu01 return r;
19174864f2eeSTong Liu01
19184864f2eeSTong Liu01 /*
191983d7f66aSLikun Gao * only NAVI10 and onwards ASIC support for IP discovery.
192083d7f66aSLikun Gao * If IP discovery enabled, a block of memory should be
192183d7f66aSLikun Gao * reserved for IP discovey.
1922778e8c42STianci.Yin */
192372de33f8SAlex Deucher if (adev->mman.discovery_bin) {
192483d7f66aSLikun Gao r = amdgpu_ttm_reserve_tmr(adev);
1925778e8c42STianci.Yin if (r)
1926778e8c42STianci.Yin return r;
1927e862b08bSMonk Liu }
1928778e8c42STianci.Yin
192950da5174STom St Denis /* allocate memory as required for VGA
193050da5174STom St Denis * This is used for VGA emulation and pre-OS scanout buffers to
193150da5174STom St Denis * avoid display artifacts while transitioning between pre-OS
193201c3f464SSrinivasan Shanmugam * and driver.
193301c3f464SSrinivasan Shanmugam */
1934228ce176SRajneesh Bhardwaj if (!adev->gmc.is_app_apu) {
1935228ce176SRajneesh Bhardwaj r = amdgpu_bo_create_kernel_at(adev, 0,
1936228ce176SRajneesh Bhardwaj adev->mman.stolen_vga_size,
1937cacbbe7cSAlex Deucher &adev->mman.stolen_vga_memory,
193814b18937SAlex Deucher NULL);
1939d38ceaf9SAlex Deucher if (r)
1940d38ceaf9SAlex Deucher return r;
1941228ce176SRajneesh Bhardwaj
1942cacbbe7cSAlex Deucher r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
1943cacbbe7cSAlex Deucher adev->mman.stolen_extended_size,
1944cacbbe7cSAlex Deucher &adev->mman.stolen_extended_memory,
194514b18937SAlex Deucher NULL);
1946228ce176SRajneesh Bhardwaj
1947d38ceaf9SAlex Deucher if (r)
1948d38ceaf9SAlex Deucher return r;
1949228ce176SRajneesh Bhardwaj
1950228ce176SRajneesh Bhardwaj r = amdgpu_bo_create_kernel_at(adev,
1951228ce176SRajneesh Bhardwaj adev->mman.stolen_reserved_offset,
1952e15a5fb9SHuang Rui adev->mman.stolen_reserved_size,
1953e15a5fb9SHuang Rui &adev->mman.stolen_reserved_memory,
1954e15a5fb9SHuang Rui NULL);
1955e15a5fb9SHuang Rui if (r)
1956e15a5fb9SHuang Rui return r;
1957228ce176SRajneesh Bhardwaj } else {
1958228ce176SRajneesh Bhardwaj DRM_DEBUG_DRIVER("Skipped stolen memory reservation\n");
1959228ce176SRajneesh Bhardwaj }
19605f6a556fSXiaojie Yuan
1961d38ceaf9SAlex Deucher DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
196201c3f464SSrinivasan Shanmugam (unsigned int)(adev->gmc.real_vram_size / (1024 * 1024)));
196336d38372SChristian König
1964f1f6f48aSMukul Joshi /* Compute GTT size, either based on TTM limit
1965f1f6f48aSMukul Joshi * or whatever the user passed on module init.
1966f7ba887fSAlex Deucher */
1967f1f6f48aSMukul Joshi gtt_size = ttm_tt_pages_limit() << PAGE_SHIFT;
1968f1f6f48aSMukul Joshi if (amdgpu_gtt_size != -1) {
1969f1f6f48aSMukul Joshi uint64_t configured_size = (uint64_t)amdgpu_gtt_size << 20;
197036d38372SChristian König
197150da5174STom St Denis drm_warn(&adev->ddev,
197250da5174STom St Denis "Configuring gttsize via module parameter is deprecated, please use ttm.pages_limit\n");
1973158d20d1SDave Airlie if (gtt_size != configured_size)
1974d38ceaf9SAlex Deucher drm_warn(&adev->ddev,
1975d38ceaf9SAlex Deucher "GTT size has been set as %llu but TTM size has been set as %llu, this is unusual\n",
1976d38ceaf9SAlex Deucher configured_size, gtt_size);
1977d38ceaf9SAlex Deucher
1978d38ceaf9SAlex Deucher gtt_size = configured_size;
197901c3f464SSrinivasan Shanmugam }
1980d38ceaf9SAlex Deucher
19810110ac11SYan Zhen /* Initialize GTT memory pool */
1982792b84fbSShashank Sharma r = amdgpu_gtt_mgr_init(adev, gtt_size);
1983792b84fbSShashank Sharma if (r) {
1984792b84fbSShashank Sharma DRM_ERROR("Failed initializing GTT heap.\n");
1985792b84fbSShashank Sharma return r;
1986792b84fbSShashank Sharma }
1987792b84fbSShashank Sharma DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
198854c30d2aSShashank Sharma (unsigned int)(gtt_size / (1024 * 1024)));
198954c30d2aSShashank Sharma
199054c30d2aSShashank Sharma if (adev->flags & AMD_IS_APU) {
199154c30d2aSShashank Sharma if (adev->gmc.real_vram_size < gtt_size)
199254c30d2aSShashank Sharma adev->apu_prefer_gtt = true;
199354c30d2aSShashank Sharma }
199454c30d2aSShashank Sharma
1995b453e42aSFelix Kuehling /* Initialize doorbell pool on PCI BAR */
1996b453e42aSFelix Kuehling r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_DOORBELL, adev->doorbell.size / PAGE_SIZE);
1997b453e42aSFelix Kuehling if (r) {
1998b453e42aSFelix Kuehling DRM_ERROR("Failed initializing doorbell heap.\n");
1999b453e42aSFelix Kuehling return r;
2000b453e42aSFelix Kuehling }
2001b453e42aSFelix Kuehling
200250da5174STom St Denis /* Create a boorbell page for kernel usages */
200347363354SChristian König r = amdgpu_doorbell_create_kernel_doorbells(adev);
2004d38ceaf9SAlex Deucher if (r) {
2005d38ceaf9SAlex Deucher DRM_ERROR("Failed to initialize kernel doorbells.\n");
2006d38ceaf9SAlex Deucher return r;
2007d38ceaf9SAlex Deucher }
2008d38ceaf9SAlex Deucher
200947363354SChristian König /* Initialize preemptible memory pool */
2010d38ceaf9SAlex Deucher r = amdgpu_preempt_mgr_init(adev);
2011d38ceaf9SAlex Deucher if (r) {
2012d38ceaf9SAlex Deucher DRM_ERROR("Failed initializing PREEMPT heap.\n");
2013d38ceaf9SAlex Deucher return r;
2014d38ceaf9SAlex Deucher }
201547363354SChristian König
2016d38ceaf9SAlex Deucher /* Initialize various on-chip memory pools */
2017d38ceaf9SAlex Deucher r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
2018d38ceaf9SAlex Deucher if (r) {
2019d38ceaf9SAlex Deucher DRM_ERROR("Failed initializing GDS heap.\n");
2020cb5cc4f5SJonathan Kim return r;
2021cb5cc4f5SJonathan Kim }
2022cb5cc4f5SJonathan Kim
2023590e86feSJonathan Kim r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
2024cb5cc4f5SJonathan Kim if (r) {
2025cb5cc4f5SJonathan Kim DRM_ERROR("Failed initializing gws heap.\n");
2026d38ceaf9SAlex Deucher return r;
2027d38ceaf9SAlex Deucher }
2028d38ceaf9SAlex Deucher
202975501872SLee Jones r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
203050da5174STom St Denis if (r) {
203150da5174STom St Denis DRM_ERROR("Failed initializing oa heap.\n");
2032d38ceaf9SAlex Deucher return r;
2033d38ceaf9SAlex Deucher }
203462d5f9f7SLeslie Shi if (amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
203501c3f464SSrinivasan Shanmugam AMDGPU_GEM_DOMAIN_GTT,
2036d38ceaf9SAlex Deucher &adev->mman.sdma_access_bo, NULL,
2037d38ceaf9SAlex Deucher &adev->mman.sdma_access_ptr))
203811c6b82aSMonk Liu DRM_WARN("Debug VRAM access will use slowpath MM access\n");
20391e03322cSPhilip Yang
20401e03322cSPhilip Yang return 0;
2041778e8c42STianci.Yin }
20425db62dc8SAlex Deucher
2043228ce176SRajneesh Bhardwaj /*
2044cacbbe7cSAlex Deucher * amdgpu_ttm_fini - De-initialize the TTM memory pools
20455f6fab24SAlex Deucher */
amdgpu_ttm_fini(struct amdgpu_device * adev)2046db3b5cb6SLijo Lazar void amdgpu_ttm_fini(struct amdgpu_device *adev)
2047db3b5cb6SLijo Lazar {
2048db3b5cb6SLijo Lazar int idx;
2049e15a5fb9SHuang Rui
2050e15a5fb9SHuang Rui if (!adev->mman.initialized)
2051e15a5fb9SHuang Rui return;
2052228ce176SRajneesh Bhardwaj
2053590e86feSJonathan Kim amdgpu_ttm_pools_fini(adev);
2054590e86feSJonathan Kim
2055f5ec697eSAlex Deucher amdgpu_ttm_training_reserve_vram_fini(adev);
20564864f2eeSTong Liu01 /* return the stolen vga memory back to VRAM */
2057224f82e5SEmily Deng if (!adev->gmc.is_app_apu) {
205862d5f9f7SLeslie Shi amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
205962d5f9f7SLeslie Shi amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
206062d5f9f7SLeslie Shi /* return the FW reserved memory back to VRAM */
206162d5f9f7SLeslie Shi amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory, NULL,
206262d5f9f7SLeslie Shi NULL);
206362d5f9f7SLeslie Shi if (adev->mman.stolen_reserved_size)
206462d5f9f7SLeslie Shi amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
206562d5f9f7SLeslie Shi NULL, NULL);
206662d5f9f7SLeslie Shi }
20676fe1c543SDave Airlie amdgpu_bo_free_kernel(&adev->mman.sdma_access_bo, NULL,
20686fe1c543SDave Airlie &adev->mman.sdma_access_ptr);
2069b453e42aSFelix Kuehling amdgpu_ttm_fw_reserve_vram_fini(adev);
207037205891SDave Airlie amdgpu_ttm_drv_reserve_vram_fini(adev);
207137205891SDave Airlie
207237205891SDave Airlie if (drm_dev_enter(adev_to_drm(adev), &idx)) {
207360a2c0c1SJiang Liu
20748af8a109SChristian König if (adev->mman.aper_base_kaddr)
2075d38ceaf9SAlex Deucher iounmap(adev->mman.aper_base_kaddr);
2076d38ceaf9SAlex Deucher adev->mman.aper_base_kaddr = NULL;
2077d38ceaf9SAlex Deucher
2078d38ceaf9SAlex Deucher drm_dev_exit(idx);
207957adc4ceSChristian König }
208057adc4ceSChristian König
208157adc4ceSChristian König amdgpu_vram_mgr_fini(adev);
208257adc4ceSChristian König amdgpu_gtt_mgr_fini(adev);
208357adc4ceSChristian König amdgpu_preempt_mgr_fini(adev);
208457adc4ceSChristian König ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
208557adc4ceSChristian König ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
208657adc4ceSChristian König ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
208757adc4ceSChristian König ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_DOORBELL);
208857adc4ceSChristian König ttm_device_fini(&adev->mman.bdev);
2089d38ceaf9SAlex Deucher adev->mman.initialized = false;
20909de59bc2SDave Airlie DRM_INFO("amdgpu: ttm finalized\n");
209157adc4ceSChristian König }
2092b7d85e1dSChristian König
2093d38ceaf9SAlex Deucher /**
209453b3f8f4SDennis Li * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
2095228ce176SRajneesh Bhardwaj *
2096d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
2097d38ceaf9SAlex Deucher * @enable: true when we can use buffer functions.
2098b7d85e1dSChristian König *
2099b7d85e1dSChristian König * Enable/disable use of buffer functions during suspend/resume. This should
2100b3ac1766SNirmoy Das * only be called at bootup or when userspace isn't running.
2101b7d85e1dSChristian König */
amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device * adev,bool enable)2102b7d85e1dSChristian König void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
2103b3ac1766SNirmoy Das {
210441ce6d6dSMukul Joshi struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2105b3ac1766SNirmoy Das uint64_t size;
2106b3ac1766SNirmoy Das int r;
2107b7d85e1dSChristian König
2108b7d85e1dSChristian König if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2109b7d85e1dSChristian König adev->mman.buffer_funcs_enabled == enable || adev->gmc.is_app_apu)
2110b7d85e1dSChristian König return;
2111b7d85e1dSChristian König
2112c3aaca43SMukul Joshi if (enable) {
211341ce6d6dSMukul Joshi struct amdgpu_ring *ring;
2114c3aaca43SMukul Joshi struct drm_gpu_scheduler *sched;
2115c3aaca43SMukul Joshi
2116c3aaca43SMukul Joshi ring = adev->mman.buffer_funcs_ring;
2117c3aaca43SMukul Joshi sched = &ring->sched;
2118c3aaca43SMukul Joshi r = drm_sched_entity_init(&adev->mman.high_pr,
2119c3aaca43SMukul Joshi DRM_SCHED_PRIORITY_KERNEL, &sched,
2120c3aaca43SMukul Joshi 1, NULL);
2121b7d85e1dSChristian König if (r) {
212241ce6d6dSMukul Joshi DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
212341ce6d6dSMukul Joshi r);
21247766484bSAndrey Grodzovsky return;
21257766484bSAndrey Grodzovsky }
2126b7d85e1dSChristian König
2127b7d85e1dSChristian König r = drm_sched_entity_init(&adev->mman.low_pr,
2128d38ceaf9SAlex Deucher DRM_SCHED_PRIORITY_NORMAL, &sched,
212957adc4ceSChristian König 1, NULL);
213057adc4ceSChristian König if (r) {
213157adc4ceSChristian König DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
213257adc4ceSChristian König r);
21337db47b83SChristian König goto error_free_entity;
213481988f9cSChristian König }
2135c3aaca43SMukul Joshi } else {
2136c3aaca43SMukul Joshi drm_sched_entity_destroy(&adev->mman.high_pr);
2137c3aaca43SMukul Joshi drm_sched_entity_destroy(&adev->mman.low_pr);
2138c3aaca43SMukul Joshi dma_fence_put(man->move);
213941ce6d6dSMukul Joshi man->move = NULL;
2140d38ceaf9SAlex Deucher }
2141d38ceaf9SAlex Deucher
214222f7cc75SChristian König /* this just adjusts TTM size idea, which sets lpfn to the correct value */
214322f7cc75SChristian König if (enable)
214422f7cc75SChristian König size = adev->gmc.real_vram_size;
214522f7cc75SChristian König else
214622f7cc75SChristian König size = adev->gmc.visible_vram_size;
2147c3aaca43SMukul Joshi man->size = size;
2148c3aaca43SMukul Joshi adev->mman.buffer_funcs_enabled = enable;
214922f7cc75SChristian König
215022f7cc75SChristian König return;
215122f7cc75SChristian König
215222f7cc75SChristian König error_free_entity:
215322f7cc75SChristian König drm_sched_entity_destroy(&adev->mman.high_pr);
215441ce6d6dSMukul Joshi }
215541ce6d6dSMukul Joshi
amdgpu_ttm_prepare_job(struct amdgpu_device * adev,bool direct_submit,unsigned int num_dw,struct dma_resv * resv,bool vm_needs_flush,struct amdgpu_job ** job,bool delayed)2156c3aaca43SMukul Joshi static int amdgpu_ttm_prepare_job(struct amdgpu_device *adev,
2157f7d66fb2SChristian König bool direct_submit,
2158f7d66fb2SChristian König unsigned int num_dw,
215922f7cc75SChristian König struct dma_resv *resv,
216022f7cc75SChristian König bool vm_needs_flush,
216122f7cc75SChristian König struct amdgpu_job **job,
216222f7cc75SChristian König bool delayed)
216322f7cc75SChristian König {
216422f7cc75SChristian König enum amdgpu_ib_pool_type pool = direct_submit ?
216522f7cc75SChristian König AMDGPU_IB_POOL_DIRECT :
216622f7cc75SChristian König AMDGPU_IB_POOL_DELAYED;
216722f7cc75SChristian König int r;
21684f91790bSChristian König struct drm_sched_entity *entity = delayed ? &adev->mman.low_pr :
216922f7cc75SChristian König &adev->mman.high_pr;
21704f91790bSChristian König r = amdgpu_job_alloc_with_ib(adev, entity,
21714f91790bSChristian König AMDGPU_FENCE_OWNER_UNDEFINED,
21724f91790bSChristian König num_dw * 4, pool, job);
217322f7cc75SChristian König if (r)
217422f7cc75SChristian König return r;
2175fc9c8f54SChristian König
2176fc9c8f54SChristian König if (vm_needs_flush) {
217752791eeeSChristian König (*job)->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
2178fc9c8f54SChristian König adev->gmc.pdb0_bo :
2179ea9238a8SFrank Min adev->gart.bo);
2180d38ceaf9SAlex Deucher (*job)->vm_needs_flush = true;
2181d38ceaf9SAlex Deucher }
218201c3f464SSrinivasan Shanmugam if (!resv)
218322f7cc75SChristian König return 0;
218422f7cc75SChristian König
218501c3f464SSrinivasan Shanmugam return drm_sched_job_add_resv_dependencies(&(*job)->base, resv,
2186d38ceaf9SAlex Deucher DMA_RESV_USAGE_BOOKKEEP);
2187d38ceaf9SAlex Deucher }
2188fcd6b0e2SChristian König
amdgpu_copy_buffer(struct amdgpu_ring * ring,uint64_t src_offset,uint64_t dst_offset,uint32_t byte_count,struct dma_resv * resv,struct dma_fence ** fence,bool direct_submit,bool vm_needs_flush,uint32_t copy_flags)218981988f9cSChristian König int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
219081988f9cSChristian König uint64_t dst_offset, uint32_t byte_count,
219181988f9cSChristian König struct dma_resv *resv,
219281988f9cSChristian König struct dma_fence **fence, bool direct_submit,
2193d38ceaf9SAlex Deucher bool vm_needs_flush, uint32_t copy_flags)
2194d38ceaf9SAlex Deucher {
21954e930d96SLuben Tuikov struct amdgpu_device *adev = ring->adev;
219622f7cc75SChristian König unsigned int num_loops, num_dw;
2197c3aaca43SMukul Joshi struct amdgpu_job *job;
2198d71518b5SChristian König uint32_t max_bytes;
21999066b0c3SChunming Zhou unsigned int i;
2200c7ae72c0SChunming Zhou int r;
2201d38ceaf9SAlex Deucher
2202d38ceaf9SAlex Deucher if (!direct_submit && !ring->sched.ready) {
2203d38ceaf9SAlex Deucher DRM_ERROR("Trying to move memory with ring turned off.\n");
2204d71518b5SChristian König return -EINVAL;
2205ea9238a8SFrank Min }
2206d38ceaf9SAlex Deucher
2207d38ceaf9SAlex Deucher max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
2208d38ceaf9SAlex Deucher num_loops = DIV_ROUND_UP(byte_count, max_bytes);
2209d38ceaf9SAlex Deucher num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2210d38ceaf9SAlex Deucher r = amdgpu_ttm_prepare_job(adev, direct_submit, num_dw,
2211d71518b5SChristian König resv, vm_needs_flush, &job, false);
2212d71518b5SChristian König if (r)
2213ee913fd9SChristian König return r;
2214ee913fd9SChristian König
2215ee913fd9SChristian König for (i = 0; i < num_loops; i++) {
2216f7d66fb2SChristian König uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2217c7ae72c0SChunming Zhou
2218c7ae72c0SChunming Zhou amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2219c7ae72c0SChunming Zhou dst_offset, cur_size_in_bytes, copy_flags);
2220e24db985SChunming Zhou src_offset += cur_size_in_bytes;
2221d71518b5SChristian König dst_offset += cur_size_in_bytes;
2222c7ae72c0SChunming Zhou byte_count -= cur_size_in_bytes;
2223d71518b5SChristian König }
2224ee913fd9SChristian König
2225c7ae72c0SChunming Zhou amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2226d38ceaf9SAlex Deucher WARN_ON(job->ibs[0].length_dw > num_dw);
2227d38ceaf9SAlex Deucher if (direct_submit)
222822f7cc75SChristian König r = amdgpu_job_submit_direct(job, ring, fence);
222922f7cc75SChristian König else
223052791eeeSChristian König *fence = amdgpu_job_submit(job);
223122f7cc75SChristian König if (r)
2232c3aaca43SMukul Joshi goto error_free;
223359b4a977SFlora Cui
223422f7cc75SChristian König return r;
223559b4a977SFlora Cui
2236f29224a6SChristian König error_free:
223722f7cc75SChristian König amdgpu_job_free(job);
223822f7cc75SChristian König DRM_ERROR("Error scheduling IBs (%d)\n", r);
223959b4a977SFlora Cui return r;
224059b4a977SFlora Cui }
224122f7cc75SChristian König
amdgpu_ttm_fill_mem(struct amdgpu_ring * ring,uint32_t src_data,uint64_t dst_addr,uint32_t byte_count,struct dma_resv * resv,struct dma_fence ** fence,bool vm_needs_flush,bool delayed)224222f7cc75SChristian König static int amdgpu_ttm_fill_mem(struct amdgpu_ring *ring, uint32_t src_data,
224322f7cc75SChristian König uint64_t dst_addr, uint32_t byte_count,
224422f7cc75SChristian König struct dma_resv *resv,
2245c3aaca43SMukul Joshi struct dma_fence **fence,
224659b4a977SFlora Cui bool vm_needs_flush, bool delayed)
224759b4a977SFlora Cui {
224859b4a977SFlora Cui struct amdgpu_device *adev = ring->adev;
224922f7cc75SChristian König unsigned int num_loops, num_dw;
225022f7cc75SChristian König struct amdgpu_job *job;
225159b4a977SFlora Cui uint32_t max_bytes;
2252596ee296SChristian König unsigned int i;
2253596ee296SChristian König int r;
2254f29224a6SChristian König
225522f7cc75SChristian König max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
225622f7cc75SChristian König num_loops = DIV_ROUND_UP_ULL(byte_count, max_bytes);
2257f29224a6SChristian König num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->fill_num_dw, 8);
2258f29224a6SChristian König r = amdgpu_ttm_prepare_job(adev, false, num_dw, resv, vm_needs_flush,
225959b4a977SFlora Cui &job, delayed);
226059b4a977SFlora Cui if (r)
2261f7d66fb2SChristian König return r;
226259b4a977SFlora Cui
226359b4a977SFlora Cui for (i = 0; i < num_loops; i++) {
226459b4a977SFlora Cui uint32_t cur_size = min(byte_count, max_bytes);
2265a68c7eaaSArunpravin Paneer Selvam
2266a68c7eaaSArunpravin Paneer Selvam amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
2267a68c7eaaSArunpravin Paneer Selvam cur_size);
2268a68c7eaaSArunpravin Paneer Selvam
2269a68c7eaaSArunpravin Paneer Selvam dst_addr += cur_size;
2270a68c7eaaSArunpravin Paneer Selvam byte_count -= cur_size;
2271a68c7eaaSArunpravin Paneer Selvam }
2272a68c7eaaSArunpravin Paneer Selvam
2273a68c7eaaSArunpravin Paneer Selvam amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2274a68c7eaaSArunpravin Paneer Selvam WARN_ON(job->ibs[0].length_dw > num_dw);
2275a68c7eaaSArunpravin Paneer Selvam *fence = amdgpu_job_submit(job);
2276a68c7eaaSArunpravin Paneer Selvam return 0;
2277a68c7eaaSArunpravin Paneer Selvam }
2278a68c7eaaSArunpravin Paneer Selvam
2279a68c7eaaSArunpravin Paneer Selvam /**
2280a68c7eaaSArunpravin Paneer Selvam * amdgpu_ttm_clear_buffer - clear memory buffers
2281a68c7eaaSArunpravin Paneer Selvam * @bo: amdgpu buffer object
2282a68c7eaaSArunpravin Paneer Selvam * @resv: reservation object
2283a68c7eaaSArunpravin Paneer Selvam * @fence: dma_fence associated with the operation
2284*d3c7059bSPierre-Eric Pelloux-Prayer *
2285a68c7eaaSArunpravin Paneer Selvam * Clear the memory buffer resource.
2286a68c7eaaSArunpravin Paneer Selvam *
2287a68c7eaaSArunpravin Paneer Selvam * Returns:
2288a68c7eaaSArunpravin Paneer Selvam * 0 for success or a negative error code on failure.
2289a68c7eaaSArunpravin Paneer Selvam */
amdgpu_ttm_clear_buffer(struct amdgpu_bo * bo,struct dma_resv * resv,struct dma_fence ** fence)2290a68c7eaaSArunpravin Paneer Selvam int amdgpu_ttm_clear_buffer(struct amdgpu_bo *bo,
2291a68c7eaaSArunpravin Paneer Selvam struct dma_resv *resv,
2292a68c7eaaSArunpravin Paneer Selvam struct dma_fence **fence)
2293a68c7eaaSArunpravin Paneer Selvam {
2294a68c7eaaSArunpravin Paneer Selvam struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2295a68c7eaaSArunpravin Paneer Selvam struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2296a68c7eaaSArunpravin Paneer Selvam struct amdgpu_res_cursor cursor;
2297a68c7eaaSArunpravin Paneer Selvam u64 addr;
2298a68c7eaaSArunpravin Paneer Selvam int r = 0;
2299a68c7eaaSArunpravin Paneer Selvam
2300a68c7eaaSArunpravin Paneer Selvam if (!adev->mman.buffer_funcs_enabled)
2301a68c7eaaSArunpravin Paneer Selvam return -EINVAL;
2302a68c7eaaSArunpravin Paneer Selvam
2303a68c7eaaSArunpravin Paneer Selvam if (!fence)
2304a68c7eaaSArunpravin Paneer Selvam return -EINVAL;
2305a68c7eaaSArunpravin Paneer Selvam
2306a68c7eaaSArunpravin Paneer Selvam *fence = dma_fence_get_stub();
2307a68c7eaaSArunpravin Paneer Selvam
2308a68c7eaaSArunpravin Paneer Selvam amdgpu_res_first(bo->tbo.resource, 0, amdgpu_bo_size(bo), &cursor);
2309a68c7eaaSArunpravin Paneer Selvam
2310a68c7eaaSArunpravin Paneer Selvam mutex_lock(&adev->mman.gtt_window_lock);
2311a68c7eaaSArunpravin Paneer Selvam while (cursor.remaining) {
2312a68c7eaaSArunpravin Paneer Selvam struct dma_fence *next = NULL;
2313a68c7eaaSArunpravin Paneer Selvam u64 size;
2314a68c7eaaSArunpravin Paneer Selvam
2315a68c7eaaSArunpravin Paneer Selvam if (amdgpu_res_cleared(&cursor)) {
2316a68c7eaaSArunpravin Paneer Selvam amdgpu_res_next(&cursor, cursor.size);
2317a68c7eaaSArunpravin Paneer Selvam continue;
2318a68c7eaaSArunpravin Paneer Selvam }
2319a68c7eaaSArunpravin Paneer Selvam
2320a68c7eaaSArunpravin Paneer Selvam /* Never clear more than 256MiB at once to avoid timeouts */
2321a68c7eaaSArunpravin Paneer Selvam size = min(cursor.size, 256ULL << 20);
2322a68c7eaaSArunpravin Paneer Selvam
2323a68c7eaaSArunpravin Paneer Selvam r = amdgpu_ttm_map_buffer(&bo->tbo, bo->tbo.resource, &cursor,
2324a68c7eaaSArunpravin Paneer Selvam 1, ring, false, &size, &addr);
2325a68c7eaaSArunpravin Paneer Selvam if (r)
2326a68c7eaaSArunpravin Paneer Selvam goto err;
2327a68c7eaaSArunpravin Paneer Selvam
2328a68c7eaaSArunpravin Paneer Selvam r = amdgpu_ttm_fill_mem(ring, 0, addr, size, resv,
2329a68c7eaaSArunpravin Paneer Selvam &next, true, true);
233022f7cc75SChristian König if (r)
233122f7cc75SChristian König goto err;
233222f7cc75SChristian König
2333c3aaca43SMukul Joshi dma_fence_put(*fence);
2334c3aaca43SMukul Joshi *fence = next;
233522f7cc75SChristian König
233622f7cc75SChristian König amdgpu_res_next(&cursor, size);
233722f7cc75SChristian König }
233822f7cc75SChristian König err:
233922f7cc75SChristian König mutex_unlock(&adev->mman.gtt_window_lock);
234022f7cc75SChristian König
234122f7cc75SChristian König return r;
234222f7cc75SChristian König }
234322f7cc75SChristian König
amdgpu_fill_buffer(struct amdgpu_bo * bo,uint32_t src_data,struct dma_resv * resv,struct dma_fence ** f,bool delayed)234422f7cc75SChristian König int amdgpu_fill_buffer(struct amdgpu_bo *bo,
234522f7cc75SChristian König uint32_t src_data,
234622f7cc75SChristian König struct dma_resv *resv,
234722f7cc75SChristian König struct dma_fence **f,
234822f7cc75SChristian König bool delayed)
234922f7cc75SChristian König {
235022f7cc75SChristian König struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
235122f7cc75SChristian König struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
235222f7cc75SChristian König struct dma_fence *fence = NULL;
235322f7cc75SChristian König struct amdgpu_res_cursor dst;
235422f7cc75SChristian König int r;
235522f7cc75SChristian König
235622f7cc75SChristian König if (!adev->mman.buffer_funcs_enabled) {
235722f7cc75SChristian König DRM_ERROR("Trying to clear memory with ring turned off.\n");
235822f7cc75SChristian König return -EINVAL;
235922f7cc75SChristian König }
236022f7cc75SChristian König
236122f7cc75SChristian König amdgpu_res_first(bo->tbo.resource, 0, amdgpu_bo_size(bo), &dst);
236222f7cc75SChristian König
2363c3aaca43SMukul Joshi mutex_lock(&adev->mman.gtt_window_lock);
236422f7cc75SChristian König while (dst.remaining) {
236522f7cc75SChristian König struct dma_fence *next;
236622f7cc75SChristian König uint64_t cur_size, to;
236722f7cc75SChristian König
236822f7cc75SChristian König /* Never fill more than 256MiB at once to avoid timeouts */
236922f7cc75SChristian König cur_size = min(dst.size, 256ULL << 20);
237022f7cc75SChristian König
237122f7cc75SChristian König r = amdgpu_ttm_map_buffer(&bo->tbo, bo->tbo.resource, &dst,
237222f7cc75SChristian König 1, ring, false, &cur_size, &to);
237322f7cc75SChristian König if (r)
237422f7cc75SChristian König goto error;
237522f7cc75SChristian König
237622f7cc75SChristian König r = amdgpu_ttm_fill_mem(ring, src_data, to, cur_size, resv,
237722f7cc75SChristian König &next, true, delayed);
237822f7cc75SChristian König if (r)
237922f7cc75SChristian König goto error;
238058144d28SNirmoy Das
238158144d28SNirmoy Das dma_fence_put(fence);
238258144d28SNirmoy Das fence = next;
238358144d28SNirmoy Das
238458144d28SNirmoy Das amdgpu_res_next(&dst, cur_size);
238558144d28SNirmoy Das }
238658144d28SNirmoy Das error:
238758144d28SNirmoy Das mutex_unlock(&adev->mman.gtt_window_lock);
238858144d28SNirmoy Das if (f)
238958144d28SNirmoy Das *f = dma_fence_get(fence);
239058144d28SNirmoy Das dma_fence_put(fence);
239158144d28SNirmoy Das return r;
239258144d28SNirmoy Das }
239358144d28SNirmoy Das
239458144d28SNirmoy Das /**
239558144d28SNirmoy Das * amdgpu_ttm_evict_resources - evict memory buffers
239658144d28SNirmoy Das * @adev: amdgpu device object
239758144d28SNirmoy Das * @mem_type: evicted BO's memory type
239858144d28SNirmoy Das *
239958144d28SNirmoy Das * Evicts all @mem_type buffers on the lru list of the memory type.
240058144d28SNirmoy Das *
240158144d28SNirmoy Das * Returns:
240258144d28SNirmoy Das * 0 for success or a negative error code on failure.
240358144d28SNirmoy Das */
amdgpu_ttm_evict_resources(struct amdgpu_device * adev,int mem_type)240458144d28SNirmoy Das int amdgpu_ttm_evict_resources(struct amdgpu_device *adev, int mem_type)
240558144d28SNirmoy Das {
240658144d28SNirmoy Das struct ttm_resource_manager *man;
240758144d28SNirmoy Das
240858144d28SNirmoy Das switch (mem_type) {
240958144d28SNirmoy Das case TTM_PL_VRAM:
2410d38ceaf9SAlex Deucher case TTM_PL_TT:
2411d38ceaf9SAlex Deucher case AMDGPU_PL_GWS:
241298d28ac2SNirmoy Das case AMDGPU_PL_GDS:
2413e93b2da9SChristian König case AMDGPU_PL_OA:
2414109b4d8cSSu Hui man = ttm_manager_type(&adev->mman.bdev, mem_type);
2415e93b2da9SChristian König break;
2416e93b2da9SChristian König default:
2417e93b2da9SChristian König DRM_ERROR("Trying to evict invalid memory type\n");
2418e93b2da9SChristian König return -EINVAL;
241998d28ac2SNirmoy Das }
2420d38ceaf9SAlex Deucher
242175501872SLee Jones return ttm_resource_manager_evict_all(&adev->mman.bdev, man);
242250da5174STom St Denis }
242350da5174STom St Denis
242450da5174STom St Denis #if defined(CONFIG_DEBUG_FS)
242550da5174STom St Denis
amdgpu_ttm_page_pool_show(struct seq_file * m,void * unused)2426d38ceaf9SAlex Deucher static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2427d38ceaf9SAlex Deucher {
2428d38ceaf9SAlex Deucher struct amdgpu_device *adev = m->private;
242945063097SAl Viro
2430d38ceaf9SAlex Deucher return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
2431d38ceaf9SAlex Deucher }
2432d38ceaf9SAlex Deucher
2433d38ceaf9SAlex Deucher DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
2434d38ceaf9SAlex Deucher
2435770d13b1SChristian König /*
24369156e723STom St Denis * amdgpu_ttm_vram_read - Linear read access to VRAM
24379156e723STom St Denis *
2438030d5b97SChristian König * Accesses VRAM via MMIO for debugging purposes.
2439d38ceaf9SAlex Deucher */
amdgpu_ttm_vram_read(struct file * f,char __user * buf,size_t size,loff_t * pos)2440030d5b97SChristian König static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2441030d5b97SChristian König size_t size, loff_t *pos)
2442d38ceaf9SAlex Deucher {
2443030d5b97SChristian König struct amdgpu_device *adev = file_inode(f)->i_private;
2444434cbcb1SDan Carpenter ssize_t result = 0;
2445434cbcb1SDan Carpenter
2446d38ceaf9SAlex Deucher if (size & 0x3 || *pos & 0x3)
2447030d5b97SChristian König return -EINVAL;
2448030d5b97SChristian König
2449030d5b97SChristian König if (*pos >= adev->gmc.mc_vram_size)
2450030d5b97SChristian König return -ENXIO;
2451d38ceaf9SAlex Deucher
2452d38ceaf9SAlex Deucher size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
2453d38ceaf9SAlex Deucher while (size) {
2454d38ceaf9SAlex Deucher size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
2455d38ceaf9SAlex Deucher uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
245675501872SLee Jones
245750da5174STom St Denis amdgpu_device_vram_access(adev, *pos, value, bytes, false);
245850da5174STom St Denis if (copy_to_user(buf, value, bytes))
245950da5174STom St Denis return -EFAULT;
246050da5174STom St Denis
246108cab989STom St Denis result += bytes;
246208cab989STom St Denis buf += bytes;
246308cab989STom St Denis *pos += bytes;
246408cab989STom St Denis size -= bytes;
246508cab989STom St Denis }
246608cab989STom St Denis
246708cab989STom St Denis return result;
246808cab989STom St Denis }
246908cab989STom St Denis
247008cab989STom St Denis /*
2471770d13b1SChristian König * amdgpu_ttm_vram_write - Linear write access to VRAM
247208cab989STom St Denis *
247308cab989STom St Denis * Accesses VRAM via MMIO for debugging purposes.
247408cab989STom St Denis */
amdgpu_ttm_vram_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)247508cab989STom St Denis static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
247608cab989STom St Denis size_t size, loff_t *pos)
2477770d13b1SChristian König {
247808cab989STom St Denis struct amdgpu_device *adev = file_inode(f)->i_private;
247908cab989STom St Denis ssize_t result = 0;
248008cab989STom St Denis int r;
248108cab989STom St Denis
248208cab989STom St Denis if (size & 0x3 || *pos & 0x3)
248308cab989STom St Denis return -EINVAL;
24845fb95aa7SKevin Wang
248508cab989STom St Denis if (*pos >= adev->gmc.mc_vram_size)
248608cab989STom St Denis return -ENXIO;
248708cab989STom St Denis
248808cab989STom St Denis while (size) {
248908cab989STom St Denis uint32_t value;
249008cab989STom St Denis
249108cab989STom St Denis if (*pos >= adev->gmc.mc_vram_size)
249208cab989STom St Denis return result;
249308cab989STom St Denis
249408cab989STom St Denis r = get_user(value, (uint32_t *)buf);
2495d38ceaf9SAlex Deucher if (r)
2496d38ceaf9SAlex Deucher return r;
2497d38ceaf9SAlex Deucher
249808cab989STom St Denis amdgpu_device_mm_access(adev, *pos, &value, 4, true);
249908cab989STom St Denis
2500d38ceaf9SAlex Deucher result += 4;
2501d38ceaf9SAlex Deucher buf += 4;
250275501872SLee Jones *pos += 4;
250350da5174STom St Denis size -= 4;
250450da5174STom St Denis }
250550da5174STom St Denis
250650da5174STom St Denis return result;
250750da5174STom St Denis }
250850da5174STom St Denis
2509ebb043f2STom St Denis static const struct file_operations amdgpu_ttm_vram_fops = {
251038290b2cSTom St Denis .owner = THIS_MODULE,
251138290b2cSTom St Denis .read = amdgpu_ttm_vram_read,
251238290b2cSTom St Denis .write = amdgpu_ttm_vram_write,
251338290b2cSTom St Denis .llseek = default_llseek,
2514ebb043f2STom St Denis };
2515ebb043f2STom St Denis
251610cfafd6STom St Denis /*
251750da5174STom St Denis * amdgpu_iomem_read - Virtual read access to GPU mapped memory
251838290b2cSTom St Denis *
251938290b2cSTom St Denis * This function is used to read memory that has been mapped to the
2520ebb043f2STom St Denis * GPU and the known addresses are not physical addresses but instead
2521ebb043f2STom St Denis * bus addresses (e.g., what you'd put in an IB or ring buffer).
2522ebb043f2STom St Denis */
amdgpu_iomem_read(struct file * f,char __user * buf,size_t size,loff_t * pos)2523ebb043f2STom St Denis static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2524ebb043f2STom St Denis size_t size, loff_t *pos)
2525ebb043f2STom St Denis {
2526ebb043f2STom St Denis struct amdgpu_device *adev = file_inode(f)->i_private;
2527ebb043f2STom St Denis struct iommu_domain *dom;
252844fd83e9SSrinivasan Shanmugam ssize_t result = 0;
2529ebb043f2STom St Denis int r;
253050da5174STom St Denis
253150da5174STom St Denis /* retrieve the IOMMU domain if any for this device */
253250da5174STom St Denis dom = iommu_get_domain_for_dev(adev->dev);
253350da5174STom St Denis
2534ebb043f2STom St Denis while (size) {
2535ebb043f2STom St Denis phys_addr_t addr = *pos & PAGE_MASK;
2536ebb043f2STom St Denis loff_t off = *pos & ~PAGE_MASK;
2537ebb043f2STom St Denis size_t bytes = PAGE_SIZE - off;
2538ebb043f2STom St Denis unsigned long pfn;
2539ebb043f2STom St Denis struct page *p;
2540ebb043f2STom St Denis void *ptr;
2541ebb043f2STom St Denis
2542ebb043f2STom St Denis bytes = min(bytes, size);
2543ebb043f2STom St Denis
2544a2c55426SFabio M. De Francesco /* Translate the bus address to a physical address. If
2545864917a3STom St Denis * the domain is NULL it means there is no IOMMU active
2546a2c55426SFabio M. De Francesco * and the address translation is the identity
254738290b2cSTom St Denis */
254838290b2cSTom St Denis addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
254938290b2cSTom St Denis
2550ebb043f2STom St Denis pfn = addr >> PAGE_SHIFT;
2551ebb043f2STom St Denis if (!pfn_valid(pfn))
2552ebb043f2STom St Denis return -EPERM;
255338290b2cSTom St Denis
255438290b2cSTom St Denis p = pfn_to_page(pfn);
2555ebb043f2STom St Denis if (p->mapping != adev->mman.bdev.dev_mapping)
2556ebb043f2STom St Denis return -EPERM;
2557ebb043f2STom St Denis
255875501872SLee Jones ptr = kmap_local_page(p);
255950da5174STom St Denis r = copy_to_user(buf, ptr + off, bytes);
256050da5174STom St Denis kunmap_local(ptr);
256150da5174STom St Denis if (r)
256250da5174STom St Denis return -EFAULT;
256350da5174STom St Denis
256450da5174STom St Denis size -= bytes;
2565ebb043f2STom St Denis *pos += bytes;
2566ebb043f2STom St Denis result += bytes;
2567ebb043f2STom St Denis }
2568ebb043f2STom St Denis
2569ebb043f2STom St Denis return result;
2570ebb043f2STom St Denis }
2571ebb043f2STom St Denis
2572ebb043f2STom St Denis /*
2573ebb043f2STom St Denis * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2574ebb043f2STom St Denis *
2575ebb043f2STom St Denis * This function is used to write memory that has been mapped to the
2576ebb043f2STom St Denis * GPU and the known addresses are not physical addresses but instead
2577ebb043f2STom St Denis * bus addresses (e.g., what you'd put in an IB or ring buffer).
2578ebb043f2STom St Denis */
amdgpu_iomem_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)2579ebb043f2STom St Denis static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2580ebb043f2STom St Denis size_t size, loff_t *pos)
2581ebb043f2STom St Denis {
2582ebb043f2STom St Denis struct amdgpu_device *adev = file_inode(f)->i_private;
2583b828e100SSrinivasan Shanmugam struct iommu_domain *dom;
2584ebb043f2STom St Denis ssize_t result = 0;
2585ebb043f2STom St Denis int r;
2586ebb043f2STom St Denis
2587ebb043f2STom St Denis dom = iommu_get_domain_for_dev(adev->dev);
2588ebb043f2STom St Denis
2589ebb043f2STom St Denis while (size) {
2590ebb043f2STom St Denis phys_addr_t addr = *pos & PAGE_MASK;
2591ebb043f2STom St Denis loff_t off = *pos & ~PAGE_MASK;
2592ebb043f2STom St Denis size_t bytes = PAGE_SIZE - off;
2593ebb043f2STom St Denis unsigned long pfn;
2594ebb043f2STom St Denis struct page *p;
2595a2c55426SFabio M. De Francesco void *ptr;
2596864917a3STom St Denis
2597a2c55426SFabio M. De Francesco bytes = min(bytes, size);
2598ebb043f2STom St Denis
2599ebb043f2STom St Denis addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2600ebb043f2STom St Denis
2601ebb043f2STom St Denis pfn = addr >> PAGE_SHIFT;
2602ebb043f2STom St Denis if (!pfn_valid(pfn))
2603ebb043f2STom St Denis return -EPERM;
2604ebb043f2STom St Denis
2605ebb043f2STom St Denis p = pfn_to_page(pfn);
2606ebb043f2STom St Denis if (p->mapping != adev->mman.bdev.dev_mapping)
2607ebb043f2STom St Denis return -EPERM;
2608ebb043f2STom St Denis
2609ebb043f2STom St Denis ptr = kmap_local_page(p);
261038290b2cSTom St Denis r = copy_from_user(ptr + off, buf, bytes);
2611ebb043f2STom St Denis kunmap_local(ptr);
2612ebb043f2STom St Denis if (r)
261338290b2cSTom St Denis return -EFAULT;
261438290b2cSTom St Denis
2615a40cfa0bSTom St Denis size -= bytes;
2616a1d29476SChristian König *pos += bytes;
2617a1d29476SChristian König result += bytes;
261898d28ac2SNirmoy Das }
2619d38ceaf9SAlex Deucher
2620d38ceaf9SAlex Deucher return result;
26214a580877SLuben Tuikov }
262288293c03SNirmoy Das
2623d38ceaf9SAlex Deucher static const struct file_operations amdgpu_ttm_iomem_fops = {
262498d28ac2SNirmoy Das .owner = THIS_MODULE,
262588293c03SNirmoy Das .read = amdgpu_iomem_read,
262698d28ac2SNirmoy Das .write = amdgpu_iomem_write,
262788293c03SNirmoy Das .llseek = default_llseek
262898d28ac2SNirmoy Das };
262998d28ac2SNirmoy Das
26307212d24cSZack Rusin #endif
26317212d24cSZack Rusin
amdgpu_ttm_debugfs_init(struct amdgpu_device * adev)26327212d24cSZack Rusin void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
26337212d24cSZack Rusin {
26347212d24cSZack Rusin #if defined(CONFIG_DEBUG_FS)
26357212d24cSZack Rusin struct drm_minor *minor = adev_to_drm(adev)->primary;
26367212d24cSZack Rusin struct dentry *root = minor->debugfs_root;
26377212d24cSZack Rusin
26387212d24cSZack Rusin debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
26397212d24cSZack Rusin &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
26407212d24cSZack Rusin debugfs_create_file("amdgpu_iomem", 0444, root, adev,
26417212d24cSZack Rusin &amdgpu_ttm_iomem_fops);
26427212d24cSZack Rusin debugfs_create_file("ttm_page_pool", 0444, root, adev,
26437212d24cSZack Rusin &amdgpu_ttm_page_pool_fops);
26447212d24cSZack Rusin ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
26457212d24cSZack Rusin TTM_PL_VRAM),
2646d38ceaf9SAlex Deucher root, "amdgpu_vram_mm");
2647d38ceaf9SAlex Deucher ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2648 TTM_PL_TT),
2649 root, "amdgpu_gtt_mm");
2650 ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2651 AMDGPU_PL_GDS),
2652 root, "amdgpu_gds_mm");
2653 ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2654 AMDGPU_PL_GWS),
2655 root, "amdgpu_gws_mm");
2656 ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2657 AMDGPU_PL_OA),
2658 root, "amdgpu_oa_mm");
2659
2660 #endif
2661 }
2662