1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher * Copyright 2008 Red Hat Inc.
4d38ceaf9SAlex Deucher * Copyright 2009 Jerome Glisse.
5d38ceaf9SAlex Deucher *
6d38ceaf9SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher *
13d38ceaf9SAlex Deucher * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher *
16d38ceaf9SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19d38ceaf9SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher *
24d38ceaf9SAlex Deucher * Authors: Dave Airlie
25d38ceaf9SAlex Deucher * Alex Deucher
26d38ceaf9SAlex Deucher * Jerome Glisse
27d38ceaf9SAlex Deucher * Christian König
28d38ceaf9SAlex Deucher */
29d38ceaf9SAlex Deucher #include <linux/seq_file.h>
30d38ceaf9SAlex Deucher #include <linux/slab.h>
31fdf2f6c5SSam Ravnborg #include <linux/uaccess.h>
324f4824b5STom St Denis #include <linux/debugfs.h>
33fdf2f6c5SSam Ravnborg
34d38ceaf9SAlex Deucher #include <drm/amdgpu_drm.h>
35d38ceaf9SAlex Deucher #include "amdgpu.h"
36d38ceaf9SAlex Deucher #include "atom.h"
37d38ceaf9SAlex Deucher
38d38ceaf9SAlex Deucher /*
39d38ceaf9SAlex Deucher * Rings
40d38ceaf9SAlex Deucher * Most engines on the GPU are fed via ring buffers. Ring
41d38ceaf9SAlex Deucher * buffers are areas of GPU accessible memory that the host
42d38ceaf9SAlex Deucher * writes commands into and the GPU reads commands out of.
43d38ceaf9SAlex Deucher * There is a rptr (read pointer) that determines where the
44d38ceaf9SAlex Deucher * GPU is currently reading, and a wptr (write pointer)
45d38ceaf9SAlex Deucher * which determines where the host has written. When the
46d38ceaf9SAlex Deucher * pointers are equal, the ring is idle. When the host
47d38ceaf9SAlex Deucher * writes commands to the ring buffer, it increments the
48d38ceaf9SAlex Deucher * wptr. The GPU then starts fetching commands and executes
49d38ceaf9SAlex Deucher * them until the pointers are equal again.
50d38ceaf9SAlex Deucher */
51d38ceaf9SAlex Deucher
52d38ceaf9SAlex Deucher /**
53c30ddcecSBas Nieuwenhuizen * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission.
54c30ddcecSBas Nieuwenhuizen *
55c30ddcecSBas Nieuwenhuizen * @type: ring type for which to return the limit.
56c30ddcecSBas Nieuwenhuizen */
amdgpu_ring_max_ibs(enum amdgpu_ring_type type)57c30ddcecSBas Nieuwenhuizen unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type)
58c30ddcecSBas Nieuwenhuizen {
59c30ddcecSBas Nieuwenhuizen switch (type) {
60c30ddcecSBas Nieuwenhuizen case AMDGPU_RING_TYPE_GFX:
61c30ddcecSBas Nieuwenhuizen /* Need to keep at least 192 on GFX7+ for old radv. */
62c30ddcecSBas Nieuwenhuizen return 192;
63c30ddcecSBas Nieuwenhuizen case AMDGPU_RING_TYPE_COMPUTE:
64c30ddcecSBas Nieuwenhuizen return 125;
65c30ddcecSBas Nieuwenhuizen case AMDGPU_RING_TYPE_VCN_JPEG:
66c30ddcecSBas Nieuwenhuizen return 16;
67c30ddcecSBas Nieuwenhuizen default:
68c30ddcecSBas Nieuwenhuizen return 49;
69c30ddcecSBas Nieuwenhuizen }
70c30ddcecSBas Nieuwenhuizen }
71c30ddcecSBas Nieuwenhuizen
72c30ddcecSBas Nieuwenhuizen /**
73d38ceaf9SAlex Deucher * amdgpu_ring_alloc - allocate space on the ring buffer
74d38ceaf9SAlex Deucher *
75d38ceaf9SAlex Deucher * @ring: amdgpu_ring structure holding ring information
76d38ceaf9SAlex Deucher * @ndw: number of dwords to allocate in the ring buffer
77d38ceaf9SAlex Deucher *
78d38ceaf9SAlex Deucher * Allocate @ndw dwords in the ring buffer (all asics).
79d38ceaf9SAlex Deucher * Returns 0 on success, error on failure.
80d38ceaf9SAlex Deucher */
amdgpu_ring_alloc(struct amdgpu_ring * ring,unsigned int ndw)811d6ecab1SSrinivasan Shanmugam int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned int ndw)
82d38ceaf9SAlex Deucher {
83d38ceaf9SAlex Deucher /* Align requested size with padding so unlock_commit can
84d38ceaf9SAlex Deucher * pad safely */
8579887142SChristian König ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
86c7e6be23SChristian König
87c7e6be23SChristian König /* Make sure we aren't trying to allocate more space
88c7e6be23SChristian König * than the maximum for one submission
89c7e6be23SChristian König */
90c7e6be23SChristian König if (WARN_ON_ONCE(ndw > ring->max_dw))
91c7e6be23SChristian König return -ENOMEM;
92c7e6be23SChristian König
93d38ceaf9SAlex Deucher ring->count_dw = ndw;
94d38ceaf9SAlex Deucher ring->wptr_old = ring->wptr;
95f06505b8SChristian König
96f06505b8SChristian König if (ring->funcs->begin_use)
97f06505b8SChristian König ring->funcs->begin_use(ring);
98f06505b8SChristian König
99d38ceaf9SAlex Deucher return 0;
100d38ceaf9SAlex Deucher }
101d38ceaf9SAlex Deucher
102edff0e28SJammy Zhou /** amdgpu_ring_insert_nop - insert NOP packets
103edff0e28SJammy Zhou *
104edff0e28SJammy Zhou * @ring: amdgpu_ring structure holding ring information
105edff0e28SJammy Zhou * @count: the number of NOP packets to insert
106edff0e28SJammy Zhou *
107edff0e28SJammy Zhou * This is the generic insert_nop function for rings except SDMA
108edff0e28SJammy Zhou */
amdgpu_ring_insert_nop(struct amdgpu_ring * ring,uint32_t count)109edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
110edff0e28SJammy Zhou {
111ea4e4754SSunil Khatri uint32_t occupied, chunk1, chunk2;
112edff0e28SJammy Zhou
113ea4e4754SSunil Khatri occupied = ring->wptr & ring->buf_mask;
114ea4e4754SSunil Khatri chunk1 = ring->buf_mask + 1 - occupied;
115ea4e4754SSunil Khatri chunk1 = (chunk1 >= count) ? count : chunk1;
116ea4e4754SSunil Khatri chunk2 = count - chunk1;
117ea4e4754SSunil Khatri
118ea4e4754SSunil Khatri if (chunk1)
11957e92d99SChristian König memset32(&ring->ring[occupied], ring->funcs->nop, chunk1);
120ea4e4754SSunil Khatri
12157e92d99SChristian König if (chunk2)
12257e92d99SChristian König memset32(ring->ring, ring->funcs->nop, chunk2);
123ea4e4754SSunil Khatri
124ea4e4754SSunil Khatri ring->wptr += count;
125ea4e4754SSunil Khatri ring->wptr &= ring->ptr_mask;
126ea4e4754SSunil Khatri ring->count_dw -= count;
127edff0e28SJammy Zhou }
128edff0e28SJammy Zhou
12935c7fad9SLee Jones /**
13035c7fad9SLee Jones * amdgpu_ring_generic_pad_ib - pad IB with NOP packets
1319e5d5309SChristian König *
1329e5d5309SChristian König * @ring: amdgpu_ring structure holding ring information
1339e5d5309SChristian König * @ib: IB to add NOP packets to
1349e5d5309SChristian König *
1359e5d5309SChristian König * This is the generic pad_ib function for rings except SDMA
1369e5d5309SChristian König */
amdgpu_ring_generic_pad_ib(struct amdgpu_ring * ring,struct amdgpu_ib * ib)1379e5d5309SChristian König void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
1389e5d5309SChristian König {
13979887142SChristian König while (ib->length_dw & ring->funcs->align_mask)
14079887142SChristian König ib->ptr[ib->length_dw++] = ring->funcs->nop;
1419e5d5309SChristian König }
1429e5d5309SChristian König
143d38ceaf9SAlex Deucher /**
144d38ceaf9SAlex Deucher * amdgpu_ring_commit - tell the GPU to execute the new
145d38ceaf9SAlex Deucher * commands on the ring buffer
146d38ceaf9SAlex Deucher *
147d38ceaf9SAlex Deucher * @ring: amdgpu_ring structure holding ring information
148d38ceaf9SAlex Deucher *
149d38ceaf9SAlex Deucher * Update the wptr (write pointer) to tell the GPU to
150d38ceaf9SAlex Deucher * execute new commands on the ring buffer (all asics).
151d38ceaf9SAlex Deucher */
amdgpu_ring_commit(struct amdgpu_ring * ring)152d38ceaf9SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring)
153d38ceaf9SAlex Deucher {
154edff0e28SJammy Zhou uint32_t count;
155edff0e28SJammy Zhou
156ccc0a187SSunil Khatri if (ring->count_dw < 0)
157ccc0a187SSunil Khatri DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
158ccc0a187SSunil Khatri
159d38ceaf9SAlex Deucher /* We pad to match fetch size */
16079887142SChristian König count = ring->funcs->align_mask + 1 -
16179887142SChristian König (ring->wptr & ring->funcs->align_mask);
162bb670c31STvrtko Ursulin count &= ring->funcs->align_mask;
16367c4ca9fSSunil Khatri
16467c4ca9fSSunil Khatri if (count != 0)
165edff0e28SJammy Zhou ring->funcs->insert_nop(ring, count);
166edff0e28SJammy Zhou
167d38ceaf9SAlex Deucher mb();
168d38ceaf9SAlex Deucher amdgpu_ring_set_wptr(ring);
169f06505b8SChristian König
170f06505b8SChristian König if (ring->funcs->end_use)
171f06505b8SChristian König ring->funcs->end_use(ring);
172d38ceaf9SAlex Deucher }
173d38ceaf9SAlex Deucher
174d38ceaf9SAlex Deucher /**
175d38ceaf9SAlex Deucher * amdgpu_ring_undo - reset the wptr
176d38ceaf9SAlex Deucher *
177d38ceaf9SAlex Deucher * @ring: amdgpu_ring structure holding ring information
178d38ceaf9SAlex Deucher *
179d38ceaf9SAlex Deucher * Reset the driver's copy of the wptr (all asics).
180d38ceaf9SAlex Deucher */
amdgpu_ring_undo(struct amdgpu_ring * ring)181d38ceaf9SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring)
182d38ceaf9SAlex Deucher {
183d38ceaf9SAlex Deucher ring->wptr = ring->wptr_old;
184f06505b8SChristian König
185f06505b8SChristian König if (ring->funcs->end_use)
186f06505b8SChristian König ring->funcs->end_use(ring);
187d38ceaf9SAlex Deucher }
188d38ceaf9SAlex Deucher
189502b6cefSJack Xiao #define amdgpu_ring_get_gpu_addr(ring, offset) \
190502b6cefSJack Xiao (ring->is_mes_queue ? \
191502b6cefSJack Xiao (ring->mes_ctx->meta_data_gpu_addr + offset) : \
192502b6cefSJack Xiao (ring->adev->wb.gpu_addr + offset * 4))
193502b6cefSJack Xiao
194502b6cefSJack Xiao #define amdgpu_ring_get_cpu_addr(ring, offset) \
195502b6cefSJack Xiao (ring->is_mes_queue ? \
196502b6cefSJack Xiao (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \
197502b6cefSJack Xiao (&ring->adev->wb.wb[offset]))
198502b6cefSJack Xiao
199d38ceaf9SAlex Deucher /**
200d38ceaf9SAlex Deucher * amdgpu_ring_init - init driver ring struct.
201d38ceaf9SAlex Deucher *
202d38ceaf9SAlex Deucher * @adev: amdgpu_device pointer
203d38ceaf9SAlex Deucher * @ring: amdgpu_ring structure holding ring information
20480854e83SLee Jones * @max_dw: maximum number of dw for ring alloc
20535c7fad9SLee Jones * @irq_src: interrupt source to use for this ring
20635c7fad9SLee Jones * @irq_type: interrupt type to use for this ring
20735c7fad9SLee Jones * @hw_prio: ring priority (NORMAL/HIGH)
20803691f55SLee Jones * @sched_score: optional score atomic shared with other schedulers
209d38ceaf9SAlex Deucher *
210d38ceaf9SAlex Deucher * Initialize the driver information for the selected ring (all asics).
211d38ceaf9SAlex Deucher * Returns 0 on success, error on failure.
212d38ceaf9SAlex Deucher */
amdgpu_ring_init(struct amdgpu_device * adev,struct amdgpu_ring * ring,unsigned int max_dw,struct amdgpu_irq_src * irq_src,unsigned int irq_type,unsigned int hw_prio,atomic_t * sched_score)213d38ceaf9SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
2141c6d567bSNirmoy Das unsigned int max_dw, struct amdgpu_irq_src *irq_src,
215c107171bSChristian König unsigned int irq_type, unsigned int hw_prio,
216c107171bSChristian König atomic_t *sched_score)
217d38ceaf9SAlex Deucher {
218ebdd2e9dSNirmoy Das int r;
219b249e18dSAlex Deucher int sched_hw_submission = amdgpu_sched_hw_submission;
2201c6d567bSNirmoy Das u32 *num_sched;
2211c6d567bSNirmoy Das u32 hw_ip;
222c30ddcecSBas Nieuwenhuizen unsigned int max_ibs_dw;
223b249e18dSAlex Deucher
224b249e18dSAlex Deucher /* Set the hw submission limit higher for KIQ because
225b249e18dSAlex Deucher * it's used for a number of gfx/compute tasks by both
226b249e18dSAlex Deucher * KFD and KGD which may have outstanding fences and
227b249e18dSAlex Deucher * it doesn't really use the gpu scheduler anyway;
228b249e18dSAlex Deucher * KIQ tasks get submitted directly to the ring.
229b249e18dSAlex Deucher */
230b249e18dSAlex Deucher if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
231b249e18dSAlex Deucher sched_hw_submission = max(sched_hw_submission, 256);
23234e087e8SJack Xiao if (ring->funcs->type == AMDGPU_RING_TYPE_MES)
23334e087e8SJack Xiao sched_hw_submission = 8;
2341d31408aSChristian König else if (ring == &adev->sdma.instance[0].page)
2351d31408aSChristian König sched_hw_submission = 256;
236d38ceaf9SAlex Deucher
237d38ceaf9SAlex Deucher if (ring->adev == NULL) {
238d38ceaf9SAlex Deucher if (adev->num_rings >= AMDGPU_MAX_RINGS)
239d38ceaf9SAlex Deucher return -EINVAL;
240d38ceaf9SAlex Deucher
241d38ceaf9SAlex Deucher ring->adev = adev;
2425fd8518dSAndrey Grodzovsky ring->num_hw_submission = sched_hw_submission;
2435fd8518dSAndrey Grodzovsky ring->sched_score = sched_score;
24448e9fbd1SChristian König ring->vmid_wait = dma_fence_get_stub();
245502b6cefSJack Xiao
246502b6cefSJack Xiao if (!ring->is_mes_queue) {
247502b6cefSJack Xiao ring->idx = adev->num_rings++;
248502b6cefSJack Xiao adev->rings[ring->idx] = ring;
249502b6cefSJack Xiao }
250502b6cefSJack Xiao
2515fd8518dSAndrey Grodzovsky r = amdgpu_fence_driver_init_ring(ring);
2524f839a24SChristian König if (r)
2534f839a24SChristian König return r;
254d38ceaf9SAlex Deucher }
255d38ceaf9SAlex Deucher
256502b6cefSJack Xiao if (ring->is_mes_queue) {
257502b6cefSJack Xiao ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring,
258502b6cefSJack Xiao AMDGPU_MES_CTX_RPTR_OFFS);
259502b6cefSJack Xiao ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring,
260502b6cefSJack Xiao AMDGPU_MES_CTX_WPTR_OFFS);
261502b6cefSJack Xiao ring->fence_offs = amdgpu_mes_ctx_get_offs(ring,
262502b6cefSJack Xiao AMDGPU_MES_CTX_FENCE_OFFS);
263502b6cefSJack Xiao ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring,
264502b6cefSJack Xiao AMDGPU_MES_CTX_TRAIL_FENCE_OFFS);
265502b6cefSJack Xiao ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring,
266502b6cefSJack Xiao AMDGPU_MES_CTX_COND_EXE_OFFS);
267502b6cefSJack Xiao } else {
268131b4b36SAlex Deucher r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
269d38ceaf9SAlex Deucher if (r) {
270d38ceaf9SAlex Deucher dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
271d38ceaf9SAlex Deucher return r;
272d38ceaf9SAlex Deucher }
273d38ceaf9SAlex Deucher
274131b4b36SAlex Deucher r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
275d38ceaf9SAlex Deucher if (r) {
276d38ceaf9SAlex Deucher dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
277d38ceaf9SAlex Deucher return r;
278d38ceaf9SAlex Deucher }
279d38ceaf9SAlex Deucher
280131b4b36SAlex Deucher r = amdgpu_device_wb_get(adev, &ring->fence_offs);
281d38ceaf9SAlex Deucher if (r) {
282d38ceaf9SAlex Deucher dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
283d38ceaf9SAlex Deucher return r;
284d38ceaf9SAlex Deucher }
285d38ceaf9SAlex Deucher
286ef3e1323SJack Xiao r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs);
287ef3e1323SJack Xiao if (r) {
288502b6cefSJack Xiao dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r);
289ef3e1323SJack Xiao return r;
290ef3e1323SJack Xiao }
291ef3e1323SJack Xiao
292131b4b36SAlex Deucher r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
293128cff1aSMonk Liu if (r) {
294128cff1aSMonk Liu dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
295128cff1aSMonk Liu return r;
296128cff1aSMonk Liu }
297502b6cefSJack Xiao }
298502b6cefSJack Xiao
299502b6cefSJack Xiao ring->fence_gpu_addr =
300502b6cefSJack Xiao amdgpu_ring_get_gpu_addr(ring, ring->fence_offs);
301502b6cefSJack Xiao ring->fence_cpu_addr =
302502b6cefSJack Xiao amdgpu_ring_get_cpu_addr(ring, ring->fence_offs);
303502b6cefSJack Xiao
304502b6cefSJack Xiao ring->rptr_gpu_addr =
305502b6cefSJack Xiao amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs);
306502b6cefSJack Xiao ring->rptr_cpu_addr =
307502b6cefSJack Xiao amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs);
308502b6cefSJack Xiao
309502b6cefSJack Xiao ring->wptr_gpu_addr =
310502b6cefSJack Xiao amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs);
311502b6cefSJack Xiao ring->wptr_cpu_addr =
312502b6cefSJack Xiao amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs);
313502b6cefSJack Xiao
314502b6cefSJack Xiao ring->trail_fence_gpu_addr =
315502b6cefSJack Xiao amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs);
316502b6cefSJack Xiao ring->trail_fence_cpu_addr =
317502b6cefSJack Xiao amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs);
318502b6cefSJack Xiao
319502b6cefSJack Xiao ring->cond_exe_gpu_addr =
320502b6cefSJack Xiao amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs);
321502b6cefSJack Xiao ring->cond_exe_cpu_addr =
322502b6cefSJack Xiao amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs);
323502b6cefSJack Xiao
324714fbf80SMonk Liu /* always set cond_exec_polling to CONTINUE */
325714fbf80SMonk Liu *ring->cond_exe_cpu_addr = 1;
326128cff1aSMonk Liu
3274d614ce8STao Zhou if (ring->funcs->type != AMDGPU_RING_TYPE_CPER) {
328d38ceaf9SAlex Deucher r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
329d38ceaf9SAlex Deucher if (r) {
330d38ceaf9SAlex Deucher dev_err(adev->dev, "failed initializing fences (%d).\n", r);
331d38ceaf9SAlex Deucher return r;
332d38ceaf9SAlex Deucher }
333d38ceaf9SAlex Deucher
334c30ddcecSBas Nieuwenhuizen max_ibs_dw = ring->funcs->emit_frame_size +
335c30ddcecSBas Nieuwenhuizen amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size;
336c30ddcecSBas Nieuwenhuizen max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
337c30ddcecSBas Nieuwenhuizen
3381d6ecab1SSrinivasan Shanmugam if (WARN_ON(max_ibs_dw > max_dw))
339c30ddcecSBas Nieuwenhuizen max_dw = max_ibs_dw;
340c30ddcecSBas Nieuwenhuizen
341b249e18dSAlex Deucher ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
3424d614ce8STao Zhou } else {
3434d614ce8STao Zhou ring->ring_size = roundup_pow_of_two(max_dw * 4);
3444d614ce8STao Zhou ring->count_dw = (ring->ring_size - 4) >> 2;
3454d614ce8STao Zhou /* ring buffer is empty now */
3464d614ce8STao Zhou ring->wptr = *ring->rptr_cpu_addr = 0;
3474d614ce8STao Zhou }
348d38ceaf9SAlex Deucher
349e09706f4SMonk Liu ring->buf_mask = (ring->ring_size / 4) - 1;
350e09706f4SMonk Liu ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
351e09706f4SMonk Liu 0xffffffffffffffff : ring->buf_mask;
3524d3c4f4fS[email protected] /* Initialize cached_rptr to 0 */
3534d3c4f4fS[email protected] ring->cached_rptr = 0;
354502b6cefSJack Xiao
355d38ceaf9SAlex Deucher /* Allocate ring buffer */
356502b6cefSJack Xiao if (ring->is_mes_queue) {
357502b6cefSJack Xiao int offset = 0;
358502b6cefSJack Xiao
359502b6cefSJack Xiao BUG_ON(ring->ring_size > PAGE_SIZE*4);
360502b6cefSJack Xiao
361502b6cefSJack Xiao offset = amdgpu_mes_ctx_get_offs(ring,
362502b6cefSJack Xiao AMDGPU_MES_CTX_RING_OFFS);
363502b6cefSJack Xiao ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
364502b6cefSJack Xiao ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
365502b6cefSJack Xiao amdgpu_ring_clear_ring(ring);
366502b6cefSJack Xiao
367502b6cefSJack Xiao } else if (ring->ring_obj == NULL) {
368c8c1a1d2SBoyuan Zhang r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
36937ac235bSChristian König AMDGPU_GEM_DOMAIN_GTT,
37037ac235bSChristian König &ring->ring_obj,
37137ac235bSChristian König &ring->gpu_addr,
37237ac235bSChristian König (void **)&ring->ring);
373d38ceaf9SAlex Deucher if (r) {
374d38ceaf9SAlex Deucher dev_err(adev->dev, "(%d) ring create failed\n", r);
375d38ceaf9SAlex Deucher return r;
376d38ceaf9SAlex Deucher }
377f6bd7942SMonk Liu amdgpu_ring_clear_ring(ring);
378d38ceaf9SAlex Deucher }
379536fbf94SKen Wang
380a3f1cf35SChristian König ring->max_dw = max_dw;
381ebdd2e9dSNirmoy Das ring->hw_prio = hw_prio;
382d38ceaf9SAlex Deucher
383be168493SMa Jun if (!ring->no_scheduler && ring->funcs->type < AMDGPU_HW_IP_NUM) {
3841c6d567bSNirmoy Das hw_ip = ring->funcs->type;
3851c6d567bSNirmoy Das num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds;
3861c6d567bSNirmoy Das adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] =
3871c6d567bSNirmoy Das &ring->sched;
3881c6d567bSNirmoy Das }
3891c6d567bSNirmoy Das
390d38ceaf9SAlex Deucher return 0;
391d38ceaf9SAlex Deucher }
392d38ceaf9SAlex Deucher
393d38ceaf9SAlex Deucher /**
394d38ceaf9SAlex Deucher * amdgpu_ring_fini - tear down the driver ring struct.
395d38ceaf9SAlex Deucher *
396d38ceaf9SAlex Deucher * @ring: amdgpu_ring structure holding ring information
397d38ceaf9SAlex Deucher *
398d38ceaf9SAlex Deucher * Tear down the driver information for the selected ring (all asics).
399d38ceaf9SAlex Deucher */
amdgpu_ring_fini(struct amdgpu_ring * ring)400d38ceaf9SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring)
401d38ceaf9SAlex Deucher {
402d38ceaf9SAlex Deucher
40341cc07cfSTrigger Huang /* Not to finish a ring which is not initialized */
404502b6cefSJack Xiao if (!(ring->adev) ||
405502b6cefSJack Xiao (!ring->is_mes_queue && !(ring->adev->rings[ring->idx])))
40641cc07cfSTrigger Huang return;
40741cc07cfSTrigger Huang
4086f9f9604SNirmoy Das ring->sched.ready = false;
4096f9f9604SNirmoy Das
410502b6cefSJack Xiao if (!ring->is_mes_queue) {
411131b4b36SAlex Deucher amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
412131b4b36SAlex Deucher amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
4137014285aSKen Wang
414131b4b36SAlex Deucher amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
415131b4b36SAlex Deucher amdgpu_device_wb_free(ring->adev, ring->fence_offs);
416d38ceaf9SAlex Deucher
4178640faedSJunwei Zhang amdgpu_bo_free_kernel(&ring->ring_obj,
4188640faedSJunwei Zhang &ring->gpu_addr,
4198640faedSJunwei Zhang (void **)&ring->ring);
42031d7c3a4SJack Xiao } else {
42131d7c3a4SJack Xiao kfree(ring->fence_drv.fences);
422502b6cefSJack Xiao }
4238640faedSJunwei Zhang
4243af81440SChristian König dma_fence_put(ring->vmid_wait);
4253af81440SChristian König ring->vmid_wait = NULL;
42610dd74eaSJames Zhu ring->me = 0;
4273af81440SChristian König
428502b6cefSJack Xiao if (!ring->is_mes_queue)
429d8907643SGrazvydas Ignotas ring->adev->rings[ring->idx] = NULL;
430d38ceaf9SAlex Deucher }
431d38ceaf9SAlex Deucher
43282853638SAlex Deucher /**
43382853638SAlex Deucher * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
43482853638SAlex Deucher *
43535c7fad9SLee Jones * @ring: ring to write to
43682853638SAlex Deucher * @reg0: register to write
43782853638SAlex Deucher * @reg1: register to wait on
43882853638SAlex Deucher * @ref: reference value to write/wait on
43982853638SAlex Deucher * @mask: mask to wait on
44082853638SAlex Deucher *
44182853638SAlex Deucher * Helper for rings that don't support write and wait in a
44282853638SAlex Deucher * single oneshot packet.
44382853638SAlex Deucher */
amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring * ring,uint32_t reg0,uint32_t reg1,uint32_t ref,uint32_t mask)44482853638SAlex Deucher void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
44582853638SAlex Deucher uint32_t reg0, uint32_t reg1,
44682853638SAlex Deucher uint32_t ref, uint32_t mask)
44782853638SAlex Deucher {
44882853638SAlex Deucher amdgpu_ring_emit_wreg(ring, reg0, ref);
44982853638SAlex Deucher amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
45082853638SAlex Deucher }
45182853638SAlex Deucher
4527876fa4fSChristian König /**
4537876fa4fSChristian König * amdgpu_ring_soft_recovery - try to soft recover a ring lockup
4547876fa4fSChristian König *
4557876fa4fSChristian König * @ring: ring to try the recovery on
4567876fa4fSChristian König * @vmid: VMID we try to get going again
4577876fa4fSChristian König * @fence: timedout fence
4587876fa4fSChristian König *
4597876fa4fSChristian König * Tries to get a ring proceeding again when it is stuck.
4607876fa4fSChristian König */
amdgpu_ring_soft_recovery(struct amdgpu_ring * ring,unsigned int vmid,struct dma_fence * fence)4617876fa4fSChristian König bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
4627876fa4fSChristian König struct dma_fence *fence)
4637876fa4fSChristian König {
46489fae8dcSChristian König unsigned long flags;
465ffde7210SAndré Almeida ktime_t deadline;
46689fae8dcSChristian König
467ffde7210SAndré Almeida if (unlikely(ring->adev->debug_disable_soft_recovery))
468ffde7210SAndré Almeida return false;
469ffde7210SAndré Almeida
470ffde7210SAndré Almeida deadline = ktime_add_us(ktime_get(), 10000);
4717876fa4fSChristian König
472ae1589f6SMonk Liu if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence)
4737876fa4fSChristian König return false;
4747876fa4fSChristian König
47589fae8dcSChristian König spin_lock_irqsave(fence->lock, flags);
47689fae8dcSChristian König if (!dma_fence_is_signaled_locked(fence))
47789fae8dcSChristian König dma_fence_set_error(fence, -ENODATA);
47889fae8dcSChristian König spin_unlock_irqrestore(fence->lock, flags);
47989fae8dcSChristian König
4807876fa4fSChristian König atomic_inc(&ring->adev->gpu_reset_counter);
4817876fa4fSChristian König while (!dma_fence_is_signaled(fence) &&
4827876fa4fSChristian König ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0)
4837876fa4fSChristian König ring->funcs->soft_recovery(ring, vmid);
4847876fa4fSChristian König
4857876fa4fSChristian König return dma_fence_is_signaled(fence);
4867876fa4fSChristian König }
4877876fa4fSChristian König
488d38ceaf9SAlex Deucher /*
489d38ceaf9SAlex Deucher * Debugfs info
490d38ceaf9SAlex Deucher */
491d38ceaf9SAlex Deucher #if defined(CONFIG_DEBUG_FS)
492d38ceaf9SAlex Deucher
4934f4824b5STom St Denis /* Layout of file is 12 bytes consisting of
4944f4824b5STom St Denis * - rptr
4954f4824b5STom St Denis * - wptr
4964f4824b5STom St Denis * - driver's copy of wptr
4974f4824b5STom St Denis *
4984f4824b5STom St Denis * followed by n-words of ring data
499d38ceaf9SAlex Deucher */
amdgpu_debugfs_ring_read(struct file * f,char __user * buf,size_t size,loff_t * pos)5004f4824b5STom St Denis static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
5014f4824b5STom St Denis size_t size, loff_t *pos)
5024f4824b5STom St Denis {
50345063097SAl Viro struct amdgpu_ring *ring = file_inode(f)->i_private;
5044f4824b5STom St Denis uint32_t value, result, early[3];
5055a142824STao Zhou uint64_t p;
506ebbc2adaSTim Huang loff_t i;
507ebbc2adaSTim Huang int r;
5084f4824b5STom St Denis
509c71dbd93STom St Denis if (*pos & 3 || size & 3)
5104f4824b5STom St Denis return -EINVAL;
5114f4824b5STom St Denis
5124f4824b5STom St Denis result = 0;
5134f4824b5STom St Denis
5144f4824b5STom St Denis if (*pos < 12) {
5158652920dSTao Zhou if (ring->funcs->type == AMDGPU_RING_TYPE_CPER)
5168652920dSTao Zhou mutex_lock(&ring->adev->cper.ring_lock);
5178652920dSTao Zhou
5189c5c71bbSTom St Denis early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
519ec63982eSTom St Denis early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
520ec63982eSTom St Denis early[2] = ring->wptr & ring->buf_mask;
5214f4824b5STom St Denis for (i = *pos / 4; i < 3 && size; i++) {
5224f4824b5STom St Denis r = put_user(early[i], (uint32_t *)buf);
5238652920dSTao Zhou if (r) {
5248652920dSTao Zhou result = r;
5258652920dSTao Zhou goto out;
5268652920dSTao Zhou }
5274f4824b5STom St Denis buf += 4;
5284f4824b5STom St Denis result += 4;
5294f4824b5STom St Denis size -= 4;
5304f4824b5STom St Denis *pos += 4;
531c7e6be23SChristian König }
532d38ceaf9SAlex Deucher }
533d38ceaf9SAlex Deucher
5345a142824STao Zhou if (ring->funcs->type != AMDGPU_RING_TYPE_CPER) {
5354f4824b5STom St Denis while (size) {
5364f4824b5STom St Denis if (*pos >= (ring->ring_size + 12))
5374f4824b5STom St Denis return result;
5384f4824b5STom St Denis
5394f4824b5STom St Denis value = ring->ring[(*pos - 12)/4];
5404f4824b5STom St Denis r = put_user(value, (uint32_t *)buf);
5414f4824b5STom St Denis if (r)
5424f4824b5STom St Denis return r;
5434f4824b5STom St Denis buf += 4;
5444f4824b5STom St Denis result += 4;
5454f4824b5STom St Denis size -= 4;
5464f4824b5STom St Denis *pos += 4;
5474f4824b5STom St Denis }
5485a142824STao Zhou } else {
5495a142824STao Zhou p = early[0];
5505a142824STao Zhou if (early[0] <= early[1])
5515a142824STao Zhou size = (early[1] - early[0]);
5525a142824STao Zhou else
5535a142824STao Zhou size = ring->ring_size - (early[0] - early[1]);
5545a142824STao Zhou
5555a142824STao Zhou while (size) {
5565a142824STao Zhou if (p == early[1])
5578652920dSTao Zhou goto out;
5585a142824STao Zhou
5595a142824STao Zhou value = ring->ring[p];
5605a142824STao Zhou r = put_user(value, (uint32_t *)buf);
5618652920dSTao Zhou if (r) {
5628652920dSTao Zhou result = r;
5638652920dSTao Zhou goto out;
5648652920dSTao Zhou }
5655a142824STao Zhou
5665a142824STao Zhou buf += 4;
5675a142824STao Zhou result += 4;
5685a142824STao Zhou size--;
5695a142824STao Zhou p++;
5705a142824STao Zhou p &= ring->ptr_mask;
5715a142824STao Zhou }
5725a142824STao Zhou }
5734f4824b5STom St Denis
5748652920dSTao Zhou out:
5758652920dSTao Zhou if (ring->funcs->type == AMDGPU_RING_TYPE_CPER)
5768652920dSTao Zhou mutex_unlock(&ring->adev->cper.ring_lock);
5778652920dSTao Zhou
5784f4824b5STom St Denis return result;
5794f4824b5STom St Denis }
5804f4824b5STom St Denis
amdgpu_debugfs_virt_ring_read(struct file * f,char __user * buf,size_t size,loff_t * pos)581a91d91b6STony Yi static ssize_t amdgpu_debugfs_virt_ring_read(struct file *f, char __user *buf,
582a91d91b6STony Yi size_t size, loff_t *pos)
583a91d91b6STony Yi {
584a91d91b6STony Yi struct amdgpu_ring *ring = file_inode(f)->i_private;
585a91d91b6STony Yi
586a91d91b6STony Yi if (*pos & 3 || size & 3)
587a91d91b6STony Yi return -EINVAL;
588a91d91b6STony Yi
589a91d91b6STony Yi if (ring->funcs->type == AMDGPU_RING_TYPE_CPER)
590a91d91b6STony Yi amdgpu_virt_req_ras_cper_dump(ring->adev, false);
591a91d91b6STony Yi
592a91d91b6STony Yi return amdgpu_debugfs_ring_read(f, buf, size, pos);
593a91d91b6STony Yi }
594a91d91b6STony Yi
5954f4824b5STom St Denis static const struct file_operations amdgpu_debugfs_ring_fops = {
5964f4824b5STom St Denis .owner = THIS_MODULE,
5974f4824b5STom St Denis .read = amdgpu_debugfs_ring_read,
5984f4824b5STom St Denis .llseek = default_llseek
5994f4824b5STom St Denis };
600d38ceaf9SAlex Deucher
601a91d91b6STony Yi static const struct file_operations amdgpu_debugfs_virt_ring_fops = {
602a91d91b6STony Yi .owner = THIS_MODULE,
603a91d91b6STony Yi .read = amdgpu_debugfs_virt_ring_read,
604a91d91b6STony Yi .llseek = default_llseek
605a91d91b6STony Yi };
606a91d91b6STony Yi
amdgpu_debugfs_mqd_read(struct file * f,char __user * buf,size_t size,loff_t * pos)607445d85e3SAlex Deucher static ssize_t amdgpu_debugfs_mqd_read(struct file *f, char __user *buf,
608445d85e3SAlex Deucher size_t size, loff_t *pos)
609445d85e3SAlex Deucher {
610445d85e3SAlex Deucher struct amdgpu_ring *ring = file_inode(f)->i_private;
611*1f86f412SChristian König ssize_t bytes = min_t(ssize_t, ring->mqd_size - *pos, size);
612*1f86f412SChristian König void *from = ((u8 *)ring->mqd_ptr) + *pos;
613445d85e3SAlex Deucher
614*1f86f412SChristian König if (*pos > ring->mqd_size)
615*1f86f412SChristian König return 0;
616445d85e3SAlex Deucher
617*1f86f412SChristian König if (copy_to_user(buf, from, bytes))
618*1f86f412SChristian König return -EFAULT;
619445d85e3SAlex Deucher
620*1f86f412SChristian König *pos += bytes;
621*1f86f412SChristian König return bytes;
622445d85e3SAlex Deucher }
623445d85e3SAlex Deucher
624445d85e3SAlex Deucher static const struct file_operations amdgpu_debugfs_mqd_fops = {
625445d85e3SAlex Deucher .owner = THIS_MODULE,
626445d85e3SAlex Deucher .read = amdgpu_debugfs_mqd_read,
627445d85e3SAlex Deucher .llseek = default_llseek
628445d85e3SAlex Deucher };
629445d85e3SAlex Deucher
amdgpu_debugfs_ring_error(void * data,u64 val)630b13eb02bSChristian König static int amdgpu_debugfs_ring_error(void *data, u64 val)
631b13eb02bSChristian König {
632b13eb02bSChristian König struct amdgpu_ring *ring = data;
633b13eb02bSChristian König
634b13eb02bSChristian König amdgpu_fence_driver_set_error(ring, val);
635b13eb02bSChristian König return 0;
636b13eb02bSChristian König }
637b13eb02bSChristian König
638b13eb02bSChristian König DEFINE_DEBUGFS_ATTRIBUTE_SIGNED(amdgpu_debugfs_error_fops, NULL,
639b13eb02bSChristian König amdgpu_debugfs_ring_error, "%lld\n");
640b13eb02bSChristian König
641d38ceaf9SAlex Deucher #endif
642d38ceaf9SAlex Deucher
amdgpu_debugfs_ring_init(struct amdgpu_device * adev,struct amdgpu_ring * ring)64362d266b2SNirmoy Das void amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
644771c8ec1SChristian König struct amdgpu_ring *ring)
645d38ceaf9SAlex Deucher {
646d38ceaf9SAlex Deucher #if defined(CONFIG_DEBUG_FS)
6474a580877SLuben Tuikov struct drm_minor *minor = adev_to_drm(adev)->primary;
64862d266b2SNirmoy Das struct dentry *root = minor->debugfs_root;
6494f4824b5STom St Denis char name[32];
650771c8ec1SChristian König
651771c8ec1SChristian König sprintf(name, "amdgpu_ring_%s", ring->name);
652a91d91b6STony Yi if (amdgpu_sriov_vf(adev))
653a91d91b6STony Yi debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
654a91d91b6STony Yi &amdgpu_debugfs_virt_ring_fops,
655a91d91b6STony Yi ring->ring_size + 12);
656a91d91b6STony Yi else
6571d6ecab1SSrinivasan Shanmugam debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
65862d266b2SNirmoy Das &amdgpu_debugfs_ring_fops,
65962d266b2SNirmoy Das ring->ring_size + 12);
660771c8ec1SChristian König
661445d85e3SAlex Deucher if (ring->mqd_obj) {
662445d85e3SAlex Deucher sprintf(name, "amdgpu_mqd_%s", ring->name);
6631d6ecab1SSrinivasan Shanmugam debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
664445d85e3SAlex Deucher &amdgpu_debugfs_mqd_fops,
665445d85e3SAlex Deucher ring->mqd_size);
666445d85e3SAlex Deucher }
667b13eb02bSChristian König
668b13eb02bSChristian König sprintf(name, "amdgpu_error_%s", ring->name);
669b13eb02bSChristian König debugfs_create_file(name, 0200, root, ring,
670b13eb02bSChristian König &amdgpu_debugfs_error_fops);
671b13eb02bSChristian König
672d38ceaf9SAlex Deucher #endif
673d38ceaf9SAlex Deucher }
674a909c6bdSMonk Liu
675c66ed765SAndrey Grodzovsky /**
676c66ed765SAndrey Grodzovsky * amdgpu_ring_test_helper - tests ring and set sched readiness status
677c66ed765SAndrey Grodzovsky *
678c66ed765SAndrey Grodzovsky * @ring: ring to try the recovery on
679c66ed765SAndrey Grodzovsky *
680c66ed765SAndrey Grodzovsky * Tests ring and set sched readiness status
681c66ed765SAndrey Grodzovsky *
682c66ed765SAndrey Grodzovsky * Returns 0 on success, error on failure.
683c66ed765SAndrey Grodzovsky */
amdgpu_ring_test_helper(struct amdgpu_ring * ring)684c66ed765SAndrey Grodzovsky int amdgpu_ring_test_helper(struct amdgpu_ring *ring)
685c66ed765SAndrey Grodzovsky {
686dc9eeff8SChristian König struct amdgpu_device *adev = ring->adev;
687c66ed765SAndrey Grodzovsky int r;
688c66ed765SAndrey Grodzovsky
689c66ed765SAndrey Grodzovsky r = amdgpu_ring_test_ring(ring);
690dc9eeff8SChristian König if (r)
691dc9eeff8SChristian König DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n",
692dc9eeff8SChristian König ring->name, r);
693dc9eeff8SChristian König else
694dc9eeff8SChristian König DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n",
695dc9eeff8SChristian König ring->name);
696c66ed765SAndrey Grodzovsky
697c66ed765SAndrey Grodzovsky ring->sched.ready = !r;
698bb34bc2cSMa Jun
699c66ed765SAndrey Grodzovsky return r;
700c66ed765SAndrey Grodzovsky }
70180af9daaSJack Xiao
amdgpu_ring_to_mqd_prop(struct amdgpu_ring * ring,struct amdgpu_mqd_prop * prop)70280af9daaSJack Xiao static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring,
70380af9daaSJack Xiao struct amdgpu_mqd_prop *prop)
70480af9daaSJack Xiao {
70580af9daaSJack Xiao struct amdgpu_device *adev = ring->adev;
70691963397SFriedrich Vock bool is_high_prio_compute = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE &&
70791963397SFriedrich Vock amdgpu_gfx_is_high_priority_compute_queue(adev, ring);
70891963397SFriedrich Vock bool is_high_prio_gfx = ring->funcs->type == AMDGPU_RING_TYPE_GFX &&
70991963397SFriedrich Vock amdgpu_gfx_is_high_priority_graphics_queue(adev, ring);
71080af9daaSJack Xiao
71180af9daaSJack Xiao memset(prop, 0, sizeof(*prop));
71280af9daaSJack Xiao
71380af9daaSJack Xiao prop->mqd_gpu_addr = ring->mqd_gpu_addr;
71480af9daaSJack Xiao prop->hqd_base_gpu_addr = ring->gpu_addr;
71580af9daaSJack Xiao prop->rptr_gpu_addr = ring->rptr_gpu_addr;
71680af9daaSJack Xiao prop->wptr_gpu_addr = ring->wptr_gpu_addr;
71780af9daaSJack Xiao prop->queue_size = ring->ring_size;
71880af9daaSJack Xiao prop->eop_gpu_addr = ring->eop_gpu_addr;
71980af9daaSJack Xiao prop->use_doorbell = ring->use_doorbell;
72080af9daaSJack Xiao prop->doorbell_index = ring->doorbell_index;
72180af9daaSJack Xiao
72280af9daaSJack Xiao /* map_queues packet doesn't need activate the queue,
72380af9daaSJack Xiao * so only kiq need set this field.
72480af9daaSJack Xiao */
72580af9daaSJack Xiao prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ;
72680af9daaSJack Xiao
72791963397SFriedrich Vock prop->allow_tunneling = is_high_prio_compute;
72891963397SFriedrich Vock if (is_high_prio_compute || is_high_prio_gfx) {
72980af9daaSJack Xiao prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH;
730b07d1d73SArunpravin Paneer Selvam prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM;
73180af9daaSJack Xiao }
73280af9daaSJack Xiao }
73380af9daaSJack Xiao
amdgpu_ring_init_mqd(struct amdgpu_ring * ring)73480af9daaSJack Xiao int amdgpu_ring_init_mqd(struct amdgpu_ring *ring)
73580af9daaSJack Xiao {
73680af9daaSJack Xiao struct amdgpu_device *adev = ring->adev;
73780af9daaSJack Xiao struct amdgpu_mqd *mqd_mgr;
73880af9daaSJack Xiao struct amdgpu_mqd_prop prop;
73980af9daaSJack Xiao
74080af9daaSJack Xiao amdgpu_ring_to_mqd_prop(ring, &prop);
74180af9daaSJack Xiao
74280af9daaSJack Xiao ring->wptr = 0;
74380af9daaSJack Xiao
74480af9daaSJack Xiao if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
74580af9daaSJack Xiao mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE];
74680af9daaSJack Xiao else
74780af9daaSJack Xiao mqd_mgr = &adev->mqds[ring->funcs->type];
74880af9daaSJack Xiao
74980af9daaSJack Xiao return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop);
75080af9daaSJack Xiao }
7513f4c175dSJiadong.Zhu
amdgpu_ring_ib_begin(struct amdgpu_ring * ring)7523f4c175dSJiadong.Zhu void amdgpu_ring_ib_begin(struct amdgpu_ring *ring)
7533f4c175dSJiadong.Zhu {
7543f4c175dSJiadong.Zhu if (ring->is_sw_ring)
7553f4c175dSJiadong.Zhu amdgpu_sw_ring_ib_begin(ring);
7563f4c175dSJiadong.Zhu }
7573f4c175dSJiadong.Zhu
amdgpu_ring_ib_end(struct amdgpu_ring * ring)7583f4c175dSJiadong.Zhu void amdgpu_ring_ib_end(struct amdgpu_ring *ring)
7593f4c175dSJiadong.Zhu {
7603f4c175dSJiadong.Zhu if (ring->is_sw_ring)
7613f4c175dSJiadong.Zhu amdgpu_sw_ring_ib_end(ring);
7623f4c175dSJiadong.Zhu }
7638ff865beSJiadong Zhu
amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring * ring)7648ff865beSJiadong Zhu void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring)
7658ff865beSJiadong Zhu {
7668ff865beSJiadong Zhu if (ring->is_sw_ring)
7678ff865beSJiadong Zhu amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CONTROL);
7688ff865beSJiadong Zhu }
7698ff865beSJiadong Zhu
amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring * ring)7708ff865beSJiadong Zhu void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring)
7718ff865beSJiadong Zhu {
7728ff865beSJiadong Zhu if (ring->is_sw_ring)
7738ff865beSJiadong Zhu amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CE);
7748ff865beSJiadong Zhu }
7758ff865beSJiadong Zhu
amdgpu_ring_ib_on_emit_de(struct amdgpu_ring * ring)7768ff865beSJiadong Zhu void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring)
7778ff865beSJiadong Zhu {
7788ff865beSJiadong Zhu if (ring->is_sw_ring)
7798ff865beSJiadong Zhu amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_DE);
7808ff865beSJiadong Zhu }
781bb34bc2cSMa Jun
amdgpu_ring_sched_ready(struct amdgpu_ring * ring)782bb34bc2cSMa Jun bool amdgpu_ring_sched_ready(struct amdgpu_ring *ring)
783bb34bc2cSMa Jun {
784bb34bc2cSMa Jun if (!ring)
785bb34bc2cSMa Jun return false;
786bb34bc2cSMa Jun
787bb34bc2cSMa Jun if (ring->no_scheduler || !drm_sched_wqueue_ready(&ring->sched))
788bb34bc2cSMa Jun return false;
789bb34bc2cSMa Jun
790bb34bc2cSMa Jun return true;
791bb34bc2cSMa Jun }
792