1e071dce3SLijo Lazar /*
2e071dce3SLijo Lazar  * Copyright 2021 Advanced Micro Devices, Inc.
3e071dce3SLijo Lazar  *
4e071dce3SLijo Lazar  * Permission is hereby granted, free of charge, to any person obtaining a
5e071dce3SLijo Lazar  * copy of this software and associated documentation files (the "Software"),
6e071dce3SLijo Lazar  * to deal in the Software without restriction, including without limitation
7e071dce3SLijo Lazar  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e071dce3SLijo Lazar  * and/or sell copies of the Software, and to permit persons to whom the
9e071dce3SLijo Lazar  * Software is furnished to do so, subject to the following conditions:
10e071dce3SLijo Lazar  *
11e071dce3SLijo Lazar  * The above copyright notice and this permission notice shall be included in
12e071dce3SLijo Lazar  * all copies or substantial portions of the Software.
13e071dce3SLijo Lazar  *
14e071dce3SLijo Lazar  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e071dce3SLijo Lazar  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e071dce3SLijo Lazar  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e071dce3SLijo Lazar  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e071dce3SLijo Lazar  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e071dce3SLijo Lazar  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e071dce3SLijo Lazar  * OTHER DEALINGS IN THE SOFTWARE.
21e071dce3SLijo Lazar  *
22e071dce3SLijo Lazar  */
23e071dce3SLijo Lazar 
24e071dce3SLijo Lazar #include "amdgpu_reset.h"
25e071dce3SLijo Lazar #include "aldebaran.h"
26672c0218SVictor Zhao #include "sienna_cichlid.h"
27230dd6bbSKenneth Feng #include "smu_v13_0_10.h"
28e071dce3SLijo Lazar 
amdgpu_reset_xgmi_reset_on_init_suspend(struct amdgpu_device * adev)291e4acf4dSLijo Lazar static int amdgpu_reset_xgmi_reset_on_init_suspend(struct amdgpu_device *adev)
301e4acf4dSLijo Lazar {
31e095026fSSunil Khatri 	int i;
321e4acf4dSLijo Lazar 
331e4acf4dSLijo Lazar 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
341e4acf4dSLijo Lazar 		if (!adev->ip_blocks[i].status.valid)
351e4acf4dSLijo Lazar 			continue;
361e4acf4dSLijo Lazar 		if (!adev->ip_blocks[i].status.hw)
371e4acf4dSLijo Lazar 			continue;
381e4acf4dSLijo Lazar 		/* displays are handled in phase1 */
391e4acf4dSLijo Lazar 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
401e4acf4dSLijo Lazar 			continue;
411e4acf4dSLijo Lazar 
421e4acf4dSLijo Lazar 		/* XXX handle errors */
43e095026fSSunil Khatri 		amdgpu_ip_block_suspend(&adev->ip_blocks[i]);
441e4acf4dSLijo Lazar 		adev->ip_blocks[i].status.hw = false;
451e4acf4dSLijo Lazar 	}
461e4acf4dSLijo Lazar 
47591aec15SLijo Lazar 	/* VCN FW shared region is in frambuffer, there are some flags
48591aec15SLijo Lazar 	 * initialized in that region during sw_init. Make sure the region is
49591aec15SLijo Lazar 	 * backed up.
50591aec15SLijo Lazar 	 */
51591aec15SLijo Lazar 	amdgpu_vcn_save_vcpu_bo(adev);
52591aec15SLijo Lazar 
531e4acf4dSLijo Lazar 	return 0;
541e4acf4dSLijo Lazar }
551e4acf4dSLijo Lazar 
amdgpu_reset_xgmi_reset_on_init_prep_hwctxt(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)561e4acf4dSLijo Lazar static int amdgpu_reset_xgmi_reset_on_init_prep_hwctxt(
571e4acf4dSLijo Lazar 	struct amdgpu_reset_control *reset_ctl,
581e4acf4dSLijo Lazar 	struct amdgpu_reset_context *reset_context)
591e4acf4dSLijo Lazar {
601e4acf4dSLijo Lazar 	struct list_head *reset_device_list = reset_context->reset_device_list;
611e4acf4dSLijo Lazar 	struct amdgpu_device *tmp_adev;
621e4acf4dSLijo Lazar 	int r;
631e4acf4dSLijo Lazar 
641e4acf4dSLijo Lazar 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
651e4acf4dSLijo Lazar 		amdgpu_unregister_gpu_instance(tmp_adev);
661e4acf4dSLijo Lazar 		r = amdgpu_reset_xgmi_reset_on_init_suspend(tmp_adev);
671e4acf4dSLijo Lazar 		if (r) {
681e4acf4dSLijo Lazar 			dev_err(tmp_adev->dev,
691e4acf4dSLijo Lazar 				"xgmi reset on init: prepare for reset failed");
701e4acf4dSLijo Lazar 			return r;
711e4acf4dSLijo Lazar 		}
721e4acf4dSLijo Lazar 	}
731e4acf4dSLijo Lazar 
741e4acf4dSLijo Lazar 	return r;
751e4acf4dSLijo Lazar }
761e4acf4dSLijo Lazar 
amdgpu_reset_xgmi_reset_on_init_restore_hwctxt(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)771e4acf4dSLijo Lazar static int amdgpu_reset_xgmi_reset_on_init_restore_hwctxt(
781e4acf4dSLijo Lazar 	struct amdgpu_reset_control *reset_ctl,
791e4acf4dSLijo Lazar 	struct amdgpu_reset_context *reset_context)
801e4acf4dSLijo Lazar {
811e4acf4dSLijo Lazar 	struct list_head *reset_device_list = reset_context->reset_device_list;
821e4acf4dSLijo Lazar 	struct amdgpu_device *tmp_adev = NULL;
831e4acf4dSLijo Lazar 	int r;
841e4acf4dSLijo Lazar 
851e4acf4dSLijo Lazar 	r = amdgpu_device_reinit_after_reset(reset_context);
861e4acf4dSLijo Lazar 	if (r)
871e4acf4dSLijo Lazar 		return r;
881e4acf4dSLijo Lazar 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
891e4acf4dSLijo Lazar 		if (!tmp_adev->kfd.init_complete) {
901e4acf4dSLijo Lazar 			kgd2kfd_init_zone_device(tmp_adev);
911e4acf4dSLijo Lazar 			amdgpu_amdkfd_device_init(tmp_adev);
921e4acf4dSLijo Lazar 			amdgpu_amdkfd_drm_client_create(tmp_adev);
931e4acf4dSLijo Lazar 		}
941e4acf4dSLijo Lazar 	}
951e4acf4dSLijo Lazar 
961e4acf4dSLijo Lazar 	return r;
971e4acf4dSLijo Lazar }
981e4acf4dSLijo Lazar 
amdgpu_reset_xgmi_reset_on_init_perform_reset(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)991e4acf4dSLijo Lazar static int amdgpu_reset_xgmi_reset_on_init_perform_reset(
1001e4acf4dSLijo Lazar 	struct amdgpu_reset_control *reset_ctl,
1011e4acf4dSLijo Lazar 	struct amdgpu_reset_context *reset_context)
1021e4acf4dSLijo Lazar {
1031e4acf4dSLijo Lazar 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
1041e4acf4dSLijo Lazar 	struct list_head *reset_device_list = reset_context->reset_device_list;
1051e4acf4dSLijo Lazar 	struct amdgpu_device *tmp_adev = NULL;
1061e4acf4dSLijo Lazar 	int r;
1071e4acf4dSLijo Lazar 
1081e4acf4dSLijo Lazar 	dev_dbg(adev->dev, "xgmi roi - hw reset\n");
1091e4acf4dSLijo Lazar 
1101e4acf4dSLijo Lazar 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1111e4acf4dSLijo Lazar 		mutex_lock(&tmp_adev->reset_cntl->reset_lock);
1121e4acf4dSLijo Lazar 		tmp_adev->reset_cntl->active_reset =
1131e4acf4dSLijo Lazar 			amdgpu_asic_reset_method(adev);
1141e4acf4dSLijo Lazar 	}
1151e4acf4dSLijo Lazar 	r = 0;
1161e4acf4dSLijo Lazar 	/* Mode1 reset needs to be triggered on all devices together */
1171e4acf4dSLijo Lazar 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1181e4acf4dSLijo Lazar 		/* For XGMI run all resets in parallel to speed up the process */
1191e4acf4dSLijo Lazar 		if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
1201e4acf4dSLijo Lazar 			r = -EALREADY;
1211e4acf4dSLijo Lazar 		if (r) {
1221e4acf4dSLijo Lazar 			dev_err(tmp_adev->dev,
1231e4acf4dSLijo Lazar 				"xgmi reset on init: reset failed with error, %d",
1241e4acf4dSLijo Lazar 				r);
1251e4acf4dSLijo Lazar 			break;
1261e4acf4dSLijo Lazar 		}
1271e4acf4dSLijo Lazar 	}
1281e4acf4dSLijo Lazar 
1291e4acf4dSLijo Lazar 	/* For XGMI wait for all resets to complete before proceed */
1301e4acf4dSLijo Lazar 	if (!r) {
1311e4acf4dSLijo Lazar 		list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1321e4acf4dSLijo Lazar 			flush_work(&tmp_adev->xgmi_reset_work);
1331e4acf4dSLijo Lazar 			r = tmp_adev->asic_reset_res;
1341e4acf4dSLijo Lazar 			if (r)
1351e4acf4dSLijo Lazar 				break;
1361e4acf4dSLijo Lazar 		}
1371e4acf4dSLijo Lazar 	}
1381e4acf4dSLijo Lazar 
1391e4acf4dSLijo Lazar 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1401e4acf4dSLijo Lazar 		mutex_unlock(&tmp_adev->reset_cntl->reset_lock);
1411e4acf4dSLijo Lazar 		tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_NONE;
1421e4acf4dSLijo Lazar 	}
1431e4acf4dSLijo Lazar 
1441e4acf4dSLijo Lazar 	return r;
1451e4acf4dSLijo Lazar }
1461e4acf4dSLijo Lazar 
amdgpu_reset_do_xgmi_reset_on_init(struct amdgpu_reset_context * reset_context)1471e4acf4dSLijo Lazar int amdgpu_reset_do_xgmi_reset_on_init(
1481e4acf4dSLijo Lazar 	struct amdgpu_reset_context *reset_context)
1491e4acf4dSLijo Lazar {
1501e4acf4dSLijo Lazar 	struct list_head *reset_device_list = reset_context->reset_device_list;
1511e4acf4dSLijo Lazar 	struct amdgpu_device *adev;
1521e4acf4dSLijo Lazar 	int r;
1531e4acf4dSLijo Lazar 
1541e4acf4dSLijo Lazar 	if (!reset_device_list || list_empty(reset_device_list) ||
1551e4acf4dSLijo Lazar 	    list_is_singular(reset_device_list))
1561e4acf4dSLijo Lazar 		return -EINVAL;
1571e4acf4dSLijo Lazar 
1581e4acf4dSLijo Lazar 	adev = list_first_entry(reset_device_list, struct amdgpu_device,
1591e4acf4dSLijo Lazar 				reset_list);
1601e4acf4dSLijo Lazar 	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
1611e4acf4dSLijo Lazar 	if (r)
1621e4acf4dSLijo Lazar 		return r;
1631e4acf4dSLijo Lazar 
1641e4acf4dSLijo Lazar 	r = amdgpu_reset_perform_reset(adev, reset_context);
1651e4acf4dSLijo Lazar 
1661e4acf4dSLijo Lazar 	return r;
1671e4acf4dSLijo Lazar }
1681e4acf4dSLijo Lazar 
1691e4acf4dSLijo Lazar struct amdgpu_reset_handler xgmi_reset_on_init_handler = {
1701e4acf4dSLijo Lazar 	.reset_method = AMD_RESET_METHOD_ON_INIT,
1711e4acf4dSLijo Lazar 	.prepare_env = NULL,
1721e4acf4dSLijo Lazar 	.prepare_hwcontext = amdgpu_reset_xgmi_reset_on_init_prep_hwctxt,
1731e4acf4dSLijo Lazar 	.perform_reset = amdgpu_reset_xgmi_reset_on_init_perform_reset,
1741e4acf4dSLijo Lazar 	.restore_hwcontext = amdgpu_reset_xgmi_reset_on_init_restore_hwctxt,
1751e4acf4dSLijo Lazar 	.restore_env = NULL,
1761e4acf4dSLijo Lazar 	.do_reset = NULL,
1771e4acf4dSLijo Lazar };
1781e4acf4dSLijo Lazar 
amdgpu_reset_init(struct amdgpu_device * adev)179e071dce3SLijo Lazar int amdgpu_reset_init(struct amdgpu_device *adev)
180e071dce3SLijo Lazar {
181e071dce3SLijo Lazar 	int ret = 0;
182e071dce3SLijo Lazar 
1834e8303cfSLijo Lazar 	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
1849e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
1855cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
186*100350c3SAsad Kamal 	case IP_VERSION(13, 0, 12):
187a6bcffa5SHawking Zhang 	case IP_VERSION(13, 0, 14):
188142600e8SLijo Lazar 		ret = aldebaran_reset_init(adev);
189142600e8SLijo Lazar 		break;
190672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
191672c0218SVictor Zhao 		ret = sienna_cichlid_reset_init(adev);
192672c0218SVictor Zhao 		break;
193230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
194230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_init(adev);
195230dd6bbSKenneth Feng 		break;
196142600e8SLijo Lazar 	default:
197142600e8SLijo Lazar 		break;
198142600e8SLijo Lazar 	}
199142600e8SLijo Lazar 
200e071dce3SLijo Lazar 	return ret;
201e071dce3SLijo Lazar }
202e071dce3SLijo Lazar 
amdgpu_reset_fini(struct amdgpu_device * adev)203e071dce3SLijo Lazar int amdgpu_reset_fini(struct amdgpu_device *adev)
204e071dce3SLijo Lazar {
205e071dce3SLijo Lazar 	int ret = 0;
206e071dce3SLijo Lazar 
2074e8303cfSLijo Lazar 	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
2089e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
2095cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
210*100350c3SAsad Kamal 	case IP_VERSION(13, 0, 12):
211a6bcffa5SHawking Zhang 	case IP_VERSION(13, 0, 14):
212142600e8SLijo Lazar 		ret = aldebaran_reset_fini(adev);
213142600e8SLijo Lazar 		break;
214672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
215672c0218SVictor Zhao 		ret = sienna_cichlid_reset_fini(adev);
216672c0218SVictor Zhao 		break;
217230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
218230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_fini(adev);
219230dd6bbSKenneth Feng 		break;
220142600e8SLijo Lazar 	default:
221142600e8SLijo Lazar 		break;
222142600e8SLijo Lazar 	}
223142600e8SLijo Lazar 
224e071dce3SLijo Lazar 	return ret;
225e071dce3SLijo Lazar }
226e071dce3SLijo Lazar 
amdgpu_reset_prepare_hwcontext(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)227e071dce3SLijo Lazar int amdgpu_reset_prepare_hwcontext(struct amdgpu_device *adev,
228e071dce3SLijo Lazar 				   struct amdgpu_reset_context *reset_context)
229e071dce3SLijo Lazar {
230e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
231e071dce3SLijo Lazar 
232e071dce3SLijo Lazar 	if (adev->reset_cntl && adev->reset_cntl->get_reset_handler)
233e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
234e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
235e071dce3SLijo Lazar 	if (!reset_handler)
236b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
237e071dce3SLijo Lazar 
238e071dce3SLijo Lazar 	return reset_handler->prepare_hwcontext(adev->reset_cntl,
239e071dce3SLijo Lazar 						reset_context);
240e071dce3SLijo Lazar }
241e071dce3SLijo Lazar 
amdgpu_reset_perform_reset(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)242e071dce3SLijo Lazar int amdgpu_reset_perform_reset(struct amdgpu_device *adev,
243e071dce3SLijo Lazar 			       struct amdgpu_reset_context *reset_context)
244e071dce3SLijo Lazar {
245e071dce3SLijo Lazar 	int ret;
246e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
247e071dce3SLijo Lazar 
248e071dce3SLijo Lazar 	if (adev->reset_cntl)
249e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
250e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
251e071dce3SLijo Lazar 	if (!reset_handler)
252b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
253e071dce3SLijo Lazar 
254e071dce3SLijo Lazar 	ret = reset_handler->perform_reset(adev->reset_cntl, reset_context);
255e071dce3SLijo Lazar 	if (ret)
256e071dce3SLijo Lazar 		return ret;
257e071dce3SLijo Lazar 
258e071dce3SLijo Lazar 	return reset_handler->restore_hwcontext(adev->reset_cntl,
259e071dce3SLijo Lazar 						reset_context);
260e071dce3SLijo Lazar }
261cfbb6b00SAndrey Grodzovsky 
262cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_destroy_reset_domain(struct kref * ref)263cfbb6b00SAndrey Grodzovsky void amdgpu_reset_destroy_reset_domain(struct kref *ref)
264cfbb6b00SAndrey Grodzovsky {
265cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain = container_of(ref,
266cfbb6b00SAndrey Grodzovsky 								struct amdgpu_reset_domain,
267cfbb6b00SAndrey Grodzovsky 								refcount);
268cfbb6b00SAndrey Grodzovsky 	if (reset_domain->wq)
269cfbb6b00SAndrey Grodzovsky 		destroy_workqueue(reset_domain->wq);
270cfbb6b00SAndrey Grodzovsky 
271cfbb6b00SAndrey Grodzovsky 	kvfree(reset_domain);
272cfbb6b00SAndrey Grodzovsky }
273cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,char * wq_name)274cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain *amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,
275cfbb6b00SAndrey Grodzovsky 							     char *wq_name)
276cfbb6b00SAndrey Grodzovsky {
277cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain;
278cfbb6b00SAndrey Grodzovsky 
279cfbb6b00SAndrey Grodzovsky 	reset_domain = kvzalloc(sizeof(struct amdgpu_reset_domain), GFP_KERNEL);
280cfbb6b00SAndrey Grodzovsky 	if (!reset_domain) {
281cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate amdgpu_reset_domain!");
282cfbb6b00SAndrey Grodzovsky 		return NULL;
283cfbb6b00SAndrey Grodzovsky 	}
284cfbb6b00SAndrey Grodzovsky 
285cfbb6b00SAndrey Grodzovsky 	reset_domain->type = type;
286cfbb6b00SAndrey Grodzovsky 	kref_init(&reset_domain->refcount);
287cfbb6b00SAndrey Grodzovsky 
288cfbb6b00SAndrey Grodzovsky 	reset_domain->wq = create_singlethread_workqueue(wq_name);
289cfbb6b00SAndrey Grodzovsky 	if (!reset_domain->wq) {
290cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate wq for amdgpu_reset_domain!");
291cfbb6b00SAndrey Grodzovsky 		amdgpu_reset_put_reset_domain(reset_domain);
292cfbb6b00SAndrey Grodzovsky 		return NULL;
293cfbb6b00SAndrey Grodzovsky 
294cfbb6b00SAndrey Grodzovsky 	}
295cfbb6b00SAndrey Grodzovsky 
29689a7a870SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
297ab9a0b1fSAndrey Grodzovsky 	atomic_set(&reset_domain->reset_res, 0);
298d0fb18b5SAndrey Grodzovsky 	init_rwsem(&reset_domain->sem);
299d0fb18b5SAndrey Grodzovsky 
300cfbb6b00SAndrey Grodzovsky 	return reset_domain;
301cfbb6b00SAndrey Grodzovsky }
302cfbb6b00SAndrey Grodzovsky 
amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain * reset_domain)3033675c2f2SAndrey Grodzovsky void amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain *reset_domain)
304e923be99SAndrey Grodzovsky {
305e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 1);
306e923be99SAndrey Grodzovsky 	down_write(&reset_domain->sem);
307e923be99SAndrey Grodzovsky }
308e923be99SAndrey Grodzovsky 
309e923be99SAndrey Grodzovsky 
amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain * reset_domain)310e923be99SAndrey Grodzovsky void amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain *reset_domain)
311e923be99SAndrey Grodzovsky {
312e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
313e923be99SAndrey Grodzovsky 	up_write(&reset_domain->sem);
314e923be99SAndrey Grodzovsky }
3152656e1ceSEric Huang 
amdgpu_reset_get_desc(struct amdgpu_reset_context * rst_ctxt,char * buf,size_t len)3162656e1ceSEric Huang void amdgpu_reset_get_desc(struct amdgpu_reset_context *rst_ctxt, char *buf,
3172656e1ceSEric Huang 			   size_t len)
3182656e1ceSEric Huang {
3192656e1ceSEric Huang 	if (!buf || !len)
3202656e1ceSEric Huang 		return;
3212656e1ceSEric Huang 
3222656e1ceSEric Huang 	switch (rst_ctxt->src) {
3232656e1ceSEric Huang 	case AMDGPU_RESET_SRC_JOB:
3242656e1ceSEric Huang 		if (rst_ctxt->job) {
3257bed1df8SEric Huang 			snprintf(buf, len, "job hang on ring:%s",
3267bed1df8SEric Huang 				 rst_ctxt->job->base.sched->name);
3272656e1ceSEric Huang 		} else {
3282656e1ceSEric Huang 			strscpy(buf, "job hang", len);
3292656e1ceSEric Huang 		}
3302656e1ceSEric Huang 		break;
3312656e1ceSEric Huang 	case AMDGPU_RESET_SRC_RAS:
3322656e1ceSEric Huang 		strscpy(buf, "RAS error", len);
3332656e1ceSEric Huang 		break;
3342656e1ceSEric Huang 	case AMDGPU_RESET_SRC_MES:
3352656e1ceSEric Huang 		strscpy(buf, "MES hang", len);
3362656e1ceSEric Huang 		break;
3372656e1ceSEric Huang 	case AMDGPU_RESET_SRC_HWS:
3382656e1ceSEric Huang 		strscpy(buf, "HWS hang", len);
3392656e1ceSEric Huang 		break;
3402656e1ceSEric Huang 	case AMDGPU_RESET_SRC_USER:
3412656e1ceSEric Huang 		strscpy(buf, "user trigger", len);
3422656e1ceSEric Huang 		break;
3432656e1ceSEric Huang 	default:
3442656e1ceSEric Huang 		strscpy(buf, "unknown", len);
3452656e1ceSEric Huang 	}
3462656e1ceSEric Huang }
347a86e0c0eSLijo Lazar 
amdgpu_reset_in_recovery(struct amdgpu_device * adev)348a86e0c0eSLijo Lazar bool amdgpu_reset_in_recovery(struct amdgpu_device *adev)
349a86e0c0eSLijo Lazar {
350a86e0c0eSLijo Lazar 	return (adev->init_lvl->level == AMDGPU_INIT_LEVEL_RESET_RECOVERY);
351a86e0c0eSLijo Lazar }
352