1c030f2e4Sxinhui pan /*
2c030f2e4Sxinhui pan * Copyright 2018 Advanced Micro Devices, Inc.
3c030f2e4Sxinhui pan *
4c030f2e4Sxinhui pan * Permission is hereby granted, free of charge, to any person obtaining a
5c030f2e4Sxinhui pan * copy of this software and associated documentation files (the "Software"),
6c030f2e4Sxinhui pan * to deal in the Software without restriction, including without limitation
7c030f2e4Sxinhui pan * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c030f2e4Sxinhui pan * and/or sell copies of the Software, and to permit persons to whom the
9c030f2e4Sxinhui pan * Software is furnished to do so, subject to the following conditions:
10c030f2e4Sxinhui pan *
11c030f2e4Sxinhui pan * The above copyright notice and this permission notice shall be included in
12c030f2e4Sxinhui pan * all copies or substantial portions of the Software.
13c030f2e4Sxinhui pan *
14c030f2e4Sxinhui pan * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c030f2e4Sxinhui pan * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c030f2e4Sxinhui pan * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c030f2e4Sxinhui pan * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c030f2e4Sxinhui pan * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c030f2e4Sxinhui pan * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c030f2e4Sxinhui pan * OTHER DEALINGS IN THE SOFTWARE.
21c030f2e4Sxinhui pan *
22c030f2e4Sxinhui pan *
23c030f2e4Sxinhui pan */
24c030f2e4Sxinhui pan #ifndef _AMDGPU_RAS_H
25c030f2e4Sxinhui pan #define _AMDGPU_RAS_H
26c030f2e4Sxinhui pan
27c030f2e4Sxinhui pan #include <linux/debugfs.h>
28c030f2e4Sxinhui pan #include <linux/list.h>
2998b5bc87SYiPeng Chai #include <linux/kfifo.h>
30f493dd64SYiPeng Chai #include <linux/radix-tree.h>
31c030f2e4Sxinhui pan #include "ta_ras_if.h"
3264f55e62SAndrey Grodzovsky #include "amdgpu_ras_eeprom.h"
335b1270beSYang Wang #include "amdgpu_smuio.h"
34f5e4cc84SYang Wang #include "amdgpu_aca.h"
35c030f2e4Sxinhui pan
367cab2124Syipechai struct amdgpu_iv_entry;
377cab2124Syipechai
38cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_MEM_TRAINING(x) AMDGPU_GET_REG_FIELD(x, 0, 0)
39cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_FW_LOAD(x) AMDGPU_GET_REG_FIELD(x, 1, 1)
40cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_WAFL_LINK_TRAINING(x) AMDGPU_GET_REG_FIELD(x, 2, 2)
41cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_XGMI_LINK_TRAINING(x) AMDGPU_GET_REG_FIELD(x, 3, 3)
42cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_USR_CP_LINK_TRAINING(x) AMDGPU_GET_REG_FIELD(x, 4, 4)
43cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_USR_DP_LINK_TRAINING(x) AMDGPU_GET_REG_FIELD(x, 5, 5)
44cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_HBM_MEM_TEST(x) AMDGPU_GET_REG_FIELD(x, 6, 6)
45cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_HBM_BIST_TEST(x) AMDGPU_GET_REG_FIELD(x, 7, 7)
46cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_SOCKET_ID(x) AMDGPU_GET_REG_FIELD(x, 10, 8)
47cce4febbSHawking Zhang #define AMDGPU_RAS_GPU_ERR_AID_ID(x) AMDGPU_GET_REG_FIELD(x, 12, 11)
48cf85764eSHawking Zhang #define AMDGPU_RAS_GPU_ERR_HBM_ID(x) AMDGPU_GET_REG_FIELD(x, 14, 13)
49dfe9d047SHawking Zhang #define AMDGPU_RAS_GPU_ERR_DATA_ABORT(x) AMDGPU_GET_REG_FIELD(x, 29, 29)
50d4bd7a50SXiang Liu #define AMDGPU_RAS_GPU_ERR_GENERIC(x) AMDGPU_GET_REG_FIELD(x, 30, 30)
51cce4febbSHawking Zhang
52a474161eSHawking Zhang #define AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT 100
531731ba9bSHawking Zhang #define AMDGPU_RAS_BOOT_STEADY_STATUS 0xBA
541731ba9bSHawking Zhang #define AMDGPU_RAS_BOOT_STATUS_MASK 0xFF
551731ba9bSHawking Zhang
5635cd2cdaSGuchun Chen #define AMDGPU_RAS_FLAG_INIT_BY_VBIOS (0x1 << 0)
572c22ed0bSTao Zhou /* position of instance value in sub_block_index of
582c22ed0bSTao Zhou * ta_ras_trigger_error_input, the sub block uses lower 12 bits
592c22ed0bSTao Zhou */
602c22ed0bSTao Zhou #define AMDGPU_RAS_INST_MASK 0xfffff000
612c22ed0bSTao Zhou #define AMDGPU_RAS_INST_SHIFT 0xc
6235cd2cdaSGuchun Chen
63ee9c3031SStanley.Yang #define AMDGPU_RAS_FEATURES_SOCKETID_SHIFT 29
64ee9c3031SStanley.Yang #define AMDGPU_RAS_FEATURES_SOCKETID_MASK 0xe0000000
65ee9c3031SStanley.Yang
66473af28dSHawking Zhang /* Reserve 8 physical dram row for possible retirement.
67473af28dSHawking Zhang * In worst cases, it will lose 8 * 2MB memory in vram domain */
6816b85a09SHawking Zhang #define AMDGPU_RAS_RESERVED_VRAM_SIZE_DEFAULT (16ULL << 20)
69ee9c3031SStanley.Yang /* The high three bits indicates socketid */
70ee9c3031SStanley.Yang #define AMDGPU_RAS_GET_FEATURES(val) ((val) & ~AMDGPU_RAS_FEATURES_SOCKETID_MASK)
71ee9c3031SStanley.Yang
7275ac6a25SYang Wang #define RAS_EVENT_INVALID_ID (BIT_ULL(63))
7375ac6a25SYang Wang #define RAS_EVENT_ID_IS_VALID(x) (!((x) & BIT_ULL(63)))
7475ac6a25SYang Wang
75b712d7c2SYang Wang #define RAS_EVENT_LOG(adev, id, fmt, ...) \
76332210c1SYang Wang amdgpu_ras_event_log_print((adev), (id), (fmt), ##__VA_ARGS__)
779dc57c2aSYang Wang
7875ac6a25SYang Wang #define amdgpu_ras_mark_ras_event(adev, type) \
7975ac6a25SYang Wang (amdgpu_ras_mark_ras_event_caller((adev), (type), __builtin_return_address(0)))
8075ac6a25SYang Wang
81c030f2e4Sxinhui pan enum amdgpu_ras_block {
82c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__UMC = 0,
83c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__SDMA,
84c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__GFX,
85c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__MMHUB,
86c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__ATHUB,
87c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__PCIE_BIF,
88c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__HDP,
89c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__XGMI_WAFL,
90c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__DF,
91c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__SMN,
92c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__SEM,
93c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__MP0,
94c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__MP1,
95c030f2e4Sxinhui pan AMDGPU_RAS_BLOCK__FUSE,
96640ae42eSJohn Clements AMDGPU_RAS_BLOCK__MCA,
97a3d63c62SMohammad Zafar Ziya AMDGPU_RAS_BLOCK__VCN,
98a3d63c62SMohammad Zafar Ziya AMDGPU_RAS_BLOCK__JPEG,
9930df05fbSHawking Zhang AMDGPU_RAS_BLOCK__IH,
10030df05fbSHawking Zhang AMDGPU_RAS_BLOCK__MPIO,
101*cc11dffcSStanley.Yang AMDGPU_RAS_BLOCK__MMSCH,
102c030f2e4Sxinhui pan
103e1ee2111SLijo Lazar AMDGPU_RAS_BLOCK__LAST,
104e1ee2111SLijo Lazar AMDGPU_RAS_BLOCK__ANY = -1
105c030f2e4Sxinhui pan };
106c030f2e4Sxinhui pan
107640ae42eSJohn Clements enum amdgpu_ras_mca_block {
108640ae42eSJohn Clements AMDGPU_RAS_MCA_BLOCK__MP0 = 0,
109640ae42eSJohn Clements AMDGPU_RAS_MCA_BLOCK__MP1,
110640ae42eSJohn Clements AMDGPU_RAS_MCA_BLOCK__MPIO,
111640ae42eSJohn Clements AMDGPU_RAS_MCA_BLOCK__IOHC,
112893cf382SCandice Li
113640ae42eSJohn Clements AMDGPU_RAS_MCA_BLOCK__LAST
114640ae42eSJohn Clements };
115640ae42eSJohn Clements
116c030f2e4Sxinhui pan #define AMDGPU_RAS_BLOCK_COUNT AMDGPU_RAS_BLOCK__LAST
117640ae42eSJohn Clements #define AMDGPU_RAS_MCA_BLOCK_COUNT AMDGPU_RAS_MCA_BLOCK__LAST
118c030f2e4Sxinhui pan #define AMDGPU_RAS_BLOCK_MASK ((1ULL << AMDGPU_RAS_BLOCK_COUNT) - 1)
119c030f2e4Sxinhui pan
120dc23a08fSDennis Li enum amdgpu_ras_gfx_subblock {
121dc23a08fSDennis Li /* CPC */
122dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_START = 0,
123dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPC_SCRATCH =
124dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_START,
125dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPC_UCODE,
126dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_STATE_ME1,
127dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_CSINVOC_ME1,
128dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME1,
129dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_STATE_ME2,
130dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_CSINVOC_ME2,
131dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME2,
132dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_END =
133dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME2,
134dc23a08fSDennis Li /* CPF */
135dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_START,
136dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_ROQ_ME2 =
137dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_START,
138dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_ROQ_ME1,
139dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_TAG,
140dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_END = AMDGPU_RAS_BLOCK__GFX_CPF_TAG,
141dc23a08fSDennis Li /* CPG */
142dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_START,
143dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_DMA_ROQ =
144dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_START,
145dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_DMA_TAG,
146dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_TAG,
147dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_END = AMDGPU_RAS_BLOCK__GFX_CPG_TAG,
148dc23a08fSDennis Li /* GDS */
149dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_START,
150dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_MEM = AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_START,
151dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_INPUT_QUEUE,
152dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_OA_PHY_CMD_RAM_MEM,
153dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_OA_PHY_DATA_RAM_MEM,
154dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_OA_PIPE_MEM,
155dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_END =
156dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_GDS_OA_PIPE_MEM,
157dc23a08fSDennis Li /* SPI */
158dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SPI_SR_MEM,
159dc23a08fSDennis Li /* SQ */
160dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_START,
161dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_SGPR = AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_START,
162dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_LDS_D,
163dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_LDS_I,
164dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_VGPR,
165dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_END = AMDGPU_RAS_BLOCK__GFX_SQ_VGPR,
166dc23a08fSDennis Li /* SQC (3 ranges) */
167dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_START,
168dc23a08fSDennis Li /* SQC range 0 */
169dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_START =
170dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_START,
171dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_UTCL1_LFIFO =
172dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_START,
173dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU0_WRITE_DATA_BUF,
174dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU0_UTCL1_LFIFO,
175dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU1_WRITE_DATA_BUF,
176dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU1_UTCL1_LFIFO,
177dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_WRITE_DATA_BUF,
178dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_UTCL1_LFIFO,
179dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_END =
180dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_UTCL1_LFIFO,
181dc23a08fSDennis Li /* SQC range 1 */
182dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_START,
183dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_TAG_RAM =
184dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_START,
185dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_UTCL1_MISS_FIFO,
186dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_MISS_FIFO,
187dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_BANK_RAM,
188dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_TAG_RAM,
189dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_HIT_FIFO,
190dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_MISS_FIFO,
191dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_DIRTY_BIT_RAM,
192dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_BANK_RAM,
193dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_END =
194dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_BANK_RAM,
195dc23a08fSDennis Li /* SQC range 2 */
196dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_START,
197dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_TAG_RAM =
198dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_START,
199dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_UTCL1_MISS_FIFO,
200dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_MISS_FIFO,
201dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_BANK_RAM,
202dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_TAG_RAM,
203dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_HIT_FIFO,
204dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_MISS_FIFO,
205dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_DIRTY_BIT_RAM,
206dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_BANK_RAM,
207dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_END =
208dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_BANK_RAM,
209dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_END =
210dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_END,
211dc23a08fSDennis Li /* TA */
212dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_INDEX_START,
213dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_FS_DFIFO =
214dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_INDEX_START,
215dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_FS_AFIFO,
216dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_FL_LFIFO,
217dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_FX_LFIFO,
218dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_FS_CFIFO,
219dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TA_INDEX_END = AMDGPU_RAS_BLOCK__GFX_TA_FS_CFIFO,
220dc23a08fSDennis Li /* TCA */
221dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_START,
222dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_HOLE_FIFO =
223dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_START,
224dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_REQ_FIFO,
225dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_END =
226dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCA_REQ_FIFO,
227dc23a08fSDennis Li /* TCC (5 sub-ranges) */
228dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_START,
229dc23a08fSDennis Li /* TCC range 0 */
230dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_START =
231dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_START,
232dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA =
233dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_START,
234dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_0_1,
235dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_1_0,
236dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_1_1,
237dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DIRTY_BANK_0,
238dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DIRTY_BANK_1,
239dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_HIGH_RATE_TAG,
240dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_LOW_RATE_TAG,
241dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_END =
242dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_LOW_RATE_TAG,
243dc23a08fSDennis Li /* TCC range 1 */
244dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_START,
245dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_DEC =
246dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_START,
247dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_TRANSFER,
248dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_END =
249dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_TRANSFER,
250dc23a08fSDennis Li /* TCC range 2 */
251dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_START,
252dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_RETURN_DATA =
253dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_START,
254dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_RETURN_CONTROL,
255dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_UC_ATOMIC_FIFO,
256dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_WRITE_RETURN,
257dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_WRITE_CACHE_READ,
258dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_SRC_FIFO,
259dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_SRC_FIFO_NEXT_RAM,
260dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_TAG_PROBE_FIFO,
261dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_END =
262dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_TAG_PROBE_FIFO,
263dc23a08fSDennis Li /* TCC range 3 */
264dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_START,
265dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO =
266dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_START,
267dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO_NEXT_RAM,
268dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_END =
269dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO_NEXT_RAM,
270dc23a08fSDennis Li /* TCC range 4 */
271dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_START,
272dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_WRRET_TAG_WRITE_RETURN =
273dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_START,
274dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_ATOMIC_RETURN_BUFFER,
275dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_END =
276dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_ATOMIC_RETURN_BUFFER,
277dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_END =
278dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_END,
279dc23a08fSDennis Li /* TCI */
280dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCI_WRITE_RAM,
281dc23a08fSDennis Li /* TCP */
282dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_START,
283dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_CACHE_RAM =
284dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_START,
285dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_LFIFO_RAM,
286dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_CMD_FIFO,
287dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_VM_FIFO,
288dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_DB_RAM,
289dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO0,
290dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO1,
291dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_END =
292dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO1,
293dc23a08fSDennis Li /* TD */
294dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_INDEX_START,
295dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_SS_FIFO_LO =
296dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_INDEX_START,
297dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_SS_FIFO_HI,
298dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_CS_FIFO,
299dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_TD_INDEX_END = AMDGPU_RAS_BLOCK__GFX_TD_CS_FIFO,
300dc23a08fSDennis Li /* EA (3 sub-ranges) */
301dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX_START,
302dc23a08fSDennis Li /* EA range 0 */
303dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_START =
304dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX_START,
305dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_DRAMRD_CMDMEM =
306dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_START,
307dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_CMDMEM,
308dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_DATAMEM,
309dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_RRET_TAGMEM,
310dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_WRET_TAGMEM,
311dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIRD_CMDMEM,
312dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_CMDMEM,
313dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_DATAMEM,
314dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_END =
315dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_DATAMEM,
316dc23a08fSDennis Li /* EA range 1 */
317dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_START,
318dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_DRAMRD_PAGEMEM =
319dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_START,
320dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_PAGEMEM,
321dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_IORD_CMDMEM,
322dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_IOWR_CMDMEM,
323dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_IOWR_DATAMEM,
324dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIRD_PAGEMEM,
325dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_PAGEMEM,
326dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_END =
327dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_PAGEMEM,
328dc23a08fSDennis Li /* EA range 2 */
329dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_START,
330dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_MAM_D0MEM =
331dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_START,
332dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_MAM_D1MEM,
333dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_MAM_D2MEM,
334dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_MAM_D3MEM,
335dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_END =
336dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_MAM_D3MEM,
337dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX_END =
338dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_END,
339dc23a08fSDennis Li /* UTC VM L2 bank */
340dc23a08fSDennis Li AMDGPU_RAS_BLOCK__UTC_VML2_BANK_CACHE,
341dc23a08fSDennis Li /* UTC VM walker */
342dc23a08fSDennis Li AMDGPU_RAS_BLOCK__UTC_VML2_WALKER,
343dc23a08fSDennis Li /* UTC ATC L2 2MB cache */
344dc23a08fSDennis Li AMDGPU_RAS_BLOCK__UTC_ATCL2_CACHE_2M_BANK,
345dc23a08fSDennis Li /* UTC ATC L2 4KB cache */
346dc23a08fSDennis Li AMDGPU_RAS_BLOCK__UTC_ATCL2_CACHE_4K_BANK,
347dc23a08fSDennis Li AMDGPU_RAS_BLOCK__GFX_MAX
348dc23a08fSDennis Li };
349dc23a08fSDennis Li
350c030f2e4Sxinhui pan enum amdgpu_ras_error_type {
351c030f2e4Sxinhui pan AMDGPU_RAS_ERROR__NONE = 0,
352c030f2e4Sxinhui pan AMDGPU_RAS_ERROR__PARITY = 1,
353c030f2e4Sxinhui pan AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE = 2,
354c030f2e4Sxinhui pan AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE = 4,
355c030f2e4Sxinhui pan AMDGPU_RAS_ERROR__POISON = 8,
356c030f2e4Sxinhui pan };
357c030f2e4Sxinhui pan
358c030f2e4Sxinhui pan enum amdgpu_ras_ret {
359c030f2e4Sxinhui pan AMDGPU_RAS_SUCCESS = 0,
360c030f2e4Sxinhui pan AMDGPU_RAS_FAIL,
361c030f2e4Sxinhui pan AMDGPU_RAS_UE,
362c030f2e4Sxinhui pan AMDGPU_RAS_CE,
363c030f2e4Sxinhui pan AMDGPU_RAS_PT,
364c030f2e4Sxinhui pan };
365c030f2e4Sxinhui pan
3668cc0f566SHawking Zhang enum amdgpu_ras_error_query_mode {
3678cc0f566SHawking Zhang AMDGPU_RAS_INVALID_ERROR_QUERY = 0,
3688cc0f566SHawking Zhang AMDGPU_RAS_DIRECT_ERROR_QUERY = 1,
3698cc0f566SHawking Zhang AMDGPU_RAS_FIRMWARE_ERROR_QUERY = 2,
37084a2947eSVictor Skvortsov AMDGPU_RAS_VIRT_ERROR_COUNT_QUERY = 3,
3718cc0f566SHawking Zhang };
3728cc0f566SHawking Zhang
373322a7e00SHawking Zhang /* ras error status reisger fields */
374322a7e00SHawking Zhang #define ERR_STATUS_LO__ERR_STATUS_VALID_FLAG__SHIFT 0x0
375322a7e00SHawking Zhang #define ERR_STATUS_LO__ERR_STATUS_VALID_FLAG_MASK 0x00000001L
376322a7e00SHawking Zhang #define ERR_STATUS_LO__MEMORY_ID__SHIFT 0x18
377322a7e00SHawking Zhang #define ERR_STATUS_LO__MEMORY_ID_MASK 0xFF000000L
378322a7e00SHawking Zhang #define ERR_STATUS_HI__ERR_INFO_VALID_FLAG__SHIFT 0x2
379322a7e00SHawking Zhang #define ERR_STATUS_HI__ERR_INFO_VALID_FLAG_MASK 0x00000004L
380322a7e00SHawking Zhang #define ERR_STATUS__ERR_CNT__SHIFT 0x17
381322a7e00SHawking Zhang #define ERR_STATUS__ERR_CNT_MASK 0x03800000L
382322a7e00SHawking Zhang
383322a7e00SHawking Zhang #define AMDGPU_RAS_REG_ENTRY(ip, inst, reg_lo, reg_hi) \
384322a7e00SHawking Zhang ip##_HWIP, inst, reg_lo##_BASE_IDX, reg_lo, reg_hi##_BASE_IDX, reg_hi
385322a7e00SHawking Zhang
386322a7e00SHawking Zhang #define AMDGPU_RAS_REG_ENTRY_OFFSET(hwip, ip_inst, segment, reg) \
387322a7e00SHawking Zhang (adev->reg_offset[hwip][ip_inst][segment] + (reg))
388322a7e00SHawking Zhang
389322a7e00SHawking Zhang #define AMDGPU_RAS_ERR_INFO_VALID (1 << 0)
390322a7e00SHawking Zhang #define AMDGPU_RAS_ERR_STATUS_VALID (1 << 1)
391322a7e00SHawking Zhang #define AMDGPU_RAS_ERR_ADDRESS_VALID (1 << 2)
392322a7e00SHawking Zhang
3936c47a79bSYiPeng Chai #define AMDGPU_RAS_GPU_RESET_MODE2_RESET (0x1 << 0)
3942c7cd280SYiPeng Chai #define AMDGPU_RAS_GPU_RESET_MODE1_RESET (0x1 << 1)
3956c47a79bSYiPeng Chai
396322a7e00SHawking Zhang struct amdgpu_ras_err_status_reg_entry {
397322a7e00SHawking Zhang uint32_t hwip;
398322a7e00SHawking Zhang uint32_t ip_inst;
399322a7e00SHawking Zhang uint32_t seg_lo;
400322a7e00SHawking Zhang uint32_t reg_lo;
401322a7e00SHawking Zhang uint32_t seg_hi;
402322a7e00SHawking Zhang uint32_t reg_hi;
403322a7e00SHawking Zhang uint32_t reg_inst;
404322a7e00SHawking Zhang uint32_t flags;
405322a7e00SHawking Zhang const char *block_name;
406322a7e00SHawking Zhang };
407322a7e00SHawking Zhang
408322a7e00SHawking Zhang struct amdgpu_ras_memory_id_entry {
409322a7e00SHawking Zhang uint32_t memory_id;
410322a7e00SHawking Zhang const char *name;
411322a7e00SHawking Zhang };
412322a7e00SHawking Zhang
413c030f2e4Sxinhui pan struct ras_common_if {
414c030f2e4Sxinhui pan enum amdgpu_ras_block block;
415c030f2e4Sxinhui pan enum amdgpu_ras_error_type type;
416c030f2e4Sxinhui pan uint32_t sub_block_index;
417355e3e4cSCandice Li char name[32];
418c030f2e4Sxinhui pan };
419c030f2e4Sxinhui pan
4208882f90aSStanley.Yang #define MAX_UMC_CHANNEL_NUM 32
4218882f90aSStanley.Yang
4228882f90aSStanley.Yang struct ecc_info_per_ch {
4238882f90aSStanley.Yang uint16_t ce_count_lo_chip;
4248882f90aSStanley.Yang uint16_t ce_count_hi_chip;
4258882f90aSStanley.Yang uint64_t mca_umc_status;
4268882f90aSStanley.Yang uint64_t mca_umc_addr;
4272f6247daSStanley.Yang uint64_t mca_ceumc_addr;
4288882f90aSStanley.Yang };
4298882f90aSStanley.Yang
4308882f90aSStanley.Yang struct umc_ecc_info {
4318882f90aSStanley.Yang struct ecc_info_per_ch ecc[MAX_UMC_CHANNEL_NUM];
432cbd3e844SStanley.Yang
433cbd3e844SStanley.Yang /* Determine smu ecctable whether support
434cbd3e844SStanley.Yang * record correctable error address
435cbd3e844SStanley.Yang */
436cbd3e844SStanley.Yang int record_ce_addr_supported;
4378882f90aSStanley.Yang };
4388882f90aSStanley.Yang
4399dc57c2aSYang Wang enum ras_event_type {
44075ac6a25SYang Wang RAS_EVENT_TYPE_INVALID = 0,
44175ac6a25SYang Wang RAS_EVENT_TYPE_FATAL,
4425b9de259SYang Wang RAS_EVENT_TYPE_POISON_CREATION,
44312b435a4SYang Wang RAS_EVENT_TYPE_POISON_CONSUMPTION,
4449dc57c2aSYang Wang RAS_EVENT_TYPE_COUNT,
4459dc57c2aSYang Wang };
4469dc57c2aSYang Wang
44759f488beSYang Wang struct ras_event_state {
44859f488beSYang Wang u64 last_seqno;
44959f488beSYang Wang atomic64_t count;
45059f488beSYang Wang };
45159f488beSYang Wang
4529dc57c2aSYang Wang struct ras_event_manager {
45375ac6a25SYang Wang atomic64_t seqno;
45459f488beSYang Wang struct ras_event_state event_state[RAS_EVENT_TYPE_COUNT];
45575ac6a25SYang Wang };
45675ac6a25SYang Wang
45775ac6a25SYang Wang struct ras_event_id {
45875ac6a25SYang Wang enum ras_event_type type;
45975ac6a25SYang Wang u64 event_id;
4609dc57c2aSYang Wang };
4619dc57c2aSYang Wang
4629dc57c2aSYang Wang struct ras_query_context {
46375ac6a25SYang Wang struct ras_event_id evid;
4649dc57c2aSYang Wang };
4659dc57c2aSYang Wang
46698b5bc87SYiPeng Chai typedef int (*pasid_notify)(struct amdgpu_device *adev,
46798b5bc87SYiPeng Chai uint16_t pasid, void *data);
46898b5bc87SYiPeng Chai
46998b5bc87SYiPeng Chai struct ras_poison_msg {
47098b5bc87SYiPeng Chai enum amdgpu_ras_block block;
47198b5bc87SYiPeng Chai uint16_t pasid;
47298b5bc87SYiPeng Chai uint32_t reset;
47398b5bc87SYiPeng Chai pasid_notify pasid_fn;
47498b5bc87SYiPeng Chai void *data;
47598b5bc87SYiPeng Chai };
47698b5bc87SYiPeng Chai
477f493dd64SYiPeng Chai struct ras_err_pages {
478f493dd64SYiPeng Chai uint32_t count;
479f493dd64SYiPeng Chai uint64_t *pfn;
480f493dd64SYiPeng Chai };
481f493dd64SYiPeng Chai
482f493dd64SYiPeng Chai struct ras_ecc_err {
483f493dd64SYiPeng Chai uint64_t status;
484f493dd64SYiPeng Chai uint64_t ipid;
485f493dd64SYiPeng Chai uint64_t addr;
48656631deeSYiPeng Chai uint64_t pa_pfn;
48771a0e963STao Zhou /* save global channel index across all UMC instances */
48871a0e963STao Zhou uint32_t channel_idx;
489f493dd64SYiPeng Chai struct ras_err_pages err_pages;
490f493dd64SYiPeng Chai };
491f493dd64SYiPeng Chai
492f493dd64SYiPeng Chai struct ras_ecc_log_info {
493f493dd64SYiPeng Chai struct mutex lock;
494f493dd64SYiPeng Chai struct radix_tree_root de_page_tree;
49578146c1dSYiPeng Chai uint64_t de_queried_count;
49678146c1dSYiPeng Chai uint64_t prev_de_queried_count;
497f493dd64SYiPeng Chai };
498f493dd64SYiPeng Chai
499c030f2e4Sxinhui pan struct amdgpu_ras {
500c030f2e4Sxinhui pan /* ras infrastructure */
5015caf466aSxinhui pan /* for ras itself. */
502c030f2e4Sxinhui pan uint32_t features;
503625e5f38SAsad Kamal uint32_t schema;
504c030f2e4Sxinhui pan struct list_head head;
505c030f2e4Sxinhui pan /* sysfs */
506c030f2e4Sxinhui pan struct device_attribute features_attr;
507625e5f38SAsad Kamal struct device_attribute version_attr;
508625e5f38SAsad Kamal struct device_attribute schema_attr;
50959f488beSYang Wang struct device_attribute event_state_attr;
510466b1793Sxinhui pan struct bin_attribute badpages_attr;
511c65b0805SLuben Tuikov struct dentry *de_ras_eeprom_table;
512c030f2e4Sxinhui pan /* block array */
513c030f2e4Sxinhui pan struct ras_manager *objs;
514c030f2e4Sxinhui pan
515c030f2e4Sxinhui pan /* gpu recovery */
516c030f2e4Sxinhui pan struct work_struct recovery_work;
517c030f2e4Sxinhui pan atomic_t in_recovery;
518c030f2e4Sxinhui pan struct amdgpu_device *adev;
519c030f2e4Sxinhui pan /* error handler data */
520c030f2e4Sxinhui pan struct ras_err_handler_data *eh_data;
521c030f2e4Sxinhui pan struct mutex recovery_lock;
522108c6a63Sxinhui pan
523108c6a63Sxinhui pan uint32_t flags;
524d5ea093eSAndrey Grodzovsky bool reboot;
52564f55e62SAndrey Grodzovsky struct amdgpu_ras_eeprom_control eeprom_control;
52661380faaSJohn Clements
52761380faaSJohn Clements bool error_query_ready;
528c84d4670SGuchun Chen
529c84d4670SGuchun Chen /* bad page count threshold */
530c84d4670SGuchun Chen uint32_t bad_page_cnt_threshold;
531f75e94d8SGuchun Chen
532f75e94d8SGuchun Chen /* disable ras error count harvest in recovery */
533f75e94d8SGuchun Chen bool disable_ras_err_cnt_harvest;
53405adfd80SLuben Tuikov
535e4348849STao Zhou /* is poison mode supported */
536e4348849STao Zhou bool poison_supported;
537e4348849STao Zhou
53805adfd80SLuben Tuikov /* RAS count errors delayed work */
53905adfd80SLuben Tuikov struct delayed_work ras_counte_delay_work;
54005adfd80SLuben Tuikov atomic_t ras_ue_count;
54105adfd80SLuben Tuikov atomic_t ras_ce_count;
5428882f90aSStanley.Yang
5438882f90aSStanley.Yang /* record umc error info queried from smu */
5448882f90aSStanley.Yang struct umc_ecc_info umc_ecc;
54569691c82SStanley.Yang
54669691c82SStanley.Yang /* Indicates smu whether need update bad channel info */
54769691c82SStanley.Yang bool update_channel_flag;
5488096df76STao Zhou /* Record status of smu mca debug mode */
54904c4fcd2SYang Wang bool is_aca_debug_mode;
550b95fa494STao Zhou bool is_rma;
5516c47a79bSYiPeng Chai
5526c47a79bSYiPeng Chai /* Record special requirements of gpu reset caller */
5536c47a79bSYiPeng Chai uint32_t gpu_reset_flags;
5543fdcd0a3SYiPeng Chai
5553fdcd0a3SYiPeng Chai struct task_struct *page_retirement_thread;
5563fdcd0a3SYiPeng Chai wait_queue_head_t page_retirement_wq;
5573fdcd0a3SYiPeng Chai struct mutex page_retirement_lock;
5583fdcd0a3SYiPeng Chai atomic_t page_retirement_req_cnt;
5595f08275cSYiPeng Chai atomic_t poison_creation_count;
560af730e08SYiPeng Chai struct mutex page_rsv_lock;
56198b5bc87SYiPeng Chai DECLARE_KFIFO(poison_fifo, struct ras_poison_msg, 128);
562f493dd64SYiPeng Chai struct ras_ecc_log_info umc_ecc_log;
5632cf8e50eSYiPeng Chai struct delayed_work page_retirement_dwork;
56498b5bc87SYiPeng Chai
565e1ee2111SLijo Lazar /* ras errors detected */
566e1ee2111SLijo Lazar unsigned long ras_err_state;
5679dc57c2aSYang Wang
5689dc57c2aSYang Wang /* RAS event manager */
5699dc57c2aSYang Wang struct ras_event_manager __event_mgr;
5709dc57c2aSYang Wang struct ras_event_manager *event_mgr;
5719dc57c2aSYang Wang
572473af28dSHawking Zhang uint64_t reserved_pages_in_bytes;
573c030f2e4Sxinhui pan };
574c030f2e4Sxinhui pan
5757af25d5bSHawking Zhang struct ras_fs_data {
5763dd8a754SLee Jones char sysfs_name[48];
5777af25d5bSHawking Zhang char debugfs_name[32];
5787af25d5bSHawking Zhang };
5797af25d5bSHawking Zhang
5805b1270beSYang Wang struct ras_err_info {
5815b1270beSYang Wang struct amdgpu_smuio_mcm_config_info mcm_info;
5825b1270beSYang Wang u64 ce_count;
5835b1270beSYang Wang u64 ue_count;
58446e2231cSCandice Li u64 de_count;
5855b1270beSYang Wang };
5865b1270beSYang Wang
5875b1270beSYang Wang struct ras_err_node {
5885b1270beSYang Wang struct list_head node;
5895b1270beSYang Wang struct ras_err_info err_info;
5905b1270beSYang Wang };
5915b1270beSYang Wang
5927af25d5bSHawking Zhang struct ras_err_data {
5937af25d5bSHawking Zhang unsigned long ue_count;
5947af25d5bSHawking Zhang unsigned long ce_count;
59546e2231cSCandice Li unsigned long de_count;
5966f102dbaSTao Zhou unsigned long err_addr_cnt;
59787d2b92fSTao Zhou struct eeprom_table_record *err_addr;
598e74313beSYiPeng Chai unsigned long err_addr_len;
5995b1270beSYang Wang u32 err_list_count;
6005b1270beSYang Wang struct list_head err_node_list;
6017af25d5bSHawking Zhang };
6027af25d5bSHawking Zhang
6035b1270beSYang Wang #define for_each_ras_error(err_node, err_data) \
6045b1270beSYang Wang list_for_each_entry(err_node, &(err_data)->err_node_list, node)
6055b1270beSYang Wang
6067af25d5bSHawking Zhang struct ras_err_handler_data {
6079dc23a63STao Zhou /* point to bad page records array */
6089dc23a63STao Zhou struct eeprom_table_record *bps;
6097af25d5bSHawking Zhang /* the count of entries */
6107af25d5bSHawking Zhang int count;
6117af25d5bSHawking Zhang /* the space can place new entries */
6127af25d5bSHawking Zhang int space_left;
6137af25d5bSHawking Zhang };
6147af25d5bSHawking Zhang
615cf04dfd0STao Zhou typedef int (*ras_ih_cb)(struct amdgpu_device *adev,
616f5f06e21STao Zhou void *err_data,
617cf04dfd0STao Zhou struct amdgpu_iv_entry *entry);
618cf04dfd0STao Zhou
619cf04dfd0STao Zhou struct ras_ih_data {
620cf04dfd0STao Zhou /* interrupt bottom half */
621cf04dfd0STao Zhou struct work_struct ih_work;
622cf04dfd0STao Zhou int inuse;
623cf04dfd0STao Zhou /* IP callback */
624cf04dfd0STao Zhou ras_ih_cb cb;
625cf04dfd0STao Zhou /* full of entries */
626cf04dfd0STao Zhou unsigned char *ring;
627cf04dfd0STao Zhou unsigned int ring_size;
628cf04dfd0STao Zhou unsigned int element_size;
629cf04dfd0STao Zhou unsigned int aligned_element_size;
630cf04dfd0STao Zhou unsigned int rptr;
631cf04dfd0STao Zhou unsigned int wptr;
632cf04dfd0STao Zhou };
633cf04dfd0STao Zhou
6347af25d5bSHawking Zhang struct ras_manager {
6357af25d5bSHawking Zhang struct ras_common_if head;
6367af25d5bSHawking Zhang /* reference count */
6377af25d5bSHawking Zhang int use;
6387af25d5bSHawking Zhang /* ras block link */
6397af25d5bSHawking Zhang struct list_head node;
6407af25d5bSHawking Zhang /* the device */
6417af25d5bSHawking Zhang struct amdgpu_device *adev;
6427af25d5bSHawking Zhang /* sysfs */
6437af25d5bSHawking Zhang struct device_attribute sysfs_attr;
6447af25d5bSHawking Zhang int attr_inuse;
6457af25d5bSHawking Zhang
6467af25d5bSHawking Zhang /* fs node name */
6477af25d5bSHawking Zhang struct ras_fs_data fs_data;
6487af25d5bSHawking Zhang
6497af25d5bSHawking Zhang /* IH data */
6507af25d5bSHawking Zhang struct ras_ih_data ih_data;
6517af25d5bSHawking Zhang
652ec3e0a91SYang Wang struct ras_err_data err_data;
65304c4fcd2SYang Wang
65404c4fcd2SYang Wang struct aca_handle aca_handle;
6557af25d5bSHawking Zhang };
6567af25d5bSHawking Zhang
6577af25d5bSHawking Zhang struct ras_badpage {
6587af25d5bSHawking Zhang unsigned int bp;
6597af25d5bSHawking Zhang unsigned int size;
6607af25d5bSHawking Zhang unsigned int flags;
6617af25d5bSHawking Zhang };
6627af25d5bSHawking Zhang
6637af25d5bSHawking Zhang /* interfaces for IP */
664c030f2e4Sxinhui pan struct ras_fs_if {
665c030f2e4Sxinhui pan struct ras_common_if head;
6663907c492SJohn Clements const char* sysfs_name;
667c030f2e4Sxinhui pan char debugfs_name[32];
668c030f2e4Sxinhui pan };
669c030f2e4Sxinhui pan
670c030f2e4Sxinhui pan struct ras_query_if {
671c030f2e4Sxinhui pan struct ras_common_if head;
672c030f2e4Sxinhui pan unsigned long ue_count;
673c030f2e4Sxinhui pan unsigned long ce_count;
67446e2231cSCandice Li unsigned long de_count;
675c030f2e4Sxinhui pan };
676c030f2e4Sxinhui pan
677c030f2e4Sxinhui pan struct ras_inject_if {
678c030f2e4Sxinhui pan struct ras_common_if head;
679c030f2e4Sxinhui pan uint64_t address;
680c030f2e4Sxinhui pan uint64_t value;
6812c22ed0bSTao Zhou uint32_t instance_mask;
682c030f2e4Sxinhui pan };
683c030f2e4Sxinhui pan
684c030f2e4Sxinhui pan struct ras_cure_if {
685c030f2e4Sxinhui pan struct ras_common_if head;
686c030f2e4Sxinhui pan uint64_t address;
687c030f2e4Sxinhui pan };
688c030f2e4Sxinhui pan
689c030f2e4Sxinhui pan struct ras_ih_if {
690c030f2e4Sxinhui pan struct ras_common_if head;
691c030f2e4Sxinhui pan ras_ih_cb cb;
692c030f2e4Sxinhui pan };
693c030f2e4Sxinhui pan
694c030f2e4Sxinhui pan struct ras_dispatch_if {
695c030f2e4Sxinhui pan struct ras_common_if head;
696c030f2e4Sxinhui pan struct amdgpu_iv_entry *entry;
697c030f2e4Sxinhui pan };
698c030f2e4Sxinhui pan
69936ea1bd2Sxinhui pan struct ras_debug_if {
70036ea1bd2Sxinhui pan union {
70136ea1bd2Sxinhui pan struct ras_common_if head;
70236ea1bd2Sxinhui pan struct ras_inject_if inject;
70336ea1bd2Sxinhui pan };
70436ea1bd2Sxinhui pan int op;
70536ea1bd2Sxinhui pan };
7066492e1b0Syipechai
7076492e1b0Syipechai struct amdgpu_ras_block_object {
708bdb3489cSyipechai struct ras_common_if ras_comm;
7096492e1b0Syipechai
710b6efdb02Syipechai int (*ras_block_match)(struct amdgpu_ras_block_object *block_obj,
711b6efdb02Syipechai enum amdgpu_ras_block block, uint32_t sub_block_index);
7124e9b1fa5Syipechai int (*ras_late_init)(struct amdgpu_device *adev, struct ras_common_if *ras_block);
71301d468d9Syipechai void (*ras_fini)(struct amdgpu_device *adev, struct ras_common_if *ras_block);
714bdb3489cSyipechai ras_ih_cb ras_cb;
7156492e1b0Syipechai const struct amdgpu_ras_block_hw_ops *hw_ops;
7166492e1b0Syipechai };
7176492e1b0Syipechai
7186492e1b0Syipechai struct amdgpu_ras_block_hw_ops {
7192c22ed0bSTao Zhou int (*ras_error_inject)(struct amdgpu_device *adev,
7202c22ed0bSTao Zhou void *inject_if, uint32_t instance_mask);
7216492e1b0Syipechai void (*query_ras_error_count)(struct amdgpu_device *adev, void *ras_error_status);
7226492e1b0Syipechai void (*query_ras_error_status)(struct amdgpu_device *adev);
7236492e1b0Syipechai void (*query_ras_error_address)(struct amdgpu_device *adev, void *ras_error_status);
7246492e1b0Syipechai void (*reset_ras_error_count)(struct amdgpu_device *adev);
7256492e1b0Syipechai void (*reset_ras_error_status)(struct amdgpu_device *adev);
726c543dcbeSMohammad Zafar Ziya bool (*query_poison_status)(struct amdgpu_device *adev);
72766f87949STao Zhou bool (*handle_poison_consumption)(struct amdgpu_device *adev);
7286492e1b0Syipechai };
7296492e1b0Syipechai
730c030f2e4Sxinhui pan /* work flow
731c030f2e4Sxinhui pan * vbios
732c030f2e4Sxinhui pan * 1: ras feature enable (enabled by default)
733c030f2e4Sxinhui pan * psp
734c030f2e4Sxinhui pan * 2: ras framework init (in ip_init)
735c030f2e4Sxinhui pan * IP
736c030f2e4Sxinhui pan * 3: IH add
737c030f2e4Sxinhui pan * 4: debugfs/sysfs create
738c030f2e4Sxinhui pan * 5: query/inject
739c030f2e4Sxinhui pan * 6: debugfs/sysfs remove
740c030f2e4Sxinhui pan * 7: IH remove
741c030f2e4Sxinhui pan * 8: feature disable
742c030f2e4Sxinhui pan */
743c030f2e4Sxinhui pan
744b17f8732SLijo Lazar int amdgpu_ras_init_badpage_info(struct amdgpu_device *adev);
745b17f8732SLijo Lazar int amdgpu_ras_recovery_init(struct amdgpu_device *adev, bool init_bp_info);
746a564808eSxinhui pan
747511fdbc3Sxinhui pan void amdgpu_ras_resume(struct amdgpu_device *adev);
748511fdbc3Sxinhui pan void amdgpu_ras_suspend(struct amdgpu_device *adev);
749511fdbc3Sxinhui pan
7504d9f771eSLuben Tuikov int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
751a46751fbSLuben Tuikov unsigned long *ce_count,
7524a1c9a44SHawking Zhang unsigned long *ue_count,
7534a1c9a44SHawking Zhang struct ras_query_if *query_info);
754c030f2e4Sxinhui pan
755c030f2e4Sxinhui pan /* error handling functions */
756c030f2e4Sxinhui pan int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
757a8d133e6STao Zhou struct eeprom_table_record *bps, int pages, bool from_rom);
758c030f2e4Sxinhui pan
7594d33e0f1STao Zhou int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
7604d33e0f1STao Zhou unsigned long *new_cnt);
761c030f2e4Sxinhui pan
762828cfa29Sxinhui pan static inline enum ta_ras_block
amdgpu_ras_block_to_ta(enum amdgpu_ras_block block)763828cfa29Sxinhui pan amdgpu_ras_block_to_ta(enum amdgpu_ras_block block) {
764828cfa29Sxinhui pan switch (block) {
765828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__UMC:
766828cfa29Sxinhui pan return TA_RAS_BLOCK__UMC;
767828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__SDMA:
768828cfa29Sxinhui pan return TA_RAS_BLOCK__SDMA;
769828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__GFX:
770828cfa29Sxinhui pan return TA_RAS_BLOCK__GFX;
771828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__MMHUB:
772828cfa29Sxinhui pan return TA_RAS_BLOCK__MMHUB;
773828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__ATHUB:
774828cfa29Sxinhui pan return TA_RAS_BLOCK__ATHUB;
775828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__PCIE_BIF:
776828cfa29Sxinhui pan return TA_RAS_BLOCK__PCIE_BIF;
777828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__HDP:
778828cfa29Sxinhui pan return TA_RAS_BLOCK__HDP;
779828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__XGMI_WAFL:
780828cfa29Sxinhui pan return TA_RAS_BLOCK__XGMI_WAFL;
781828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__DF:
782828cfa29Sxinhui pan return TA_RAS_BLOCK__DF;
783828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__SMN:
784828cfa29Sxinhui pan return TA_RAS_BLOCK__SMN;
785828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__SEM:
786828cfa29Sxinhui pan return TA_RAS_BLOCK__SEM;
787828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__MP0:
788828cfa29Sxinhui pan return TA_RAS_BLOCK__MP0;
789828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__MP1:
790828cfa29Sxinhui pan return TA_RAS_BLOCK__MP1;
791828cfa29Sxinhui pan case AMDGPU_RAS_BLOCK__FUSE:
792828cfa29Sxinhui pan return TA_RAS_BLOCK__FUSE;
793640ae42eSJohn Clements case AMDGPU_RAS_BLOCK__MCA:
794640ae42eSJohn Clements return TA_RAS_BLOCK__MCA;
795caa4dffaSStanley.Yang case AMDGPU_RAS_BLOCK__VCN:
796caa4dffaSStanley.Yang return TA_RAS_BLOCK__VCN;
797caa4dffaSStanley.Yang case AMDGPU_RAS_BLOCK__JPEG:
798caa4dffaSStanley.Yang return TA_RAS_BLOCK__JPEG;
799*cc11dffcSStanley.Yang case AMDGPU_RAS_BLOCK__IH:
800*cc11dffcSStanley.Yang return TA_RAS_BLOCK__IH;
801*cc11dffcSStanley.Yang case AMDGPU_RAS_BLOCK__MPIO:
802*cc11dffcSStanley.Yang return TA_RAS_BLOCK__MPIO;
803*cc11dffcSStanley.Yang case AMDGPU_RAS_BLOCK__MMSCH:
804*cc11dffcSStanley.Yang return TA_RAS_BLOCK__MMSCH;
805828cfa29Sxinhui pan default:
806828cfa29Sxinhui pan WARN_ONCE(1, "RAS ERROR: unexpected block id %d\n", block);
807828cfa29Sxinhui pan return TA_RAS_BLOCK__UMC;
808828cfa29Sxinhui pan }
809828cfa29Sxinhui pan }
810828cfa29Sxinhui pan
811828cfa29Sxinhui pan static inline enum ta_ras_error_type
amdgpu_ras_error_to_ta(enum amdgpu_ras_error_type error)812828cfa29Sxinhui pan amdgpu_ras_error_to_ta(enum amdgpu_ras_error_type error) {
813828cfa29Sxinhui pan switch (error) {
814828cfa29Sxinhui pan case AMDGPU_RAS_ERROR__NONE:
815828cfa29Sxinhui pan return TA_RAS_ERROR__NONE;
816828cfa29Sxinhui pan case AMDGPU_RAS_ERROR__PARITY:
817828cfa29Sxinhui pan return TA_RAS_ERROR__PARITY;
818828cfa29Sxinhui pan case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
819828cfa29Sxinhui pan return TA_RAS_ERROR__SINGLE_CORRECTABLE;
820828cfa29Sxinhui pan case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
821828cfa29Sxinhui pan return TA_RAS_ERROR__MULTI_UNCORRECTABLE;
822828cfa29Sxinhui pan case AMDGPU_RAS_ERROR__POISON:
823828cfa29Sxinhui pan return TA_RAS_ERROR__POISON;
824828cfa29Sxinhui pan default:
825828cfa29Sxinhui pan WARN_ONCE(1, "RAS ERROR: unexpected error type %d\n", error);
826828cfa29Sxinhui pan return TA_RAS_ERROR__NONE;
827828cfa29Sxinhui pan }
828828cfa29Sxinhui pan }
829828cfa29Sxinhui pan
830c030f2e4Sxinhui pan /* called in ip_init and ip_fini */
831c030f2e4Sxinhui pan int amdgpu_ras_init(struct amdgpu_device *adev);
832867e24caSyipechai int amdgpu_ras_late_init(struct amdgpu_device *adev);
833c030f2e4Sxinhui pan int amdgpu_ras_fini(struct amdgpu_device *adev);
834c030f2e4Sxinhui pan int amdgpu_ras_pre_fini(struct amdgpu_device *adev);
835bdb3489cSyipechai
836bdb3489cSyipechai int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
837bdb3489cSyipechai struct ras_common_if *ras_block);
838bdb3489cSyipechai
839bdb3489cSyipechai void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
840bdb3489cSyipechai struct ras_common_if *ras_block);
841bdb3489cSyipechai
842c030f2e4Sxinhui pan int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
843c030f2e4Sxinhui pan struct ras_common_if *head, bool enable);
844c030f2e4Sxinhui pan
84577de502bSxinhui pan int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
84677de502bSxinhui pan struct ras_common_if *head, bool enable);
84777de502bSxinhui pan
848c030f2e4Sxinhui pan int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
8499252d33dSyipechai struct ras_common_if *head);
850c030f2e4Sxinhui pan
851c030f2e4Sxinhui pan int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
852c030f2e4Sxinhui pan struct ras_common_if *head);
853c030f2e4Sxinhui pan
854f9317014STao Zhou void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev);
855f9317014STao Zhou
856761d86d3SDennis Li int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
857c030f2e4Sxinhui pan struct ras_query_if *info);
858c030f2e4Sxinhui pan
859472c5fb2STao Zhou int amdgpu_ras_reset_error_count(struct amdgpu_device *adev,
860472c5fb2STao Zhou enum amdgpu_ras_block block);
861761d86d3SDennis Li int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
862761d86d3SDennis Li enum amdgpu_ras_block block);
863761d86d3SDennis Li
864c030f2e4Sxinhui pan int amdgpu_ras_error_inject(struct amdgpu_device *adev,
865c030f2e4Sxinhui pan struct ras_inject_if *info);
866c030f2e4Sxinhui pan
867c030f2e4Sxinhui pan int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
8689252d33dSyipechai struct ras_common_if *head);
869c030f2e4Sxinhui pan
870c030f2e4Sxinhui pan int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
8719252d33dSyipechai struct ras_common_if *head);
872c030f2e4Sxinhui pan
873c030f2e4Sxinhui pan int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
874c030f2e4Sxinhui pan struct ras_dispatch_if *info);
8757c6e68c7SAndrey Grodzovsky
876f2a79be1SLe Ma struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
877f2a79be1SLe Ma struct ras_common_if *head);
878f2a79be1SLe Ma
8797c6e68c7SAndrey Grodzovsky extern atomic_t amdgpu_ras_in_intr;
8807c6e68c7SAndrey Grodzovsky
amdgpu_ras_intr_triggered(void)8817c6e68c7SAndrey Grodzovsky static inline bool amdgpu_ras_intr_triggered(void)
8827c6e68c7SAndrey Grodzovsky {
8837c6e68c7SAndrey Grodzovsky return !!atomic_read(&amdgpu_ras_in_intr);
8847c6e68c7SAndrey Grodzovsky }
8857c6e68c7SAndrey Grodzovsky
amdgpu_ras_intr_cleared(void)88600eaa571SLe Ma static inline void amdgpu_ras_intr_cleared(void)
88700eaa571SLe Ma {
88800eaa571SLe Ma atomic_set(&amdgpu_ras_in_intr, 0);
88900eaa571SLe Ma }
89000eaa571SLe Ma
8917c6e68c7SAndrey Grodzovsky void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev);
8927c6e68c7SAndrey Grodzovsky
89361380faaSJohn Clements void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready);
89461380faaSJohn Clements
895bb5c7235SWenhui Sheng bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev);
896970fd197SStanley.Yang
897970fd197SStanley.Yang void amdgpu_release_ras_context(struct amdgpu_device *adev);
8988f6368a9SJohn Clements
8998f6368a9SJohn Clements int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev);
9008f6368a9SJohn Clements
901640ae42eSJohn Clements const char *get_ras_block_str(struct ras_common_if *ras_block);
902640ae42eSJohn Clements
903e4348849STao Zhou bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev);
904e4348849STao Zhou
9057cab2124Syipechai int amdgpu_ras_is_supported(struct amdgpu_device *adev, unsigned int block);
9067cab2124Syipechai
9077cab2124Syipechai int amdgpu_ras_reset_gpu(struct amdgpu_device *adev);
9087cab2124Syipechai
9097cab2124Syipechai struct amdgpu_ras* amdgpu_ras_get_context(struct amdgpu_device *adev);
9107cab2124Syipechai
9117cab2124Syipechai int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con);
9127cab2124Syipechai
913201761b5SLijo Lazar int amdgpu_ras_set_mca_debug_mode(struct amdgpu_device *adev, bool enable);
91404c4fcd2SYang Wang int amdgpu_ras_set_aca_debug_mode(struct amdgpu_device *adev, bool enable);
91504c4fcd2SYang Wang bool amdgpu_ras_get_aca_debug_mode(struct amdgpu_device *adev);
9168cc0f566SHawking Zhang bool amdgpu_ras_get_error_query_mode(struct amdgpu_device *adev,
9178cc0f566SHawking Zhang unsigned int *mode);
9188096df76STao Zhou
919b6efdb02Syipechai int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
920b6efdb02Syipechai struct amdgpu_ras_block_object *ras_block_obj);
921b3c76814STao Zhou void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev);
922322a7e00SHawking Zhang void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name);
923322a7e00SHawking Zhang bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
924322a7e00SHawking Zhang const struct amdgpu_ras_err_status_reg_entry *reg_entry,
925322a7e00SHawking Zhang uint32_t instance,
926322a7e00SHawking Zhang uint32_t *memory_id);
927322a7e00SHawking Zhang bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
928322a7e00SHawking Zhang const struct amdgpu_ras_err_status_reg_entry *reg_entry,
929322a7e00SHawking Zhang uint32_t instance,
930322a7e00SHawking Zhang unsigned long *err_cnt);
931322a7e00SHawking Zhang void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
932322a7e00SHawking Zhang const struct amdgpu_ras_err_status_reg_entry *reg_list,
933322a7e00SHawking Zhang uint32_t reg_list_size,
934322a7e00SHawking Zhang const struct amdgpu_ras_memory_id_entry *mem_list,
935322a7e00SHawking Zhang uint32_t mem_list_size,
936322a7e00SHawking Zhang uint32_t instance,
937322a7e00SHawking Zhang uint32_t err_type,
938322a7e00SHawking Zhang unsigned long *err_count);
939e53a3250SHawking Zhang void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
940e53a3250SHawking Zhang const struct amdgpu_ras_err_status_reg_entry *reg_list,
941e53a3250SHawking Zhang uint32_t reg_list_size,
942e53a3250SHawking Zhang uint32_t instance);
9435b1270beSYang Wang
9445b1270beSYang Wang int amdgpu_ras_error_data_init(struct ras_err_data *err_data);
9455b1270beSYang Wang void amdgpu_ras_error_data_fini(struct ras_err_data *err_data);
9465b1270beSYang Wang int amdgpu_ras_error_statistic_ce_count(struct ras_err_data *err_data,
9479f91e983SYiPeng Chai struct amdgpu_smuio_mcm_config_info *mcm_info,
948671af066SYang Wang u64 count);
9495b1270beSYang Wang int amdgpu_ras_error_statistic_ue_count(struct ras_err_data *err_data,
9509f91e983SYiPeng Chai struct amdgpu_smuio_mcm_config_info *mcm_info,
951671af066SYang Wang u64 count);
95246e2231cSCandice Li int amdgpu_ras_error_statistic_de_count(struct ras_err_data *err_data,
95346e2231cSCandice Li struct amdgpu_smuio_mcm_config_info *mcm_info,
954671af066SYang Wang u64 count);
955cce4febbSHawking Zhang void amdgpu_ras_query_boot_status(struct amdgpu_device *adev, u32 num_instances);
95604c4fcd2SYang Wang int amdgpu_ras_bind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
95704c4fcd2SYang Wang const struct aca_info *aca_info, void *data);
95804c4fcd2SYang Wang int amdgpu_ras_unbind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk);
95904c4fcd2SYang Wang
96037973b69SYang Wang ssize_t amdgpu_ras_aca_sysfs_read(struct device *dev, struct device_attribute *attr,
96137973b69SYang Wang struct aca_handle *handle, char *buf, void *data);
96237973b69SYang Wang
9631b6ef74bSLijo Lazar void amdgpu_ras_set_fed(struct amdgpu_device *adev, bool status);
9641b6ef74bSLijo Lazar bool amdgpu_ras_get_fed_status(struct amdgpu_device *adev);
965e1ee2111SLijo Lazar void amdgpu_ras_set_err_poison(struct amdgpu_device *adev,
966e1ee2111SLijo Lazar enum amdgpu_ras_block block);
967e1ee2111SLijo Lazar void amdgpu_ras_clear_err_state(struct amdgpu_device *adev);
968e1ee2111SLijo Lazar bool amdgpu_ras_is_err_state(struct amdgpu_device *adev, int block);
9691b6ef74bSLijo Lazar
9709dc57c2aSYang Wang u64 amdgpu_ras_acquire_event_id(struct amdgpu_device *adev, enum ras_event_type type);
97175ac6a25SYang Wang int amdgpu_ras_mark_ras_event_caller(struct amdgpu_device *adev, enum ras_event_type type,
97275ac6a25SYang Wang const void *caller);
973af730e08SYiPeng Chai
974af730e08SYiPeng Chai int amdgpu_ras_reserve_page(struct amdgpu_device *adev, uint64_t pfn);
975af730e08SYiPeng Chai
97698b5bc87SYiPeng Chai int amdgpu_ras_put_poison_req(struct amdgpu_device *adev,
97798b5bc87SYiPeng Chai enum amdgpu_ras_block block, uint16_t pasid,
97898b5bc87SYiPeng Chai pasid_notify pasid_fn, void *data, uint32_t reset);
97998b5bc87SYiPeng Chai
9807e437167STao Zhou bool amdgpu_ras_in_recovery(struct amdgpu_device *adev);
9817e437167STao Zhou
982b712d7c2SYang Wang __printf(3, 4)
983b712d7c2SYang Wang void amdgpu_ras_event_log_print(struct amdgpu_device *adev, u64 event_id,
984b712d7c2SYang Wang const char *fmt, ...);
985b712d7c2SYang Wang
986792be2e2STao Zhou bool amdgpu_ras_is_rma(struct amdgpu_device *adev);
987c030f2e4Sxinhui pan #endif
988