1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher * Copyright 2008 Red Hat Inc.
4d38ceaf9SAlex Deucher * Copyright 2009 Jerome Glisse.
5d38ceaf9SAlex Deucher *
6d38ceaf9SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher *
13d38ceaf9SAlex Deucher * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher *
16d38ceaf9SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19d38ceaf9SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher *
24d38ceaf9SAlex Deucher * Authors: Dave Airlie
25d38ceaf9SAlex Deucher * Alex Deucher
26d38ceaf9SAlex Deucher * Jerome Glisse
27d38ceaf9SAlex Deucher */
28fdf2f6c5SSam Ravnborg
29d38ceaf9SAlex Deucher #include "amdgpu.h"
30d38ceaf9SAlex Deucher #include <drm/amdgpu_drm.h>
3172c8c97bSAndrey Grodzovsky #include <drm/drm_drv.h>
3245b64fd9SThomas Zimmermann #include <drm/drm_fb_helper.h>
33d38ceaf9SAlex Deucher #include "amdgpu_uvd.h"
34d38ceaf9SAlex Deucher #include "amdgpu_vce.h"
3532d8c662SAlex Deucher #include "atom.h"
36d38ceaf9SAlex Deucher
37d38ceaf9SAlex Deucher #include <linux/vga_switcheroo.h>
38d38ceaf9SAlex Deucher #include <linux/slab.h>
39fdf2f6c5SSam Ravnborg #include <linux/uaccess.h>
40fdf2f6c5SSam Ravnborg #include <linux/pci.h>
41d38ceaf9SAlex Deucher #include <linux/pm_runtime.h>
42130e0371SOded Gabbay #include "amdgpu_amdkfd.h"
432cddc50eSHuang Rui #include "amdgpu_gem.h"
445df58525SHuang Rui #include "amdgpu_display.h"
455cb77114Sxinhui pan #include "amdgpu_ras.h"
469e823f30SVictor Skvortsov #include "amdgpu_reset.h"
47e3e84b0aSMarek Olšák #include "amd_pcie.h"
48d38ceaf9SAlex Deucher
amdgpu_unregister_gpu_instance(struct amdgpu_device * adev)49fdafb359SEvan Quan void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
5062d73fbcSEvan Quan {
5162d73fbcSEvan Quan struct amdgpu_gpu_instance *gpu_instance;
5262d73fbcSEvan Quan int i;
5362d73fbcSEvan Quan
5462d73fbcSEvan Quan mutex_lock(&mgpu_info.mutex);
5562d73fbcSEvan Quan
5662d73fbcSEvan Quan for (i = 0; i < mgpu_info.num_gpu; i++) {
5762d73fbcSEvan Quan gpu_instance = &(mgpu_info.gpu_ins[i]);
5862d73fbcSEvan Quan if (gpu_instance->adev == adev) {
5962d73fbcSEvan Quan mgpu_info.gpu_ins[i] =
6062d73fbcSEvan Quan mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
6162d73fbcSEvan Quan mgpu_info.num_gpu--;
6262d73fbcSEvan Quan if (adev->flags & AMD_IS_APU)
6362d73fbcSEvan Quan mgpu_info.num_apu--;
6462d73fbcSEvan Quan else
6562d73fbcSEvan Quan mgpu_info.num_dgpu--;
6662d73fbcSEvan Quan break;
6762d73fbcSEvan Quan }
6862d73fbcSEvan Quan }
6962d73fbcSEvan Quan
7062d73fbcSEvan Quan mutex_unlock(&mgpu_info.mutex);
7162d73fbcSEvan Quan }
7262d73fbcSEvan Quan
73d38ceaf9SAlex Deucher /**
74d38ceaf9SAlex Deucher * amdgpu_driver_unload_kms - Main unload function for KMS.
75d38ceaf9SAlex Deucher *
76d38ceaf9SAlex Deucher * @dev: drm dev pointer
77d38ceaf9SAlex Deucher *
78d38ceaf9SAlex Deucher * This is the main unload function for KMS (all asics).
79d38ceaf9SAlex Deucher * Returns 0 on success.
80d38ceaf9SAlex Deucher */
amdgpu_driver_unload_kms(struct drm_device * dev)8111b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev)
82d38ceaf9SAlex Deucher {
831348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
84d38ceaf9SAlex Deucher
85d38ceaf9SAlex Deucher if (adev == NULL)
8611b3c20bSGabriel Krisman Bertazi return;
87d38ceaf9SAlex Deucher
8862d73fbcSEvan Quan amdgpu_unregister_gpu_instance(adev);
8962d73fbcSEvan Quan
90d38ceaf9SAlex Deucher if (adev->rmmio == NULL)
918aba21b7SLuben Tuikov return;
92d38ceaf9SAlex Deucher
933fa8f89dSSathishkumar S if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_UNLOAD))
943fa8f89dSSathishkumar S DRM_WARN("smart shift update failed\n");
953fa8f89dSSathishkumar S
96d38ceaf9SAlex Deucher amdgpu_acpi_fini(adev);
9772c8c97bSAndrey Grodzovsky amdgpu_device_fini_hw(adev);
98d38ceaf9SAlex Deucher }
99d38ceaf9SAlex Deucher
amdgpu_register_gpu_instance(struct amdgpu_device * adev)100fdafb359SEvan Quan void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
10162d73fbcSEvan Quan {
10262d73fbcSEvan Quan struct amdgpu_gpu_instance *gpu_instance;
10362d73fbcSEvan Quan
10462d73fbcSEvan Quan mutex_lock(&mgpu_info.mutex);
10562d73fbcSEvan Quan
10662d73fbcSEvan Quan if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
10762d73fbcSEvan Quan DRM_ERROR("Cannot register more gpu instance\n");
10862d73fbcSEvan Quan mutex_unlock(&mgpu_info.mutex);
10962d73fbcSEvan Quan return;
11062d73fbcSEvan Quan }
11162d73fbcSEvan Quan
11262d73fbcSEvan Quan gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
11362d73fbcSEvan Quan gpu_instance->adev = adev;
11462d73fbcSEvan Quan gpu_instance->mgpu_fan_enabled = 0;
11562d73fbcSEvan Quan
11662d73fbcSEvan Quan mgpu_info.num_gpu++;
11762d73fbcSEvan Quan if (adev->flags & AMD_IS_APU)
11862d73fbcSEvan Quan mgpu_info.num_apu++;
11962d73fbcSEvan Quan else
12062d73fbcSEvan Quan mgpu_info.num_dgpu++;
12162d73fbcSEvan Quan
12262d73fbcSEvan Quan mutex_unlock(&mgpu_info.mutex);
12362d73fbcSEvan Quan }
12462d73fbcSEvan Quan
125d38ceaf9SAlex Deucher /**
126d38ceaf9SAlex Deucher * amdgpu_driver_load_kms - Main load function for KMS.
127d38ceaf9SAlex Deucher *
1288aba21b7SLuben Tuikov * @adev: pointer to struct amdgpu_device
129d38ceaf9SAlex Deucher * @flags: device flags
130d38ceaf9SAlex Deucher *
131d38ceaf9SAlex Deucher * This is the main load function for KMS (all asics).
132d38ceaf9SAlex Deucher * Returns 0 on success, error on failure.
133d38ceaf9SAlex Deucher */
amdgpu_driver_load_kms(struct amdgpu_device * adev,unsigned long flags)1348aba21b7SLuben Tuikov int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags)
135d38ceaf9SAlex Deucher {
1368aba21b7SLuben Tuikov struct drm_device *dev;
1371daee8b4SPixel Ding int r, acpi_status;
138d38ceaf9SAlex Deucher
1398aba21b7SLuben Tuikov dev = adev_to_drm(adev);
140d38ceaf9SAlex Deucher
141d38ceaf9SAlex Deucher /* amdgpu_device_init should report only fatal error
142d38ceaf9SAlex Deucher * like memory allocation failure or iomapping failure,
143d38ceaf9SAlex Deucher * or memory manager initialization failure, it must
144d38ceaf9SAlex Deucher * properly initialize the GPU MC controller and permit
145d38ceaf9SAlex Deucher * VRAM allocation
146d38ceaf9SAlex Deucher */
1478aba21b7SLuben Tuikov r = amdgpu_device_init(adev, flags);
1481daee8b4SPixel Ding if (r) {
1498f66090bSThomas Zimmermann dev_err(dev->dev, "Fatal error during GPU init\n");
150d38ceaf9SAlex Deucher goto out;
151d38ceaf9SAlex Deucher }
152d38ceaf9SAlex Deucher
15313478532SMa Jun amdgpu_device_detect_runtime_pm_mode(adev);
15472f058b7SAlex Deucher
155d38ceaf9SAlex Deucher /* Call ACPI methods: require modeset init
156d38ceaf9SAlex Deucher * but failure is not fatal
157d38ceaf9SAlex Deucher */
158ad36d71bSAurabindo Pillai
159d38ceaf9SAlex Deucher acpi_status = amdgpu_acpi_init(adev);
160d38ceaf9SAlex Deucher if (acpi_status)
1618f66090bSThomas Zimmermann dev_dbg(dev->dev, "Error during ACPI methods call\n");
162d38ceaf9SAlex Deucher
1633fa8f89dSSathishkumar S if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_LOAD))
1643fa8f89dSSathishkumar S DRM_WARN("smart shift update failed\n");
1653fa8f89dSSathishkumar S
166d38ceaf9SAlex Deucher out:
167d0d66b8cSAlex Deucher if (r)
168d38ceaf9SAlex Deucher amdgpu_driver_unload_kms(dev);
169d38ceaf9SAlex Deucher
170d38ceaf9SAlex Deucher return r;
171d38ceaf9SAlex Deucher }
172d38ceaf9SAlex Deucher
1735aba5123SSathishkumar S static enum amd_ip_block_type
amdgpu_ip_get_block_type(struct amdgpu_device * adev,uint32_t ip)1745aba5123SSathishkumar S amdgpu_ip_get_block_type(struct amdgpu_device *adev, uint32_t ip)
1755aba5123SSathishkumar S {
1765aba5123SSathishkumar S enum amd_ip_block_type type;
1775aba5123SSathishkumar S
1785aba5123SSathishkumar S switch (ip) {
1795aba5123SSathishkumar S case AMDGPU_HW_IP_GFX:
1805aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_GFX;
1815aba5123SSathishkumar S break;
1825aba5123SSathishkumar S case AMDGPU_HW_IP_COMPUTE:
1835aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_GFX;
1845aba5123SSathishkumar S break;
1855aba5123SSathishkumar S case AMDGPU_HW_IP_DMA:
1865aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_SDMA;
1875aba5123SSathishkumar S break;
1885aba5123SSathishkumar S case AMDGPU_HW_IP_UVD:
1895aba5123SSathishkumar S case AMDGPU_HW_IP_UVD_ENC:
1905aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_UVD;
1915aba5123SSathishkumar S break;
1925aba5123SSathishkumar S case AMDGPU_HW_IP_VCE:
1935aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_VCE;
1945aba5123SSathishkumar S break;
1955aba5123SSathishkumar S case AMDGPU_HW_IP_VCN_DEC:
1965aba5123SSathishkumar S case AMDGPU_HW_IP_VCN_ENC:
1975aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_VCN;
1985aba5123SSathishkumar S break;
1995aba5123SSathishkumar S case AMDGPU_HW_IP_VCN_JPEG:
2005aba5123SSathishkumar S type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
2015aba5123SSathishkumar S AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
2025aba5123SSathishkumar S break;
2035aba5123SSathishkumar S default:
2045aba5123SSathishkumar S type = AMD_IP_BLOCK_TYPE_NUM;
2055aba5123SSathishkumar S break;
2065aba5123SSathishkumar S }
2075aba5123SSathishkumar S
2085aba5123SSathishkumar S return type;
2095aba5123SSathishkumar S }
2105aba5123SSathishkumar S
amdgpu_firmware_info(struct drm_amdgpu_info_firmware * fw_info,struct drm_amdgpu_query_fw * query_fw,struct amdgpu_device * adev)211000cab9aSHuang Rui static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
212000cab9aSHuang Rui struct drm_amdgpu_query_fw *query_fw,
213000cab9aSHuang Rui struct amdgpu_device *adev)
214000cab9aSHuang Rui {
215000cab9aSHuang Rui switch (query_fw->fw_type) {
216000cab9aSHuang Rui case AMDGPU_INFO_FW_VCE:
217000cab9aSHuang Rui fw_info->ver = adev->vce.fw_version;
218000cab9aSHuang Rui fw_info->feature = adev->vce.fb_version;
219000cab9aSHuang Rui break;
220000cab9aSHuang Rui case AMDGPU_INFO_FW_UVD:
221000cab9aSHuang Rui fw_info->ver = adev->uvd.fw_version;
222000cab9aSHuang Rui fw_info->feature = 0;
223000cab9aSHuang Rui break;
2243ac952b1SAlex Deucher case AMDGPU_INFO_FW_VCN:
2253ac952b1SAlex Deucher fw_info->ver = adev->vcn.fw_version;
2263ac952b1SAlex Deucher fw_info->feature = 0;
2273ac952b1SAlex Deucher break;
228000cab9aSHuang Rui case AMDGPU_INFO_FW_GMC:
229770d13b1SChristian König fw_info->ver = adev->gmc.fw_version;
230000cab9aSHuang Rui fw_info->feature = 0;
231000cab9aSHuang Rui break;
232000cab9aSHuang Rui case AMDGPU_INFO_FW_GFX_ME:
233000cab9aSHuang Rui fw_info->ver = adev->gfx.me_fw_version;
234000cab9aSHuang Rui fw_info->feature = adev->gfx.me_feature_version;
235000cab9aSHuang Rui break;
236000cab9aSHuang Rui case AMDGPU_INFO_FW_GFX_PFP:
237000cab9aSHuang Rui fw_info->ver = adev->gfx.pfp_fw_version;
238000cab9aSHuang Rui fw_info->feature = adev->gfx.pfp_feature_version;
239000cab9aSHuang Rui break;
240000cab9aSHuang Rui case AMDGPU_INFO_FW_GFX_CE:
241000cab9aSHuang Rui fw_info->ver = adev->gfx.ce_fw_version;
242000cab9aSHuang Rui fw_info->feature = adev->gfx.ce_feature_version;
243000cab9aSHuang Rui break;
244000cab9aSHuang Rui case AMDGPU_INFO_FW_GFX_RLC:
245000cab9aSHuang Rui fw_info->ver = adev->gfx.rlc_fw_version;
246000cab9aSHuang Rui fw_info->feature = adev->gfx.rlc_feature_version;
247000cab9aSHuang Rui break;
248621a6318SHuang Rui case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
249621a6318SHuang Rui fw_info->ver = adev->gfx.rlc_srlc_fw_version;
250621a6318SHuang Rui fw_info->feature = adev->gfx.rlc_srlc_feature_version;
251621a6318SHuang Rui break;
252621a6318SHuang Rui case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
253621a6318SHuang Rui fw_info->ver = adev->gfx.rlc_srlg_fw_version;
254621a6318SHuang Rui fw_info->feature = adev->gfx.rlc_srlg_feature_version;
255621a6318SHuang Rui break;
256621a6318SHuang Rui case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
257621a6318SHuang Rui fw_info->ver = adev->gfx.rlc_srls_fw_version;
258621a6318SHuang Rui fw_info->feature = adev->gfx.rlc_srls_feature_version;
259621a6318SHuang Rui break;
260670c6edfSHawking Zhang case AMDGPU_INFO_FW_GFX_RLCP:
261670c6edfSHawking Zhang fw_info->ver = adev->gfx.rlcp_ucode_version;
262670c6edfSHawking Zhang fw_info->feature = adev->gfx.rlcp_ucode_feature_version;
263670c6edfSHawking Zhang break;
264670c6edfSHawking Zhang case AMDGPU_INFO_FW_GFX_RLCV:
265670c6edfSHawking Zhang fw_info->ver = adev->gfx.rlcv_ucode_version;
266670c6edfSHawking Zhang fw_info->feature = adev->gfx.rlcv_ucode_feature_version;
267670c6edfSHawking Zhang break;
268000cab9aSHuang Rui case AMDGPU_INFO_FW_GFX_MEC:
269000cab9aSHuang Rui if (query_fw->index == 0) {
270000cab9aSHuang Rui fw_info->ver = adev->gfx.mec_fw_version;
271000cab9aSHuang Rui fw_info->feature = adev->gfx.mec_feature_version;
272000cab9aSHuang Rui } else if (query_fw->index == 1) {
273000cab9aSHuang Rui fw_info->ver = adev->gfx.mec2_fw_version;
274000cab9aSHuang Rui fw_info->feature = adev->gfx.mec2_feature_version;
275000cab9aSHuang Rui } else
276000cab9aSHuang Rui return -EINVAL;
277000cab9aSHuang Rui break;
278000cab9aSHuang Rui case AMDGPU_INFO_FW_SMC:
279000cab9aSHuang Rui fw_info->ver = adev->pm.fw_version;
280000cab9aSHuang Rui fw_info->feature = 0;
281000cab9aSHuang Rui break;
2829b9ca62dSxinhui pan case AMDGPU_INFO_FW_TA:
283f399d4deSChangfeng switch (query_fw->index) {
2844d5ae731SKevin Wang case TA_FW_TYPE_PSP_XGMI:
2854320e6f8SCandice Li fw_info->ver = adev->psp.xgmi_context.context.bin_desc.fw_version;
286de3a1e33SCandice Li fw_info->feature = adev->psp.xgmi_context.context
287de3a1e33SCandice Li .bin_desc.feature_version;
288f399d4deSChangfeng break;
2894d5ae731SKevin Wang case TA_FW_TYPE_PSP_RAS:
2904320e6f8SCandice Li fw_info->ver = adev->psp.ras_context.context.bin_desc.fw_version;
291de3a1e33SCandice Li fw_info->feature = adev->psp.ras_context.context
292de3a1e33SCandice Li .bin_desc.feature_version;
293f399d4deSChangfeng break;
2944d5ae731SKevin Wang case TA_FW_TYPE_PSP_HDCP:
2954320e6f8SCandice Li fw_info->ver = adev->psp.hdcp_context.context.bin_desc.fw_version;
296de3a1e33SCandice Li fw_info->feature = adev->psp.hdcp_context.context
297de3a1e33SCandice Li .bin_desc.feature_version;
298f399d4deSChangfeng break;
2994d5ae731SKevin Wang case TA_FW_TYPE_PSP_DTM:
3004320e6f8SCandice Li fw_info->ver = adev->psp.dtm_context.context.bin_desc.fw_version;
301de3a1e33SCandice Li fw_info->feature = adev->psp.dtm_context.context
302de3a1e33SCandice Li .bin_desc.feature_version;
303f399d4deSChangfeng break;
3044d5ae731SKevin Wang case TA_FW_TYPE_PSP_RAP:
3054320e6f8SCandice Li fw_info->ver = adev->psp.rap_context.context.bin_desc.fw_version;
306de3a1e33SCandice Li fw_info->feature = adev->psp.rap_context.context
307de3a1e33SCandice Li .bin_desc.feature_version;
3084890d4e9SKevin Wang break;
309e7bdf00eSKevin Wang case TA_FW_TYPE_PSP_SECUREDISPLAY:
3104320e6f8SCandice Li fw_info->ver = adev->psp.securedisplay_context.context.bin_desc.fw_version;
311de3a1e33SCandice Li fw_info->feature =
312de3a1e33SCandice Li adev->psp.securedisplay_context.context.bin_desc
313de3a1e33SCandice Li .feature_version;
314e7bdf00eSKevin Wang break;
315f399d4deSChangfeng default:
316f399d4deSChangfeng return -EINVAL;
3179b9ca62dSxinhui pan }
3189b9ca62dSxinhui pan break;
319000cab9aSHuang Rui case AMDGPU_INFO_FW_SDMA:
320000cab9aSHuang Rui if (query_fw->index >= adev->sdma.num_instances)
321000cab9aSHuang Rui return -EINVAL;
322000cab9aSHuang Rui fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
323000cab9aSHuang Rui fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
324000cab9aSHuang Rui break;
3256a7ed07eSHuang Rui case AMDGPU_INFO_FW_SOS:
326222e0a71SCandice Li fw_info->ver = adev->psp.sos.fw_version;
327222e0a71SCandice Li fw_info->feature = adev->psp.sos.feature_version;
3286a7ed07eSHuang Rui break;
3296a7ed07eSHuang Rui case AMDGPU_INFO_FW_ASD:
330de3a1e33SCandice Li fw_info->ver = adev->psp.asd_context.bin_desc.fw_version;
331de3a1e33SCandice Li fw_info->feature = adev->psp.asd_context.bin_desc.feature_version;
3326a7ed07eSHuang Rui break;
3334d11b4b2SDavid Francis case AMDGPU_INFO_FW_DMCU:
3344d11b4b2SDavid Francis fw_info->ver = adev->dm.dmcu_fw_version;
3354d11b4b2SDavid Francis fw_info->feature = 0;
3364d11b4b2SDavid Francis break;
337976e51a7SNicholas Kazlauskas case AMDGPU_INFO_FW_DMCUB:
338976e51a7SNicholas Kazlauskas fw_info->ver = adev->dm.dmcub_fw_version;
339976e51a7SNicholas Kazlauskas fw_info->feature = 0;
340976e51a7SNicholas Kazlauskas break;
3415120cb54SHuang Rui case AMDGPU_INFO_FW_TOC:
342222e0a71SCandice Li fw_info->ver = adev->psp.toc.fw_version;
343222e0a71SCandice Li fw_info->feature = adev->psp.toc.feature_version;
3445120cb54SHuang Rui break;
345c4381d0eSBokun Zhang case AMDGPU_INFO_FW_CAP:
346c4381d0eSBokun Zhang fw_info->ver = adev->psp.cap_fw_version;
347c4381d0eSBokun Zhang fw_info->feature = adev->psp.cap_feature_version;
348c4381d0eSBokun Zhang break;
34910faf078SYifan Zhang case AMDGPU_INFO_FW_MES_KIQ:
3501d522b51SGraham Sider fw_info->ver = adev->mes.kiq_version & AMDGPU_MES_VERSION_MASK;
3511d522b51SGraham Sider fw_info->feature = (adev->mes.kiq_version & AMDGPU_MES_FEAT_VERSION_MASK)
3521d522b51SGraham Sider >> AMDGPU_MES_FEAT_VERSION_SHIFT;
35310faf078SYifan Zhang break;
35410faf078SYifan Zhang case AMDGPU_INFO_FW_MES:
3551d522b51SGraham Sider fw_info->ver = adev->mes.sched_version & AMDGPU_MES_VERSION_MASK;
3561d522b51SGraham Sider fw_info->feature = (adev->mes.sched_version & AMDGPU_MES_FEAT_VERSION_MASK)
3571d522b51SGraham Sider >> AMDGPU_MES_FEAT_VERSION_SHIFT;
35810faf078SYifan Zhang break;
359b7236296SDavid Francis case AMDGPU_INFO_FW_IMU:
360b7236296SDavid Francis fw_info->ver = adev->gfx.imu_fw_version;
361b7236296SDavid Francis fw_info->feature = 0;
362b7236296SDavid Francis break;
3635f6e9cdcSLang Yu case AMDGPU_INFO_FW_VPE:
3645f6e9cdcSLang Yu fw_info->ver = adev->vpe.fw_version;
3655f6e9cdcSLang Yu fw_info->feature = adev->vpe.feature_version;
3665f6e9cdcSLang Yu break;
367000cab9aSHuang Rui default:
368000cab9aSHuang Rui return -EINVAL;
369000cab9aSHuang Rui }
370000cab9aSHuang Rui return 0;
371000cab9aSHuang Rui }
372000cab9aSHuang Rui
amdgpu_hw_ip_info(struct amdgpu_device * adev,struct drm_amdgpu_info * info,struct drm_amdgpu_info_hw_ip * result)373a245daf3SChristian König static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
374a245daf3SChristian König struct drm_amdgpu_info *info,
375a245daf3SChristian König struct drm_amdgpu_info_hw_ip *result)
376d38ceaf9SAlex Deucher {
37771062f43SKen Wang uint32_t ib_start_alignment = 0;
37871062f43SKen Wang uint32_t ib_size_alignment = 0;
379a245daf3SChristian König enum amd_ip_block_type type;
3801b1f2fecSChristian König unsigned int num_rings = 0;
381a245daf3SChristian König unsigned int i, j;
382d38ceaf9SAlex Deucher
383d38ceaf9SAlex Deucher if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
384d38ceaf9SAlex Deucher return -EINVAL;
385d38ceaf9SAlex Deucher
386d38ceaf9SAlex Deucher switch (info->query_hw_ip.type) {
387d38ceaf9SAlex Deucher case AMDGPU_HW_IP_GFX:
3885fc3aeebSyanyang1 type = AMD_IP_BLOCK_TYPE_GFX;
389d38ceaf9SAlex Deucher for (i = 0; i < adev->gfx.num_gfx_rings; i++)
390c66ed765SAndrey Grodzovsky if (adev->gfx.gfx_ring[i].sched.ready)
3911b1f2fecSChristian König ++num_rings;
3928e2c7ad9SChunming Zhou ib_start_alignment = 32;
3938e2c7ad9SChunming Zhou ib_size_alignment = 32;
394d38ceaf9SAlex Deucher break;
395d38ceaf9SAlex Deucher case AMDGPU_HW_IP_COMPUTE:
3965fc3aeebSyanyang1 type = AMD_IP_BLOCK_TYPE_GFX;
397d38ceaf9SAlex Deucher for (i = 0; i < adev->gfx.num_compute_rings; i++)
398c66ed765SAndrey Grodzovsky if (adev->gfx.compute_ring[i].sched.ready)
3991b1f2fecSChristian König ++num_rings;
4008e2c7ad9SChunming Zhou ib_start_alignment = 32;
4018e2c7ad9SChunming Zhou ib_size_alignment = 32;
402d38ceaf9SAlex Deucher break;
403d38ceaf9SAlex Deucher case AMDGPU_HW_IP_DMA:
4045fc3aeebSyanyang1 type = AMD_IP_BLOCK_TYPE_SDMA;
405c113ea1cSAlex Deucher for (i = 0; i < adev->sdma.num_instances; i++)
406c66ed765SAndrey Grodzovsky if (adev->sdma.instance[i].ring.sched.ready)
4071b1f2fecSChristian König ++num_rings;
4088e2c7ad9SChunming Zhou ib_start_alignment = 256;
4098e2c7ad9SChunming Zhou ib_size_alignment = 4;
410d38ceaf9SAlex Deucher break;
411d38ceaf9SAlex Deucher case AMDGPU_HW_IP_UVD:
4125fc3aeebSyanyang1 type = AMD_IP_BLOCK_TYPE_UVD;
413f1e582ebSAlex Deucher for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
414f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << i))
415f1e582ebSAlex Deucher continue;
4161b1f2fecSChristian König
417c66ed765SAndrey Grodzovsky if (adev->uvd.inst[i].ring.sched.ready)
4181b1f2fecSChristian König ++num_rings;
419f1e582ebSAlex Deucher }
4206cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4218e2c7ad9SChunming Zhou ib_size_alignment = 64;
422d38ceaf9SAlex Deucher break;
423d38ceaf9SAlex Deucher case AMDGPU_HW_IP_VCE:
4245fc3aeebSyanyang1 type = AMD_IP_BLOCK_TYPE_VCE;
42575c65480SAlex Deucher for (i = 0; i < adev->vce.num_rings; i++)
426c66ed765SAndrey Grodzovsky if (adev->vce.ring[i].sched.ready)
4271b1f2fecSChristian König ++num_rings;
4286cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4296cb8e3eeSBoyuan Zhang ib_size_alignment = 4;
430d38ceaf9SAlex Deucher break;
43163defd3fSLeo Liu case AMDGPU_HW_IP_UVD_ENC:
43263defd3fSLeo Liu type = AMD_IP_BLOCK_TYPE_UVD;
433f1e582ebSAlex Deucher for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
434f1e582ebSAlex Deucher if (adev->uvd.harvest_config & (1 << i))
435f1e582ebSAlex Deucher continue;
4361b1f2fecSChristian König
437f1e582ebSAlex Deucher for (j = 0; j < adev->uvd.num_enc_rings; j++)
438c66ed765SAndrey Grodzovsky if (adev->uvd.inst[i].ring_enc[j].sched.ready)
4391b1f2fecSChristian König ++num_rings;
440f1e582ebSAlex Deucher }
4416cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4426cb8e3eeSBoyuan Zhang ib_size_alignment = 4;
44363defd3fSLeo Liu break;
444bdc799e5SLeo Liu case AMDGPU_HW_IP_VCN_DEC:
445bdc799e5SLeo Liu type = AMD_IP_BLOCK_TYPE_VCN;
446fa739f4bSJames Zhu for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
44756ee5122SKonstantin Meskhidze if (adev->vcn.harvest_config & (1 << i))
448cd1fd7b3SJames Zhu continue;
449cd1fd7b3SJames Zhu
450fa739f4bSJames Zhu if (adev->vcn.inst[i].ring_dec.sched.ready)
4511b1f2fecSChristian König ++num_rings;
452fa739f4bSJames Zhu }
4536cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4546cb8e3eeSBoyuan Zhang ib_size_alignment = 64;
455bdc799e5SLeo Liu break;
456cefbc598SLeo Liu case AMDGPU_HW_IP_VCN_ENC:
457cefbc598SLeo Liu type = AMD_IP_BLOCK_TYPE_VCN;
458fa739f4bSJames Zhu for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
45956ee5122SKonstantin Meskhidze if (adev->vcn.harvest_config & (1 << i))
460cd1fd7b3SJames Zhu continue;
461cd1fd7b3SJames Zhu
462*cb107271SAlex Deucher for (j = 0; j < adev->vcn.inst[i].num_enc_rings; j++)
463fa739f4bSJames Zhu if (adev->vcn.inst[i].ring_enc[j].sched.ready)
4641b1f2fecSChristian König ++num_rings;
465fa739f4bSJames Zhu }
4666cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4676cb8e3eeSBoyuan Zhang ib_size_alignment = 4;
468cefbc598SLeo Liu break;
4694bafe440SBoyuan Zhang case AMDGPU_HW_IP_VCN_JPEG:
47052f2e779SLeo Liu type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
47152f2e779SLeo Liu AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
47252f2e779SLeo Liu
4730388aee7SLeo Liu for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
4740388aee7SLeo Liu if (adev->jpeg.harvest_config & (1 << i))
475cd1fd7b3SJames Zhu continue;
476cd1fd7b3SJames Zhu
477bc224553SJames Zhu for (j = 0; j < adev->jpeg.num_jpeg_rings; j++)
478bc224553SJames Zhu if (adev->jpeg.inst[i].ring_dec[j].sched.ready)
4791b1f2fecSChristian König ++num_rings;
480fa739f4bSJames Zhu }
4816cb8e3eeSBoyuan Zhang ib_start_alignment = 256;
4826cb8e3eeSBoyuan Zhang ib_size_alignment = 64;
4834bafe440SBoyuan Zhang break;
484523c1280SLang Yu case AMDGPU_HW_IP_VPE:
485523c1280SLang Yu type = AMD_IP_BLOCK_TYPE_VPE;
486523c1280SLang Yu if (adev->vpe.ring.sched.ready)
487523c1280SLang Yu ++num_rings;
488523c1280SLang Yu ib_start_alignment = 256;
489523c1280SLang Yu ib_size_alignment = 4;
490523c1280SLang Yu break;
491d38ceaf9SAlex Deucher default:
492d38ceaf9SAlex Deucher return -EINVAL;
493d38ceaf9SAlex Deucher }
494d38ceaf9SAlex Deucher
495a245daf3SChristian König for (i = 0; i < adev->num_ip_blocks; i++)
496a1255107SAlex Deucher if (adev->ip_blocks[i].version->type == type &&
497a245daf3SChristian König adev->ip_blocks[i].status.valid)
498a245daf3SChristian König break;
499a245daf3SChristian König
500a245daf3SChristian König if (i == adev->num_ip_blocks)
501a245daf3SChristian König return 0;
502a245daf3SChristian König
5031b1f2fecSChristian König num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
5041b1f2fecSChristian König num_rings);
5051b1f2fecSChristian König
506a245daf3SChristian König result->hw_ip_version_major = adev->ip_blocks[i].version->major;
507a245daf3SChristian König result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
508af14e7c2SAlex Deucher
509af14e7c2SAlex Deucher if (adev->asic_type >= CHIP_VEGA10) {
510af14e7c2SAlex Deucher switch (type) {
511af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_GFX:
5124e8303cfSLijo Lazar result->ip_discovery_version =
513ff96ddc3SLijo Lazar IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, GC_HWIP, 0));
514af14e7c2SAlex Deucher break;
515af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_SDMA:
5164e8303cfSLijo Lazar result->ip_discovery_version =
517ff96ddc3SLijo Lazar IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, SDMA0_HWIP, 0));
518af14e7c2SAlex Deucher break;
519af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_UVD:
520af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_VCN:
521af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_JPEG:
5224e8303cfSLijo Lazar result->ip_discovery_version =
523ff96ddc3SLijo Lazar IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, UVD_HWIP, 0));
524af14e7c2SAlex Deucher break;
525af14e7c2SAlex Deucher case AMD_IP_BLOCK_TYPE_VCE:
5264e8303cfSLijo Lazar result->ip_discovery_version =
527ff96ddc3SLijo Lazar IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, VCE_HWIP, 0));
528af14e7c2SAlex Deucher break;
529d11bbaceSAlex Deucher case AMD_IP_BLOCK_TYPE_VPE:
530d11bbaceSAlex Deucher result->ip_discovery_version =
531ff96ddc3SLijo Lazar IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, VPE_HWIP, 0));
532d11bbaceSAlex Deucher break;
533af14e7c2SAlex Deucher default:
534af14e7c2SAlex Deucher result->ip_discovery_version = 0;
535af14e7c2SAlex Deucher break;
536af14e7c2SAlex Deucher }
537af14e7c2SAlex Deucher } else {
538af14e7c2SAlex Deucher result->ip_discovery_version = 0;
539af14e7c2SAlex Deucher }
540a245daf3SChristian König result->capabilities_flags = 0;
5411b1f2fecSChristian König result->available_rings = (1 << num_rings) - 1;
542a245daf3SChristian König result->ib_start_alignment = ib_start_alignment;
543a245daf3SChristian König result->ib_size_alignment = ib_size_alignment;
544a245daf3SChristian König return 0;
545a245daf3SChristian König }
546a245daf3SChristian König
547a245daf3SChristian König /*
548a245daf3SChristian König * Userspace get information ioctl
549a245daf3SChristian König */
550a245daf3SChristian König /**
551a245daf3SChristian König * amdgpu_info_ioctl - answer a device specific request.
552a245daf3SChristian König *
5538970b698SLee Jones * @dev: drm device pointer
554a245daf3SChristian König * @data: request object
555a245daf3SChristian König * @filp: drm filp
556a245daf3SChristian König *
557a245daf3SChristian König * This function is used to pass device specific parameters to the userspace
558a245daf3SChristian König * drivers. Examples include: pci device id, pipeline parms, tiling params,
559a245daf3SChristian König * etc. (all asics).
560a245daf3SChristian König * Returns 0 on success, -EINVAL on failure.
561a245daf3SChristian König */
amdgpu_info_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)5625088d657SLuben Tuikov int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
563a245daf3SChristian König {
5641348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
565a245daf3SChristian König struct drm_amdgpu_info *info = data;
566a245daf3SChristian König struct amdgpu_mode_info *minfo = &adev->mode_info;
567a245daf3SChristian König void __user *out = (void __user *)(uintptr_t)info->return_pointer;
568cbad0dd1SSathishkumar S struct amdgpu_fpriv *fpriv;
569cbad0dd1SSathishkumar S struct amdgpu_ip_block *ip_block;
570cbad0dd1SSathishkumar S enum amd_ip_block_type type;
571cbad0dd1SSathishkumar S struct amdgpu_xcp *xcp;
572cbad0dd1SSathishkumar S u32 count, inst_mask;
573a245daf3SChristian König uint32_t size = info->return_size;
574a245daf3SChristian König struct drm_crtc *crtc;
575a245daf3SChristian König uint32_t ui32 = 0;
576a245daf3SChristian König uint64_t ui64 = 0;
577cbad0dd1SSathishkumar S int i, found, ret;
578a245daf3SChristian König int ui32_size = sizeof(ui32);
579a245daf3SChristian König
580a245daf3SChristian König if (!info->return_size || !info->return_pointer)
581a245daf3SChristian König return -EINVAL;
582a245daf3SChristian König
583a245daf3SChristian König switch (info->query) {
584a245daf3SChristian König case AMDGPU_INFO_ACCEL_WORKING:
585a245daf3SChristian König ui32 = adev->accel_working;
586a245daf3SChristian König return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
587a245daf3SChristian König case AMDGPU_INFO_CRTC_FROM_ID:
588a245daf3SChristian König for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
589a245daf3SChristian König crtc = (struct drm_crtc *)minfo->crtcs[i];
590a245daf3SChristian König if (crtc && crtc->base.id == info->mode_crtc.id) {
591a245daf3SChristian König struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
592a0cc8e15SSrinivasan Shanmugam
593a245daf3SChristian König ui32 = amdgpu_crtc->crtc_id;
594a245daf3SChristian König found = 1;
595d38ceaf9SAlex Deucher break;
596d38ceaf9SAlex Deucher }
597d38ceaf9SAlex Deucher }
598a245daf3SChristian König if (!found) {
599a245daf3SChristian König DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
600a245daf3SChristian König return -EINVAL;
601a245daf3SChristian König }
602a245daf3SChristian König return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
603a245daf3SChristian König case AMDGPU_INFO_HW_IP_INFO: {
604a245daf3SChristian König struct drm_amdgpu_info_hw_ip ip = {};
605a245daf3SChristian König
606a245daf3SChristian König ret = amdgpu_hw_ip_info(adev, info, &ip);
607a245daf3SChristian König if (ret)
608a245daf3SChristian König return ret;
609a245daf3SChristian König
610a0cc8e15SSrinivasan Shanmugam ret = copy_to_user(out, &ip, min_t(size_t, size, sizeof(ip)));
611a245daf3SChristian König return ret ? -EFAULT : 0;
612d38ceaf9SAlex Deucher }
613d38ceaf9SAlex Deucher case AMDGPU_INFO_HW_IP_COUNT: {
614cbad0dd1SSathishkumar S fpriv = (struct amdgpu_fpriv *)filp->driver_priv;
6155aba5123SSathishkumar S type = amdgpu_ip_get_block_type(adev, info->query_hw_ip.type);
6165aba5123SSathishkumar S ip_block = amdgpu_device_ip_get_ip_block(adev, type);
617cbad0dd1SSathishkumar S
6185aba5123SSathishkumar S if (!ip_block || !ip_block->status.valid)
619d38ceaf9SAlex Deucher return -EINVAL;
620d38ceaf9SAlex Deucher
621cbad0dd1SSathishkumar S if (adev->xcp_mgr && adev->xcp_mgr->num_xcps > 0 &&
622b55bf19eSJesse Zhang fpriv->xcp_id < adev->xcp_mgr->num_xcps) {
623cbad0dd1SSathishkumar S xcp = &adev->xcp_mgr->xcp[fpriv->xcp_id];
624cbad0dd1SSathishkumar S switch (type) {
625cbad0dd1SSathishkumar S case AMD_IP_BLOCK_TYPE_GFX:
626cbad0dd1SSathishkumar S ret = amdgpu_xcp_get_inst_details(xcp, AMDGPU_XCP_GFX, &inst_mask);
6270991e49dSMa Jun if (ret)
6280991e49dSMa Jun return ret;
629cbad0dd1SSathishkumar S count = hweight32(inst_mask);
630cbad0dd1SSathishkumar S break;
631cbad0dd1SSathishkumar S case AMD_IP_BLOCK_TYPE_SDMA:
632cbad0dd1SSathishkumar S ret = amdgpu_xcp_get_inst_details(xcp, AMDGPU_XCP_SDMA, &inst_mask);
6330991e49dSMa Jun if (ret)
6340991e49dSMa Jun return ret;
635cbad0dd1SSathishkumar S count = hweight32(inst_mask);
636cbad0dd1SSathishkumar S break;
637cbad0dd1SSathishkumar S case AMD_IP_BLOCK_TYPE_JPEG:
638cbad0dd1SSathishkumar S ret = amdgpu_xcp_get_inst_details(xcp, AMDGPU_XCP_VCN, &inst_mask);
6390991e49dSMa Jun if (ret)
6400991e49dSMa Jun return ret;
641cbad0dd1SSathishkumar S count = hweight32(inst_mask) * adev->jpeg.num_jpeg_rings;
642cbad0dd1SSathishkumar S break;
643cbad0dd1SSathishkumar S case AMD_IP_BLOCK_TYPE_VCN:
644cbad0dd1SSathishkumar S ret = amdgpu_xcp_get_inst_details(xcp, AMDGPU_XCP_VCN, &inst_mask);
6450991e49dSMa Jun if (ret)
6460991e49dSMa Jun return ret;
647cbad0dd1SSathishkumar S count = hweight32(inst_mask);
648cbad0dd1SSathishkumar S break;
649cbad0dd1SSathishkumar S default:
650cbad0dd1SSathishkumar S return -EINVAL;
651cbad0dd1SSathishkumar S }
6520991e49dSMa Jun
653cbad0dd1SSathishkumar S return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
654cbad0dd1SSathishkumar S }
655cbad0dd1SSathishkumar S
6565aba5123SSathishkumar S switch (type) {
6575aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_GFX:
6585aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_VCE:
6595aba5123SSathishkumar S count = 1;
6605aba5123SSathishkumar S break;
6615aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_SDMA:
6625aba5123SSathishkumar S count = adev->sdma.num_instances;
6635aba5123SSathishkumar S break;
6645aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_JPEG:
6655aba5123SSathishkumar S count = adev->jpeg.num_jpeg_inst * adev->jpeg.num_jpeg_rings;
6665aba5123SSathishkumar S break;
6675aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_VCN:
6685aba5123SSathishkumar S count = adev->vcn.num_vcn_inst;
6695aba5123SSathishkumar S break;
6705aba5123SSathishkumar S case AMD_IP_BLOCK_TYPE_UVD:
6715aba5123SSathishkumar S count = adev->uvd.num_uvd_inst;
6725aba5123SSathishkumar S break;
6735aba5123SSathishkumar S /* For all other IP block types not listed in the switch statement
6745aba5123SSathishkumar S * the ip status is valid here and the instance count is one.
6755aba5123SSathishkumar S */
6765aba5123SSathishkumar S default:
6775aba5123SSathishkumar S count = 1;
6785aba5123SSathishkumar S break;
6795aba5123SSathishkumar S }
680d38ceaf9SAlex Deucher
681d38ceaf9SAlex Deucher return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
682d38ceaf9SAlex Deucher }
683d38ceaf9SAlex Deucher case AMDGPU_INFO_TIMESTAMP:
684b95e31fdSAlex Deucher ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
685d38ceaf9SAlex Deucher return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
686d38ceaf9SAlex Deucher case AMDGPU_INFO_FW_VERSION: {
687d38ceaf9SAlex Deucher struct drm_amdgpu_info_firmware fw_info;
688d38ceaf9SAlex Deucher
689d38ceaf9SAlex Deucher /* We only support one instance of each IP block right now. */
690d38ceaf9SAlex Deucher if (info->query_fw.ip_instance != 0)
691d38ceaf9SAlex Deucher return -EINVAL;
692d38ceaf9SAlex Deucher
693000cab9aSHuang Rui ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
694000cab9aSHuang Rui if (ret)
695000cab9aSHuang Rui return ret;
696000cab9aSHuang Rui
697d38ceaf9SAlex Deucher return copy_to_user(out, &fw_info,
698d38ceaf9SAlex Deucher min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
699d38ceaf9SAlex Deucher }
700d38ceaf9SAlex Deucher case AMDGPU_INFO_NUM_BYTES_MOVED:
701d38ceaf9SAlex Deucher ui64 = atomic64_read(&adev->num_bytes_moved);
702d38ceaf9SAlex Deucher return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
70383a59b63SMarek Olšák case AMDGPU_INFO_NUM_EVICTIONS:
70483a59b63SMarek Olšák ui64 = atomic64_read(&adev->num_evictions);
70583a59b63SMarek Olšák return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
70668e2c5ffSMarek Olšák case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
70768e2c5ffSMarek Olšák ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
70868e2c5ffSMarek Olšák return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
709d38ceaf9SAlex Deucher case AMDGPU_INFO_VRAM_USAGE:
7107db47b83SChristian König ui64 = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager);
711d38ceaf9SAlex Deucher return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
712d38ceaf9SAlex Deucher case AMDGPU_INFO_VIS_VRAM_USAGE:
713ec6aae97SNirmoy Das ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
714d38ceaf9SAlex Deucher return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
715d38ceaf9SAlex Deucher case AMDGPU_INFO_GTT_USAGE:
716dfa714b8SChristian König ui64 = ttm_resource_manager_usage(&adev->mman.gtt_mgr.manager);
717d38ceaf9SAlex Deucher return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
718d38ceaf9SAlex Deucher case AMDGPU_INFO_GDS_CONFIG: {
719d38ceaf9SAlex Deucher struct drm_amdgpu_info_gds gds_info;
720d38ceaf9SAlex Deucher
721c92b90ccSAlex Deucher memset(&gds_info, 0, sizeof(gds_info));
722dca29491SChristian König gds_info.compute_partition_size = adev->gds.gds_size;
723dca29491SChristian König gds_info.gds_total_size = adev->gds.gds_size;
724dca29491SChristian König gds_info.gws_per_compute_partition = adev->gds.gws_size;
725dca29491SChristian König gds_info.oa_per_compute_partition = adev->gds.oa_size;
726d38ceaf9SAlex Deucher return copy_to_user(out, &gds_info,
727d38ceaf9SAlex Deucher min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
728d38ceaf9SAlex Deucher }
729d38ceaf9SAlex Deucher case AMDGPU_INFO_VRAM_GTT: {
730d38ceaf9SAlex Deucher struct drm_amdgpu_info_vram_gtt vram_gtt;
731d38ceaf9SAlex Deucher
732a5ccfe5cSMichel Dänzer vram_gtt.vram_size = adev->gmc.real_vram_size -
7339d1b3c78SChristian König atomic64_read(&adev->vram_pin_size) -
7349d1b3c78SChristian König AMDGPU_VM_RESERVED_VRAM;
7359d1b3c78SChristian König vram_gtt.vram_cpu_accessible_size =
7369d1b3c78SChristian König min(adev->gmc.visible_vram_size -
7379d1b3c78SChristian König atomic64_read(&adev->visible_pin_size),
7389d1b3c78SChristian König vram_gtt.vram_size);
7396c28aed6SDave Airlie vram_gtt.gtt_size = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)->size;
740a5ccfe5cSMichel Dänzer vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
741d38ceaf9SAlex Deucher return copy_to_user(out, &vram_gtt,
742d38ceaf9SAlex Deucher min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
743d38ceaf9SAlex Deucher }
744e0adf6c8SJunwei Zhang case AMDGPU_INFO_MEMORY: {
745e0adf6c8SJunwei Zhang struct drm_amdgpu_memory_info mem;
7469de59bc2SDave Airlie struct ttm_resource_manager *gtt_man =
747dfa714b8SChristian König &adev->mman.gtt_mgr.manager;
7487db47b83SChristian König struct ttm_resource_manager *vram_man =
7497db47b83SChristian König &adev->mman.vram_mgr.manager;
750dfa714b8SChristian König
751e0adf6c8SJunwei Zhang memset(&mem, 0, sizeof(mem));
752770d13b1SChristian König mem.vram.total_heap_size = adev->gmc.real_vram_size;
753a5ccfe5cSMichel Dänzer mem.vram.usable_heap_size = adev->gmc.real_vram_size -
7549d1b3c78SChristian König atomic64_read(&adev->vram_pin_size) -
7559d1b3c78SChristian König AMDGPU_VM_RESERVED_VRAM;
7563c848bb3SChristian König mem.vram.heap_usage =
7577db47b83SChristian König ttm_resource_manager_usage(vram_man);
758e0adf6c8SJunwei Zhang mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
759cfa32556SJunwei Zhang
760e0adf6c8SJunwei Zhang mem.cpu_accessible_vram.total_heap_size =
761770d13b1SChristian König adev->gmc.visible_vram_size;
7629d1b3c78SChristian König mem.cpu_accessible_vram.usable_heap_size =
7639d1b3c78SChristian König min(adev->gmc.visible_vram_size -
7649d1b3c78SChristian König atomic64_read(&adev->visible_pin_size),
7659d1b3c78SChristian König mem.vram.usable_heap_size);
766e0adf6c8SJunwei Zhang mem.cpu_accessible_vram.heap_usage =
767ec6aae97SNirmoy Das amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
768e0adf6c8SJunwei Zhang mem.cpu_accessible_vram.max_allocation =
769e0adf6c8SJunwei Zhang mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
770cfa32556SJunwei Zhang
7716c28aed6SDave Airlie mem.gtt.total_heap_size = gtt_man->size;
772a5ccfe5cSMichel Dänzer mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
773a5ccfe5cSMichel Dänzer atomic64_read(&adev->gart_pin_size);
774dfa714b8SChristian König mem.gtt.heap_usage = ttm_resource_manager_usage(gtt_man);
775e0adf6c8SJunwei Zhang mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
776cfa32556SJunwei Zhang
777e0adf6c8SJunwei Zhang return copy_to_user(out, &mem,
778e0adf6c8SJunwei Zhang min((size_t)size, sizeof(mem)))
779cfa32556SJunwei Zhang ? -EFAULT : 0;
780cfa32556SJunwei Zhang }
781d38ceaf9SAlex Deucher case AMDGPU_INFO_READ_MMR_REG: {
7829e823f30SVictor Skvortsov int ret = 0;
783a0cc8e15SSrinivasan Shanmugam unsigned int n, alloc_size;
784d38ceaf9SAlex Deucher uint32_t *regs;
785a0cc8e15SSrinivasan Shanmugam unsigned int se_num = (info->read_mmr_reg.instance >>
786d38ceaf9SAlex Deucher AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
787d38ceaf9SAlex Deucher AMDGPU_INFO_MMR_SE_INDEX_MASK;
788a0cc8e15SSrinivasan Shanmugam unsigned int sh_num = (info->read_mmr_reg.instance >>
789d38ceaf9SAlex Deucher AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
790d38ceaf9SAlex Deucher AMDGPU_INFO_MMR_SH_INDEX_MASK;
791d38ceaf9SAlex Deucher
7929e823f30SVictor Skvortsov if (!down_read_trylock(&adev->reset_domain->sem))
7939e823f30SVictor Skvortsov return -ENOENT;
7949e823f30SVictor Skvortsov
795d38ceaf9SAlex Deucher /* set full masks if the userspace set all bits
796a0cc8e15SSrinivasan Shanmugam * in the bitfields
797a0cc8e15SSrinivasan Shanmugam */
7989e823f30SVictor Skvortsov if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK) {
799d38ceaf9SAlex Deucher se_num = 0xffffffff;
8009e823f30SVictor Skvortsov } else if (se_num >= AMDGPU_GFX_MAX_SE) {
8019e823f30SVictor Skvortsov ret = -EINVAL;
8029e823f30SVictor Skvortsov goto out;
8039e823f30SVictor Skvortsov }
804d38ceaf9SAlex Deucher
8059e823f30SVictor Skvortsov if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK) {
8069e823f30SVictor Skvortsov sh_num = 0xffffffff;
8079e823f30SVictor Skvortsov } else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE) {
8089e823f30SVictor Skvortsov ret = -EINVAL;
8099e823f30SVictor Skvortsov goto out;
8109e823f30SVictor Skvortsov }
8119e823f30SVictor Skvortsov
8129e823f30SVictor Skvortsov if (info->read_mmr_reg.count > 128) {
8139e823f30SVictor Skvortsov ret = -EINVAL;
8149e823f30SVictor Skvortsov goto out;
8159e823f30SVictor Skvortsov }
81673d8e6c7STrek
8170d2edd37SDan Carpenter regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
8189e823f30SVictor Skvortsov if (!regs) {
8199e823f30SVictor Skvortsov ret = -ENOMEM;
8209e823f30SVictor Skvortsov goto out;
8219e823f30SVictor Skvortsov }
8229e823f30SVictor Skvortsov
8230d2edd37SDan Carpenter alloc_size = info->read_mmr_reg.count * sizeof(*regs);
824d38ceaf9SAlex Deucher
825ca9317b9SAlex Deucher amdgpu_gfx_off_ctrl(adev, false);
826ca9317b9SAlex Deucher for (i = 0; i < info->read_mmr_reg.count; i++) {
827d38ceaf9SAlex Deucher if (amdgpu_asic_read_register(adev, se_num, sh_num,
828d38ceaf9SAlex Deucher info->read_mmr_reg.dword_offset + i,
829d38ceaf9SAlex Deucher ®s[i])) {
830d38ceaf9SAlex Deucher DRM_DEBUG_KMS("unallowed offset %#x\n",
831d38ceaf9SAlex Deucher info->read_mmr_reg.dword_offset + i);
832d38ceaf9SAlex Deucher kfree(regs);
833ca9317b9SAlex Deucher amdgpu_gfx_off_ctrl(adev, true);
8349e823f30SVictor Skvortsov ret = -EFAULT;
8359e823f30SVictor Skvortsov goto out;
836d38ceaf9SAlex Deucher }
837ca9317b9SAlex Deucher }
838ca9317b9SAlex Deucher amdgpu_gfx_off_ctrl(adev, true);
839d38ceaf9SAlex Deucher n = copy_to_user(out, regs, min(size, alloc_size));
840d38ceaf9SAlex Deucher kfree(regs);
8419e823f30SVictor Skvortsov ret = (n ? -EFAULT : 0);
8429e823f30SVictor Skvortsov out:
8439e823f30SVictor Skvortsov up_read(&adev->reset_domain->sem);
8449e823f30SVictor Skvortsov return ret;
845d38ceaf9SAlex Deucher }
846d38ceaf9SAlex Deucher case AMDGPU_INFO_DEV_INFO: {
847a5a52a43SLee Jones struct drm_amdgpu_info_device *dev_info;
8485b565e0eSChristian König uint64_t vm_size;
84964314e3fSAlex Deucher uint32_t pcie_gen_mask, pcie_width_mask;
850d38ceaf9SAlex Deucher
851a5a52a43SLee Jones dev_info = kzalloc(sizeof(*dev_info), GFP_KERNEL);
852a5a52a43SLee Jones if (!dev_info)
853a5a52a43SLee Jones return -ENOMEM;
854a5a52a43SLee Jones
8558f66090bSThomas Zimmermann dev_info->device_id = adev->pdev->device;
856a5a52a43SLee Jones dev_info->chip_rev = adev->rev_id;
857a5a52a43SLee Jones dev_info->external_rev = adev->external_rev_id;
8588f66090bSThomas Zimmermann dev_info->pci_rev = adev->pdev->revision;
859a5a52a43SLee Jones dev_info->family = adev->family;
860a5a52a43SLee Jones dev_info->num_shader_engines = adev->gfx.config.max_shader_engines;
861a5a52a43SLee Jones dev_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
862d38ceaf9SAlex Deucher /* return all clocks in KHz */
863a5a52a43SLee Jones dev_info->gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
86432bf7106SKen Wang if (adev->pm.dpm_enabled) {
865a5a52a43SLee Jones dev_info->max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
866a5a52a43SLee Jones dev_info->max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
86788347fa1SEvan Quan dev_info->min_engine_clock = amdgpu_dpm_get_sclk(adev, true) * 10;
86888347fa1SEvan Quan dev_info->min_memory_clock = amdgpu_dpm_get_mclk(adev, true) * 10;
86932bf7106SKen Wang } else {
87088347fa1SEvan Quan dev_info->max_engine_clock =
87188347fa1SEvan Quan dev_info->min_engine_clock =
87288347fa1SEvan Quan adev->clock.default_sclk * 10;
87388347fa1SEvan Quan dev_info->max_memory_clock =
87488347fa1SEvan Quan dev_info->min_memory_clock =
87588347fa1SEvan Quan adev->clock.default_mclk * 10;
87632bf7106SKen Wang }
877a5a52a43SLee Jones dev_info->enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
878a5a52a43SLee Jones dev_info->num_rb_pipes = adev->gfx.config.max_backends_per_se *
8790b10029dSAlex Deucher adev->gfx.config.max_shader_engines;
880a5a52a43SLee Jones dev_info->num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
881a5a52a43SLee Jones dev_info->ids_flags = 0;
8822f7d10b3SJammy Zhou if (adev->flags & AMD_IS_APU)
883a5a52a43SLee Jones dev_info->ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
88402ff519eSAlex Deucher if (adev->gfx.mcbp)
885a5a52a43SLee Jones dev_info->ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
88616c642ecSPierre-Eric Pelloux-Prayer if (amdgpu_is_tmz(adev))
887a5a52a43SLee Jones dev_info->ids_flags |= AMDGPU_IDS_FLAGS_TMZ;
888b299221fSMarek Olšák if (adev->gfx.config.ta_cntl2_truncate_coord_mode)
889b299221fSMarek Olšák dev_info->ids_flags |= AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD;
8905b565e0eSChristian König
891aafe181fSAsad Kamal if (amdgpu_passthrough(adev))
892aafe181fSAsad Kamal dev_info->ids_flags |= (AMDGPU_IDS_FLAGS_MODE_PT <<
893aafe181fSAsad Kamal AMDGPU_IDS_FLAGS_MODE_SHIFT) &
894aafe181fSAsad Kamal AMDGPU_IDS_FLAGS_MODE_MASK;
895aafe181fSAsad Kamal else if (amdgpu_sriov_vf(adev))
896aafe181fSAsad Kamal dev_info->ids_flags |= (AMDGPU_IDS_FLAGS_MODE_VF <<
897aafe181fSAsad Kamal AMDGPU_IDS_FLAGS_MODE_SHIFT) &
898aafe181fSAsad Kamal AMDGPU_IDS_FLAGS_MODE_MASK;
899aafe181fSAsad Kamal
9005b565e0eSChristian König vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
90100a11f97SArunpravin Paneer Selvam vm_size -= AMDGPU_VA_RESERVED_TOP;
9026b034e25SChristian König
9036b034e25SChristian König /* Older VCE FW versions are buggy and can handle only 40bits */
90409b6f25bSChristian König if (adev->vce.fw_version &&
90509b6f25bSChristian König adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
9066b034e25SChristian König vm_size = min(vm_size, 1ULL << 40);
9076b034e25SChristian König
90800a11f97SArunpravin Paneer Selvam dev_info->virtual_address_offset = AMDGPU_VA_RESERVED_BOTTOM;
909a5a52a43SLee Jones dev_info->virtual_address_max =
910ad9a5b78SChristian König min(vm_size, AMDGPU_GMC_HOLE_START);
9115b565e0eSChristian König
912ad9a5b78SChristian König if (vm_size > AMDGPU_GMC_HOLE_START) {
913a5a52a43SLee Jones dev_info->high_va_offset = AMDGPU_GMC_HOLE_END;
914a5a52a43SLee Jones dev_info->high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
9155b565e0eSChristian König }
916f4d3da72SHuacai Chen dev_info->virtual_address_alignment = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
917a5a52a43SLee Jones dev_info->pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
918f4d3da72SHuacai Chen dev_info->gart_page_size = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
919a5a52a43SLee Jones dev_info->cu_active_number = adev->gfx.cu_info.number;
920a5a52a43SLee Jones dev_info->cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
921a5a52a43SLee Jones dev_info->ce_ram_size = adev->gfx.ce_ram_size;
922a5a52a43SLee Jones memcpy(&dev_info->cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
923dbfe85eaSFlora Cui sizeof(adev->gfx.cu_info.ao_cu_bitmap));
924a5a52a43SLee Jones memcpy(&dev_info->cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
925f705a6f0SMukul Joshi sizeof(dev_info->cu_bitmap));
926a5a52a43SLee Jones dev_info->vram_type = adev->gmc.vram_type;
927a5a52a43SLee Jones dev_info->vram_bit_width = adev->gmc.vram_width;
928a5a52a43SLee Jones dev_info->vce_harvest_config = adev->vce.harvest_config;
929a5a52a43SLee Jones dev_info->gc_double_offchip_lds_buf =
930df6e2c4aSJunwei Zhang adev->gfx.config.double_offchip_lds_buf;
931a5a52a43SLee Jones dev_info->wave_front_size = adev->gfx.cu_info.wave_front_size;
932a5a52a43SLee Jones dev_info->num_shader_visible_vgprs = adev->gfx.config.max_gprs;
933a5a52a43SLee Jones dev_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
934a5a52a43SLee Jones dev_info->num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
935a5a52a43SLee Jones dev_info->gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
936a5a52a43SLee Jones dev_info->gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
937a5a52a43SLee Jones dev_info->max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
938bce23e00SAlex Deucher
939be9250fbSHawking Zhang if (adev->family >= AMDGPU_FAMILY_NV)
940a5a52a43SLee Jones dev_info->pa_sc_tile_steering_override =
941be9250fbSHawking Zhang adev->gfx.config.pa_sc_tile_steering_override;
942be9250fbSHawking Zhang
943a5a52a43SLee Jones dev_info->tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
944815fb4c9SMarek Olšák
945e3e84b0aSMarek Olšák /* Combine the chip gen mask with the platform (CPU/mobo) mask. */
94664314e3fSAlex Deucher pcie_gen_mask = adev->pm.pcie_gen_mask &
94764314e3fSAlex Deucher (adev->pm.pcie_gen_mask >> CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT);
94864314e3fSAlex Deucher pcie_width_mask = adev->pm.pcie_mlw_mask &
94964314e3fSAlex Deucher (adev->pm.pcie_mlw_mask >> CAIL_PCIE_LINK_WIDTH_SUPPORT_SHIFT);
950e3e84b0aSMarek Olšák dev_info->pcie_gen = fls(pcie_gen_mask);
951e3e84b0aSMarek Olšák dev_info->pcie_num_lanes =
95264314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X32 ? 32 :
95364314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X16 ? 16 :
95464314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 ? 12 :
95564314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 ? 8 :
95664314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 ? 4 :
95764314e3fSAlex Deucher pcie_width_mask & CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 ? 2 : 1;
958e3e84b0aSMarek Olšák
959b299221fSMarek Olšák dev_info->tcp_cache_size = adev->gfx.config.gc_tcp_l1_size;
960b299221fSMarek Olšák dev_info->num_sqc_per_wgp = adev->gfx.config.gc_num_sqc_per_wgp;
961b299221fSMarek Olšák dev_info->sqc_data_cache_size = adev->gfx.config.gc_l1_data_cache_size_per_sqc;
962b299221fSMarek Olšák dev_info->sqc_inst_cache_size = adev->gfx.config.gc_l1_instruction_cache_size_per_sqc;
963b299221fSMarek Olšák dev_info->gl1c_cache_size = adev->gfx.config.gc_gl1c_size_per_instance *
964b299221fSMarek Olšák adev->gfx.config.gc_gl1c_per_sa;
965b299221fSMarek Olšák dev_info->gl2c_cache_size = adev->gfx.config.gc_gl2c_per_gpu;
966b299221fSMarek Olšák dev_info->mall_size = adev->gmc.mall_size;
967b299221fSMarek Olšák
9681ba91b54SAlex Deucher
9691ba91b54SAlex Deucher if (adev->gfx.funcs->get_gfx_shadow_info) {
9701ba91b54SAlex Deucher struct amdgpu_gfx_shadow_info shadow_info;
9711ba91b54SAlex Deucher
9721ba91b54SAlex Deucher ret = amdgpu_gfx_get_gfx_shadow_info(adev, &shadow_info);
9731ba91b54SAlex Deucher if (!ret) {
9741ba91b54SAlex Deucher dev_info->shadow_size = shadow_info.shadow_size;
9751ba91b54SAlex Deucher dev_info->shadow_alignment = shadow_info.shadow_alignment;
9761ba91b54SAlex Deucher dev_info->csa_size = shadow_info.csa_size;
9771ba91b54SAlex Deucher dev_info->csa_alignment = shadow_info.csa_alignment;
9781ba91b54SAlex Deucher }
9791ba91b54SAlex Deucher }
9801ba91b54SAlex Deucher
981a5a52a43SLee Jones ret = copy_to_user(out, dev_info,
982a5a52a43SLee Jones min((size_t)size, sizeof(*dev_info))) ? -EFAULT : 0;
983a5a52a43SLee Jones kfree(dev_info);
984a5a52a43SLee Jones return ret;
985d38ceaf9SAlex Deucher }
98607fecde5SAlex Deucher case AMDGPU_INFO_VCE_CLOCK_TABLE: {
987a0cc8e15SSrinivasan Shanmugam unsigned int i;
98807fecde5SAlex Deucher struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
98907fecde5SAlex Deucher struct amd_vce_state *vce_state;
99007fecde5SAlex Deucher
99107fecde5SAlex Deucher for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
99207fecde5SAlex Deucher vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
99307fecde5SAlex Deucher if (vce_state) {
99407fecde5SAlex Deucher vce_clk_table.entries[i].sclk = vce_state->sclk;
99507fecde5SAlex Deucher vce_clk_table.entries[i].mclk = vce_state->mclk;
99607fecde5SAlex Deucher vce_clk_table.entries[i].eclk = vce_state->evclk;
99707fecde5SAlex Deucher vce_clk_table.num_valid_entries++;
99807fecde5SAlex Deucher }
99907fecde5SAlex Deucher }
100007fecde5SAlex Deucher
100107fecde5SAlex Deucher return copy_to_user(out, &vce_clk_table,
100207fecde5SAlex Deucher min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
100307fecde5SAlex Deucher }
100440ee5888SEvan Quan case AMDGPU_INFO_VBIOS: {
100540ee5888SEvan Quan uint32_t bios_size = adev->bios_size;
100640ee5888SEvan Quan
100740ee5888SEvan Quan switch (info->vbios_info.type) {
100840ee5888SEvan Quan case AMDGPU_INFO_VBIOS_SIZE:
100940ee5888SEvan Quan return copy_to_user(out, &bios_size,
101040ee5888SEvan Quan min((size_t)size, sizeof(bios_size)))
101140ee5888SEvan Quan ? -EFAULT : 0;
101240ee5888SEvan Quan case AMDGPU_INFO_VBIOS_IMAGE: {
101340ee5888SEvan Quan uint8_t *bios;
101440ee5888SEvan Quan uint32_t bios_offset = info->vbios_info.offset;
101540ee5888SEvan Quan
101640ee5888SEvan Quan if (bios_offset >= bios_size)
101740ee5888SEvan Quan return -EINVAL;
101840ee5888SEvan Quan
101940ee5888SEvan Quan bios = adev->bios + bios_offset;
102040ee5888SEvan Quan return copy_to_user(out, bios,
102140ee5888SEvan Quan min((size_t)size, (size_t)(bios_size - bios_offset)))
102240ee5888SEvan Quan ? -EFAULT : 0;
102340ee5888SEvan Quan }
102429b4c589SJiawei Gu case AMDGPU_INFO_VBIOS_INFO: {
102529b4c589SJiawei Gu struct drm_amdgpu_info_vbios vbios_info = {};
102629b4c589SJiawei Gu struct atom_context *atom_context;
102729b4c589SJiawei Gu
102829b4c589SJiawei Gu atom_context = adev->mode_info.atom_context;
102986f2ec22SDavid Francis if (atom_context) {
103086f2ec22SDavid Francis memcpy(vbios_info.name, atom_context->name,
103186f2ec22SDavid Francis sizeof(atom_context->name));
103286f2ec22SDavid Francis memcpy(vbios_info.vbios_pn, atom_context->vbios_pn,
103386f2ec22SDavid Francis sizeof(atom_context->vbios_pn));
103429b4c589SJiawei Gu vbios_info.version = atom_context->version;
103529b4c589SJiawei Gu memcpy(vbios_info.vbios_ver_str, atom_context->vbios_ver_str,
103629b4c589SJiawei Gu sizeof(atom_context->vbios_ver_str));
103786f2ec22SDavid Francis memcpy(vbios_info.date, atom_context->date,
103886f2ec22SDavid Francis sizeof(atom_context->date));
103986f2ec22SDavid Francis }
104029b4c589SJiawei Gu
104129b4c589SJiawei Gu return copy_to_user(out, &vbios_info,
104229b4c589SJiawei Gu min((size_t)size, sizeof(vbios_info))) ? -EFAULT : 0;
104329b4c589SJiawei Gu }
104440ee5888SEvan Quan default:
104540ee5888SEvan Quan DRM_DEBUG_KMS("Invalid request %d\n",
104640ee5888SEvan Quan info->vbios_info.type);
104740ee5888SEvan Quan return -EINVAL;
104840ee5888SEvan Quan }
104940ee5888SEvan Quan }
105044879b62SArindam Nath case AMDGPU_INFO_NUM_HANDLES: {
105144879b62SArindam Nath struct drm_amdgpu_info_num_handles handle;
105244879b62SArindam Nath
105344879b62SArindam Nath switch (info->query_hw_ip.type) {
105444879b62SArindam Nath case AMDGPU_HW_IP_UVD:
105544879b62SArindam Nath /* Starting Polaris, we support unlimited UVD handles */
105644879b62SArindam Nath if (adev->asic_type < CHIP_POLARIS10) {
105744879b62SArindam Nath handle.uvd_max_handles = adev->uvd.max_handles;
105844879b62SArindam Nath handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
105944879b62SArindam Nath
106044879b62SArindam Nath return copy_to_user(out, &handle,
106144879b62SArindam Nath min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
106244879b62SArindam Nath } else {
106344879b62SArindam Nath return -ENODATA;
106444879b62SArindam Nath }
106544879b62SArindam Nath
106644879b62SArindam Nath break;
106744879b62SArindam Nath default:
106844879b62SArindam Nath return -EINVAL;
106944879b62SArindam Nath }
107044879b62SArindam Nath }
10715ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR: {
1072b13aa109SRex Zhu if (!adev->pm.dpm_enabled)
10735ebbac4bSAlex Deucher return -ENOENT;
10745ebbac4bSAlex Deucher
10755ebbac4bSAlex Deucher switch (info->sensor_info.type) {
10765ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_GFX_SCLK:
10775ebbac4bSAlex Deucher /* get sclk in Mhz */
10785ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
10795ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_GFX_SCLK,
10805ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
10815ebbac4bSAlex Deucher return -EINVAL;
10825ebbac4bSAlex Deucher }
10835ebbac4bSAlex Deucher ui32 /= 100;
10845ebbac4bSAlex Deucher break;
10855ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_GFX_MCLK:
10865ebbac4bSAlex Deucher /* get mclk in Mhz */
10875ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
10885ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_GFX_MCLK,
10895ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
10905ebbac4bSAlex Deucher return -EINVAL;
10915ebbac4bSAlex Deucher }
10925ebbac4bSAlex Deucher ui32 /= 100;
10935ebbac4bSAlex Deucher break;
10945ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_GPU_TEMP:
10955ebbac4bSAlex Deucher /* get temperature in millidegrees C */
10965ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
10975ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_GPU_TEMP,
10985ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
10995ebbac4bSAlex Deucher return -EINVAL;
11005ebbac4bSAlex Deucher }
11015ebbac4bSAlex Deucher break;
11025ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_GPU_LOAD:
11035ebbac4bSAlex Deucher /* get GPU load */
11045ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
11055ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_GPU_LOAD,
11065ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
11075ebbac4bSAlex Deucher return -EINVAL;
11085ebbac4bSAlex Deucher }
11095ebbac4bSAlex Deucher break;
11105ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
11115ebbac4bSAlex Deucher /* get average GPU power */
11125ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
11139366c2e8SMario Limonciello AMDGPU_PP_SENSOR_GPU_AVG_POWER,
11145b79d048SRex Zhu (void *)&ui32, &ui32_size)) {
1115d0206985SAlex Deucher /* fall back to input power for backwards compat */
1116d0206985SAlex Deucher if (amdgpu_dpm_read_sensor(adev,
1117d0206985SAlex Deucher AMDGPU_PP_SENSOR_GPU_INPUT_POWER,
1118d0206985SAlex Deucher (void *)&ui32, &ui32_size)) {
11195ebbac4bSAlex Deucher return -EINVAL;
11205ebbac4bSAlex Deucher }
1121d0206985SAlex Deucher }
11225b79d048SRex Zhu ui32 >>= 8;
11235ebbac4bSAlex Deucher break;
1124d3f452f3SAlex Deucher case AMDGPU_INFO_SENSOR_GPU_INPUT_POWER:
1125d3f452f3SAlex Deucher /* get input GPU power */
1126d3f452f3SAlex Deucher if (amdgpu_dpm_read_sensor(adev,
1127d3f452f3SAlex Deucher AMDGPU_PP_SENSOR_GPU_INPUT_POWER,
1128d3f452f3SAlex Deucher (void *)&ui32, &ui32_size)) {
1129d3f452f3SAlex Deucher return -EINVAL;
1130d3f452f3SAlex Deucher }
1131d3f452f3SAlex Deucher ui32 >>= 8;
1132d3f452f3SAlex Deucher break;
11335ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_VDDNB:
11345ebbac4bSAlex Deucher /* get VDDNB in millivolts */
11355ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
11365ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_VDDNB,
11375ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
11385ebbac4bSAlex Deucher return -EINVAL;
11395ebbac4bSAlex Deucher }
11405ebbac4bSAlex Deucher break;
11415ebbac4bSAlex Deucher case AMDGPU_INFO_SENSOR_VDDGFX:
11425ebbac4bSAlex Deucher /* get VDDGFX in millivolts */
11435ebbac4bSAlex Deucher if (amdgpu_dpm_read_sensor(adev,
11445ebbac4bSAlex Deucher AMDGPU_PP_SENSOR_VDDGFX,
11455ebbac4bSAlex Deucher (void *)&ui32, &ui32_size)) {
11465ebbac4bSAlex Deucher return -EINVAL;
11475ebbac4bSAlex Deucher }
11485ebbac4bSAlex Deucher break;
114960bbade2SRex Zhu case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
115060bbade2SRex Zhu /* get stable pstate sclk in Mhz */
115160bbade2SRex Zhu if (amdgpu_dpm_read_sensor(adev,
115260bbade2SRex Zhu AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
115360bbade2SRex Zhu (void *)&ui32, &ui32_size)) {
115460bbade2SRex Zhu return -EINVAL;
115560bbade2SRex Zhu }
115660bbade2SRex Zhu ui32 /= 100;
115760bbade2SRex Zhu break;
115860bbade2SRex Zhu case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
115960bbade2SRex Zhu /* get stable pstate mclk in Mhz */
116060bbade2SRex Zhu if (amdgpu_dpm_read_sensor(adev,
116160bbade2SRex Zhu AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
116260bbade2SRex Zhu (void *)&ui32, &ui32_size)) {
116360bbade2SRex Zhu return -EINVAL;
116460bbade2SRex Zhu }
116560bbade2SRex Zhu ui32 /= 100;
116660bbade2SRex Zhu break;
11675cfd9784SEvan Quan case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK:
11685cfd9784SEvan Quan /* get peak pstate sclk in Mhz */
11695cfd9784SEvan Quan if (amdgpu_dpm_read_sensor(adev,
11705cfd9784SEvan Quan AMDGPU_PP_SENSOR_PEAK_PSTATE_SCLK,
11715cfd9784SEvan Quan (void *)&ui32, &ui32_size)) {
11725cfd9784SEvan Quan return -EINVAL;
11735cfd9784SEvan Quan }
11745cfd9784SEvan Quan ui32 /= 100;
11755cfd9784SEvan Quan break;
11765cfd9784SEvan Quan case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK:
11775cfd9784SEvan Quan /* get peak pstate mclk in Mhz */
11785cfd9784SEvan Quan if (amdgpu_dpm_read_sensor(adev,
11795cfd9784SEvan Quan AMDGPU_PP_SENSOR_PEAK_PSTATE_MCLK,
11805cfd9784SEvan Quan (void *)&ui32, &ui32_size)) {
11815cfd9784SEvan Quan return -EINVAL;
11825cfd9784SEvan Quan }
11835cfd9784SEvan Quan ui32 /= 100;
11845cfd9784SEvan Quan break;
11855ebbac4bSAlex Deucher default:
11865ebbac4bSAlex Deucher DRM_DEBUG_KMS("Invalid request %d\n",
11875ebbac4bSAlex Deucher info->sensor_info.type);
11885ebbac4bSAlex Deucher return -EINVAL;
11895ebbac4bSAlex Deucher }
11905ebbac4bSAlex Deucher return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
11915ebbac4bSAlex Deucher }
11921f7251b7SChristian König case AMDGPU_INFO_VRAM_LOST_COUNTER:
11931f7251b7SChristian König ui32 = atomic_read(&adev->vram_lost_counter);
11941f7251b7SChristian König return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
11955cb77114Sxinhui pan case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
11965cb77114Sxinhui pan struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
11971febb00eSxinhui pan uint64_t ras_mask;
11985cb77114Sxinhui pan
11995cb77114Sxinhui pan if (!ras)
12005cb77114Sxinhui pan return -EINVAL;
12018ab0d6f0SLuben Tuikov ras_mask = (uint64_t)adev->ras_enabled << 32 | ras->features;
12021febb00eSxinhui pan
12031febb00eSxinhui pan return copy_to_user(out, &ras_mask,
12041febb00eSxinhui pan min_t(u64, size, sizeof(ras_mask))) ?
12055cb77114Sxinhui pan -EFAULT : 0;
12065cb77114Sxinhui pan }
1207f35e9bdbSAlex Deucher case AMDGPU_INFO_VIDEO_CAPS: {
1208f35e9bdbSAlex Deucher const struct amdgpu_video_codecs *codecs;
1209f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_caps *caps;
1210f35e9bdbSAlex Deucher int r;
1211f35e9bdbSAlex Deucher
1212bc8ba5f2SAlex Deucher if (!adev->asic_funcs->query_video_codecs)
1213bc8ba5f2SAlex Deucher return -EINVAL;
1214bc8ba5f2SAlex Deucher
1215f35e9bdbSAlex Deucher switch (info->video_cap.type) {
1216f35e9bdbSAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_DECODE:
1217f35e9bdbSAlex Deucher r = amdgpu_asic_query_video_codecs(adev, false, &codecs);
1218f35e9bdbSAlex Deucher if (r)
1219f35e9bdbSAlex Deucher return -EINVAL;
1220f35e9bdbSAlex Deucher break;
1221f35e9bdbSAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_ENCODE:
1222f35e9bdbSAlex Deucher r = amdgpu_asic_query_video_codecs(adev, true, &codecs);
1223f35e9bdbSAlex Deucher if (r)
1224f35e9bdbSAlex Deucher return -EINVAL;
1225f35e9bdbSAlex Deucher break;
1226f35e9bdbSAlex Deucher default:
1227f35e9bdbSAlex Deucher DRM_DEBUG_KMS("Invalid request %d\n",
1228f35e9bdbSAlex Deucher info->video_cap.type);
1229f35e9bdbSAlex Deucher return -EINVAL;
1230f35e9bdbSAlex Deucher }
1231f35e9bdbSAlex Deucher
1232f35e9bdbSAlex Deucher caps = kzalloc(sizeof(*caps), GFP_KERNEL);
1233f35e9bdbSAlex Deucher if (!caps)
1234f35e9bdbSAlex Deucher return -ENOMEM;
1235f35e9bdbSAlex Deucher
1236f35e9bdbSAlex Deucher for (i = 0; i < codecs->codec_count; i++) {
1237f35e9bdbSAlex Deucher int idx = codecs->codec_array[i].codec_type;
1238f35e9bdbSAlex Deucher
1239f35e9bdbSAlex Deucher switch (idx) {
12406f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2:
12416f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4:
12426f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1:
12436f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC:
12446f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC:
12456f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG:
12466f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9:
12476f786950SAlex Deucher case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1:
1248f35e9bdbSAlex Deucher caps->codec_info[idx].valid = 1;
1249f35e9bdbSAlex Deucher caps->codec_info[idx].max_width =
1250f35e9bdbSAlex Deucher codecs->codec_array[i].max_width;
1251f35e9bdbSAlex Deucher caps->codec_info[idx].max_height =
1252f35e9bdbSAlex Deucher codecs->codec_array[i].max_height;
1253f35e9bdbSAlex Deucher caps->codec_info[idx].max_pixels_per_frame =
1254f35e9bdbSAlex Deucher codecs->codec_array[i].max_pixels_per_frame;
1255f35e9bdbSAlex Deucher caps->codec_info[idx].max_level =
1256f35e9bdbSAlex Deucher codecs->codec_array[i].max_level;
1257f35e9bdbSAlex Deucher break;
1258f35e9bdbSAlex Deucher default:
1259f35e9bdbSAlex Deucher break;
1260f35e9bdbSAlex Deucher }
1261f35e9bdbSAlex Deucher }
1262f35e9bdbSAlex Deucher r = copy_to_user(out, caps,
1263f35e9bdbSAlex Deucher min((size_t)size, sizeof(*caps))) ? -EFAULT : 0;
1264f35e9bdbSAlex Deucher kfree(caps);
1265f35e9bdbSAlex Deucher return r;
1266f35e9bdbSAlex Deucher }
12674f18b9a6SBas Nieuwenhuizen case AMDGPU_INFO_MAX_IBS: {
12684f18b9a6SBas Nieuwenhuizen uint32_t max_ibs[AMDGPU_HW_IP_NUM];
12694f18b9a6SBas Nieuwenhuizen
12704f18b9a6SBas Nieuwenhuizen for (i = 0; i < AMDGPU_HW_IP_NUM; ++i)
12714f18b9a6SBas Nieuwenhuizen max_ibs[i] = amdgpu_ring_max_ibs(i);
12724f18b9a6SBas Nieuwenhuizen
12734f18b9a6SBas Nieuwenhuizen return copy_to_user(out, max_ibs,
12744f18b9a6SBas Nieuwenhuizen min((size_t)size, sizeof(max_ibs))) ? -EFAULT : 0;
12754f18b9a6SBas Nieuwenhuizen }
12767a41ed8bSAlex Deucher case AMDGPU_INFO_GPUVM_FAULT: {
12777a41ed8bSAlex Deucher struct amdgpu_fpriv *fpriv = filp->driver_priv;
12787a41ed8bSAlex Deucher struct amdgpu_vm *vm = &fpriv->vm;
12797a41ed8bSAlex Deucher struct drm_amdgpu_info_gpuvm_fault gpuvm_fault;
12807a41ed8bSAlex Deucher unsigned long flags;
12817a41ed8bSAlex Deucher
12827a41ed8bSAlex Deucher if (!vm)
12837a41ed8bSAlex Deucher return -EINVAL;
12847a41ed8bSAlex Deucher
12857a41ed8bSAlex Deucher memset(&gpuvm_fault, 0, sizeof(gpuvm_fault));
12867a41ed8bSAlex Deucher
12877a41ed8bSAlex Deucher xa_lock_irqsave(&adev->vm_manager.pasids, flags);
12887a41ed8bSAlex Deucher gpuvm_fault.addr = vm->fault_info.addr;
12897a41ed8bSAlex Deucher gpuvm_fault.status = vm->fault_info.status;
12907a41ed8bSAlex Deucher gpuvm_fault.vmhub = vm->fault_info.vmhub;
12917a41ed8bSAlex Deucher xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
12927a41ed8bSAlex Deucher
12937a41ed8bSAlex Deucher return copy_to_user(out, &gpuvm_fault,
12947a41ed8bSAlex Deucher min((size_t)size, sizeof(gpuvm_fault))) ? -EFAULT : 0;
12957a41ed8bSAlex Deucher }
1296d38ceaf9SAlex Deucher default:
1297d38ceaf9SAlex Deucher DRM_DEBUG_KMS("Invalid request %d\n", info->query);
1298d38ceaf9SAlex Deucher return -EINVAL;
1299d38ceaf9SAlex Deucher }
1300d38ceaf9SAlex Deucher return 0;
1301d38ceaf9SAlex Deucher }
1302d38ceaf9SAlex Deucher
1303396bcb41SChristian König /**
1304d38ceaf9SAlex Deucher * amdgpu_driver_open_kms - drm callback for open
1305d38ceaf9SAlex Deucher *
1306d38ceaf9SAlex Deucher * @dev: drm dev pointer
1307d38ceaf9SAlex Deucher * @file_priv: drm file
1308d38ceaf9SAlex Deucher *
1309d38ceaf9SAlex Deucher * On device open, init vm on cayman+ (all asics).
1310d38ceaf9SAlex Deucher * Returns 0 on success, error on failure.
1311d38ceaf9SAlex Deucher */
amdgpu_driver_open_kms(struct drm_device * dev,struct drm_file * file_priv)1312d38ceaf9SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
1313d38ceaf9SAlex Deucher {
13141348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
1315d38ceaf9SAlex Deucher struct amdgpu_fpriv *fpriv;
13165c2ff9a6SChristian König int r, pasid;
1317d38ceaf9SAlex Deucher
13182c486cc4SChristian König /* Ensure IB tests are run on ring */
1319beff74bcSAlex Deucher flush_delayed_work(&adev->delayed_init_work);
13202c486cc4SChristian König
13217c6e68c7SAndrey Grodzovsky
13227c6e68c7SAndrey Grodzovsky if (amdgpu_ras_intr_triggered()) {
13237c6e68c7SAndrey Grodzovsky DRM_ERROR("RAS Intr triggered, device disabled!!");
13247c6e68c7SAndrey Grodzovsky return -EHWPOISON;
13257c6e68c7SAndrey Grodzovsky }
13267c6e68c7SAndrey Grodzovsky
1327d38ceaf9SAlex Deucher file_priv->driver_priv = NULL;
1328d38ceaf9SAlex Deucher
1329d38ceaf9SAlex Deucher r = pm_runtime_get_sync(dev->dev);
1330d38ceaf9SAlex Deucher if (r < 0)
13319ba8923cSNavid Emamdoost goto pm_put;
1332d38ceaf9SAlex Deucher
1333d38ceaf9SAlex Deucher fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
1334dc08267aSAlex Deucher if (unlikely(!fpriv)) {
1335dc08267aSAlex Deucher r = -ENOMEM;
1336dc08267aSAlex Deucher goto out_suspend;
1337dc08267aSAlex Deucher }
1338d38ceaf9SAlex Deucher
13395c2ff9a6SChristian König pasid = amdgpu_pasid_alloc(16);
13405c2ff9a6SChristian König if (pasid < 0) {
13415c2ff9a6SChristian König dev_warn(adev->dev, "No more PASIDs available!");
13425c2ff9a6SChristian König pasid = 0;
1343dc08267aSAlex Deucher }
1344a35455d0SNirmoy Das
134550e63308SGuchun Chen r = amdgpu_xcp_open_device(adev, fpriv, file_priv);
13465c2ff9a6SChristian König if (r)
13475c2ff9a6SChristian König goto error_pasid;
1348d38ceaf9SAlex Deucher
13495003ca63SGuchun Chen r = amdgpu_vm_init(adev, &fpriv->vm, fpriv->xcp_id);
1350934deb64SPhilip Yang if (r)
135150e63308SGuchun Chen goto error_pasid;
1352934deb64SPhilip Yang
135388f7f881SNirmoy Das r = amdgpu_vm_set_pasid(adev, &fpriv->vm, pasid);
135488f7f881SNirmoy Das if (r)
135588f7f881SNirmoy Das goto error_vm;
135688f7f881SNirmoy Das
1357b85891bdSJunwei Zhang fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
1358b85891bdSJunwei Zhang if (!fpriv->prt_va) {
1359b85891bdSJunwei Zhang r = -ENOMEM;
13605c2ff9a6SChristian König goto error_vm;
1361b85891bdSJunwei Zhang }
1362b85891bdSJunwei Zhang
136302ff519eSAlex Deucher if (adev->gfx.mcbp) {
13641e256e27SRex Zhu uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
13651e256e27SRex Zhu
13661e256e27SRex Zhu r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
13671e256e27SRex Zhu &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
13685c2ff9a6SChristian König if (r)
13695c2ff9a6SChristian König goto error_vm;
1370ab5d6227SMonk Liu }
13712493664fSMonk Liu
137200a11f97SArunpravin Paneer Selvam r = amdgpu_seq64_map(adev, &fpriv->vm, &fpriv->seq64_va);
137300a11f97SArunpravin Paneer Selvam if (r)
137400a11f97SArunpravin Paneer Selvam goto error_vm;
137500a11f97SArunpravin Paneer Selvam
1376d38ceaf9SAlex Deucher mutex_init(&fpriv->bo_list_lock);
1377c4f306e3SDanilo Krummrich idr_init_base(&fpriv->bo_list_handles, 1);
1378d38ceaf9SAlex Deucher
137969493c03SChristian König amdgpu_ctx_mgr_init(&fpriv->ctx_mgr, adev);
1380d38ceaf9SAlex Deucher
1381d38ceaf9SAlex Deucher file_priv->driver_priv = fpriv;
13825c2ff9a6SChristian König goto out_suspend;
13835c2ff9a6SChristian König
13845c2ff9a6SChristian König error_vm:
13855c2ff9a6SChristian König amdgpu_vm_fini(adev, &fpriv->vm);
13865c2ff9a6SChristian König
13875c2ff9a6SChristian König error_pasid:
138888f7f881SNirmoy Das if (pasid) {
13895c2ff9a6SChristian König amdgpu_pasid_free(pasid);
139088f7f881SNirmoy Das amdgpu_vm_set_pasid(adev, &fpriv->vm, 0);
139188f7f881SNirmoy Das }
13925c2ff9a6SChristian König
13935c2ff9a6SChristian König kfree(fpriv);
1394d38ceaf9SAlex Deucher
1395dc08267aSAlex Deucher out_suspend:
1396d38ceaf9SAlex Deucher pm_runtime_mark_last_busy(dev->dev);
13979ba8923cSNavid Emamdoost pm_put:
1398d38ceaf9SAlex Deucher pm_runtime_put_autosuspend(dev->dev);
1399d38ceaf9SAlex Deucher
1400d38ceaf9SAlex Deucher return r;
1401d38ceaf9SAlex Deucher }
1402d38ceaf9SAlex Deucher
1403d38ceaf9SAlex Deucher /**
1404d38ceaf9SAlex Deucher * amdgpu_driver_postclose_kms - drm callback for post close
1405d38ceaf9SAlex Deucher *
1406d38ceaf9SAlex Deucher * @dev: drm dev pointer
1407d38ceaf9SAlex Deucher * @file_priv: drm file
1408d38ceaf9SAlex Deucher *
1409d38ceaf9SAlex Deucher * On device post close, tear down vm on cayman+ (all asics).
1410d38ceaf9SAlex Deucher */
amdgpu_driver_postclose_kms(struct drm_device * dev,struct drm_file * file_priv)1411d38ceaf9SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
1412d38ceaf9SAlex Deucher struct drm_file *file_priv)
1413d38ceaf9SAlex Deucher {
14141348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
1415d38ceaf9SAlex Deucher struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1416d38ceaf9SAlex Deucher struct amdgpu_bo_list *list;
14175c2ff9a6SChristian König struct amdgpu_bo *pd;
1418c7b6bac9SFenghua Yu u32 pasid;
1419d38ceaf9SAlex Deucher int handle;
1420d38ceaf9SAlex Deucher
1421d38ceaf9SAlex Deucher if (!fpriv)
1422d38ceaf9SAlex Deucher return;
1423d38ceaf9SAlex Deucher
142404e30c9cSDaniel Vetter pm_runtime_get_sync(dev->dev);
142502537d63SChristian König
142644876ae2SAlex Deucher if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
1427cd437e37SLeo Liu amdgpu_uvd_free_handles(adev, file_priv);
142844876ae2SAlex Deucher if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
1429cd437e37SLeo Liu amdgpu_vce_free_handles(adev, file_priv);
1430cd437e37SLeo Liu
14315daff15cSLang Yu if (fpriv->csa_va) {
14325daff15cSLang Yu uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
14335daff15cSLang Yu
14345daff15cSLang Yu WARN_ON(amdgpu_unmap_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
14355daff15cSLang Yu fpriv->csa_va, csa_addr));
14360f4b3c68SChristian König fpriv->csa_va = NULL;
14372493664fSMonk Liu }
14382493664fSMonk Liu
1439c8031019SArunpravin Paneer Selvam amdgpu_seq64_unmap(adev, fpriv);
1440c8031019SArunpravin Paneer Selvam
14415c2ff9a6SChristian König pasid = fpriv->vm.pasid;
1442391629bdSNirmoy Das pd = amdgpu_bo_ref(fpriv->vm.root.bo);
1443b6fba4ecSChristian König if (!WARN_ON(amdgpu_bo_reserve(pd, true))) {
1444b6fba4ecSChristian König amdgpu_vm_bo_del(adev, fpriv->prt_va);
1445b6fba4ecSChristian König amdgpu_bo_unreserve(pd);
1446b6fba4ecSChristian König }
14475c2ff9a6SChristian König
14488ee3a52eSEmily Deng amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
14496ffb6b7fSRex Zhu amdgpu_vm_fini(adev, &fpriv->vm);
14508ee3a52eSEmily Deng
14515c2ff9a6SChristian König if (pasid)
14525a5011a7SGerd Hoffmann amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
14535c2ff9a6SChristian König amdgpu_bo_unref(&pd);
1454d38ceaf9SAlex Deucher
1455d38ceaf9SAlex Deucher idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
1456a0f20845SChristian König amdgpu_bo_list_put(list);
1457d38ceaf9SAlex Deucher
1458d38ceaf9SAlex Deucher idr_destroy(&fpriv->bo_list_handles);
1459d38ceaf9SAlex Deucher mutex_destroy(&fpriv->bo_list_lock);
1460d38ceaf9SAlex Deucher
1461d38ceaf9SAlex Deucher kfree(fpriv);
1462d38ceaf9SAlex Deucher file_priv->driver_priv = NULL;
1463d6bda7b4SAlex Deucher
1464d6bda7b4SAlex Deucher pm_runtime_mark_last_busy(dev->dev);
1465d6bda7b4SAlex Deucher pm_runtime_put_autosuspend(dev->dev);
1466d38ceaf9SAlex Deucher }
1467d38ceaf9SAlex Deucher
146872c8c97bSAndrey Grodzovsky
amdgpu_driver_release_kms(struct drm_device * dev)146972c8c97bSAndrey Grodzovsky void amdgpu_driver_release_kms(struct drm_device *dev)
147072c8c97bSAndrey Grodzovsky {
147172c8c97bSAndrey Grodzovsky struct amdgpu_device *adev = drm_to_adev(dev);
147272c8c97bSAndrey Grodzovsky
147372c8c97bSAndrey Grodzovsky amdgpu_device_fini_sw(adev);
147472c8c97bSAndrey Grodzovsky pci_set_drvdata(adev->pdev, NULL);
147572c8c97bSAndrey Grodzovsky }
147672c8c97bSAndrey Grodzovsky
1477d38ceaf9SAlex Deucher /*
1478d38ceaf9SAlex Deucher * VBlank related functions.
1479d38ceaf9SAlex Deucher */
1480d38ceaf9SAlex Deucher /**
1481d38ceaf9SAlex Deucher * amdgpu_get_vblank_counter_kms - get frame count
1482d38ceaf9SAlex Deucher *
1483e3eff4b5SThomas Zimmermann * @crtc: crtc to get the frame count from
1484d38ceaf9SAlex Deucher *
1485d38ceaf9SAlex Deucher * Gets the frame count on the requested crtc (all asics).
1486d38ceaf9SAlex Deucher * Returns frame count on success, -EINVAL on failure.
1487d38ceaf9SAlex Deucher */
amdgpu_get_vblank_counter_kms(struct drm_crtc * crtc)1488e3eff4b5SThomas Zimmermann u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc)
1489d38ceaf9SAlex Deucher {
1490e3eff4b5SThomas Zimmermann struct drm_device *dev = crtc->dev;
1491e3eff4b5SThomas Zimmermann unsigned int pipe = crtc->index;
14921348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
14938e36f9d3SAlex Deucher int vpos, hpos, stat;
14948e36f9d3SAlex Deucher u32 count;
1495d38ceaf9SAlex Deucher
149688e72717SThierry Reding if (pipe >= adev->mode_info.num_crtc) {
149788e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe);
1498d38ceaf9SAlex Deucher return -EINVAL;
1499d38ceaf9SAlex Deucher }
1500d38ceaf9SAlex Deucher
15018e36f9d3SAlex Deucher /* The hw increments its frame counter at start of vsync, not at start
15028e36f9d3SAlex Deucher * of vblank, as is required by DRM core vblank counter handling.
15038e36f9d3SAlex Deucher * Cook the hw count here to make it appear to the caller as if it
15048e36f9d3SAlex Deucher * incremented at start of vblank. We measure distance to start of
15058e36f9d3SAlex Deucher * vblank in vpos. vpos therefore will be >= 0 between start of vblank
15068e36f9d3SAlex Deucher * and start of vsync, so vpos >= 0 means to bump the hw frame counter
15078e36f9d3SAlex Deucher * result by 1 to give the proper appearance to caller.
15088e36f9d3SAlex Deucher */
15098e36f9d3SAlex Deucher if (adev->mode_info.crtcs[pipe]) {
15108e36f9d3SAlex Deucher /* Repeat readout if needed to provide stable result if
15118e36f9d3SAlex Deucher * we cross start of vsync during the queries.
15128e36f9d3SAlex Deucher */
15138e36f9d3SAlex Deucher do {
15148e36f9d3SAlex Deucher count = amdgpu_display_vblank_get_counter(adev, pipe);
1515aa8e286aSSamuel Li /* Ask amdgpu_display_get_crtc_scanoutpos to return
1516aa8e286aSSamuel Li * vpos as distance to start of vblank, instead of
1517aa8e286aSSamuel Li * regular vertical scanout pos.
15188e36f9d3SAlex Deucher */
1519aa8e286aSSamuel Li stat = amdgpu_display_get_crtc_scanoutpos(
15208e36f9d3SAlex Deucher dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
15218e36f9d3SAlex Deucher &vpos, &hpos, NULL, NULL,
15228e36f9d3SAlex Deucher &adev->mode_info.crtcs[pipe]->base.hwmode);
15238e36f9d3SAlex Deucher } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
15248e36f9d3SAlex Deucher
15258e36f9d3SAlex Deucher if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
15268e36f9d3SAlex Deucher (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
15278e36f9d3SAlex Deucher DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
15288e36f9d3SAlex Deucher } else {
15298e36f9d3SAlex Deucher DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
15308e36f9d3SAlex Deucher pipe, vpos);
15318e36f9d3SAlex Deucher
15328e36f9d3SAlex Deucher /* Bump counter if we are at >= leading edge of vblank,
15338e36f9d3SAlex Deucher * but before vsync where vpos would turn negative and
15348e36f9d3SAlex Deucher * the hw counter really increments.
15358e36f9d3SAlex Deucher */
15368e36f9d3SAlex Deucher if (vpos >= 0)
15378e36f9d3SAlex Deucher count++;
15388e36f9d3SAlex Deucher }
15398e36f9d3SAlex Deucher } else {
15408e36f9d3SAlex Deucher /* Fallback to use value as is. */
15418e36f9d3SAlex Deucher count = amdgpu_display_vblank_get_counter(adev, pipe);
15428e36f9d3SAlex Deucher DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
15438e36f9d3SAlex Deucher }
15448e36f9d3SAlex Deucher
15458e36f9d3SAlex Deucher return count;
1546d38ceaf9SAlex Deucher }
1547d38ceaf9SAlex Deucher
1548d38ceaf9SAlex Deucher /**
1549d38ceaf9SAlex Deucher * amdgpu_enable_vblank_kms - enable vblank interrupt
1550d38ceaf9SAlex Deucher *
1551e3eff4b5SThomas Zimmermann * @crtc: crtc to enable vblank interrupt for
1552d38ceaf9SAlex Deucher *
1553d38ceaf9SAlex Deucher * Enable the interrupt on the requested crtc (all asics).
1554d38ceaf9SAlex Deucher * Returns 0 on success, -EINVAL on failure.
1555d38ceaf9SAlex Deucher */
amdgpu_enable_vblank_kms(struct drm_crtc * crtc)1556e3eff4b5SThomas Zimmermann int amdgpu_enable_vblank_kms(struct drm_crtc *crtc)
1557d38ceaf9SAlex Deucher {
1558e3eff4b5SThomas Zimmermann struct drm_device *dev = crtc->dev;
1559e3eff4b5SThomas Zimmermann unsigned int pipe = crtc->index;
15601348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
1561734dd01dSSamuel Li int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1562d38ceaf9SAlex Deucher
1563d38ceaf9SAlex Deucher return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1564d38ceaf9SAlex Deucher }
1565d38ceaf9SAlex Deucher
1566d38ceaf9SAlex Deucher /**
1567d38ceaf9SAlex Deucher * amdgpu_disable_vblank_kms - disable vblank interrupt
1568d38ceaf9SAlex Deucher *
1569e3eff4b5SThomas Zimmermann * @crtc: crtc to disable vblank interrupt for
1570d38ceaf9SAlex Deucher *
1571d38ceaf9SAlex Deucher * Disable the interrupt on the requested crtc (all asics).
1572d38ceaf9SAlex Deucher */
amdgpu_disable_vblank_kms(struct drm_crtc * crtc)1573e3eff4b5SThomas Zimmermann void amdgpu_disable_vblank_kms(struct drm_crtc *crtc)
1574d38ceaf9SAlex Deucher {
1575e3eff4b5SThomas Zimmermann struct drm_device *dev = crtc->dev;
1576e3eff4b5SThomas Zimmermann unsigned int pipe = crtc->index;
15771348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(dev);
1578734dd01dSSamuel Li int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1579d38ceaf9SAlex Deucher
1580d38ceaf9SAlex Deucher amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1581d38ceaf9SAlex Deucher }
1582d38ceaf9SAlex Deucher
158350ab2533SHuang Rui /*
158450ab2533SHuang Rui * Debugfs info
158550ab2533SHuang Rui */
158650ab2533SHuang Rui #if defined(CONFIG_DEBUG_FS)
158750ab2533SHuang Rui
amdgpu_debugfs_firmware_info_show(struct seq_file * m,void * unused)158898d28ac2SNirmoy Das static int amdgpu_debugfs_firmware_info_show(struct seq_file *m, void *unused)
158950ab2533SHuang Rui {
1590109b4d8cSSu Hui struct amdgpu_device *adev = m->private;
159150ab2533SHuang Rui struct drm_amdgpu_info_firmware fw_info;
159250ab2533SHuang Rui struct drm_amdgpu_query_fw query_fw;
159332d8c662SAlex Deucher struct atom_context *ctx = adev->mode_info.atom_context;
159482890466SMario Limonciello uint8_t smu_program, smu_major, smu_minor, smu_debug;
159550ab2533SHuang Rui int ret, i;
159650ab2533SHuang Rui
15974d5ae731SKevin Wang static const char *ta_fw_name[TA_FW_TYPE_MAX_INDEX] = {
15984d5ae731SKevin Wang #define TA_FW_NAME(type)[TA_FW_TYPE_PSP_##type] = #type
15994d5ae731SKevin Wang TA_FW_NAME(XGMI),
16004d5ae731SKevin Wang TA_FW_NAME(RAS),
16014d5ae731SKevin Wang TA_FW_NAME(HDCP),
16024d5ae731SKevin Wang TA_FW_NAME(DTM),
16034d5ae731SKevin Wang TA_FW_NAME(RAP),
1604e7bdf00eSKevin Wang TA_FW_NAME(SECUREDISPLAY),
16054d5ae731SKevin Wang #undef TA_FW_NAME
16064d5ae731SKevin Wang };
16074d5ae731SKevin Wang
160850ab2533SHuang Rui /* VCE */
160950ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_VCE;
161050ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
161150ab2533SHuang Rui if (ret)
161250ab2533SHuang Rui return ret;
161350ab2533SHuang Rui seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
161450ab2533SHuang Rui fw_info.feature, fw_info.ver);
161550ab2533SHuang Rui
161650ab2533SHuang Rui /* UVD */
161750ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_UVD;
161850ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
161950ab2533SHuang Rui if (ret)
162050ab2533SHuang Rui return ret;
162150ab2533SHuang Rui seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
162250ab2533SHuang Rui fw_info.feature, fw_info.ver);
162350ab2533SHuang Rui
162450ab2533SHuang Rui /* GMC */
162550ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GMC;
162650ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
162750ab2533SHuang Rui if (ret)
162850ab2533SHuang Rui return ret;
162950ab2533SHuang Rui seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
163050ab2533SHuang Rui fw_info.feature, fw_info.ver);
163150ab2533SHuang Rui
163250ab2533SHuang Rui /* ME */
163350ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
163450ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
163550ab2533SHuang Rui if (ret)
163650ab2533SHuang Rui return ret;
163750ab2533SHuang Rui seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
163850ab2533SHuang Rui fw_info.feature, fw_info.ver);
163950ab2533SHuang Rui
164050ab2533SHuang Rui /* PFP */
164150ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
164250ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
164350ab2533SHuang Rui if (ret)
164450ab2533SHuang Rui return ret;
164550ab2533SHuang Rui seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
164650ab2533SHuang Rui fw_info.feature, fw_info.ver);
164750ab2533SHuang Rui
164850ab2533SHuang Rui /* CE */
164950ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
165050ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
165150ab2533SHuang Rui if (ret)
165250ab2533SHuang Rui return ret;
165350ab2533SHuang Rui seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
165450ab2533SHuang Rui fw_info.feature, fw_info.ver);
165550ab2533SHuang Rui
165650ab2533SHuang Rui /* RLC */
165750ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
165850ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
165950ab2533SHuang Rui if (ret)
166050ab2533SHuang Rui return ret;
166150ab2533SHuang Rui seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
166250ab2533SHuang Rui fw_info.feature, fw_info.ver);
166350ab2533SHuang Rui
1664621a6318SHuang Rui /* RLC SAVE RESTORE LIST CNTL */
1665621a6318SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
1666621a6318SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1667621a6318SHuang Rui if (ret)
1668621a6318SHuang Rui return ret;
1669621a6318SHuang Rui seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
1670621a6318SHuang Rui fw_info.feature, fw_info.ver);
1671621a6318SHuang Rui
1672621a6318SHuang Rui /* RLC SAVE RESTORE LIST GPM MEM */
1673621a6318SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
1674621a6318SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1675621a6318SHuang Rui if (ret)
1676621a6318SHuang Rui return ret;
1677621a6318SHuang Rui seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
1678621a6318SHuang Rui fw_info.feature, fw_info.ver);
1679621a6318SHuang Rui
1680621a6318SHuang Rui /* RLC SAVE RESTORE LIST SRM MEM */
1681621a6318SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
1682621a6318SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1683621a6318SHuang Rui if (ret)
1684621a6318SHuang Rui return ret;
1685621a6318SHuang Rui seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
1686621a6318SHuang Rui fw_info.feature, fw_info.ver);
1687621a6318SHuang Rui
1688670c6edfSHawking Zhang /* RLCP */
1689670c6edfSHawking Zhang query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCP;
1690670c6edfSHawking Zhang ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1691670c6edfSHawking Zhang if (ret)
1692670c6edfSHawking Zhang return ret;
1693670c6edfSHawking Zhang seq_printf(m, "RLCP feature version: %u, firmware version: 0x%08x\n",
1694670c6edfSHawking Zhang fw_info.feature, fw_info.ver);
1695670c6edfSHawking Zhang
1696670c6edfSHawking Zhang /* RLCV */
1697670c6edfSHawking Zhang query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCV;
1698670c6edfSHawking Zhang ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1699670c6edfSHawking Zhang if (ret)
1700670c6edfSHawking Zhang return ret;
1701670c6edfSHawking Zhang seq_printf(m, "RLCV feature version: %u, firmware version: 0x%08x\n",
1702670c6edfSHawking Zhang fw_info.feature, fw_info.ver);
1703670c6edfSHawking Zhang
170450ab2533SHuang Rui /* MEC */
170550ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
170650ab2533SHuang Rui query_fw.index = 0;
170750ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
170850ab2533SHuang Rui if (ret)
170950ab2533SHuang Rui return ret;
171050ab2533SHuang Rui seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
171150ab2533SHuang Rui fw_info.feature, fw_info.ver);
171250ab2533SHuang Rui
171350ab2533SHuang Rui /* MEC2 */
1714d7aca4f0SAlex Deucher if (adev->gfx.mec2_fw) {
171550ab2533SHuang Rui query_fw.index = 1;
171650ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
171750ab2533SHuang Rui if (ret)
171850ab2533SHuang Rui return ret;
171950ab2533SHuang Rui seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
172050ab2533SHuang Rui fw_info.feature, fw_info.ver);
172150ab2533SHuang Rui }
172250ab2533SHuang Rui
1723b7236296SDavid Francis /* IMU */
1724b7236296SDavid Francis query_fw.fw_type = AMDGPU_INFO_FW_IMU;
1725b7236296SDavid Francis query_fw.index = 0;
1726b7236296SDavid Francis ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1727b7236296SDavid Francis if (ret)
1728b7236296SDavid Francis return ret;
1729b7236296SDavid Francis seq_printf(m, "IMU feature version: %u, firmware version: 0x%08x\n",
1730b7236296SDavid Francis fw_info.feature, fw_info.ver);
1731b7236296SDavid Francis
17326a7ed07eSHuang Rui /* PSP SOS */
17336a7ed07eSHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_SOS;
17346a7ed07eSHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
17356a7ed07eSHuang Rui if (ret)
17366a7ed07eSHuang Rui return ret;
17376a7ed07eSHuang Rui seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
17386a7ed07eSHuang Rui fw_info.feature, fw_info.ver);
17396a7ed07eSHuang Rui
17406a7ed07eSHuang Rui
17416a7ed07eSHuang Rui /* PSP ASD */
17426a7ed07eSHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_ASD;
17436a7ed07eSHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
17446a7ed07eSHuang Rui if (ret)
17456a7ed07eSHuang Rui return ret;
17466a7ed07eSHuang Rui seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
17476a7ed07eSHuang Rui fw_info.feature, fw_info.ver);
17486a7ed07eSHuang Rui
17499b9ca62dSxinhui pan query_fw.fw_type = AMDGPU_INFO_FW_TA;
17504d5ae731SKevin Wang for (i = TA_FW_TYPE_PSP_XGMI; i < TA_FW_TYPE_MAX_INDEX; i++) {
17519b9ca62dSxinhui pan query_fw.index = i;
17529b9ca62dSxinhui pan ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
17539b9ca62dSxinhui pan if (ret)
17549b9ca62dSxinhui pan continue;
17554d5ae731SKevin Wang
1756f399d4deSChangfeng seq_printf(m, "TA %s feature version: 0x%08x, firmware version: 0x%08x\n",
17574d5ae731SKevin Wang ta_fw_name[i], fw_info.feature, fw_info.ver);
17589b9ca62dSxinhui pan }
17599b9ca62dSxinhui pan
176050ab2533SHuang Rui /* SMC */
176150ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_SMC;
176250ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
176350ab2533SHuang Rui if (ret)
176450ab2533SHuang Rui return ret;
176582890466SMario Limonciello smu_program = (fw_info.ver >> 24) & 0xff;
176682890466SMario Limonciello smu_major = (fw_info.ver >> 16) & 0xff;
1767c92f9096SMario Limonciello smu_minor = (fw_info.ver >> 8) & 0xff;
1768c92f9096SMario Limonciello smu_debug = (fw_info.ver >> 0) & 0xff;
176982890466SMario Limonciello seq_printf(m, "SMC feature version: %u, program: %d, firmware version: 0x%08x (%d.%d.%d)\n",
177082890466SMario Limonciello fw_info.feature, smu_program, fw_info.ver, smu_major, smu_minor, smu_debug);
177150ab2533SHuang Rui
177250ab2533SHuang Rui /* SDMA */
177350ab2533SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
177450ab2533SHuang Rui for (i = 0; i < adev->sdma.num_instances; i++) {
177550ab2533SHuang Rui query_fw.index = i;
177650ab2533SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
177750ab2533SHuang Rui if (ret)
177850ab2533SHuang Rui return ret;
177950ab2533SHuang Rui seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
178050ab2533SHuang Rui i, fw_info.feature, fw_info.ver);
178150ab2533SHuang Rui }
178250ab2533SHuang Rui
17833ac952b1SAlex Deucher /* VCN */
17843ac952b1SAlex Deucher query_fw.fw_type = AMDGPU_INFO_FW_VCN;
17853ac952b1SAlex Deucher ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
17863ac952b1SAlex Deucher if (ret)
17873ac952b1SAlex Deucher return ret;
17883ac952b1SAlex Deucher seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
17893ac952b1SAlex Deucher fw_info.feature, fw_info.ver);
17903ac952b1SAlex Deucher
17914d11b4b2SDavid Francis /* DMCU */
17924d11b4b2SDavid Francis query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
17934d11b4b2SDavid Francis ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
17944d11b4b2SDavid Francis if (ret)
17954d11b4b2SDavid Francis return ret;
17964d11b4b2SDavid Francis seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
17974d11b4b2SDavid Francis fw_info.feature, fw_info.ver);
17984d11b4b2SDavid Francis
1799976e51a7SNicholas Kazlauskas /* DMCUB */
1800976e51a7SNicholas Kazlauskas query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
1801976e51a7SNicholas Kazlauskas ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1802976e51a7SNicholas Kazlauskas if (ret)
1803976e51a7SNicholas Kazlauskas return ret;
1804976e51a7SNicholas Kazlauskas seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
1805976e51a7SNicholas Kazlauskas fw_info.feature, fw_info.ver);
1806976e51a7SNicholas Kazlauskas
18075120cb54SHuang Rui /* TOC */
18085120cb54SHuang Rui query_fw.fw_type = AMDGPU_INFO_FW_TOC;
18095120cb54SHuang Rui ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
18105120cb54SHuang Rui if (ret)
18115120cb54SHuang Rui return ret;
18125120cb54SHuang Rui seq_printf(m, "TOC feature version: %u, firmware version: 0x%08x\n",
18135120cb54SHuang Rui fw_info.feature, fw_info.ver);
181432d8c662SAlex Deucher
1815c4381d0eSBokun Zhang /* CAP */
1816c4381d0eSBokun Zhang if (adev->psp.cap_fw) {
1817c4381d0eSBokun Zhang query_fw.fw_type = AMDGPU_INFO_FW_CAP;
1818c4381d0eSBokun Zhang ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1819c4381d0eSBokun Zhang if (ret)
1820c4381d0eSBokun Zhang return ret;
1821c4381d0eSBokun Zhang seq_printf(m, "CAP feature version: %u, firmware version: 0x%08x\n",
1822c4381d0eSBokun Zhang fw_info.feature, fw_info.ver);
1823c4381d0eSBokun Zhang }
1824c4381d0eSBokun Zhang
182510faf078SYifan Zhang /* MES_KIQ */
182610faf078SYifan Zhang query_fw.fw_type = AMDGPU_INFO_FW_MES_KIQ;
182710faf078SYifan Zhang ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
182810faf078SYifan Zhang if (ret)
182910faf078SYifan Zhang return ret;
183010faf078SYifan Zhang seq_printf(m, "MES_KIQ feature version: %u, firmware version: 0x%08x\n",
183110faf078SYifan Zhang fw_info.feature, fw_info.ver);
183210faf078SYifan Zhang
183310faf078SYifan Zhang /* MES */
183410faf078SYifan Zhang query_fw.fw_type = AMDGPU_INFO_FW_MES;
183510faf078SYifan Zhang ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
183610faf078SYifan Zhang if (ret)
183710faf078SYifan Zhang return ret;
183810faf078SYifan Zhang seq_printf(m, "MES feature version: %u, firmware version: 0x%08x\n",
183910faf078SYifan Zhang fw_info.feature, fw_info.ver);
184010faf078SYifan Zhang
18415f6e9cdcSLang Yu /* VPE */
18425f6e9cdcSLang Yu query_fw.fw_type = AMDGPU_INFO_FW_VPE;
18435f6e9cdcSLang Yu ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
18445f6e9cdcSLang Yu if (ret)
18455f6e9cdcSLang Yu return ret;
18465f6e9cdcSLang Yu seq_printf(m, "VPE feature version: %u, firmware version: 0x%08x\n",
18475f6e9cdcSLang Yu fw_info.feature, fw_info.ver);
18485f6e9cdcSLang Yu
1849adf64e21SMario Limonciello seq_printf(m, "VBIOS version: %s\n", ctx->vbios_pn);
185032d8c662SAlex Deucher
185150ab2533SHuang Rui return 0;
185250ab2533SHuang Rui }
185350ab2533SHuang Rui
185498d28ac2SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_firmware_info);
185598d28ac2SNirmoy Das
185650ab2533SHuang Rui #endif
185750ab2533SHuang Rui
amdgpu_debugfs_firmware_init(struct amdgpu_device * adev)185898d28ac2SNirmoy Das void amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
185950ab2533SHuang Rui {
186050ab2533SHuang Rui #if defined(CONFIG_DEBUG_FS)
186198d28ac2SNirmoy Das struct drm_minor *minor = adev_to_drm(adev)->primary;
186298d28ac2SNirmoy Das struct dentry *root = minor->debugfs_root;
186398d28ac2SNirmoy Das
186498d28ac2SNirmoy Das debugfs_create_file("amdgpu_firmware_info", 0444, root,
186598d28ac2SNirmoy Das adev, &amdgpu_debugfs_firmware_info_fops);
186698d28ac2SNirmoy Das
186750ab2533SHuang Rui #endif
186850ab2533SHuang Rui }
1869