1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2014-2018 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  */
23 #include <linux/dma-buf.h>
24 #include <linux/list.h>
25 #include <linux/pagemap.h>
26 #include <linux/sched/mm.h>
27 #include <linux/sched/task.h>
28 #include <drm/ttm/ttm_tt.h>
29 
30 #include "amdgpu_object.h"
31 #include "amdgpu_gem.h"
32 #include "amdgpu_vm.h"
33 #include "amdgpu_hmm.h"
34 #include "amdgpu_amdkfd.h"
35 #include "amdgpu_dma_buf.h"
36 #include <uapi/linux/kfd_ioctl.h>
37 #include "amdgpu_xgmi.h"
38 #include "kfd_smi_events.h"
39 
40 /* Userptr restore delay, just long enough to allow consecutive VM
41  * changes to accumulate
42  */
43 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
44 
45 /*
46  * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB
47  * BO chunk
48  */
49 #define VRAM_AVAILABLITY_ALIGN (1 << 21)
50 
51 /* Impose limit on how much memory KFD can use */
52 static struct {
53 	uint64_t max_system_mem_limit;
54 	uint64_t max_ttm_mem_limit;
55 	int64_t system_mem_used;
56 	int64_t ttm_mem_used;
57 	spinlock_t mem_limit_lock;
58 } kfd_mem_limit;
59 
60 static const char * const domain_bit_to_string[] = {
61 		"CPU",
62 		"GTT",
63 		"VRAM",
64 		"GDS",
65 		"GWS",
66 		"OA"
67 };
68 
69 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
70 
71 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
72 
73 static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
74 		struct kgd_mem *mem)
75 {
76 	struct kfd_mem_attachment *entry;
77 
78 	list_for_each_entry(entry, &mem->attachments, list)
79 		if (entry->bo_va->base.vm == avm)
80 			return true;
81 
82 	return false;
83 }
84 
85 /* Set memory usage limits. Current, limits are
86  *  System (TTM + userptr) memory - 15/16th System RAM
87  *  TTM memory - 3/8th System RAM
88  */
89 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
90 {
91 	struct sysinfo si;
92 	uint64_t mem;
93 
94 	si_meminfo(&si);
95 	mem = si.freeram - si.freehigh;
96 	mem *= si.mem_unit;
97 
98 	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
99 	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
100 	kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
101 	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
102 		(kfd_mem_limit.max_system_mem_limit >> 20),
103 		(kfd_mem_limit.max_ttm_mem_limit >> 20));
104 }
105 
106 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
107 {
108 	kfd_mem_limit.system_mem_used += size;
109 }
110 
111 /* Estimate page table size needed to represent a given memory size
112  *
113  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
114  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
115  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
116  * for 2MB pages for TLB efficiency. However, small allocations and
117  * fragmented system memory still need some 4KB pages. We choose a
118  * compromise that should work in most cases without reserving too
119  * much memory for page tables unnecessarily (factor 16K, >> 14).
120  */
121 
122 #define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM)
123 
124 /**
125  * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size
126  * of buffer.
127  *
128  * @adev: Device to which allocated BO belongs to
129  * @size: Size of buffer, in bytes, encapsulated by B0. This should be
130  * equivalent to amdgpu_bo_size(BO)
131  * @alloc_flag: Flag used in allocating a BO as noted above
132  *
133  * Return: returns -ENOMEM in case of error, ZERO otherwise
134  */
135 int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
136 		uint64_t size, u32 alloc_flag)
137 {
138 	uint64_t reserved_for_pt =
139 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
140 	size_t system_mem_needed, ttm_mem_needed, vram_needed;
141 	int ret = 0;
142 
143 	system_mem_needed = 0;
144 	ttm_mem_needed = 0;
145 	vram_needed = 0;
146 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
147 		system_mem_needed = size;
148 		ttm_mem_needed = size;
149 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
150 		/*
151 		 * Conservatively round up the allocation requirement to 2 MB
152 		 * to avoid fragmentation caused by 4K allocations in the tail
153 		 * 2M BO chunk.
154 		 */
155 		vram_needed = size;
156 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
157 		system_mem_needed = size;
158 	} else if (!(alloc_flag &
159 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
160 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
161 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
162 		return -ENOMEM;
163 	}
164 
165 	spin_lock(&kfd_mem_limit.mem_limit_lock);
166 
167 	if (kfd_mem_limit.system_mem_used + system_mem_needed >
168 	    kfd_mem_limit.max_system_mem_limit)
169 		pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
170 
171 	if ((kfd_mem_limit.system_mem_used + system_mem_needed >
172 	     kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
173 	    (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
174 	     kfd_mem_limit.max_ttm_mem_limit) ||
175 	    (adev && adev->kfd.vram_used + vram_needed >
176 	     adev->gmc.real_vram_size - reserved_for_pt)) {
177 		ret = -ENOMEM;
178 		goto release;
179 	}
180 
181 	/* Update memory accounting by decreasing available system
182 	 * memory, TTM memory and GPU memory as computed above
183 	 */
184 	WARN_ONCE(vram_needed && !adev,
185 		  "adev reference can't be null when vram is used");
186 	if (adev) {
187 		adev->kfd.vram_used += vram_needed;
188 		adev->kfd.vram_used_aligned += ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN);
189 	}
190 	kfd_mem_limit.system_mem_used += system_mem_needed;
191 	kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
192 
193 release:
194 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
195 	return ret;
196 }
197 
198 void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev,
199 		uint64_t size, u32 alloc_flag)
200 {
201 	spin_lock(&kfd_mem_limit.mem_limit_lock);
202 
203 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
204 		kfd_mem_limit.system_mem_used -= size;
205 		kfd_mem_limit.ttm_mem_used -= size;
206 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
207 		WARN_ONCE(!adev,
208 			  "adev reference can't be null when alloc mem flags vram is set");
209 		if (adev) {
210 			adev->kfd.vram_used -= size;
211 			adev->kfd.vram_used_aligned -= ALIGN(size, VRAM_AVAILABLITY_ALIGN);
212 		}
213 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
214 		kfd_mem_limit.system_mem_used -= size;
215 	} else if (!(alloc_flag &
216 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
217 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
218 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
219 		goto release;
220 	}
221 	WARN_ONCE(adev && adev->kfd.vram_used < 0,
222 		  "KFD VRAM memory accounting unbalanced");
223 	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
224 		  "KFD TTM memory accounting unbalanced");
225 	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
226 		  "KFD system memory accounting unbalanced");
227 
228 release:
229 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
230 }
231 
232 void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo)
233 {
234 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
235 	u32 alloc_flags = bo->kfd_bo->alloc_flags;
236 	u64 size = amdgpu_bo_size(bo);
237 
238 	amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags);
239 
240 	kfree(bo->kfd_bo);
241 }
242 
243 /**
244  * @create_dmamap_sg_bo: Creates a amdgpu_bo object to reflect information
245  * about USERPTR or DOOREBELL or MMIO BO.
246  * @adev: Device for which dmamap BO is being created
247  * @mem: BO of peer device that is being DMA mapped. Provides parameters
248  *	 in building the dmamap BO
249  * @bo_out: Output parameter updated with handle of dmamap BO
250  */
251 static int
252 create_dmamap_sg_bo(struct amdgpu_device *adev,
253 		 struct kgd_mem *mem, struct amdgpu_bo **bo_out)
254 {
255 	struct drm_gem_object *gem_obj;
256 	int ret, align;
257 
258 	ret = amdgpu_bo_reserve(mem->bo, false);
259 	if (ret)
260 		return ret;
261 
262 	align = 1;
263 	ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, align,
264 			AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE,
265 			ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj);
266 
267 	amdgpu_bo_unreserve(mem->bo);
268 
269 	if (ret) {
270 		pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret);
271 		return -EINVAL;
272 	}
273 
274 	*bo_out = gem_to_amdgpu_bo(gem_obj);
275 	(*bo_out)->parent = amdgpu_bo_ref(mem->bo);
276 	return ret;
277 }
278 
279 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
280  *  reservation object.
281  *
282  * @bo: [IN] Remove eviction fence(s) from this BO
283  * @ef: [IN] This eviction fence is removed if it
284  *  is present in the shared list.
285  *
286  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
287  */
288 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
289 					struct amdgpu_amdkfd_fence *ef)
290 {
291 	struct dma_fence *replacement;
292 
293 	if (!ef)
294 		return -EINVAL;
295 
296 	/* TODO: Instead of block before we should use the fence of the page
297 	 * table update and TLB flush here directly.
298 	 */
299 	replacement = dma_fence_get_stub();
300 	dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context,
301 				replacement, DMA_RESV_USAGE_BOOKKEEP);
302 	dma_fence_put(replacement);
303 	return 0;
304 }
305 
306 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
307 {
308 	struct amdgpu_bo *root = bo;
309 	struct amdgpu_vm_bo_base *vm_bo;
310 	struct amdgpu_vm *vm;
311 	struct amdkfd_process_info *info;
312 	struct amdgpu_amdkfd_fence *ef;
313 	int ret;
314 
315 	/* we can always get vm_bo from root PD bo.*/
316 	while (root->parent)
317 		root = root->parent;
318 
319 	vm_bo = root->vm_bo;
320 	if (!vm_bo)
321 		return 0;
322 
323 	vm = vm_bo->vm;
324 	if (!vm)
325 		return 0;
326 
327 	info = vm->process_info;
328 	if (!info || !info->eviction_fence)
329 		return 0;
330 
331 	ef = container_of(dma_fence_get(&info->eviction_fence->base),
332 			struct amdgpu_amdkfd_fence, base);
333 
334 	BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
335 	ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
336 	dma_resv_unlock(bo->tbo.base.resv);
337 
338 	dma_fence_put(&ef->base);
339 	return ret;
340 }
341 
342 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
343 				     bool wait)
344 {
345 	struct ttm_operation_ctx ctx = { false, false };
346 	int ret;
347 
348 	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
349 		 "Called with userptr BO"))
350 		return -EINVAL;
351 
352 	amdgpu_bo_placement_from_domain(bo, domain);
353 
354 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
355 	if (ret)
356 		goto validate_fail;
357 	if (wait)
358 		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
359 
360 validate_fail:
361 	return ret;
362 }
363 
364 static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo)
365 {
366 	return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false);
367 }
368 
369 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
370  *
371  * Page directories are not updated here because huge page handling
372  * during page table updates can invalidate page directory entries
373  * again. Page directories are only updated after updating page
374  * tables.
375  */
376 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
377 {
378 	struct amdgpu_bo *pd = vm->root.bo;
379 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
380 	int ret;
381 
382 	ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate_vm_bo, NULL);
383 	if (ret) {
384 		pr_err("failed to validate PT BOs\n");
385 		return ret;
386 	}
387 
388 	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo);
389 
390 	return 0;
391 }
392 
393 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
394 {
395 	struct amdgpu_bo *pd = vm->root.bo;
396 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
397 	int ret;
398 
399 	ret = amdgpu_vm_update_pdes(adev, vm, false);
400 	if (ret)
401 		return ret;
402 
403 	return amdgpu_sync_fence(sync, vm->last_update);
404 }
405 
406 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
407 {
408 	uint32_t mapping_flags = AMDGPU_VM_PAGE_READABLE |
409 				 AMDGPU_VM_MTYPE_DEFAULT;
410 
411 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
412 		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
413 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
414 		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
415 
416 	return amdgpu_gem_va_map_flags(adev, mapping_flags);
417 }
418 
419 /**
420  * create_sg_table() - Create an sg_table for a contiguous DMA addr range
421  * @addr: The starting address to point to
422  * @size: Size of memory area in bytes being pointed to
423  *
424  * Allocates an instance of sg_table and initializes it to point to memory
425  * area specified by input parameters. The address used to build is assumed
426  * to be DMA mapped, if needed.
427  *
428  * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table
429  * because they are physically contiguous.
430  *
431  * Return: Initialized instance of SG Table or NULL
432  */
433 static struct sg_table *create_sg_table(uint64_t addr, uint32_t size)
434 {
435 	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
436 
437 	if (!sg)
438 		return NULL;
439 	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
440 		kfree(sg);
441 		return NULL;
442 	}
443 	sg_dma_address(sg->sgl) = addr;
444 	sg->sgl->length = size;
445 #ifdef CONFIG_NEED_SG_DMA_LENGTH
446 	sg->sgl->dma_length = size;
447 #endif
448 	return sg;
449 }
450 
451 static int
452 kfd_mem_dmamap_userptr(struct kgd_mem *mem,
453 		       struct kfd_mem_attachment *attachment)
454 {
455 	enum dma_data_direction direction =
456 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
457 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
458 	struct ttm_operation_ctx ctx = {.interruptible = true};
459 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
460 	struct amdgpu_device *adev = attachment->adev;
461 	struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
462 	struct ttm_tt *ttm = bo->tbo.ttm;
463 	int ret;
464 
465 	if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
466 		return -EINVAL;
467 
468 	ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
469 	if (unlikely(!ttm->sg))
470 		return -ENOMEM;
471 
472 	/* Same sequence as in amdgpu_ttm_tt_pin_userptr */
473 	ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
474 					ttm->num_pages, 0,
475 					(u64)ttm->num_pages << PAGE_SHIFT,
476 					GFP_KERNEL);
477 	if (unlikely(ret))
478 		goto free_sg;
479 
480 	ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
481 	if (unlikely(ret))
482 		goto release_sg;
483 
484 	drm_prime_sg_to_dma_addr_array(ttm->sg, ttm->dma_address,
485 				       ttm->num_pages);
486 
487 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
488 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
489 	if (ret)
490 		goto unmap_sg;
491 
492 	return 0;
493 
494 unmap_sg:
495 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
496 release_sg:
497 	pr_err("DMA map userptr failed: %d\n", ret);
498 	sg_free_table(ttm->sg);
499 free_sg:
500 	kfree(ttm->sg);
501 	ttm->sg = NULL;
502 	return ret;
503 }
504 
505 static int
506 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
507 {
508 	struct ttm_operation_ctx ctx = {.interruptible = true};
509 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
510 
511 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
512 	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
513 }
514 
515 /**
516  * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO
517  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
518  * @attachment: Virtual address attachment of the BO on accessing device
519  *
520  * An access request from the device that owns DOORBELL does not require DMA mapping.
521  * This is because the request doesn't go through PCIe root complex i.e. it instead
522  * loops back. The need to DMA map arises only when accessing peer device's DOORBELL
523  *
524  * In contrast, all access requests for MMIO need to be DMA mapped without regard to
525  * device ownership. This is because access requests for MMIO go through PCIe root
526  * complex.
527  *
528  * This is accomplished in two steps:
529  *   - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used
530  *         in updating requesting device's page table
531  *   - Signal TTM to mark memory pointed to by requesting device's BO as GPU
532  *         accessible. This allows an update of requesting device's page table
533  *         with entries associated with DOOREBELL or MMIO memory
534  *
535  * This method is invoked in the following contexts:
536  *   - Mapping of DOORBELL or MMIO BO of same or peer device
537  *   - Validating an evicted DOOREBELL or MMIO BO on device seeking access
538  *
539  * Return: ZERO if successful, NON-ZERO otherwise
540  */
541 static int
542 kfd_mem_dmamap_sg_bo(struct kgd_mem *mem,
543 		     struct kfd_mem_attachment *attachment)
544 {
545 	struct ttm_operation_ctx ctx = {.interruptible = true};
546 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
547 	struct amdgpu_device *adev = attachment->adev;
548 	struct ttm_tt *ttm = bo->tbo.ttm;
549 	enum dma_data_direction dir;
550 	dma_addr_t dma_addr;
551 	bool mmio;
552 	int ret;
553 
554 	/* Expect SG Table of dmapmap BO to be NULL */
555 	mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP);
556 	if (unlikely(ttm->sg)) {
557 		pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio);
558 		return -EINVAL;
559 	}
560 
561 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
562 			DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
563 	dma_addr = mem->bo->tbo.sg->sgl->dma_address;
564 	pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length);
565 	pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr);
566 	dma_addr = dma_map_resource(adev->dev, dma_addr,
567 			mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
568 	ret = dma_mapping_error(adev->dev, dma_addr);
569 	if (unlikely(ret))
570 		return ret;
571 	pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr);
572 
573 	ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length);
574 	if (unlikely(!ttm->sg)) {
575 		ret = -ENOMEM;
576 		goto unmap_sg;
577 	}
578 
579 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
580 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
581 	if (unlikely(ret))
582 		goto free_sg;
583 
584 	return ret;
585 
586 free_sg:
587 	sg_free_table(ttm->sg);
588 	kfree(ttm->sg);
589 	ttm->sg = NULL;
590 unmap_sg:
591 	dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length,
592 			   dir, DMA_ATTR_SKIP_CPU_SYNC);
593 	return ret;
594 }
595 
596 static int
597 kfd_mem_dmamap_attachment(struct kgd_mem *mem,
598 			  struct kfd_mem_attachment *attachment)
599 {
600 	switch (attachment->type) {
601 	case KFD_MEM_ATT_SHARED:
602 		return 0;
603 	case KFD_MEM_ATT_USERPTR:
604 		return kfd_mem_dmamap_userptr(mem, attachment);
605 	case KFD_MEM_ATT_DMABUF:
606 		return kfd_mem_dmamap_dmabuf(attachment);
607 	case KFD_MEM_ATT_SG:
608 		return kfd_mem_dmamap_sg_bo(mem, attachment);
609 	default:
610 		WARN_ON_ONCE(1);
611 	}
612 	return -EINVAL;
613 }
614 
615 static void
616 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
617 			 struct kfd_mem_attachment *attachment)
618 {
619 	enum dma_data_direction direction =
620 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
621 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
622 	struct ttm_operation_ctx ctx = {.interruptible = false};
623 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
624 	struct amdgpu_device *adev = attachment->adev;
625 	struct ttm_tt *ttm = bo->tbo.ttm;
626 
627 	if (unlikely(!ttm->sg))
628 		return;
629 
630 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
631 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
632 
633 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
634 	sg_free_table(ttm->sg);
635 	kfree(ttm->sg);
636 	ttm->sg = NULL;
637 }
638 
639 static void
640 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
641 {
642 	struct ttm_operation_ctx ctx = {.interruptible = true};
643 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
644 
645 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
646 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
647 }
648 
649 /**
650  * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO
651  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
652  * @attachment: Virtual address attachment of the BO on accessing device
653  *
654  * The method performs following steps:
655  *   - Signal TTM to mark memory pointed to by BO as GPU inaccessible
656  *   - Free SG Table that is used to encapsulate DMA mapped memory of
657  *          peer device's DOORBELL or MMIO memory
658  *
659  * This method is invoked in the following contexts:
660  *     UNMapping of DOORBELL or MMIO BO on a device having access to its memory
661  *     Eviction of DOOREBELL or MMIO BO on device having access to its memory
662  *
663  * Return: void
664  */
665 static void
666 kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem,
667 		       struct kfd_mem_attachment *attachment)
668 {
669 	struct ttm_operation_ctx ctx = {.interruptible = true};
670 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
671 	struct amdgpu_device *adev = attachment->adev;
672 	struct ttm_tt *ttm = bo->tbo.ttm;
673 	enum dma_data_direction dir;
674 
675 	if (unlikely(!ttm->sg)) {
676 		pr_err("SG Table of BO is UNEXPECTEDLY NULL");
677 		return;
678 	}
679 
680 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
681 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
682 
683 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
684 				DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
685 	dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address,
686 			ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
687 	sg_free_table(ttm->sg);
688 	kfree(ttm->sg);
689 	ttm->sg = NULL;
690 	bo->tbo.sg = NULL;
691 }
692 
693 static void
694 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
695 			    struct kfd_mem_attachment *attachment)
696 {
697 	switch (attachment->type) {
698 	case KFD_MEM_ATT_SHARED:
699 		break;
700 	case KFD_MEM_ATT_USERPTR:
701 		kfd_mem_dmaunmap_userptr(mem, attachment);
702 		break;
703 	case KFD_MEM_ATT_DMABUF:
704 		kfd_mem_dmaunmap_dmabuf(attachment);
705 		break;
706 	case KFD_MEM_ATT_SG:
707 		kfd_mem_dmaunmap_sg_bo(mem, attachment);
708 		break;
709 	default:
710 		WARN_ON_ONCE(1);
711 	}
712 }
713 
714 static int
715 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
716 		      struct amdgpu_bo **bo)
717 {
718 	struct drm_gem_object *gobj;
719 	int ret;
720 
721 	if (!mem->dmabuf) {
722 		mem->dmabuf = amdgpu_gem_prime_export(&mem->bo->tbo.base,
723 			mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
724 				DRM_RDWR : 0);
725 		if (IS_ERR(mem->dmabuf)) {
726 			ret = PTR_ERR(mem->dmabuf);
727 			mem->dmabuf = NULL;
728 			return ret;
729 		}
730 	}
731 
732 	gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf);
733 	if (IS_ERR(gobj))
734 		return PTR_ERR(gobj);
735 
736 	*bo = gem_to_amdgpu_bo(gobj);
737 	(*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE;
738 
739 	return 0;
740 }
741 
742 /* kfd_mem_attach - Add a BO to a VM
743  *
744  * Everything that needs to bo done only once when a BO is first added
745  * to a VM. It can later be mapped and unmapped many times without
746  * repeating these steps.
747  *
748  * 0. Create BO for DMA mapping, if needed
749  * 1. Allocate and initialize BO VA entry data structure
750  * 2. Add BO to the VM
751  * 3. Determine ASIC-specific PTE flags
752  * 4. Alloc page tables and directories if needed
753  * 4a.  Validate new page tables and directories
754  */
755 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
756 		struct amdgpu_vm *vm, bool is_aql)
757 {
758 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
759 	unsigned long bo_size = mem->bo->tbo.base.size;
760 	uint64_t va = mem->va;
761 	struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
762 	struct amdgpu_bo *bo[2] = {NULL, NULL};
763 	bool same_hive = false;
764 	int i, ret;
765 
766 	if (!va) {
767 		pr_err("Invalid VA when adding BO to VM\n");
768 		return -EINVAL;
769 	}
770 
771 	/* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices
772 	 *
773 	 * The access path of MMIO and DOORBELL BOs of is always over PCIe.
774 	 * In contrast the access path of VRAM BOs depens upon the type of
775 	 * link that connects the peer device. Access over PCIe is allowed
776 	 * if peer device has large BAR. In contrast, access over xGMI is
777 	 * allowed for both small and large BAR configurations of peer device
778 	 */
779 	if ((adev != bo_adev) &&
780 	    ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) ||
781 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) ||
782 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
783 		if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM)
784 			same_hive = amdgpu_xgmi_same_hive(adev, bo_adev);
785 		if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev))
786 			return -EINVAL;
787 	}
788 
789 	for (i = 0; i <= is_aql; i++) {
790 		attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
791 		if (unlikely(!attachment[i])) {
792 			ret = -ENOMEM;
793 			goto unwind;
794 		}
795 
796 		pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
797 			 va + bo_size, vm);
798 
799 		if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) ||
800 		    (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && adev->ram_is_direct_mapped) ||
801 		    same_hive) {
802 			/* Mappings on the local GPU, or VRAM mappings in the
803 			 * local hive, or userptr mapping IOMMU direct map mode
804 			 * share the original BO
805 			 */
806 			attachment[i]->type = KFD_MEM_ATT_SHARED;
807 			bo[i] = mem->bo;
808 			drm_gem_object_get(&bo[i]->tbo.base);
809 		} else if (i > 0) {
810 			/* Multiple mappings on the same GPU share the BO */
811 			attachment[i]->type = KFD_MEM_ATT_SHARED;
812 			bo[i] = bo[0];
813 			drm_gem_object_get(&bo[i]->tbo.base);
814 		} else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
815 			/* Create an SG BO to DMA-map userptrs on other GPUs */
816 			attachment[i]->type = KFD_MEM_ATT_USERPTR;
817 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
818 			if (ret)
819 				goto unwind;
820 		/* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */
821 		} else if (mem->bo->tbo.type == ttm_bo_type_sg) {
822 			WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL ||
823 				    mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP),
824 				  "Handing invalid SG BO in ATTACH request");
825 			attachment[i]->type = KFD_MEM_ATT_SG;
826 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
827 			if (ret)
828 				goto unwind;
829 		/* Enable acces to GTT and VRAM BOs of peer devices */
830 		} else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT ||
831 			   mem->domain == AMDGPU_GEM_DOMAIN_VRAM) {
832 			attachment[i]->type = KFD_MEM_ATT_DMABUF;
833 			ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
834 			if (ret)
835 				goto unwind;
836 			pr_debug("Employ DMABUF mechanism to enable peer GPU access\n");
837 		} else {
838 			WARN_ONCE(true, "Handling invalid ATTACH request");
839 			ret = -EINVAL;
840 			goto unwind;
841 		}
842 
843 		/* Add BO to VM internal data structures */
844 		ret = amdgpu_bo_reserve(bo[i], false);
845 		if (ret) {
846 			pr_debug("Unable to reserve BO during memory attach");
847 			goto unwind;
848 		}
849 		attachment[i]->bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
850 		amdgpu_bo_unreserve(bo[i]);
851 		if (unlikely(!attachment[i]->bo_va)) {
852 			ret = -ENOMEM;
853 			pr_err("Failed to add BO object to VM. ret == %d\n",
854 			       ret);
855 			goto unwind;
856 		}
857 		attachment[i]->va = va;
858 		attachment[i]->pte_flags = get_pte_flags(adev, mem);
859 		attachment[i]->adev = adev;
860 		list_add(&attachment[i]->list, &mem->attachments);
861 
862 		va += bo_size;
863 	}
864 
865 	return 0;
866 
867 unwind:
868 	for (; i >= 0; i--) {
869 		if (!attachment[i])
870 			continue;
871 		if (attachment[i]->bo_va) {
872 			amdgpu_bo_reserve(bo[i], true);
873 			amdgpu_vm_bo_del(adev, attachment[i]->bo_va);
874 			amdgpu_bo_unreserve(bo[i]);
875 			list_del(&attachment[i]->list);
876 		}
877 		if (bo[i])
878 			drm_gem_object_put(&bo[i]->tbo.base);
879 		kfree(attachment[i]);
880 	}
881 	return ret;
882 }
883 
884 static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
885 {
886 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
887 
888 	pr_debug("\t remove VA 0x%llx in entry %p\n",
889 			attachment->va, attachment);
890 	amdgpu_vm_bo_del(attachment->adev, attachment->bo_va);
891 	drm_gem_object_put(&bo->tbo.base);
892 	list_del(&attachment->list);
893 	kfree(attachment);
894 }
895 
896 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
897 				struct amdkfd_process_info *process_info,
898 				bool userptr)
899 {
900 	struct ttm_validate_buffer *entry = &mem->validate_list;
901 	struct amdgpu_bo *bo = mem->bo;
902 
903 	INIT_LIST_HEAD(&entry->head);
904 	entry->num_shared = 1;
905 	entry->bo = &bo->tbo;
906 	mutex_lock(&process_info->lock);
907 	if (userptr)
908 		list_add_tail(&entry->head, &process_info->userptr_valid_list);
909 	else
910 		list_add_tail(&entry->head, &process_info->kfd_bo_list);
911 	mutex_unlock(&process_info->lock);
912 }
913 
914 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
915 		struct amdkfd_process_info *process_info)
916 {
917 	struct ttm_validate_buffer *bo_list_entry;
918 
919 	bo_list_entry = &mem->validate_list;
920 	mutex_lock(&process_info->lock);
921 	list_del(&bo_list_entry->head);
922 	mutex_unlock(&process_info->lock);
923 }
924 
925 /* Initializes user pages. It registers the MMU notifier and validates
926  * the userptr BO in the GTT domain.
927  *
928  * The BO must already be on the userptr_valid_list. Otherwise an
929  * eviction and restore may happen that leaves the new BO unmapped
930  * with the user mode queues running.
931  *
932  * Takes the process_info->lock to protect against concurrent restore
933  * workers.
934  *
935  * Returns 0 for success, negative errno for errors.
936  */
937 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr,
938 			   bool criu_resume)
939 {
940 	struct amdkfd_process_info *process_info = mem->process_info;
941 	struct amdgpu_bo *bo = mem->bo;
942 	struct ttm_operation_ctx ctx = { true, false };
943 	struct hmm_range *range;
944 	int ret = 0;
945 
946 	mutex_lock(&process_info->lock);
947 
948 	ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
949 	if (ret) {
950 		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
951 		goto out;
952 	}
953 
954 	ret = amdgpu_hmm_register(bo, user_addr);
955 	if (ret) {
956 		pr_err("%s: Failed to register MMU notifier: %d\n",
957 		       __func__, ret);
958 		goto out;
959 	}
960 
961 	if (criu_resume) {
962 		/*
963 		 * During a CRIU restore operation, the userptr buffer objects
964 		 * will be validated in the restore_userptr_work worker at a
965 		 * later stage when it is scheduled by another ioctl called by
966 		 * CRIU master process for the target pid for restore.
967 		 */
968 		atomic_inc(&mem->invalid);
969 		mutex_unlock(&process_info->lock);
970 		return 0;
971 	}
972 
973 	ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, &range);
974 	if (ret) {
975 		pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
976 		goto unregister_out;
977 	}
978 
979 	ret = amdgpu_bo_reserve(bo, true);
980 	if (ret) {
981 		pr_err("%s: Failed to reserve BO\n", __func__);
982 		goto release_out;
983 	}
984 	amdgpu_bo_placement_from_domain(bo, mem->domain);
985 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
986 	if (ret)
987 		pr_err("%s: failed to validate BO\n", __func__);
988 	amdgpu_bo_unreserve(bo);
989 
990 release_out:
991 	amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
992 unregister_out:
993 	if (ret)
994 		amdgpu_hmm_unregister(bo);
995 out:
996 	mutex_unlock(&process_info->lock);
997 	return ret;
998 }
999 
1000 /* Reserving a BO and its page table BOs must happen atomically to
1001  * avoid deadlocks. Some operations update multiple VMs at once. Track
1002  * all the reservation info in a context structure. Optionally a sync
1003  * object can track VM updates.
1004  */
1005 struct bo_vm_reservation_context {
1006 	struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
1007 	unsigned int n_vms;		    /* Number of VMs reserved	    */
1008 	struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
1009 	struct ww_acquire_ctx ticket;	    /* Reservation ticket	    */
1010 	struct list_head list, duplicates;  /* BO lists			    */
1011 	struct amdgpu_sync *sync;	    /* Pointer to sync object	    */
1012 	bool reserved;			    /* Whether BOs are reserved	    */
1013 };
1014 
1015 enum bo_vm_match {
1016 	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
1017 	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
1018 	BO_VM_ALL,		/* Match all VMs a BO was added to    */
1019 };
1020 
1021 /**
1022  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
1023  * @mem: KFD BO structure.
1024  * @vm: the VM to reserve.
1025  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1026  */
1027 static int reserve_bo_and_vm(struct kgd_mem *mem,
1028 			      struct amdgpu_vm *vm,
1029 			      struct bo_vm_reservation_context *ctx)
1030 {
1031 	struct amdgpu_bo *bo = mem->bo;
1032 	int ret;
1033 
1034 	WARN_ON(!vm);
1035 
1036 	ctx->reserved = false;
1037 	ctx->n_vms = 1;
1038 	ctx->sync = &mem->sync;
1039 
1040 	INIT_LIST_HEAD(&ctx->list);
1041 	INIT_LIST_HEAD(&ctx->duplicates);
1042 
1043 	ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
1044 	if (!ctx->vm_pd)
1045 		return -ENOMEM;
1046 
1047 	ctx->kfd_bo.priority = 0;
1048 	ctx->kfd_bo.tv.bo = &bo->tbo;
1049 	ctx->kfd_bo.tv.num_shared = 1;
1050 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1051 
1052 	amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
1053 
1054 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1055 				     false, &ctx->duplicates);
1056 	if (ret) {
1057 		pr_err("Failed to reserve buffers in ttm.\n");
1058 		kfree(ctx->vm_pd);
1059 		ctx->vm_pd = NULL;
1060 		return ret;
1061 	}
1062 
1063 	ctx->reserved = true;
1064 	return 0;
1065 }
1066 
1067 /**
1068  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
1069  * @mem: KFD BO structure.
1070  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
1071  * is used. Otherwise, a single VM associated with the BO.
1072  * @map_type: the mapping status that will be used to filter the VMs.
1073  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1074  *
1075  * Returns 0 for success, negative for failure.
1076  */
1077 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
1078 				struct amdgpu_vm *vm, enum bo_vm_match map_type,
1079 				struct bo_vm_reservation_context *ctx)
1080 {
1081 	struct amdgpu_bo *bo = mem->bo;
1082 	struct kfd_mem_attachment *entry;
1083 	unsigned int i;
1084 	int ret;
1085 
1086 	ctx->reserved = false;
1087 	ctx->n_vms = 0;
1088 	ctx->vm_pd = NULL;
1089 	ctx->sync = &mem->sync;
1090 
1091 	INIT_LIST_HEAD(&ctx->list);
1092 	INIT_LIST_HEAD(&ctx->duplicates);
1093 
1094 	list_for_each_entry(entry, &mem->attachments, list) {
1095 		if ((vm && vm != entry->bo_va->base.vm) ||
1096 			(entry->is_mapped != map_type
1097 			&& map_type != BO_VM_ALL))
1098 			continue;
1099 
1100 		ctx->n_vms++;
1101 	}
1102 
1103 	if (ctx->n_vms != 0) {
1104 		ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
1105 				     GFP_KERNEL);
1106 		if (!ctx->vm_pd)
1107 			return -ENOMEM;
1108 	}
1109 
1110 	ctx->kfd_bo.priority = 0;
1111 	ctx->kfd_bo.tv.bo = &bo->tbo;
1112 	ctx->kfd_bo.tv.num_shared = 1;
1113 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1114 
1115 	i = 0;
1116 	list_for_each_entry(entry, &mem->attachments, list) {
1117 		if ((vm && vm != entry->bo_va->base.vm) ||
1118 			(entry->is_mapped != map_type
1119 			&& map_type != BO_VM_ALL))
1120 			continue;
1121 
1122 		amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
1123 				&ctx->vm_pd[i]);
1124 		i++;
1125 	}
1126 
1127 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1128 				     false, &ctx->duplicates);
1129 	if (ret) {
1130 		pr_err("Failed to reserve buffers in ttm.\n");
1131 		kfree(ctx->vm_pd);
1132 		ctx->vm_pd = NULL;
1133 		return ret;
1134 	}
1135 
1136 	ctx->reserved = true;
1137 	return 0;
1138 }
1139 
1140 /**
1141  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
1142  * @ctx: Reservation context to unreserve
1143  * @wait: Optionally wait for a sync object representing pending VM updates
1144  * @intr: Whether the wait is interruptible
1145  *
1146  * Also frees any resources allocated in
1147  * reserve_bo_and_(cond_)vm(s). Returns the status from
1148  * amdgpu_sync_wait.
1149  */
1150 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
1151 				 bool wait, bool intr)
1152 {
1153 	int ret = 0;
1154 
1155 	if (wait)
1156 		ret = amdgpu_sync_wait(ctx->sync, intr);
1157 
1158 	if (ctx->reserved)
1159 		ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
1160 	kfree(ctx->vm_pd);
1161 
1162 	ctx->sync = NULL;
1163 
1164 	ctx->reserved = false;
1165 	ctx->vm_pd = NULL;
1166 
1167 	return ret;
1168 }
1169 
1170 static void unmap_bo_from_gpuvm(struct kgd_mem *mem,
1171 				struct kfd_mem_attachment *entry,
1172 				struct amdgpu_sync *sync)
1173 {
1174 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1175 	struct amdgpu_device *adev = entry->adev;
1176 	struct amdgpu_vm *vm = bo_va->base.vm;
1177 
1178 	amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
1179 
1180 	amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
1181 
1182 	amdgpu_sync_fence(sync, bo_va->last_pt_update);
1183 
1184 	kfd_mem_dmaunmap_attachment(mem, entry);
1185 }
1186 
1187 static int update_gpuvm_pte(struct kgd_mem *mem,
1188 			    struct kfd_mem_attachment *entry,
1189 			    struct amdgpu_sync *sync)
1190 {
1191 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1192 	struct amdgpu_device *adev = entry->adev;
1193 	int ret;
1194 
1195 	ret = kfd_mem_dmamap_attachment(mem, entry);
1196 	if (ret)
1197 		return ret;
1198 
1199 	/* Update the page tables  */
1200 	ret = amdgpu_vm_bo_update(adev, bo_va, false);
1201 	if (ret) {
1202 		pr_err("amdgpu_vm_bo_update failed\n");
1203 		return ret;
1204 	}
1205 
1206 	return amdgpu_sync_fence(sync, bo_va->last_pt_update);
1207 }
1208 
1209 static int map_bo_to_gpuvm(struct kgd_mem *mem,
1210 			   struct kfd_mem_attachment *entry,
1211 			   struct amdgpu_sync *sync,
1212 			   bool no_update_pte)
1213 {
1214 	int ret;
1215 
1216 	/* Set virtual address for the allocation */
1217 	ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1218 			       amdgpu_bo_size(entry->bo_va->base.bo),
1219 			       entry->pte_flags);
1220 	if (ret) {
1221 		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
1222 				entry->va, ret);
1223 		return ret;
1224 	}
1225 
1226 	if (no_update_pte)
1227 		return 0;
1228 
1229 	ret = update_gpuvm_pte(mem, entry, sync);
1230 	if (ret) {
1231 		pr_err("update_gpuvm_pte() failed\n");
1232 		goto update_gpuvm_pte_failed;
1233 	}
1234 
1235 	return 0;
1236 
1237 update_gpuvm_pte_failed:
1238 	unmap_bo_from_gpuvm(mem, entry, sync);
1239 	return ret;
1240 }
1241 
1242 static int process_validate_vms(struct amdkfd_process_info *process_info)
1243 {
1244 	struct amdgpu_vm *peer_vm;
1245 	int ret;
1246 
1247 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1248 			    vm_list_node) {
1249 		ret = vm_validate_pt_pd_bos(peer_vm);
1250 		if (ret)
1251 			return ret;
1252 	}
1253 
1254 	return 0;
1255 }
1256 
1257 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
1258 				 struct amdgpu_sync *sync)
1259 {
1260 	struct amdgpu_vm *peer_vm;
1261 	int ret;
1262 
1263 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1264 			    vm_list_node) {
1265 		struct amdgpu_bo *pd = peer_vm->root.bo;
1266 
1267 		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
1268 				       AMDGPU_SYNC_NE_OWNER,
1269 				       AMDGPU_FENCE_OWNER_KFD);
1270 		if (ret)
1271 			return ret;
1272 	}
1273 
1274 	return 0;
1275 }
1276 
1277 static int process_update_pds(struct amdkfd_process_info *process_info,
1278 			      struct amdgpu_sync *sync)
1279 {
1280 	struct amdgpu_vm *peer_vm;
1281 	int ret;
1282 
1283 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1284 			    vm_list_node) {
1285 		ret = vm_update_pds(peer_vm, sync);
1286 		if (ret)
1287 			return ret;
1288 	}
1289 
1290 	return 0;
1291 }
1292 
1293 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
1294 		       struct dma_fence **ef)
1295 {
1296 	struct amdkfd_process_info *info = NULL;
1297 	int ret;
1298 
1299 	if (!*process_info) {
1300 		info = kzalloc(sizeof(*info), GFP_KERNEL);
1301 		if (!info)
1302 			return -ENOMEM;
1303 
1304 		mutex_init(&info->lock);
1305 		INIT_LIST_HEAD(&info->vm_list_head);
1306 		INIT_LIST_HEAD(&info->kfd_bo_list);
1307 		INIT_LIST_HEAD(&info->userptr_valid_list);
1308 		INIT_LIST_HEAD(&info->userptr_inval_list);
1309 
1310 		info->eviction_fence =
1311 			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1312 						   current->mm,
1313 						   NULL);
1314 		if (!info->eviction_fence) {
1315 			pr_err("Failed to create eviction fence\n");
1316 			ret = -ENOMEM;
1317 			goto create_evict_fence_fail;
1318 		}
1319 
1320 		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
1321 		atomic_set(&info->evicted_bos, 0);
1322 		INIT_DELAYED_WORK(&info->restore_userptr_work,
1323 				  amdgpu_amdkfd_restore_userptr_worker);
1324 
1325 		*process_info = info;
1326 		*ef = dma_fence_get(&info->eviction_fence->base);
1327 	}
1328 
1329 	vm->process_info = *process_info;
1330 
1331 	/* Validate page directory and attach eviction fence */
1332 	ret = amdgpu_bo_reserve(vm->root.bo, true);
1333 	if (ret)
1334 		goto reserve_pd_fail;
1335 	ret = vm_validate_pt_pd_bos(vm);
1336 	if (ret) {
1337 		pr_err("validate_pt_pd_bos() failed\n");
1338 		goto validate_pd_fail;
1339 	}
1340 	ret = amdgpu_bo_sync_wait(vm->root.bo,
1341 				  AMDGPU_FENCE_OWNER_KFD, false);
1342 	if (ret)
1343 		goto wait_pd_fail;
1344 	ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1);
1345 	if (ret)
1346 		goto reserve_shared_fail;
1347 	dma_resv_add_fence(vm->root.bo->tbo.base.resv,
1348 			   &vm->process_info->eviction_fence->base,
1349 			   DMA_RESV_USAGE_BOOKKEEP);
1350 	amdgpu_bo_unreserve(vm->root.bo);
1351 
1352 	/* Update process info */
1353 	mutex_lock(&vm->process_info->lock);
1354 	list_add_tail(&vm->vm_list_node,
1355 			&(vm->process_info->vm_list_head));
1356 	vm->process_info->n_vms++;
1357 	mutex_unlock(&vm->process_info->lock);
1358 
1359 	return 0;
1360 
1361 reserve_shared_fail:
1362 wait_pd_fail:
1363 validate_pd_fail:
1364 	amdgpu_bo_unreserve(vm->root.bo);
1365 reserve_pd_fail:
1366 	vm->process_info = NULL;
1367 	if (info) {
1368 		/* Two fence references: one in info and one in *ef */
1369 		dma_fence_put(&info->eviction_fence->base);
1370 		dma_fence_put(*ef);
1371 		*ef = NULL;
1372 		*process_info = NULL;
1373 		put_pid(info->pid);
1374 create_evict_fence_fail:
1375 		mutex_destroy(&info->lock);
1376 		kfree(info);
1377 	}
1378 	return ret;
1379 }
1380 
1381 /**
1382  * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria
1383  * @bo: Handle of buffer object being pinned
1384  * @domain: Domain into which BO should be pinned
1385  *
1386  *   - USERPTR BOs are UNPINNABLE and will return error
1387  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1388  *     PIN count incremented. It is valid to PIN a BO multiple times
1389  *
1390  * Return: ZERO if successful in pinning, Non-Zero in case of error.
1391  */
1392 static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain)
1393 {
1394 	int ret = 0;
1395 
1396 	ret = amdgpu_bo_reserve(bo, false);
1397 	if (unlikely(ret))
1398 		return ret;
1399 
1400 	ret = amdgpu_bo_pin_restricted(bo, domain, 0, 0);
1401 	if (ret)
1402 		pr_err("Error in Pinning BO to domain: %d\n", domain);
1403 
1404 	amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
1405 	amdgpu_bo_unreserve(bo);
1406 
1407 	return ret;
1408 }
1409 
1410 /**
1411  * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria
1412  * @bo: Handle of buffer object being unpinned
1413  *
1414  *   - Is a illegal request for USERPTR BOs and is ignored
1415  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1416  *     PIN count decremented. Calls to UNPIN must balance calls to PIN
1417  */
1418 static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo)
1419 {
1420 	int ret = 0;
1421 
1422 	ret = amdgpu_bo_reserve(bo, false);
1423 	if (unlikely(ret))
1424 		return;
1425 
1426 	amdgpu_bo_unpin(bo);
1427 	amdgpu_bo_unreserve(bo);
1428 }
1429 
1430 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev,
1431 					   struct file *filp, u32 pasid,
1432 					   void **process_info,
1433 					   struct dma_fence **ef)
1434 {
1435 	struct amdgpu_fpriv *drv_priv;
1436 	struct amdgpu_vm *avm;
1437 	int ret;
1438 
1439 	ret = amdgpu_file_to_fpriv(filp, &drv_priv);
1440 	if (ret)
1441 		return ret;
1442 	avm = &drv_priv->vm;
1443 
1444 	/* Already a compute VM? */
1445 	if (avm->process_info)
1446 		return -EINVAL;
1447 
1448 	/* Free the original amdgpu allocated pasid,
1449 	 * will be replaced with kfd allocated pasid.
1450 	 */
1451 	if (avm->pasid) {
1452 		amdgpu_pasid_free(avm->pasid);
1453 		amdgpu_vm_set_pasid(adev, avm, 0);
1454 	}
1455 
1456 	/* Convert VM into a compute VM */
1457 	ret = amdgpu_vm_make_compute(adev, avm);
1458 	if (ret)
1459 		return ret;
1460 
1461 	ret = amdgpu_vm_set_pasid(adev, avm, pasid);
1462 	if (ret)
1463 		return ret;
1464 	/* Initialize KFD part of the VM and process info */
1465 	ret = init_kfd_vm(avm, process_info, ef);
1466 	if (ret)
1467 		return ret;
1468 
1469 	amdgpu_vm_set_task_info(avm);
1470 
1471 	return 0;
1472 }
1473 
1474 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1475 				    struct amdgpu_vm *vm)
1476 {
1477 	struct amdkfd_process_info *process_info = vm->process_info;
1478 
1479 	if (!process_info)
1480 		return;
1481 
1482 	/* Update process info */
1483 	mutex_lock(&process_info->lock);
1484 	process_info->n_vms--;
1485 	list_del(&vm->vm_list_node);
1486 	mutex_unlock(&process_info->lock);
1487 
1488 	vm->process_info = NULL;
1489 
1490 	/* Release per-process resources when last compute VM is destroyed */
1491 	if (!process_info->n_vms) {
1492 		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1493 		WARN_ON(!list_empty(&process_info->userptr_valid_list));
1494 		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1495 
1496 		dma_fence_put(&process_info->eviction_fence->base);
1497 		cancel_delayed_work_sync(&process_info->restore_userptr_work);
1498 		put_pid(process_info->pid);
1499 		mutex_destroy(&process_info->lock);
1500 		kfree(process_info);
1501 	}
1502 }
1503 
1504 void amdgpu_amdkfd_gpuvm_release_process_vm(struct amdgpu_device *adev,
1505 					    void *drm_priv)
1506 {
1507 	struct amdgpu_vm *avm;
1508 
1509 	if (WARN_ON(!adev || !drm_priv))
1510 		return;
1511 
1512 	avm = drm_priv_to_vm(drm_priv);
1513 
1514 	pr_debug("Releasing process vm %p\n", avm);
1515 
1516 	/* The original pasid of amdgpu vm has already been
1517 	 * released during making a amdgpu vm to a compute vm
1518 	 * The current pasid is managed by kfd and will be
1519 	 * released on kfd process destroy. Set amdgpu pasid
1520 	 * to 0 to avoid duplicate release.
1521 	 */
1522 	amdgpu_vm_release_compute(adev, avm);
1523 }
1524 
1525 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1526 {
1527 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1528 	struct amdgpu_bo *pd = avm->root.bo;
1529 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1530 
1531 	if (adev->asic_type < CHIP_VEGA10)
1532 		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1533 	return avm->pd_phys_addr;
1534 }
1535 
1536 void amdgpu_amdkfd_block_mmu_notifications(void *p)
1537 {
1538 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1539 
1540 	mutex_lock(&pinfo->lock);
1541 	WRITE_ONCE(pinfo->block_mmu_notifications, true);
1542 	mutex_unlock(&pinfo->lock);
1543 }
1544 
1545 int amdgpu_amdkfd_criu_resume(void *p)
1546 {
1547 	int ret = 0;
1548 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1549 
1550 	mutex_lock(&pinfo->lock);
1551 	pr_debug("scheduling work\n");
1552 	atomic_inc(&pinfo->evicted_bos);
1553 	if (!READ_ONCE(pinfo->block_mmu_notifications)) {
1554 		ret = -EINVAL;
1555 		goto out_unlock;
1556 	}
1557 	WRITE_ONCE(pinfo->block_mmu_notifications, false);
1558 	schedule_delayed_work(&pinfo->restore_userptr_work, 0);
1559 
1560 out_unlock:
1561 	mutex_unlock(&pinfo->lock);
1562 	return ret;
1563 }
1564 
1565 size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev)
1566 {
1567 	uint64_t reserved_for_pt =
1568 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
1569 	size_t available;
1570 
1571 	spin_lock(&kfd_mem_limit.mem_limit_lock);
1572 	available = adev->gmc.real_vram_size
1573 		- adev->kfd.vram_used_aligned
1574 		- atomic64_read(&adev->vram_pin_size)
1575 		- reserved_for_pt;
1576 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
1577 
1578 	return ALIGN_DOWN(available, VRAM_AVAILABLITY_ALIGN);
1579 }
1580 
1581 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1582 		struct amdgpu_device *adev, uint64_t va, uint64_t size,
1583 		void *drm_priv, struct kgd_mem **mem,
1584 		uint64_t *offset, uint32_t flags, bool criu_resume)
1585 {
1586 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1587 	enum ttm_bo_type bo_type = ttm_bo_type_device;
1588 	struct sg_table *sg = NULL;
1589 	uint64_t user_addr = 0;
1590 	struct amdgpu_bo *bo;
1591 	struct drm_gem_object *gobj = NULL;
1592 	u32 domain, alloc_domain;
1593 	u64 alloc_flags;
1594 	int ret;
1595 
1596 	/*
1597 	 * Check on which domain to allocate BO
1598 	 */
1599 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1600 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1601 		alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1602 		alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1603 			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0;
1604 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1605 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1606 		alloc_flags = 0;
1607 	} else {
1608 		domain = AMDGPU_GEM_DOMAIN_GTT;
1609 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1610 		alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE;
1611 
1612 		if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1613 			if (!offset || !*offset)
1614 				return -EINVAL;
1615 			user_addr = untagged_addr(*offset);
1616 		} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1617 				    KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1618 			bo_type = ttm_bo_type_sg;
1619 			if (size > UINT_MAX)
1620 				return -EINVAL;
1621 			sg = create_sg_table(*offset, size);
1622 			if (!sg)
1623 				return -ENOMEM;
1624 		} else {
1625 			return -EINVAL;
1626 		}
1627 	}
1628 
1629 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT)
1630 		alloc_flags |= AMDGPU_GEM_CREATE_COHERENT;
1631 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED)
1632 		alloc_flags |= AMDGPU_GEM_CREATE_UNCACHED;
1633 
1634 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1635 	if (!*mem) {
1636 		ret = -ENOMEM;
1637 		goto err;
1638 	}
1639 	INIT_LIST_HEAD(&(*mem)->attachments);
1640 	mutex_init(&(*mem)->lock);
1641 	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1642 
1643 	/* Workaround for AQL queue wraparound bug. Map the same
1644 	 * memory twice. That means we only actually allocate half
1645 	 * the memory.
1646 	 */
1647 	if ((*mem)->aql_queue)
1648 		size = size >> 1;
1649 
1650 	(*mem)->alloc_flags = flags;
1651 
1652 	amdgpu_sync_create(&(*mem)->sync);
1653 
1654 	ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, flags);
1655 	if (ret) {
1656 		pr_debug("Insufficient memory\n");
1657 		goto err_reserve_limit;
1658 	}
1659 
1660 	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1661 			va, size, domain_string(alloc_domain));
1662 
1663 	ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
1664 				       bo_type, NULL, &gobj);
1665 	if (ret) {
1666 		pr_debug("Failed to create BO on domain %s. ret %d\n",
1667 			 domain_string(alloc_domain), ret);
1668 		goto err_bo_create;
1669 	}
1670 	ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1671 	if (ret) {
1672 		pr_debug("Failed to allow vma node access. ret %d\n", ret);
1673 		goto err_node_allow;
1674 	}
1675 	bo = gem_to_amdgpu_bo(gobj);
1676 	if (bo_type == ttm_bo_type_sg) {
1677 		bo->tbo.sg = sg;
1678 		bo->tbo.ttm->sg = sg;
1679 	}
1680 	bo->kfd_bo = *mem;
1681 	(*mem)->bo = bo;
1682 	if (user_addr)
1683 		bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1684 
1685 	(*mem)->va = va;
1686 	(*mem)->domain = domain;
1687 	(*mem)->mapped_to_gpu_memory = 0;
1688 	(*mem)->process_info = avm->process_info;
1689 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1690 
1691 	if (user_addr) {
1692 		pr_debug("creating userptr BO for user_addr = %llx\n", user_addr);
1693 		ret = init_user_pages(*mem, user_addr, criu_resume);
1694 		if (ret)
1695 			goto allocate_init_user_pages_failed;
1696 	} else  if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1697 				KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1698 		ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT);
1699 		if (ret) {
1700 			pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n");
1701 			goto err_pin_bo;
1702 		}
1703 		bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
1704 		bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
1705 	}
1706 
1707 	if (offset)
1708 		*offset = amdgpu_bo_mmap_offset(bo);
1709 
1710 	return 0;
1711 
1712 allocate_init_user_pages_failed:
1713 err_pin_bo:
1714 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1715 	drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1716 err_node_allow:
1717 	/* Don't unreserve system mem limit twice */
1718 	goto err_reserve_limit;
1719 err_bo_create:
1720 	amdgpu_amdkfd_unreserve_mem_limit(adev, size, flags);
1721 err_reserve_limit:
1722 	mutex_destroy(&(*mem)->lock);
1723 	if (gobj)
1724 		drm_gem_object_put(gobj);
1725 	else
1726 		kfree(*mem);
1727 err:
1728 	if (sg) {
1729 		sg_free_table(sg);
1730 		kfree(sg);
1731 	}
1732 	return ret;
1733 }
1734 
1735 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1736 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv,
1737 		uint64_t *size)
1738 {
1739 	struct amdkfd_process_info *process_info = mem->process_info;
1740 	unsigned long bo_size = mem->bo->tbo.base.size;
1741 	bool use_release_notifier = (mem->bo->kfd_bo == mem);
1742 	struct kfd_mem_attachment *entry, *tmp;
1743 	struct bo_vm_reservation_context ctx;
1744 	struct ttm_validate_buffer *bo_list_entry;
1745 	unsigned int mapped_to_gpu_memory;
1746 	int ret;
1747 	bool is_imported = false;
1748 
1749 	mutex_lock(&mem->lock);
1750 
1751 	/* Unpin MMIO/DOORBELL BO's that were pinned during allocation */
1752 	if (mem->alloc_flags &
1753 	    (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1754 	     KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1755 		amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo);
1756 	}
1757 
1758 	mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1759 	is_imported = mem->is_imported;
1760 	mutex_unlock(&mem->lock);
1761 	/* lock is not needed after this, since mem is unused and will
1762 	 * be freed anyway
1763 	 */
1764 
1765 	if (mapped_to_gpu_memory > 0) {
1766 		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1767 				mem->va, bo_size);
1768 		return -EBUSY;
1769 	}
1770 
1771 	/* Make sure restore workers don't access the BO any more */
1772 	bo_list_entry = &mem->validate_list;
1773 	mutex_lock(&process_info->lock);
1774 	list_del(&bo_list_entry->head);
1775 	mutex_unlock(&process_info->lock);
1776 
1777 	/* No more MMU notifiers */
1778 	amdgpu_hmm_unregister(mem->bo);
1779 
1780 	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1781 	if (unlikely(ret))
1782 		return ret;
1783 
1784 	/* The eviction fence should be removed by the last unmap.
1785 	 * TODO: Log an error condition if the bo still has the eviction fence
1786 	 * attached
1787 	 */
1788 	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1789 					process_info->eviction_fence);
1790 	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1791 		mem->va + bo_size * (1 + mem->aql_queue));
1792 
1793 	/* Remove from VM internal data structures */
1794 	list_for_each_entry_safe(entry, tmp, &mem->attachments, list)
1795 		kfd_mem_detach(entry);
1796 
1797 	ret = unreserve_bo_and_vms(&ctx, false, false);
1798 
1799 	/* Free the sync object */
1800 	amdgpu_sync_free(&mem->sync);
1801 
1802 	/* If the SG is not NULL, it's one we created for a doorbell or mmio
1803 	 * remap BO. We need to free it.
1804 	 */
1805 	if (mem->bo->tbo.sg) {
1806 		sg_free_table(mem->bo->tbo.sg);
1807 		kfree(mem->bo->tbo.sg);
1808 	}
1809 
1810 	/* Update the size of the BO being freed if it was allocated from
1811 	 * VRAM and is not imported.
1812 	 */
1813 	if (size) {
1814 		if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1815 		    (!is_imported))
1816 			*size = bo_size;
1817 		else
1818 			*size = 0;
1819 	}
1820 
1821 	/* Free the BO*/
1822 	drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1823 	if (mem->dmabuf)
1824 		dma_buf_put(mem->dmabuf);
1825 	mutex_destroy(&mem->lock);
1826 
1827 	/* If this releases the last reference, it will end up calling
1828 	 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why
1829 	 * this needs to be the last call here.
1830 	 */
1831 	drm_gem_object_put(&mem->bo->tbo.base);
1832 
1833 	/*
1834 	 * For kgd_mem allocated in amdgpu_amdkfd_gpuvm_import_dmabuf(),
1835 	 * explicitly free it here.
1836 	 */
1837 	if (!use_release_notifier)
1838 		kfree(mem);
1839 
1840 	return ret;
1841 }
1842 
1843 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1844 		struct amdgpu_device *adev, struct kgd_mem *mem,
1845 		void *drm_priv)
1846 {
1847 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1848 	int ret;
1849 	struct amdgpu_bo *bo;
1850 	uint32_t domain;
1851 	struct kfd_mem_attachment *entry;
1852 	struct bo_vm_reservation_context ctx;
1853 	unsigned long bo_size;
1854 	bool is_invalid_userptr = false;
1855 
1856 	bo = mem->bo;
1857 	if (!bo) {
1858 		pr_err("Invalid BO when mapping memory to GPU\n");
1859 		return -EINVAL;
1860 	}
1861 
1862 	/* Make sure restore is not running concurrently. Since we
1863 	 * don't map invalid userptr BOs, we rely on the next restore
1864 	 * worker to do the mapping
1865 	 */
1866 	mutex_lock(&mem->process_info->lock);
1867 
1868 	mutex_lock(&mem->lock);
1869 
1870 	domain = mem->domain;
1871 	bo_size = bo->tbo.base.size;
1872 
1873 	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1874 			mem->va,
1875 			mem->va + bo_size * (1 + mem->aql_queue),
1876 			avm, domain_string(domain));
1877 
1878 	if (!kfd_mem_is_attached(avm, mem)) {
1879 		ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
1880 		if (ret)
1881 			goto out;
1882 	}
1883 
1884 	ret = reserve_bo_and_vm(mem, avm, &ctx);
1885 	if (unlikely(ret))
1886 		goto out;
1887 
1888 	/* Userptr can be marked as "not invalid", but not actually be
1889 	 * validated yet (still in the system domain). In that case
1890 	 * the queues are still stopped and we can leave mapping for
1891 	 * the next restore worker
1892 	 */
1893 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1894 	    bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
1895 		is_invalid_userptr = true;
1896 
1897 	ret = vm_validate_pt_pd_bos(avm);
1898 	if (unlikely(ret))
1899 		goto out_unreserve;
1900 
1901 	if (mem->mapped_to_gpu_memory == 0 &&
1902 	    !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1903 		/* Validate BO only once. The eviction fence gets added to BO
1904 		 * the first time it is mapped. Validate will wait for all
1905 		 * background evictions to complete.
1906 		 */
1907 		ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1908 		if (ret) {
1909 			pr_debug("Validate failed\n");
1910 			goto out_unreserve;
1911 		}
1912 	}
1913 
1914 	list_for_each_entry(entry, &mem->attachments, list) {
1915 		if (entry->bo_va->base.vm != avm || entry->is_mapped)
1916 			continue;
1917 
1918 		pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1919 			 entry->va, entry->va + bo_size, entry);
1920 
1921 		ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
1922 				      is_invalid_userptr);
1923 		if (ret) {
1924 			pr_err("Failed to map bo to gpuvm\n");
1925 			goto out_unreserve;
1926 		}
1927 
1928 		ret = vm_update_pds(avm, ctx.sync);
1929 		if (ret) {
1930 			pr_err("Failed to update page directories\n");
1931 			goto out_unreserve;
1932 		}
1933 
1934 		entry->is_mapped = true;
1935 		mem->mapped_to_gpu_memory++;
1936 		pr_debug("\t INC mapping count %d\n",
1937 			 mem->mapped_to_gpu_memory);
1938 	}
1939 
1940 	if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1941 		dma_resv_add_fence(bo->tbo.base.resv,
1942 				   &avm->process_info->eviction_fence->base,
1943 				   DMA_RESV_USAGE_BOOKKEEP);
1944 	ret = unreserve_bo_and_vms(&ctx, false, false);
1945 
1946 	goto out;
1947 
1948 out_unreserve:
1949 	unreserve_bo_and_vms(&ctx, false, false);
1950 out:
1951 	mutex_unlock(&mem->process_info->lock);
1952 	mutex_unlock(&mem->lock);
1953 	return ret;
1954 }
1955 
1956 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1957 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv)
1958 {
1959 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1960 	struct amdkfd_process_info *process_info = avm->process_info;
1961 	unsigned long bo_size = mem->bo->tbo.base.size;
1962 	struct kfd_mem_attachment *entry;
1963 	struct bo_vm_reservation_context ctx;
1964 	int ret;
1965 
1966 	mutex_lock(&mem->lock);
1967 
1968 	ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
1969 	if (unlikely(ret))
1970 		goto out;
1971 	/* If no VMs were reserved, it means the BO wasn't actually mapped */
1972 	if (ctx.n_vms == 0) {
1973 		ret = -EINVAL;
1974 		goto unreserve_out;
1975 	}
1976 
1977 	ret = vm_validate_pt_pd_bos(avm);
1978 	if (unlikely(ret))
1979 		goto unreserve_out;
1980 
1981 	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
1982 		mem->va,
1983 		mem->va + bo_size * (1 + mem->aql_queue),
1984 		avm);
1985 
1986 	list_for_each_entry(entry, &mem->attachments, list) {
1987 		if (entry->bo_va->base.vm != avm || !entry->is_mapped)
1988 			continue;
1989 
1990 		pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
1991 			 entry->va, entry->va + bo_size, entry);
1992 
1993 		unmap_bo_from_gpuvm(mem, entry, ctx.sync);
1994 		entry->is_mapped = false;
1995 
1996 		mem->mapped_to_gpu_memory--;
1997 		pr_debug("\t DEC mapping count %d\n",
1998 			 mem->mapped_to_gpu_memory);
1999 	}
2000 
2001 	/* If BO is unmapped from all VMs, unfence it. It can be evicted if
2002 	 * required.
2003 	 */
2004 	if (mem->mapped_to_gpu_memory == 0 &&
2005 	    !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
2006 	    !mem->bo->tbo.pin_count)
2007 		amdgpu_amdkfd_remove_eviction_fence(mem->bo,
2008 						process_info->eviction_fence);
2009 
2010 unreserve_out:
2011 	unreserve_bo_and_vms(&ctx, false, false);
2012 out:
2013 	mutex_unlock(&mem->lock);
2014 	return ret;
2015 }
2016 
2017 int amdgpu_amdkfd_gpuvm_sync_memory(
2018 		struct amdgpu_device *adev, struct kgd_mem *mem, bool intr)
2019 {
2020 	struct amdgpu_sync sync;
2021 	int ret;
2022 
2023 	amdgpu_sync_create(&sync);
2024 
2025 	mutex_lock(&mem->lock);
2026 	amdgpu_sync_clone(&mem->sync, &sync);
2027 	mutex_unlock(&mem->lock);
2028 
2029 	ret = amdgpu_sync_wait(&sync, intr);
2030 	amdgpu_sync_free(&sync);
2031 	return ret;
2032 }
2033 
2034 /**
2035  * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count
2036  * @adev: Device to which allocated BO belongs
2037  * @bo: Buffer object to be mapped
2038  *
2039  * Before return, bo reference count is incremented. To release the reference and unpin/
2040  * unmap the BO, call amdgpu_amdkfd_free_gtt_mem.
2041  */
2042 int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_device *adev, struct amdgpu_bo *bo)
2043 {
2044 	int ret;
2045 
2046 	ret = amdgpu_bo_reserve(bo, true);
2047 	if (ret) {
2048 		pr_err("Failed to reserve bo. ret %d\n", ret);
2049 		goto err_reserve_bo_failed;
2050 	}
2051 
2052 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2053 	if (ret) {
2054 		pr_err("Failed to pin bo. ret %d\n", ret);
2055 		goto err_pin_bo_failed;
2056 	}
2057 
2058 	ret = amdgpu_ttm_alloc_gart(&bo->tbo);
2059 	if (ret) {
2060 		pr_err("Failed to bind bo to GART. ret %d\n", ret);
2061 		goto err_map_bo_gart_failed;
2062 	}
2063 
2064 	amdgpu_amdkfd_remove_eviction_fence(
2065 		bo, bo->kfd_bo->process_info->eviction_fence);
2066 
2067 	amdgpu_bo_unreserve(bo);
2068 
2069 	bo = amdgpu_bo_ref(bo);
2070 
2071 	return 0;
2072 
2073 err_map_bo_gart_failed:
2074 	amdgpu_bo_unpin(bo);
2075 err_pin_bo_failed:
2076 	amdgpu_bo_unreserve(bo);
2077 err_reserve_bo_failed:
2078 
2079 	return ret;
2080 }
2081 
2082 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access
2083  *
2084  * @mem: Buffer object to be mapped for CPU access
2085  * @kptr[out]: pointer in kernel CPU address space
2086  * @size[out]: size of the buffer
2087  *
2088  * Pins the BO and maps it for kernel CPU access. The eviction fence is removed
2089  * from the BO, since pinned BOs cannot be evicted. The bo must remain on the
2090  * validate_list, so the GPU mapping can be restored after a page table was
2091  * evicted.
2092  *
2093  * Return: 0 on success, error code on failure
2094  */
2095 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem,
2096 					     void **kptr, uint64_t *size)
2097 {
2098 	int ret;
2099 	struct amdgpu_bo *bo = mem->bo;
2100 
2101 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
2102 		pr_err("userptr can't be mapped to kernel\n");
2103 		return -EINVAL;
2104 	}
2105 
2106 	mutex_lock(&mem->process_info->lock);
2107 
2108 	ret = amdgpu_bo_reserve(bo, true);
2109 	if (ret) {
2110 		pr_err("Failed to reserve bo. ret %d\n", ret);
2111 		goto bo_reserve_failed;
2112 	}
2113 
2114 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2115 	if (ret) {
2116 		pr_err("Failed to pin bo. ret %d\n", ret);
2117 		goto pin_failed;
2118 	}
2119 
2120 	ret = amdgpu_bo_kmap(bo, kptr);
2121 	if (ret) {
2122 		pr_err("Failed to map bo to kernel. ret %d\n", ret);
2123 		goto kmap_failed;
2124 	}
2125 
2126 	amdgpu_amdkfd_remove_eviction_fence(
2127 		bo, mem->process_info->eviction_fence);
2128 
2129 	if (size)
2130 		*size = amdgpu_bo_size(bo);
2131 
2132 	amdgpu_bo_unreserve(bo);
2133 
2134 	mutex_unlock(&mem->process_info->lock);
2135 	return 0;
2136 
2137 kmap_failed:
2138 	amdgpu_bo_unpin(bo);
2139 pin_failed:
2140 	amdgpu_bo_unreserve(bo);
2141 bo_reserve_failed:
2142 	mutex_unlock(&mem->process_info->lock);
2143 
2144 	return ret;
2145 }
2146 
2147 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access
2148  *
2149  * @mem: Buffer object to be unmapped for CPU access
2150  *
2151  * Removes the kernel CPU mapping and unpins the BO. It does not restore the
2152  * eviction fence, so this function should only be used for cleanup before the
2153  * BO is destroyed.
2154  */
2155 void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem)
2156 {
2157 	struct amdgpu_bo *bo = mem->bo;
2158 
2159 	amdgpu_bo_reserve(bo, true);
2160 	amdgpu_bo_kunmap(bo);
2161 	amdgpu_bo_unpin(bo);
2162 	amdgpu_bo_unreserve(bo);
2163 }
2164 
2165 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev,
2166 					  struct kfd_vm_fault_info *mem)
2167 {
2168 	if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
2169 		*mem = *adev->gmc.vm_fault_info;
2170 		mb(); /* make sure read happened */
2171 		atomic_set(&adev->gmc.vm_fault_info_updated, 0);
2172 	}
2173 	return 0;
2174 }
2175 
2176 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct amdgpu_device *adev,
2177 				      struct dma_buf *dma_buf,
2178 				      uint64_t va, void *drm_priv,
2179 				      struct kgd_mem **mem, uint64_t *size,
2180 				      uint64_t *mmap_offset)
2181 {
2182 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2183 	struct drm_gem_object *obj;
2184 	struct amdgpu_bo *bo;
2185 	int ret;
2186 
2187 	if (dma_buf->ops != &amdgpu_dmabuf_ops)
2188 		/* Can't handle non-graphics buffers */
2189 		return -EINVAL;
2190 
2191 	obj = dma_buf->priv;
2192 	if (drm_to_adev(obj->dev) != adev)
2193 		/* Can't handle buffers from other devices */
2194 		return -EINVAL;
2195 
2196 	bo = gem_to_amdgpu_bo(obj);
2197 	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
2198 				    AMDGPU_GEM_DOMAIN_GTT)))
2199 		/* Only VRAM and GTT BOs are supported */
2200 		return -EINVAL;
2201 
2202 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2203 	if (!*mem)
2204 		return -ENOMEM;
2205 
2206 	ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
2207 	if (ret) {
2208 		kfree(mem);
2209 		return ret;
2210 	}
2211 
2212 	if (size)
2213 		*size = amdgpu_bo_size(bo);
2214 
2215 	if (mmap_offset)
2216 		*mmap_offset = amdgpu_bo_mmap_offset(bo);
2217 
2218 	INIT_LIST_HEAD(&(*mem)->attachments);
2219 	mutex_init(&(*mem)->lock);
2220 
2221 	(*mem)->alloc_flags =
2222 		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2223 		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
2224 		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
2225 		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
2226 
2227 	drm_gem_object_get(&bo->tbo.base);
2228 	(*mem)->bo = bo;
2229 	(*mem)->va = va;
2230 	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2231 		AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
2232 	(*mem)->mapped_to_gpu_memory = 0;
2233 	(*mem)->process_info = avm->process_info;
2234 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
2235 	amdgpu_sync_create(&(*mem)->sync);
2236 	(*mem)->is_imported = true;
2237 
2238 	return 0;
2239 }
2240 
2241 /* Evict a userptr BO by stopping the queues if necessary
2242  *
2243  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
2244  * cannot do any memory allocations, and cannot take any locks that
2245  * are held elsewhere while allocating memory. Therefore this is as
2246  * simple as possible, using atomic counters.
2247  *
2248  * It doesn't do anything to the BO itself. The real work happens in
2249  * restore, where we get updated page addresses. This function only
2250  * ensures that GPU access to the BO is stopped.
2251  */
2252 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
2253 				struct mm_struct *mm)
2254 {
2255 	struct amdkfd_process_info *process_info = mem->process_info;
2256 	int evicted_bos;
2257 	int r = 0;
2258 
2259 	/* Do not process MMU notifications until stage-4 IOCTL is received */
2260 	if (READ_ONCE(process_info->block_mmu_notifications))
2261 		return 0;
2262 
2263 	atomic_inc(&mem->invalid);
2264 	evicted_bos = atomic_inc_return(&process_info->evicted_bos);
2265 	if (evicted_bos == 1) {
2266 		/* First eviction, stop the queues */
2267 		r = kgd2kfd_quiesce_mm(mm, KFD_QUEUE_EVICTION_TRIGGER_USERPTR);
2268 		if (r)
2269 			pr_err("Failed to quiesce KFD\n");
2270 		schedule_delayed_work(&process_info->restore_userptr_work,
2271 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2272 	}
2273 
2274 	return r;
2275 }
2276 
2277 /* Update invalid userptr BOs
2278  *
2279  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
2280  * userptr_inval_list and updates user pages for all BOs that have
2281  * been invalidated since their last update.
2282  */
2283 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
2284 				     struct mm_struct *mm)
2285 {
2286 	struct kgd_mem *mem, *tmp_mem;
2287 	struct amdgpu_bo *bo;
2288 	struct ttm_operation_ctx ctx = { false, false };
2289 	int invalid, ret;
2290 
2291 	/* Move all invalidated BOs to the userptr_inval_list and
2292 	 * release their user pages by migration to the CPU domain
2293 	 */
2294 	list_for_each_entry_safe(mem, tmp_mem,
2295 				 &process_info->userptr_valid_list,
2296 				 validate_list.head) {
2297 		if (!atomic_read(&mem->invalid))
2298 			continue; /* BO is still valid */
2299 
2300 		bo = mem->bo;
2301 
2302 		if (amdgpu_bo_reserve(bo, true))
2303 			return -EAGAIN;
2304 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2305 		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2306 		amdgpu_bo_unreserve(bo);
2307 		if (ret) {
2308 			pr_err("%s: Failed to invalidate userptr BO\n",
2309 			       __func__);
2310 			return -EAGAIN;
2311 		}
2312 
2313 		list_move_tail(&mem->validate_list.head,
2314 			       &process_info->userptr_inval_list);
2315 	}
2316 
2317 	if (list_empty(&process_info->userptr_inval_list))
2318 		return 0; /* All evicted userptr BOs were freed */
2319 
2320 	/* Go through userptr_inval_list and update any invalid user_pages */
2321 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2322 			    validate_list.head) {
2323 		struct hmm_range *range;
2324 
2325 		invalid = atomic_read(&mem->invalid);
2326 		if (!invalid)
2327 			/* BO hasn't been invalidated since the last
2328 			 * revalidation attempt. Keep its BO list.
2329 			 */
2330 			continue;
2331 
2332 		bo = mem->bo;
2333 
2334 		/* Get updated user pages */
2335 		ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages,
2336 						   &range);
2337 		if (ret) {
2338 			pr_debug("Failed %d to get user pages\n", ret);
2339 
2340 			/* Return -EFAULT bad address error as success. It will
2341 			 * fail later with a VM fault if the GPU tries to access
2342 			 * it. Better than hanging indefinitely with stalled
2343 			 * user mode queues.
2344 			 *
2345 			 * Return other error -EBUSY or -ENOMEM to retry restore
2346 			 */
2347 			if (ret != -EFAULT)
2348 				return ret;
2349 		} else {
2350 
2351 			/*
2352 			 * FIXME: Cannot ignore the return code, must hold
2353 			 * notifier_lock
2354 			 */
2355 			amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
2356 		}
2357 
2358 		/* Mark the BO as valid unless it was invalidated
2359 		 * again concurrently.
2360 		 */
2361 		if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
2362 			return -EAGAIN;
2363 	}
2364 
2365 	return 0;
2366 }
2367 
2368 /* Validate invalid userptr BOs
2369  *
2370  * Validates BOs on the userptr_inval_list, and moves them back to the
2371  * userptr_valid_list. Also updates GPUVM page tables with new page
2372  * addresses and waits for the page table updates to complete.
2373  */
2374 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
2375 {
2376 	struct amdgpu_bo_list_entry *pd_bo_list_entries;
2377 	struct list_head resv_list, duplicates;
2378 	struct ww_acquire_ctx ticket;
2379 	struct amdgpu_sync sync;
2380 
2381 	struct amdgpu_vm *peer_vm;
2382 	struct kgd_mem *mem, *tmp_mem;
2383 	struct amdgpu_bo *bo;
2384 	struct ttm_operation_ctx ctx = { false, false };
2385 	int i, ret;
2386 
2387 	pd_bo_list_entries = kcalloc(process_info->n_vms,
2388 				     sizeof(struct amdgpu_bo_list_entry),
2389 				     GFP_KERNEL);
2390 	if (!pd_bo_list_entries) {
2391 		pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
2392 		ret = -ENOMEM;
2393 		goto out_no_mem;
2394 	}
2395 
2396 	INIT_LIST_HEAD(&resv_list);
2397 	INIT_LIST_HEAD(&duplicates);
2398 
2399 	/* Get all the page directory BOs that need to be reserved */
2400 	i = 0;
2401 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2402 			    vm_list_node)
2403 		amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
2404 				    &pd_bo_list_entries[i++]);
2405 	/* Add the userptr_inval_list entries to resv_list */
2406 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2407 			    validate_list.head) {
2408 		list_add_tail(&mem->resv_list.head, &resv_list);
2409 		mem->resv_list.bo = mem->validate_list.bo;
2410 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2411 	}
2412 
2413 	/* Reserve all BOs and page tables for validation */
2414 	ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
2415 	WARN(!list_empty(&duplicates), "Duplicates should be empty");
2416 	if (ret)
2417 		goto out_free;
2418 
2419 	amdgpu_sync_create(&sync);
2420 
2421 	ret = process_validate_vms(process_info);
2422 	if (ret)
2423 		goto unreserve_out;
2424 
2425 	/* Validate BOs and update GPUVM page tables */
2426 	list_for_each_entry_safe(mem, tmp_mem,
2427 				 &process_info->userptr_inval_list,
2428 				 validate_list.head) {
2429 		struct kfd_mem_attachment *attachment;
2430 
2431 		bo = mem->bo;
2432 
2433 		/* Validate the BO if we got user pages */
2434 		if (bo->tbo.ttm->pages[0]) {
2435 			amdgpu_bo_placement_from_domain(bo, mem->domain);
2436 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2437 			if (ret) {
2438 				pr_err("%s: failed to validate BO\n", __func__);
2439 				goto unreserve_out;
2440 			}
2441 		}
2442 
2443 		list_move_tail(&mem->validate_list.head,
2444 			       &process_info->userptr_valid_list);
2445 
2446 		/* Update mapping. If the BO was not validated
2447 		 * (because we couldn't get user pages), this will
2448 		 * clear the page table entries, which will result in
2449 		 * VM faults if the GPU tries to access the invalid
2450 		 * memory.
2451 		 */
2452 		list_for_each_entry(attachment, &mem->attachments, list) {
2453 			if (!attachment->is_mapped)
2454 				continue;
2455 
2456 			kfd_mem_dmaunmap_attachment(mem, attachment);
2457 			ret = update_gpuvm_pte(mem, attachment, &sync);
2458 			if (ret) {
2459 				pr_err("%s: update PTE failed\n", __func__);
2460 				/* make sure this gets validated again */
2461 				atomic_inc(&mem->invalid);
2462 				goto unreserve_out;
2463 			}
2464 		}
2465 	}
2466 
2467 	/* Update page directories */
2468 	ret = process_update_pds(process_info, &sync);
2469 
2470 unreserve_out:
2471 	ttm_eu_backoff_reservation(&ticket, &resv_list);
2472 	amdgpu_sync_wait(&sync, false);
2473 	amdgpu_sync_free(&sync);
2474 out_free:
2475 	kfree(pd_bo_list_entries);
2476 out_no_mem:
2477 
2478 	return ret;
2479 }
2480 
2481 /* Worker callback to restore evicted userptr BOs
2482  *
2483  * Tries to update and validate all userptr BOs. If successful and no
2484  * concurrent evictions happened, the queues are restarted. Otherwise,
2485  * reschedule for another attempt later.
2486  */
2487 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
2488 {
2489 	struct delayed_work *dwork = to_delayed_work(work);
2490 	struct amdkfd_process_info *process_info =
2491 		container_of(dwork, struct amdkfd_process_info,
2492 			     restore_userptr_work);
2493 	struct task_struct *usertask;
2494 	struct mm_struct *mm;
2495 	int evicted_bos;
2496 
2497 	evicted_bos = atomic_read(&process_info->evicted_bos);
2498 	if (!evicted_bos)
2499 		return;
2500 
2501 	/* Reference task and mm in case of concurrent process termination */
2502 	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
2503 	if (!usertask)
2504 		return;
2505 	mm = get_task_mm(usertask);
2506 	if (!mm) {
2507 		put_task_struct(usertask);
2508 		return;
2509 	}
2510 
2511 	mutex_lock(&process_info->lock);
2512 
2513 	if (update_invalid_user_pages(process_info, mm))
2514 		goto unlock_out;
2515 	/* userptr_inval_list can be empty if all evicted userptr BOs
2516 	 * have been freed. In that case there is nothing to validate
2517 	 * and we can just restart the queues.
2518 	 */
2519 	if (!list_empty(&process_info->userptr_inval_list)) {
2520 		if (atomic_read(&process_info->evicted_bos) != evicted_bos)
2521 			goto unlock_out; /* Concurrent eviction, try again */
2522 
2523 		if (validate_invalid_user_pages(process_info))
2524 			goto unlock_out;
2525 	}
2526 	/* Final check for concurrent evicton and atomic update. If
2527 	 * another eviction happens after successful update, it will
2528 	 * be a first eviction that calls quiesce_mm. The eviction
2529 	 * reference counting inside KFD will handle this case.
2530 	 */
2531 	if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
2532 	    evicted_bos)
2533 		goto unlock_out;
2534 	evicted_bos = 0;
2535 	if (kgd2kfd_resume_mm(mm)) {
2536 		pr_err("%s: Failed to resume KFD\n", __func__);
2537 		/* No recovery from this failure. Probably the CP is
2538 		 * hanging. No point trying again.
2539 		 */
2540 	}
2541 
2542 unlock_out:
2543 	mutex_unlock(&process_info->lock);
2544 
2545 	/* If validation failed, reschedule another attempt */
2546 	if (evicted_bos) {
2547 		schedule_delayed_work(&process_info->restore_userptr_work,
2548 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2549 
2550 		kfd_smi_event_queue_restore_rescheduled(mm);
2551 	}
2552 	mmput(mm);
2553 	put_task_struct(usertask);
2554 }
2555 
2556 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2557  *   KFD process identified by process_info
2558  *
2559  * @process_info: amdkfd_process_info of the KFD process
2560  *
2561  * After memory eviction, restore thread calls this function. The function
2562  * should be called when the Process is still valid. BO restore involves -
2563  *
2564  * 1.  Release old eviction fence and create new one
2565  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2566  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2567  *     BOs that need to be reserved.
2568  * 4.  Reserve all the BOs
2569  * 5.  Validate of PD and PT BOs.
2570  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2571  * 7.  Add fence to all PD and PT BOs.
2572  * 8.  Unreserve all BOs
2573  */
2574 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2575 {
2576 	struct amdgpu_bo_list_entry *pd_bo_list;
2577 	struct amdkfd_process_info *process_info = info;
2578 	struct amdgpu_vm *peer_vm;
2579 	struct kgd_mem *mem;
2580 	struct bo_vm_reservation_context ctx;
2581 	struct amdgpu_amdkfd_fence *new_fence;
2582 	int ret = 0, i;
2583 	struct list_head duplicate_save;
2584 	struct amdgpu_sync sync_obj;
2585 	unsigned long failed_size = 0;
2586 	unsigned long total_size = 0;
2587 
2588 	INIT_LIST_HEAD(&duplicate_save);
2589 	INIT_LIST_HEAD(&ctx.list);
2590 	INIT_LIST_HEAD(&ctx.duplicates);
2591 
2592 	pd_bo_list = kcalloc(process_info->n_vms,
2593 			     sizeof(struct amdgpu_bo_list_entry),
2594 			     GFP_KERNEL);
2595 	if (!pd_bo_list)
2596 		return -ENOMEM;
2597 
2598 	i = 0;
2599 	mutex_lock(&process_info->lock);
2600 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2601 			vm_list_node)
2602 		amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2603 
2604 	/* Reserve all BOs and page tables/directory. Add all BOs from
2605 	 * kfd_bo_list to ctx.list
2606 	 */
2607 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2608 			    validate_list.head) {
2609 
2610 		list_add_tail(&mem->resv_list.head, &ctx.list);
2611 		mem->resv_list.bo = mem->validate_list.bo;
2612 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2613 	}
2614 
2615 	ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2616 				     false, &duplicate_save);
2617 	if (ret) {
2618 		pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2619 		goto ttm_reserve_fail;
2620 	}
2621 
2622 	amdgpu_sync_create(&sync_obj);
2623 
2624 	/* Validate PDs and PTs */
2625 	ret = process_validate_vms(process_info);
2626 	if (ret)
2627 		goto validate_map_fail;
2628 
2629 	ret = process_sync_pds_resv(process_info, &sync_obj);
2630 	if (ret) {
2631 		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2632 		goto validate_map_fail;
2633 	}
2634 
2635 	/* Validate BOs and map them to GPUVM (update VM page tables). */
2636 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2637 			    validate_list.head) {
2638 
2639 		struct amdgpu_bo *bo = mem->bo;
2640 		uint32_t domain = mem->domain;
2641 		struct kfd_mem_attachment *attachment;
2642 		struct dma_resv_iter cursor;
2643 		struct dma_fence *fence;
2644 
2645 		total_size += amdgpu_bo_size(bo);
2646 
2647 		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2648 		if (ret) {
2649 			pr_debug("Memory eviction: Validate BOs failed\n");
2650 			failed_size += amdgpu_bo_size(bo);
2651 			ret = amdgpu_amdkfd_bo_validate(bo,
2652 						AMDGPU_GEM_DOMAIN_GTT, false);
2653 			if (ret) {
2654 				pr_debug("Memory eviction: Try again\n");
2655 				goto validate_map_fail;
2656 			}
2657 		}
2658 		dma_resv_for_each_fence(&cursor, bo->tbo.base.resv,
2659 					DMA_RESV_USAGE_KERNEL, fence) {
2660 			ret = amdgpu_sync_fence(&sync_obj, fence);
2661 			if (ret) {
2662 				pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2663 				goto validate_map_fail;
2664 			}
2665 		}
2666 		list_for_each_entry(attachment, &mem->attachments, list) {
2667 			if (!attachment->is_mapped)
2668 				continue;
2669 
2670 			kfd_mem_dmaunmap_attachment(mem, attachment);
2671 			ret = update_gpuvm_pte(mem, attachment, &sync_obj);
2672 			if (ret) {
2673 				pr_debug("Memory eviction: update PTE failed. Try again\n");
2674 				goto validate_map_fail;
2675 			}
2676 		}
2677 	}
2678 
2679 	if (failed_size)
2680 		pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2681 
2682 	/* Update page directories */
2683 	ret = process_update_pds(process_info, &sync_obj);
2684 	if (ret) {
2685 		pr_debug("Memory eviction: update PDs failed. Try again\n");
2686 		goto validate_map_fail;
2687 	}
2688 
2689 	/* Wait for validate and PT updates to finish */
2690 	amdgpu_sync_wait(&sync_obj, false);
2691 
2692 	/* Release old eviction fence and create new one, because fence only
2693 	 * goes from unsignaled to signaled, fence cannot be reused.
2694 	 * Use context and mm from the old fence.
2695 	 */
2696 	new_fence = amdgpu_amdkfd_fence_create(
2697 				process_info->eviction_fence->base.context,
2698 				process_info->eviction_fence->mm,
2699 				NULL);
2700 	if (!new_fence) {
2701 		pr_err("Failed to create eviction fence\n");
2702 		ret = -ENOMEM;
2703 		goto validate_map_fail;
2704 	}
2705 	dma_fence_put(&process_info->eviction_fence->base);
2706 	process_info->eviction_fence = new_fence;
2707 	*ef = dma_fence_get(&new_fence->base);
2708 
2709 	/* Attach new eviction fence to all BOs except pinned ones */
2710 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2711 		validate_list.head) {
2712 		if (mem->bo->tbo.pin_count)
2713 			continue;
2714 
2715 		dma_resv_add_fence(mem->bo->tbo.base.resv,
2716 				   &process_info->eviction_fence->base,
2717 				   DMA_RESV_USAGE_BOOKKEEP);
2718 	}
2719 	/* Attach eviction fence to PD / PT BOs */
2720 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2721 			    vm_list_node) {
2722 		struct amdgpu_bo *bo = peer_vm->root.bo;
2723 
2724 		dma_resv_add_fence(bo->tbo.base.resv,
2725 				   &process_info->eviction_fence->base,
2726 				   DMA_RESV_USAGE_BOOKKEEP);
2727 	}
2728 
2729 validate_map_fail:
2730 	ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2731 	amdgpu_sync_free(&sync_obj);
2732 ttm_reserve_fail:
2733 	mutex_unlock(&process_info->lock);
2734 	kfree(pd_bo_list);
2735 	return ret;
2736 }
2737 
2738 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2739 {
2740 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2741 	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2742 	int ret;
2743 
2744 	if (!info || !gws)
2745 		return -EINVAL;
2746 
2747 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2748 	if (!*mem)
2749 		return -ENOMEM;
2750 
2751 	mutex_init(&(*mem)->lock);
2752 	INIT_LIST_HEAD(&(*mem)->attachments);
2753 	(*mem)->bo = amdgpu_bo_ref(gws_bo);
2754 	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2755 	(*mem)->process_info = process_info;
2756 	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2757 	amdgpu_sync_create(&(*mem)->sync);
2758 
2759 
2760 	/* Validate gws bo the first time it is added to process */
2761 	mutex_lock(&(*mem)->process_info->lock);
2762 	ret = amdgpu_bo_reserve(gws_bo, false);
2763 	if (unlikely(ret)) {
2764 		pr_err("Reserve gws bo failed %d\n", ret);
2765 		goto bo_reservation_failure;
2766 	}
2767 
2768 	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2769 	if (ret) {
2770 		pr_err("GWS BO validate failed %d\n", ret);
2771 		goto bo_validation_failure;
2772 	}
2773 	/* GWS resource is shared b/t amdgpu and amdkfd
2774 	 * Add process eviction fence to bo so they can
2775 	 * evict each other.
2776 	 */
2777 	ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1);
2778 	if (ret)
2779 		goto reserve_shared_fail;
2780 	dma_resv_add_fence(gws_bo->tbo.base.resv,
2781 			   &process_info->eviction_fence->base,
2782 			   DMA_RESV_USAGE_BOOKKEEP);
2783 	amdgpu_bo_unreserve(gws_bo);
2784 	mutex_unlock(&(*mem)->process_info->lock);
2785 
2786 	return ret;
2787 
2788 reserve_shared_fail:
2789 bo_validation_failure:
2790 	amdgpu_bo_unreserve(gws_bo);
2791 bo_reservation_failure:
2792 	mutex_unlock(&(*mem)->process_info->lock);
2793 	amdgpu_sync_free(&(*mem)->sync);
2794 	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2795 	amdgpu_bo_unref(&gws_bo);
2796 	mutex_destroy(&(*mem)->lock);
2797 	kfree(*mem);
2798 	*mem = NULL;
2799 	return ret;
2800 }
2801 
2802 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2803 {
2804 	int ret;
2805 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2806 	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2807 	struct amdgpu_bo *gws_bo = kgd_mem->bo;
2808 
2809 	/* Remove BO from process's validate list so restore worker won't touch
2810 	 * it anymore
2811 	 */
2812 	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2813 
2814 	ret = amdgpu_bo_reserve(gws_bo, false);
2815 	if (unlikely(ret)) {
2816 		pr_err("Reserve gws bo failed %d\n", ret);
2817 		//TODO add BO back to validate_list?
2818 		return ret;
2819 	}
2820 	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2821 			process_info->eviction_fence);
2822 	amdgpu_bo_unreserve(gws_bo);
2823 	amdgpu_sync_free(&kgd_mem->sync);
2824 	amdgpu_bo_unref(&gws_bo);
2825 	mutex_destroy(&kgd_mem->lock);
2826 	kfree(mem);
2827 	return 0;
2828 }
2829 
2830 /* Returns GPU-specific tiling mode information */
2831 int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev,
2832 				struct tile_config *config)
2833 {
2834 	config->gb_addr_config = adev->gfx.config.gb_addr_config;
2835 	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2836 	config->num_tile_configs =
2837 			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2838 	config->macro_tile_config_ptr =
2839 			adev->gfx.config.macrotile_mode_array;
2840 	config->num_macro_tile_configs =
2841 			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2842 
2843 	/* Those values are not set from GFX9 onwards */
2844 	config->num_banks = adev->gfx.config.num_banks;
2845 	config->num_ranks = adev->gfx.config.num_ranks;
2846 
2847 	return 0;
2848 }
2849 
2850 bool amdgpu_amdkfd_bo_mapped_to_dev(struct amdgpu_device *adev, struct kgd_mem *mem)
2851 {
2852 	struct kfd_mem_attachment *entry;
2853 
2854 	list_for_each_entry(entry, &mem->attachments, list) {
2855 		if (entry->is_mapped && entry->adev == adev)
2856 			return true;
2857 	}
2858 	return false;
2859 }
2860 
2861 #if defined(CONFIG_DEBUG_FS)
2862 
2863 int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data)
2864 {
2865 
2866 	spin_lock(&kfd_mem_limit.mem_limit_lock);
2867 	seq_printf(m, "System mem used %lldM out of %lluM\n",
2868 		  (kfd_mem_limit.system_mem_used >> 20),
2869 		  (kfd_mem_limit.max_system_mem_limit >> 20));
2870 	seq_printf(m, "TTM mem used %lldM out of %lluM\n",
2871 		  (kfd_mem_limit.ttm_mem_used >> 20),
2872 		  (kfd_mem_limit.max_ttm_mem_limit >> 20));
2873 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
2874 
2875 	return 0;
2876 }
2877 
2878 #endif
2879