1f5e4cc84SYang Wang /* 2f5e4cc84SYang Wang * Copyright 2023 Advanced Micro Devices, Inc. 3f5e4cc84SYang Wang * 4f5e4cc84SYang Wang * Permission is hereby granted, free of charge, to any person obtaining a 5f5e4cc84SYang Wang * copy of this software and associated documentation files (the "Software"), 6f5e4cc84SYang Wang * to deal in the Software without restriction, including without limitation 7f5e4cc84SYang Wang * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8f5e4cc84SYang Wang * and/or sell copies of the Software, and to permit persons to whom the 9f5e4cc84SYang Wang * Software is furnished to do so, subject to the following conditions: 10f5e4cc84SYang Wang * 11f5e4cc84SYang Wang * The above copyright notice and this permission notice shall be included in 12f5e4cc84SYang Wang * all copies or substantial portions of the Software. 13f5e4cc84SYang Wang * 14f5e4cc84SYang Wang * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15f5e4cc84SYang Wang * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16f5e4cc84SYang Wang * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17f5e4cc84SYang Wang * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18f5e4cc84SYang Wang * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19f5e4cc84SYang Wang * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20f5e4cc84SYang Wang * OTHER DEALINGS IN THE SOFTWARE. 21f5e4cc84SYang Wang * 22f5e4cc84SYang Wang */ 23f5e4cc84SYang Wang 24f5e4cc84SYang Wang #ifndef __AMDGPU_ACA_H__ 25f5e4cc84SYang Wang #define __AMDGPU_ACA_H__ 26f5e4cc84SYang Wang 27f5e4cc84SYang Wang #include <linux/list.h> 28f5e4cc84SYang Wang 2981d96e8bSYang Wang struct ras_err_data; 3081d96e8bSYang Wang struct ras_query_context; 3181d96e8bSYang Wang 32f5e4cc84SYang Wang #define ACA_MAX_REGS_COUNT (16) 33f5e4cc84SYang Wang 34f5e4cc84SYang Wang #define ACA_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> l) 35f5e4cc84SYang Wang #define ACA_REG__STATUS__VAL(x) ACA_REG_FIELD(x, 63, 63) 36f5e4cc84SYang Wang #define ACA_REG__STATUS__OVERFLOW(x) ACA_REG_FIELD(x, 62, 62) 37f5e4cc84SYang Wang #define ACA_REG__STATUS__UC(x) ACA_REG_FIELD(x, 61, 61) 38f5e4cc84SYang Wang #define ACA_REG__STATUS__EN(x) ACA_REG_FIELD(x, 60, 60) 39f5e4cc84SYang Wang #define ACA_REG__STATUS__MISCV(x) ACA_REG_FIELD(x, 59, 59) 40f5e4cc84SYang Wang #define ACA_REG__STATUS__ADDRV(x) ACA_REG_FIELD(x, 58, 58) 41f5e4cc84SYang Wang #define ACA_REG__STATUS__PCC(x) ACA_REG_FIELD(x, 57, 57) 42f5e4cc84SYang Wang #define ACA_REG__STATUS__ERRCOREIDVAL(x) ACA_REG_FIELD(x, 56, 56) 43f5e4cc84SYang Wang #define ACA_REG__STATUS__TCC(x) ACA_REG_FIELD(x, 55, 55) 44f5e4cc84SYang Wang #define ACA_REG__STATUS__SYNDV(x) ACA_REG_FIELD(x, 53, 53) 45f5e4cc84SYang Wang #define ACA_REG__STATUS__CECC(x) ACA_REG_FIELD(x, 46, 46) 46f5e4cc84SYang Wang #define ACA_REG__STATUS__UECC(x) ACA_REG_FIELD(x, 45, 45) 47f5e4cc84SYang Wang #define ACA_REG__STATUS__DEFERRED(x) ACA_REG_FIELD(x, 44, 44) 48f5e4cc84SYang Wang #define ACA_REG__STATUS__POISON(x) ACA_REG_FIELD(x, 43, 43) 49f5e4cc84SYang Wang #define ACA_REG__STATUS__SCRUB(x) ACA_REG_FIELD(x, 40, 40) 50f5e4cc84SYang Wang #define ACA_REG__STATUS__ERRCOREID(x) ACA_REG_FIELD(x, 37, 32) 51f5e4cc84SYang Wang #define ACA_REG__STATUS__ADDRLSB(x) ACA_REG_FIELD(x, 29, 24) 52f5e4cc84SYang Wang #define ACA_REG__STATUS__ERRORCODEEXT(x) ACA_REG_FIELD(x, 21, 16) 53f5e4cc84SYang Wang #define ACA_REG__STATUS__ERRORCODE(x) ACA_REG_FIELD(x, 15, 0) 54f5e4cc84SYang Wang 55f5e4cc84SYang Wang #define ACA_REG__IPID__MCATYPE(x) ACA_REG_FIELD(x, 63, 48) 56f5e4cc84SYang Wang #define ACA_REG__IPID__INSTANCEIDHI(x) ACA_REG_FIELD(x, 47, 44) 57f5e4cc84SYang Wang #define ACA_REG__IPID__HARDWAREID(x) ACA_REG_FIELD(x, 43, 32) 58f5e4cc84SYang Wang #define ACA_REG__IPID__INSTANCEIDLO(x) ACA_REG_FIELD(x, 31, 0) 59f5e4cc84SYang Wang 60f5e4cc84SYang Wang #define ACA_REG__MISC0__VALID(x) ACA_REG_FIELD(x, 63, 63) 61f5e4cc84SYang Wang #define ACA_REG__MISC0__OVRFLW(x) ACA_REG_FIELD(x, 48, 48) 62f5e4cc84SYang Wang #define ACA_REG__MISC0__ERRCNT(x) ACA_REG_FIELD(x, 43, 32) 63f5e4cc84SYang Wang 64f5e4cc84SYang Wang #define ACA_REG__SYND__ERRORINFORMATION(x) ACA_REG_FIELD(x, 17, 0) 65f5e4cc84SYang Wang 66f5e4cc84SYang Wang /* NOTE: The following codes refers to the smu header file */ 67f5e4cc84SYang Wang #define ACA_EXTERROR_CODE_CE 0x3a 68f5e4cc84SYang Wang #define ACA_EXTERROR_CODE_FAULT 0x3b 69f5e4cc84SYang Wang 70f5e4cc84SYang Wang #define ACA_ERROR_UE_MASK BIT_MASK(ACA_ERROR_TYPE_UE) 71f5e4cc84SYang Wang #define ACA_ERROR_CE_MASK BIT_MASK(ACA_ERROR_TYPE_CE) 72f5e4cc84SYang Wang #define ACA_ERROR_DEFERRED_MASK BIT_MASK(ACA_ERROR_TYPE_DEFERRED) 73f5e4cc84SYang Wang 74abfcf956SYang Wang #define mmSMNAID_AID0_MCA_SMU 0x03b30400 /* SMN AID AID0 */ 75abfcf956SYang Wang #define mmSMNAID_XCD0_MCA_SMU 0x36430400 /* SMN AID XCD0 */ 76abfcf956SYang Wang #define mmSMNAID_XCD1_MCA_SMU 0x38430400 /* SMN AID XCD1 */ 77abfcf956SYang Wang #define mmSMNXCD_XCD0_MCA_SMU 0x40430400 /* SMN XCD XCD0 */ 78abfcf956SYang Wang 79*338f7412SXiang Liu #define ACA_BANK_ERR_IS_DEFFERED(bank) \ 80*338f7412SXiang Liu (ACA_REG__STATUS__POISON((bank)->regs[ACA_REG_IDX_STATUS]) || \ 81*338f7412SXiang Liu ACA_REG__STATUS__DEFERRED((bank)->regs[ACA_REG_IDX_STATUS])) 82*338f7412SXiang Liu 83f5e4cc84SYang Wang enum aca_reg_idx { 84f5e4cc84SYang Wang ACA_REG_IDX_CTL = 0, 85f5e4cc84SYang Wang ACA_REG_IDX_STATUS = 1, 86f5e4cc84SYang Wang ACA_REG_IDX_ADDR = 2, 87f5e4cc84SYang Wang ACA_REG_IDX_MISC0 = 3, 88ad97840fSHawking Zhang ACA_REG_IDX_CONFIG = 4, 89f5e4cc84SYang Wang ACA_REG_IDX_IPID = 5, 90f5e4cc84SYang Wang ACA_REG_IDX_SYND = 6, 91f5e4cc84SYang Wang ACA_REG_IDX_DESTAT = 8, 92f5e4cc84SYang Wang ACA_REG_IDX_DEADDR = 9, 93f5e4cc84SYang Wang ACA_REG_IDX_CTL_MASK = 10, 94f5e4cc84SYang Wang ACA_REG_IDX_COUNT = 16, 95f5e4cc84SYang Wang }; 96f5e4cc84SYang Wang 97f5e4cc84SYang Wang enum aca_hwip_type { 98f5e4cc84SYang Wang ACA_HWIP_TYPE_UNKNOW = -1, 99f5e4cc84SYang Wang ACA_HWIP_TYPE_PSP = 0, 100f5e4cc84SYang Wang ACA_HWIP_TYPE_UMC, 101f5e4cc84SYang Wang ACA_HWIP_TYPE_SMU, 102f5e4cc84SYang Wang ACA_HWIP_TYPE_PCS_XGMI, 103f5e4cc84SYang Wang ACA_HWIP_TYPE_COUNT, 104f5e4cc84SYang Wang }; 105f5e4cc84SYang Wang 106f5e4cc84SYang Wang enum aca_error_type { 107f5e4cc84SYang Wang ACA_ERROR_TYPE_INVALID = -1, 108f5e4cc84SYang Wang ACA_ERROR_TYPE_UE = 0, 109f5e4cc84SYang Wang ACA_ERROR_TYPE_CE, 110f5e4cc84SYang Wang ACA_ERROR_TYPE_DEFERRED, 111f5e4cc84SYang Wang ACA_ERROR_TYPE_COUNT 112f5e4cc84SYang Wang }; 113f5e4cc84SYang Wang 114abc3b5d2SYang Wang enum aca_smu_type { 11556316ee9SHawking Zhang ACA_SMU_TYPE_INVALID = -1, 116abc3b5d2SYang Wang ACA_SMU_TYPE_UE = 0, 117abc3b5d2SYang Wang ACA_SMU_TYPE_CE, 118abc3b5d2SYang Wang ACA_SMU_TYPE_COUNT, 119abc3b5d2SYang Wang }; 120abc3b5d2SYang Wang 121ad97840fSHawking Zhang struct aca_hwip { 122ad97840fSHawking Zhang int hwid; 123ad97840fSHawking Zhang int mcatype; 124ad97840fSHawking Zhang }; 125ad97840fSHawking Zhang 126f5e4cc84SYang Wang struct aca_bank { 12756316ee9SHawking Zhang enum aca_error_type aca_err_type; 12856316ee9SHawking Zhang enum aca_smu_type smu_err_type; 129f5e4cc84SYang Wang u64 regs[ACA_MAX_REGS_COUNT]; 130f5e4cc84SYang Wang }; 131f5e4cc84SYang Wang 132f5e4cc84SYang Wang struct aca_bank_node { 133f5e4cc84SYang Wang struct aca_bank bank; 134f5e4cc84SYang Wang struct list_head node; 135f5e4cc84SYang Wang }; 136f5e4cc84SYang Wang 137ad97840fSHawking Zhang struct aca_banks { 138ad97840fSHawking Zhang int nr_banks; 139ad97840fSHawking Zhang struct list_head list; 140ad97840fSHawking Zhang }; 141ad97840fSHawking Zhang 142f5e4cc84SYang Wang struct aca_bank_info { 143f5e4cc84SYang Wang int die_id; 144f5e4cc84SYang Wang int socket_id; 145f5e4cc84SYang Wang int hwid; 146f5e4cc84SYang Wang int mcatype; 147f5e4cc84SYang Wang }; 148f5e4cc84SYang Wang 149f5e4cc84SYang Wang struct aca_bank_error { 150f5e4cc84SYang Wang struct list_head node; 151f5e4cc84SYang Wang struct aca_bank_info info; 152949899cbSYang Wang u64 count; 153f5e4cc84SYang Wang }; 154f5e4cc84SYang Wang 155f5e4cc84SYang Wang struct aca_error { 156f5e4cc84SYang Wang struct list_head list; 157f5e4cc84SYang Wang struct mutex lock; 158f5e4cc84SYang Wang enum aca_error_type type; 159f5e4cc84SYang Wang int nr_errors; 160f5e4cc84SYang Wang }; 161f5e4cc84SYang Wang 162f5e4cc84SYang Wang struct aca_handle_manager { 163f5e4cc84SYang Wang struct list_head list; 164f5e4cc84SYang Wang int nr_handles; 165f5e4cc84SYang Wang }; 166f5e4cc84SYang Wang 167f5e4cc84SYang Wang struct aca_error_cache { 168f5e4cc84SYang Wang struct aca_error errors[ACA_ERROR_TYPE_COUNT]; 169f5e4cc84SYang Wang }; 170f5e4cc84SYang Wang 171f5e4cc84SYang Wang struct aca_handle { 172f5e4cc84SYang Wang struct list_head node; 173f5e4cc84SYang Wang enum aca_hwip_type hwip; 174f5e4cc84SYang Wang struct amdgpu_device *adev; 175f5e4cc84SYang Wang struct aca_handle_manager *mgr; 176f5e4cc84SYang Wang struct aca_error_cache error_cache; 177f5e4cc84SYang Wang const struct aca_bank_ops *bank_ops; 17837973b69SYang Wang struct device_attribute aca_attr; 17937973b69SYang Wang char attr_name[64]; 180f5e4cc84SYang Wang const char *name; 181f5e4cc84SYang Wang u32 mask; 182f5e4cc84SYang Wang void *data; 183f5e4cc84SYang Wang }; 184f5e4cc84SYang Wang 185f5e4cc84SYang Wang struct aca_bank_ops { 186e3d4de8dSYang Wang int (*aca_bank_parser)(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type, void *data); 187abc3b5d2SYang Wang bool (*aca_bank_is_valid)(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type, 188f5e4cc84SYang Wang void *data); 189f5e4cc84SYang Wang }; 190f5e4cc84SYang Wang 191f5e4cc84SYang Wang struct aca_smu_funcs { 192f5e4cc84SYang Wang int max_ue_bank_count; 193f5e4cc84SYang Wang int max_ce_bank_count; 194f5e4cc84SYang Wang int (*set_debug_mode)(struct amdgpu_device *adev, bool enable); 195abc3b5d2SYang Wang int (*get_valid_aca_count)(struct amdgpu_device *adev, enum aca_smu_type type, u32 *count); 196abc3b5d2SYang Wang int (*get_valid_aca_bank)(struct amdgpu_device *adev, enum aca_smu_type type, int idx, struct aca_bank *bank); 197f2355862SYang Wang int (*parse_error_code)(struct amdgpu_device *adev, struct aca_bank *bank); 198f5e4cc84SYang Wang }; 199f5e4cc84SYang Wang 200f5e4cc84SYang Wang struct amdgpu_aca { 201f5e4cc84SYang Wang struct aca_handle_manager mgr; 202f5e4cc84SYang Wang const struct aca_smu_funcs *smu_funcs; 203bd15bf74SYang Wang atomic_t ue_update_flag; 20404c4fcd2SYang Wang bool is_enabled; 205f5e4cc84SYang Wang }; 206f5e4cc84SYang Wang 207f5e4cc84SYang Wang struct aca_info { 208f5e4cc84SYang Wang enum aca_hwip_type hwip; 209f5e4cc84SYang Wang const struct aca_bank_ops *bank_ops; 210f5e4cc84SYang Wang u32 mask; 211f5e4cc84SYang Wang }; 212f5e4cc84SYang Wang 213f5e4cc84SYang Wang int amdgpu_aca_init(struct amdgpu_device *adev); 214f5e4cc84SYang Wang void amdgpu_aca_fini(struct amdgpu_device *adev); 215c0c48f0dSYang Wang int amdgpu_aca_reset(struct amdgpu_device *adev); 216f5e4cc84SYang Wang void amdgpu_aca_set_smu_funcs(struct amdgpu_device *adev, const struct aca_smu_funcs *smu_funcs); 21704c4fcd2SYang Wang bool amdgpu_aca_is_enabled(struct amdgpu_device *adev); 218f5e4cc84SYang Wang 219f5e4cc84SYang Wang int aca_bank_info_decode(struct aca_bank *bank, struct aca_bank_info *info); 220f5e4cc84SYang Wang int aca_bank_check_error_codes(struct amdgpu_device *adev, struct aca_bank *bank, int *err_codes, int size); 221f5e4cc84SYang Wang 222f5e4cc84SYang Wang int amdgpu_aca_add_handle(struct amdgpu_device *adev, struct aca_handle *handle, 223f5e4cc84SYang Wang const char *name, const struct aca_info *aca_info, void *data); 224f5e4cc84SYang Wang void amdgpu_aca_remove_handle(struct aca_handle *handle); 225f5e4cc84SYang Wang int amdgpu_aca_get_error_data(struct amdgpu_device *adev, struct aca_handle *handle, 22681d96e8bSYang Wang enum aca_error_type type, struct ras_err_data *err_data, 22781d96e8bSYang Wang struct ras_query_context *qctx); 22833dcda51SYang Wang int amdgpu_aca_smu_set_debug_mode(struct amdgpu_device *adev, bool en); 22933dcda51SYang Wang void amdgpu_aca_smu_debugfs_init(struct amdgpu_device *adev, struct dentry *root); 230949899cbSYang Wang int aca_error_cache_log_bank_error(struct aca_handle *handle, struct aca_bank_info *info, 231949899cbSYang Wang enum aca_error_type type, u64 count); 232f5e4cc84SYang Wang #endif 233