197b2e202SAlex Deucher /*
297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher *
697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher *
1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher *
1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher *
2497b2e202SAlex Deucher * Authors: Dave Airlie
2597b2e202SAlex Deucher * Alex Deucher
2697b2e202SAlex Deucher * Jerome Glisse
2797b2e202SAlex Deucher */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher
31d57229b1SAurabindo Pillai #ifdef pr_fmt
32d57229b1SAurabindo Pillai #undef pr_fmt
33d57229b1SAurabindo Pillai #endif
34d57229b1SAurabindo Pillai
35d57229b1SAurabindo Pillai #define pr_fmt(fmt) "amdgpu: " fmt
36d57229b1SAurabindo Pillai
37539489fcSAurabindo Pillai #ifdef dev_fmt
38539489fcSAurabindo Pillai #undef dev_fmt
39539489fcSAurabindo Pillai #endif
40539489fcSAurabindo Pillai
41539489fcSAurabindo Pillai #define dev_fmt(fmt) "amdgpu: " fmt
42539489fcSAurabindo Pillai
438290268fSChristian König #include "amdgpu_ctx.h"
448290268fSChristian König
4597b2e202SAlex Deucher #include <linux/atomic.h>
4697b2e202SAlex Deucher #include <linux/wait.h>
4797b2e202SAlex Deucher #include <linux/list.h>
4897b2e202SAlex Deucher #include <linux/kref.h>
49a9f87f64SChristian König #include <linux/rbtree.h>
5097b2e202SAlex Deucher #include <linux/hashtable.h>
51f54d1867SChris Wilson #include <linux/dma-fence.h>
52c9a6b82fSAndrey Grodzovsky #include <linux/pci.h>
5397b2e202SAlex Deucher
54a3185f91SChristian König #include <drm/ttm/ttm_bo.h>
55248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h>
5697b2e202SAlex Deucher
577e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
58f867723bSSam Ravnborg #include <drm/drm_gem.h>
59f867723bSSam Ravnborg #include <drm/drm_ioctl.h>
6097b2e202SAlex Deucher
6178c16834SAndres Rodriguez #include <kgd_kfd_interface.h>
62c79563a3SRex Zhu #include "dm_pp_interface.h"
63c79563a3SRex Zhu #include "kgd_pp_interface.h"
6478c16834SAndres Rodriguez
655fc3aeebSyanyang1 #include "amd_shared.h"
6697b2e202SAlex Deucher #include "amdgpu_mode.h"
6797b2e202SAlex Deucher #include "amdgpu_ih.h"
6897b2e202SAlex Deucher #include "amdgpu_irq.h"
6997b2e202SAlex Deucher #include "amdgpu_ucode.h"
70c632d799SFlora Cui #include "amdgpu_ttm.h"
710e5ca0d1SHuang Rui #include "amdgpu_psp.h"
7297b2e202SAlex Deucher #include "amdgpu_gds.h"
7356113504SChristian König #include "amdgpu_sync.h"
7478023016SChristian König #include "amdgpu_ring.h"
75073440d2SChristian König #include "amdgpu_vm.h"
76cf097881SAlex Deucher #include "amdgpu_dpm.h"
77a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
784df654d2SLeo Liu #include "amdgpu_uvd.h"
795e568178SLeo Liu #include "amdgpu_vce.h"
8095aa13f6SLeo Liu #include "amdgpu_vcn.h"
8188a1c40aSLeo Liu #include "amdgpu_jpeg.h"
829d4346bdSLang Yu #include "amdgpu_vpe.h"
833488c79bSLang Yu #include "amdgpu_umsch_mm.h"
84770d13b1SChristian König #include "amdgpu_gmc.h"
85448fe192SHuang Rui #include "amdgpu_gfx.h"
86bb7743bcSHuang Rui #include "amdgpu_sdma.h"
871b491330SLikun Gao #include "amdgpu_lsdma.h"
88bebc0762SHawking Zhang #include "amdgpu_nbio.h"
89455d40c9SLikun Gao #include "amdgpu_hdp.h"
904562236bSHarry Wentland #include "amdgpu_dm.h"
91ceeb50edSMonk Liu #include "amdgpu_virt.h"
927946340fSRex Zhu #include "amdgpu_csa.h"
932bc956efSJack Xiao #include "amdgpu_mes_ctx.h"
943490bdb5SChristian König #include "amdgpu_gart.h"
9575758255SAlex Deucher #include "amdgpu_debugfs.h"
96050d9d43SChristian König #include "amdgpu_job.h"
974a8c21a1SChristian König #include "amdgpu_bo_list.h"
982cddc50eSHuang Rui #include "amdgpu_gem.h"
99cde577bdSOak Zeng #include "amdgpu_doorbell.h"
100611736d8SFelix Kuehling #include "amdgpu_amdkfd.h"
101f39f5bb1SXiaojie Yuan #include "amdgpu_discovery.h"
102a538bbe7SJack Xiao #include "amdgpu_mes.h"
1039e585a52SHawking Zhang #include "amdgpu_umc.h"
1043d093da0STao Zhou #include "amdgpu_mmhub.h"
1058ffff9b4SOak Zeng #include "amdgpu_gfxhub.h"
106bdf84a80SJoseph Greathouse #include "amdgpu_df.h"
107293f2563SHawking Zhang #include "amdgpu_smuio.h"
10887444254SRoy Sun #include "amdgpu_fdinfo.h"
1093907c492SJohn Clements #include "amdgpu_mca.h"
110f5e4cc84SYang Wang #include "amdgpu_aca.h"
1117cab2124Syipechai #include "amdgpu_ras.h"
11292d5d2a0SHawking Zhang #include "amdgpu_cper.h"
1132c1c7ba4SJames Zhu #include "amdgpu_xcp.h"
114c8031019SArunpravin Paneer Selvam #include "amdgpu_seq64.h"
1159a5095e7SAlex Deucher #include "amdgpu_reg_state.h"
1168930b90bSAlex Deucher #if defined(CONFIG_DRM_AMD_ISP)
1178fcbfd53SPratap Nirujogi #include "amdgpu_isp.h"
1188930b90bSAlex Deucher #endif
119c79563a3SRex Zhu
1209e4216cfSMukul Joshi #define MAX_GPU_INSTANCE 64
12162d73fbcSEvan Quan
122efe6a877SAlex Deucher #define GFX_SLICE_PERIOD_MS 250
123afefd6f2SSrinivasan Shanmugam
124762343f7Schenxuebing struct amdgpu_gpu_instance {
12562d73fbcSEvan Quan struct amdgpu_device *adev;
12662d73fbcSEvan Quan int mgpu_fan_enabled;
12762d73fbcSEvan Quan };
12862d73fbcSEvan Quan
129762343f7Schenxuebing struct amdgpu_mgpu_info {
13062d73fbcSEvan Quan struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE];
13162d73fbcSEvan Quan struct mutex mutex;
13262d73fbcSEvan Quan uint32_t num_gpu;
13362d73fbcSEvan Quan uint32_t num_dgpu;
13462d73fbcSEvan Quan uint32_t num_apu;
13562d73fbcSEvan Quan };
13662d73fbcSEvan Quan
1373fa8f89dSSathishkumar S enum amdgpu_ss {
1383fa8f89dSSathishkumar S AMDGPU_SS_DRV_LOAD,
1393fa8f89dSSathishkumar S AMDGPU_SS_DEV_D0,
1403fa8f89dSSathishkumar S AMDGPU_SS_DEV_D3,
1413fa8f89dSSathishkumar S AMDGPU_SS_DRV_UNLOAD
1423fa8f89dSSathishkumar S };
1433fa8f89dSSathishkumar S
144c395dbb6SSunil Khatri struct amdgpu_hwip_reg_entry {
145c395dbb6SSunil Khatri u32 hwip;
146c395dbb6SSunil Khatri u32 inst;
147c395dbb6SSunil Khatri u32 seg;
148c395dbb6SSunil Khatri u32 reg_offset;
149c395dbb6SSunil Khatri const char *reg_name;
150c395dbb6SSunil Khatri };
151c395dbb6SSunil Khatri
152762343f7Schenxuebing struct amdgpu_watchdog_timer {
15388f8575bSDennis Li bool timeout_fatal_disable;
15488f8575bSDennis Li uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
155b80d8475SAlex Deucher };
15697b2e202SAlex Deucher
157f440ff44SWambui Karuga #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256
15871f98027SAlex Deucher
15997b2e202SAlex Deucher /*
16097b2e202SAlex Deucher * Modules parameters.
16197b2e202SAlex Deucher */
16297b2e202SAlex Deucher extern int amdgpu_modeset;
1630b04ea39SChristian König extern unsigned int amdgpu_vram_limit;
164218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit;
16583e74db6SAlex Deucher extern int amdgpu_gart_size;
16636d38372SChristian König extern int amdgpu_gtt_size;
16795844d20SMarek Olšák extern int amdgpu_moverate;
16897b2e202SAlex Deucher extern int amdgpu_audio;
16997b2e202SAlex Deucher extern int amdgpu_disp_priority;
17097b2e202SAlex Deucher extern int amdgpu_hw_i2c;
17197b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
17297b2e202SAlex Deucher extern int amdgpu_msi;
173f440ff44SWambui Karuga extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
17497b2e202SAlex Deucher extern int amdgpu_dpm;
175e635ee07SHuang Rui extern int amdgpu_fw_load_type;
17697b2e202SAlex Deucher extern int amdgpu_aspm;
17797b2e202SAlex Deucher extern int amdgpu_runtime_pm;
1780b693f0bSRex Zhu extern uint amdgpu_ip_block_mask;
17997b2e202SAlex Deucher extern int amdgpu_bapm;
18097b2e202SAlex Deucher extern int amdgpu_deep_color;
18197b2e202SAlex Deucher extern int amdgpu_vm_size;
18297b2e202SAlex Deucher extern int amdgpu_vm_block_size;
183d07f14beSRoger He extern int amdgpu_vm_fragment_size;
184d9c13156SChristian König extern int amdgpu_vm_fault_stop;
185b495bd3aSChristian König extern int amdgpu_vm_debug;
1869a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode;
1877e0ff20cSWambui Karuga extern int amdgpu_exp_hw_support;
1884562236bSHarry Wentland extern int amdgpu_dc;
1891333f723SJammy Zhou extern int amdgpu_sched_jobs;
1904afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
1910b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap;
1920b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap;
19325faeddcSEvan Quan extern u64 amdgpu_cg_mask;
1940b693f0bSRex Zhu extern uint amdgpu_pg_mask;
1950b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum;
1966f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu;
1979accf2fdSEmily Deng extern char *amdgpu_virtual_display;
1980b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask;
199367039bfSTianci.Yin extern uint amdgpu_force_long_training;
200e8835e0eSHawking Zhang extern int amdgpu_lbpw;
2014a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe;
202dcebf026SAndrey Grodzovsky extern int amdgpu_gpu_recovery;
203bfca0289SShaoyun Liu extern int amdgpu_emu_mode;
2047951e376SRex Zhu extern uint amdgpu_smu_memory_pool_size;
2058738a82bSLijo Lazar extern int amdgpu_smu_pptable_id;
2067875a226SAlex Deucher extern uint amdgpu_dc_feature_mask;
207959143daSAlex Deucher extern uint amdgpu_freesync_vid_mode;
2088a791dabSHarry Wentland extern uint amdgpu_dc_debug_mask;
209792a0cddSLeo Li extern uint amdgpu_dc_visual_confirm;
210040fdcdeSHamza Mahfooz extern int amdgpu_dm_abm_level;
2117a46f05eSTakashi Iwai extern int amdgpu_backlight;
212fc184dbeSHamza Mahfooz extern int amdgpu_damage_clips;
21362d73fbcSEvan Quan extern struct amdgpu_mgpu_info mgpu_info;
2141218252fSxinhui pan extern int amdgpu_ras_enable;
2151218252fSxinhui pan extern uint amdgpu_ras_mask;
216acc0204cSGuchun Chen extern int amdgpu_bad_page_threshold;
21768daadf3SKent Russell extern bool amdgpu_ignore_bad_page_threshold;
21888f8575bSDennis Li extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
21951bcce46SHawking Zhang extern int amdgpu_async_gfx_ring;
220b239c017SJack Xiao extern int amdgpu_mcbp;
221a190d1c7SXiaojie Yuan extern int amdgpu_discovery;
22238487284SJack Xiao extern int amdgpu_mes;
223e58acb76Sshaoyunl extern int amdgpu_mes_log_enable;
224928fe236SJack Xiao extern int amdgpu_mes_kiq;
2253dc434adSJack Xiao extern int amdgpu_uni_mes;
22675ee6487SFelix Kuehling extern int amdgpu_noretry;
2274e66d7d2SYong Zhao extern int amdgpu_force_asic_type;
22830d95a37SSathishkumar S extern int amdgpu_smartshift_bias;
229158a05a0SAlex Sierra extern int amdgpu_use_xgmi_p2p;
23076eb9c95SDavid Francis extern int amdgpu_mtype_local;
23180e709eeSChong Li extern bool enforce_isolation;
2328c9f69bcSShirish S #ifdef CONFIG_HSA_AMD
233aa978594SHuang Rui extern int sched_policy;
234b2057956SFelix Kuehling extern bool debug_evictions;
235b80f050fSPhilip Yang extern bool no_system_mem_limit;
2369a1662f5SGraham Sider extern int halt_if_hws_hang;
23701be2b62SRamesh Errabolu extern uint amdgpu_svm_default_granularity;
238a35ad98bSShirish S #else
23902f40f82SLee Jones static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
24002f40f82SLee Jones static const bool __maybe_unused debug_evictions; /* = false */
24102f40f82SLee Jones static const bool __maybe_unused no_system_mem_limit;
2429a1662f5SGraham Sider static const int __maybe_unused halt_if_hws_hang;
2438c9f69bcSShirish S #endif
24408a2fd23SRamesh Errabolu #ifdef CONFIG_HSA_AMD_P2P
24508a2fd23SRamesh Errabolu extern bool pcie_p2p;
24608a2fd23SRamesh Errabolu #endif
24797b2e202SAlex Deucher
248d7ccb38dSHuang Rui extern int amdgpu_tmz;
249273da6ffSWenhui Sheng extern int amdgpu_reset_method;
250d7ccb38dSHuang Rui
2516dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI
2526dd13096SFelix Kuehling extern int amdgpu_si_support;
2536dd13096SFelix Kuehling #endif
2547df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK
2557df28986SFelix Kuehling extern int amdgpu_cik_support;
2567df28986SFelix Kuehling #endif
257a300de40SMonk Liu extern int amdgpu_num_kcq;
25897b2e202SAlex Deucher
25911eb648dSRuijing Dong #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024)
26098a2e3a0SSaleemkhan Jamadar #define AMDGPU_UMSCHFW_LOG_SIZE (32 * 1024)
26111eb648dSRuijing Dong extern int amdgpu_vcnfw_log;
262bf0207e1SAlex Deucher extern int amdgpu_sg_display;
263eebb06d1SLang Yu extern int amdgpu_umsch_mm;
2645dc270d3SMario Limonciello extern int amdgpu_seamless;
26598a2e3a0SSaleemkhan Jamadar extern int amdgpu_umsch_mm_fwlog;
26611eb648dSRuijing Dong
267570de94bSLijo Lazar extern int amdgpu_user_partt_mode;
2686ba5b613SAlex Deucher extern int amdgpu_agp;
2690fa49d10SShiwu Zhang
270b8b39de6SEvan Quan extern int amdgpu_wbrf;
271b8b39de6SEvan Quan
27208d1bdd4SRex Zhu #define AMDGPU_VM_MAX_NUM_CTX 4096
2736c8d74caSSamuel Li #define AMDGPU_SG_THRESHOLD (256*1024*1024)
2744b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
27597b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
2768c5e13ecSAndrey Grodzovsky #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
27797b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
27897b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4
279a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 16
28097b2e202SAlex Deucher
28181b54fb7SAlex Deucher #define AMDGPU_VBIOS_VGA_ALLOCATION (9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
28281b54fb7SAlex Deucher
28397b2e202SAlex Deucher /* hard reset data */
28497b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
28597b2e202SAlex Deucher
28697b2e202SAlex Deucher /* reset flags */
28797b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0)
28897b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1)
28997b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2)
29097b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3)
29197b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4)
29297b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5)
29397b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6)
29497b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7)
29597b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8)
29697b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9)
29797b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10)
29897b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11)
29997b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12)
30097b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13)
30197b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14)
30297b2e202SAlex Deucher
3036c8d1f4bS[email protected] /* reset mask */
3046c8d1f4bS[email protected] #define AMDGPU_RESET_TYPE_FULL (1 << 0) /* full adapter reset, mode1/mode2/BACO/etc. */
3056c8d1f4bS[email protected] #define AMDGPU_RESET_TYPE_SOFT_RESET (1 << 1) /* IP level soft reset */
3066c8d1f4bS[email protected] #define AMDGPU_RESET_TYPE_PER_QUEUE (1 << 2) /* per queue */
3076c8d1f4bS[email protected] #define AMDGPU_RESET_TYPE_PER_PIPE (1 << 3) /* per pipe */
3086c8d1f4bS[email protected]
30997b2e202SAlex Deucher /* max cursor sizes (in pixels) */
31097b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
31197b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
31297b2e202SAlex Deucher
313faf26f2bSpengfuyuan /* smart shift bias level limits */
31430d95a37SSathishkumar S #define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
31530d95a37SSathishkumar S #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
31630d95a37SSathishkumar S
317b75efe88SEvan Quan /* Extra time delay(in ms) to eliminate the influence of temperature momentary fluctuation */
318b75efe88SEvan Quan #define AMDGPU_SWCTF_EXTRA_DELAY 50
319b75efe88SEvan Quan
32075d16923SLijo Lazar struct amdgpu_xcp_mgr;
32197b2e202SAlex Deucher struct amdgpu_device;
32297b2e202SAlex Deucher struct amdgpu_irq_src;
3230b492a4cSAlex Deucher struct amdgpu_fpriv;
3249cca0b8eSChristian König struct amdgpu_bo_va_mapping;
325992af942SJonathan Kim struct kfd_vm_fault_info;
326d95e8e97SDennis Li struct amdgpu_hive_info;
32704442bf7SLijo Lazar struct amdgpu_reset_context;
328e071dce3SLijo Lazar struct amdgpu_reset_control;
32997b2e202SAlex Deucher
33097b2e202SAlex Deucher enum amdgpu_cp_irq {
33153b2fe41SHawking Zhang AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
33253b2fe41SHawking Zhang AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
33397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
33497b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
33597b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
33697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
33797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
33897b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
33997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
34097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
34197b2e202SAlex Deucher
34297b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST
34397b2e202SAlex Deucher };
34497b2e202SAlex Deucher
34597b2e202SAlex Deucher enum amdgpu_thermal_irq {
34697b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
34797b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
34897b2e202SAlex Deucher
34997b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST
35097b2e202SAlex Deucher };
35197b2e202SAlex Deucher
3524e638ae9SXiangliang Yu enum amdgpu_kiq_irq {
3534e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
3544e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_LAST
3554e638ae9SXiangliang Yu };
35635c71522SVictor Skvortsov #define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */
3573890d111SEmily Deng #define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */
358006cc1a2SJiawei Gu #define MAX_KIQ_REG_TRY 1000
3593890d111SEmily Deng
36043fa561fSRex Zhu int amdgpu_device_ip_set_clockgating_state(void *dev,
3615fc3aeebSyanyang1 enum amd_ip_block_type block_type,
3625fc3aeebSyanyang1 enum amd_clockgating_state state);
36343fa561fSRex Zhu int amdgpu_device_ip_set_powergating_state(void *dev,
3645fc3aeebSyanyang1 enum amd_ip_block_type block_type,
3655fc3aeebSyanyang1 enum amd_powergating_state state);
3662990a1fcSAlex Deucher void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
36725faeddcSEvan Quan u64 *flags);
3682990a1fcSAlex Deucher int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
3695dbbb60bSAlex Deucher enum amd_ip_block_type block_type);
370dc443aa4SAsad Kamal bool amdgpu_device_ip_is_valid(struct amdgpu_device *adev,
371dc443aa4SAsad Kamal enum amd_ip_block_type block_type);
372e095026fSSunil Khatri int amdgpu_ip_block_suspend(struct amdgpu_ip_block *ip_block);
37397b2e202SAlex Deucher
374502d7630SSunil Khatri int amdgpu_ip_block_resume(struct amdgpu_ip_block *ip_block);
375502d7630SSunil Khatri
376a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16
377a1255107SAlex Deucher
378a1255107SAlex Deucher struct amdgpu_ip_block_status {
379a1255107SAlex Deucher bool valid;
380a1255107SAlex Deucher bool sw;
381a1255107SAlex Deucher bool hw;
382a1255107SAlex Deucher bool late_initialized;
383a1255107SAlex Deucher bool hang;
384a1255107SAlex Deucher };
385a1255107SAlex Deucher
38697b2e202SAlex Deucher struct amdgpu_ip_block_version {
387a1255107SAlex Deucher const enum amd_ip_block_type type;
388a1255107SAlex Deucher const u32 major;
389a1255107SAlex Deucher const u32 minor;
390a1255107SAlex Deucher const u32 rev;
3915fc3aeebSyanyang1 const struct amd_ip_funcs *funcs;
39297b2e202SAlex Deucher };
39397b2e202SAlex Deucher
394a1255107SAlex Deucher struct amdgpu_ip_block {
395a1255107SAlex Deucher struct amdgpu_ip_block_status status;
396a1255107SAlex Deucher const struct amdgpu_ip_block_version *version;
39737b99322SSunil Khatri struct amdgpu_device *adev;
398a1255107SAlex Deucher };
399a1255107SAlex Deucher
4002990a1fcSAlex Deucher int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
4015fc3aeebSyanyang1 enum amd_ip_block_type type,
40297b2e202SAlex Deucher u32 major, u32 minor);
40397b2e202SAlex Deucher
4042990a1fcSAlex Deucher struct amdgpu_ip_block *
4052990a1fcSAlex Deucher amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
4065fc3aeebSyanyang1 enum amd_ip_block_type type);
40797b2e202SAlex Deucher
4082990a1fcSAlex Deucher int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
409a1255107SAlex Deucher const struct amdgpu_ip_block_version *ip_block_version);
410a1255107SAlex Deucher
41197b2e202SAlex Deucher /*
41297b2e202SAlex Deucher * BIOS.
41397b2e202SAlex Deucher */
41497b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
41597b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
41604022982SHawking Zhang bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
41704022982SHawking Zhang u8 *bios, u32 length_bytes);
418e986e896SLijo Lazar void amdgpu_bios_release(struct amdgpu_device *adev);
41997b2e202SAlex Deucher /*
42097b2e202SAlex Deucher * Clocks
42197b2e202SAlex Deucher */
42297b2e202SAlex Deucher
42397b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
42497b2e202SAlex Deucher
42597b2e202SAlex Deucher struct amdgpu_clock {
42697b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
42797b2e202SAlex Deucher struct amdgpu_pll spll;
42897b2e202SAlex Deucher struct amdgpu_pll mpll;
42997b2e202SAlex Deucher /* 10 Khz units */
43097b2e202SAlex Deucher uint32_t default_mclk;
43197b2e202SAlex Deucher uint32_t default_sclk;
43297b2e202SAlex Deucher uint32_t default_dispclk;
43397b2e202SAlex Deucher uint32_t current_dispclk;
43497b2e202SAlex Deucher uint32_t dp_extclk;
43597b2e202SAlex Deucher uint32_t max_pixel_clock;
43697b2e202SAlex Deucher };
43797b2e202SAlex Deucher
43897b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
43997b2e202SAlex Deucher * By conception this is an helper for other part of the driver
44097b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their
44197b2e202SAlex Deucher * locking.
44297b2e202SAlex Deucher *
44397b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset
44497b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest
44597b2e202SAlex Deucher * offset).
44697b2e202SAlex Deucher *
44797b2e202SAlex Deucher * When allocating new object we first check if there is room at
44897b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >=
44997b2e202SAlex Deucher * alloc_size. If so we allocate new object there.
45097b2e202SAlex Deucher *
45197b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for
45297b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >=
45397b2e202SAlex Deucher * alloc_size, this object then become the sub object we return.
45497b2e202SAlex Deucher *
45597b2e202SAlex Deucher * Alignment can't be bigger than page size.
45697b2e202SAlex Deucher *
45797b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple.
45897b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same
45997b2e202SAlex Deucher * alignment).
46097b2e202SAlex Deucher */
4616ba60b89SChristian König
46297b2e202SAlex Deucher struct amdgpu_sa_manager {
463c103a23fSMaarten Lankhorst struct drm_suballoc_manager base;
46497b2e202SAlex Deucher struct amdgpu_bo *bo;
46597b2e202SAlex Deucher uint64_t gpu_addr;
46697b2e202SAlex Deucher void *cpu_ptr;
46797b2e202SAlex Deucher };
46897b2e202SAlex Deucher
469d573de2dSRex Zhu int amdgpu_fence_slab_init(void);
470d573de2dSRex Zhu void amdgpu_fence_slab_fini(void);
47197b2e202SAlex Deucher
47297b2e202SAlex Deucher /*
47397b2e202SAlex Deucher * IRQS.
47497b2e202SAlex Deucher */
47597b2e202SAlex Deucher
47697b2e202SAlex Deucher struct amdgpu_flip_work {
477325cbba1SMichel Dänzer struct delayed_work flip_work;
47897b2e202SAlex Deucher struct work_struct unpin_work;
47997b2e202SAlex Deucher struct amdgpu_device *adev;
48097b2e202SAlex Deucher int crtc_id;
481325cbba1SMichel Dänzer u32 target_vblank;
48297b2e202SAlex Deucher uint64_t base;
48397b2e202SAlex Deucher struct drm_pending_vblank_event *event;
484765e7fbfSChristian König struct amdgpu_bo *old_abo;
4851ffd2652SChristian König unsigned shared_count;
486f54d1867SChris Wilson struct dma_fence **shared;
487f54d1867SChris Wilson struct dma_fence_cb cb;
488cb9e59d7SAlex Deucher bool async;
48997b2e202SAlex Deucher };
49097b2e202SAlex Deucher
49197b2e202SAlex Deucher
49297b2e202SAlex Deucher /*
49397b2e202SAlex Deucher * file private structure
49497b2e202SAlex Deucher */
49597b2e202SAlex Deucher
49697b2e202SAlex Deucher struct amdgpu_fpriv {
49797b2e202SAlex Deucher struct amdgpu_vm vm;
498b85891bdSJunwei Zhang struct amdgpu_bo_va *prt_va;
4990f4b3c68SChristian König struct amdgpu_bo_va *csa_va;
500c8031019SArunpravin Paneer Selvam struct amdgpu_bo_va *seq64_va;
50197b2e202SAlex Deucher struct mutex bo_list_lock;
50297b2e202SAlex Deucher struct idr bo_list_handles;
50397b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr;
504be3800f5SJames Zhu /** GPU partition selection */
505be3800f5SJames Zhu uint32_t xcp_id;
50697b2e202SAlex Deucher };
50797b2e202SAlex Deucher
508021830d2SBas Nieuwenhuizen int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
509021830d2SBas Nieuwenhuizen
51097b2e202SAlex Deucher /*
51197b2e202SAlex Deucher * Writeback
51297b2e202SAlex Deucher */
513541372bbSLe Ma #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
51497b2e202SAlex Deucher
51597b2e202SAlex Deucher struct amdgpu_wb {
51697b2e202SAlex Deucher struct amdgpu_bo *wb_obj;
51797b2e202SAlex Deucher volatile uint32_t *wb;
51897b2e202SAlex Deucher uint64_t gpu_addr;
51997b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
52097b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
521497d7ceeSAlex Deucher spinlock_t lock;
52297b2e202SAlex Deucher };
52397b2e202SAlex Deucher
524131b4b36SAlex Deucher int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
525131b4b36SAlex Deucher void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
52697b2e202SAlex Deucher
52797b2e202SAlex Deucher /*
52897b2e202SAlex Deucher * Benchmarking
52997b2e202SAlex Deucher */
530e460f244SAlex Deucher int amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
53197b2e202SAlex Deucher
53297b2e202SAlex Deucher /*
53397b2e202SAlex Deucher * ASIC specific register table accessible by UMD
53497b2e202SAlex Deucher */
53597b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
53697b2e202SAlex Deucher uint32_t reg_offset;
53797b2e202SAlex Deucher bool grbm_indexed;
53897b2e202SAlex Deucher };
53997b2e202SAlex Deucher
540613ecd65SAndré Almeida /**
541613ecd65SAndré Almeida * enum amd_reset_method - Methods for resetting AMD GPU devices
542613ecd65SAndré Almeida *
543613ecd65SAndré Almeida * @AMD_RESET_METHOD_NONE: The device will not be reset.
544613ecd65SAndré Almeida * @AMD_RESET_LEGACY: Method reserved for SI, CIK and VI ASICs.
545613ecd65SAndré Almeida * @AMD_RESET_MODE0: Reset the entire ASIC. Not currently available for the
546613ecd65SAndré Almeida * any device.
547613ecd65SAndré Almeida * @AMD_RESET_MODE1: Resets all IP blocks on the ASIC (SDMA, GFX, VCN, etc.)
548613ecd65SAndré Almeida * individually. Suitable only for some discrete GPU, not
549613ecd65SAndré Almeida * available for all ASICs.
550613ecd65SAndré Almeida * @AMD_RESET_MODE2: Resets a lesser level of IPs compared to MODE1. Which IPs
551613ecd65SAndré Almeida * are reset depends on the ASIC. Notably doesn't reset IPs
552613ecd65SAndré Almeida * shared with the CPU on APUs or the memory controllers (so
553613ecd65SAndré Almeida * VRAM is not lost). Not available on all ASICs.
554613ecd65SAndré Almeida * @AMD_RESET_BACO: BACO (Bus Alive, Chip Off) method powers off and on the card
555613ecd65SAndré Almeida * but without powering off the PCI bus. Suitable only for
556613ecd65SAndré Almeida * discrete GPUs.
557613ecd65SAndré Almeida * @AMD_RESET_PCI: Does a full bus reset using core Linux subsystem PCI reset
558613ecd65SAndré Almeida * and does a secondary bus reset or FLR, depending on what the
559613ecd65SAndré Almeida * underlying hardware supports.
560613ecd65SAndré Almeida *
561613ecd65SAndré Almeida * Methods available for AMD GPU driver for resetting the device. Not all
562613ecd65SAndré Almeida * methods are suitable for every device. User can override the method using
563613ecd65SAndré Almeida * module parameter `reset_method`.
564613ecd65SAndré Almeida */
5650cf3c64fSAlex Deucher enum amd_reset_method {
566e071dce3SLijo Lazar AMD_RESET_METHOD_NONE = -1,
5670cf3c64fSAlex Deucher AMD_RESET_METHOD_LEGACY = 0,
5680cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE0,
5690cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE1,
5700cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE2,
571af484df8SAlex Deucher AMD_RESET_METHOD_BACO,
572af484df8SAlex Deucher AMD_RESET_METHOD_PCI,
5731e4acf4dSLijo Lazar AMD_RESET_METHOD_ON_INIT,
5740cf3c64fSAlex Deucher };
5750cf3c64fSAlex Deucher
5769269bf18SAlex Deucher struct amdgpu_video_codec_info {
5779269bf18SAlex Deucher u32 codec_type;
5789269bf18SAlex Deucher u32 max_width;
5799269bf18SAlex Deucher u32 max_height;
5809269bf18SAlex Deucher u32 max_pixels_per_frame;
5819269bf18SAlex Deucher u32 max_level;
5829269bf18SAlex Deucher };
5839269bf18SAlex Deucher
5849075096bSVeerabadhran Gopalakrishnan #define codec_info_build(type, width, height, level) \
5859075096bSVeerabadhran Gopalakrishnan .codec_type = type,\
5869075096bSVeerabadhran Gopalakrishnan .max_width = width,\
5879075096bSVeerabadhran Gopalakrishnan .max_height = height,\
5889075096bSVeerabadhran Gopalakrishnan .max_pixels_per_frame = height * width,\
5899075096bSVeerabadhran Gopalakrishnan .max_level = level,
5909075096bSVeerabadhran Gopalakrishnan
5919269bf18SAlex Deucher struct amdgpu_video_codecs {
5929269bf18SAlex Deucher const u32 codec_count;
5939269bf18SAlex Deucher const struct amdgpu_video_codec_info *codec_array;
5949269bf18SAlex Deucher };
5959269bf18SAlex Deucher
59697b2e202SAlex Deucher /*
59797b2e202SAlex Deucher * ASIC specific functions.
59897b2e202SAlex Deucher */
59997b2e202SAlex Deucher struct amdgpu_asic_funcs {
60097b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev);
6017946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev,
6027946b878SAlex Deucher u8 *bios, u32 length_bytes);
60397b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num,
60497b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value);
60597b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state);
60697b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev);
6070cf3c64fSAlex Deucher enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
60897b2e202SAlex Deucher /* get the reference clock */
60997b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev);
61097b2e202SAlex Deucher /* MM block clocks */
61197b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
61297b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
613841686dfSMaruthi Bayyavarapu /* static power management */
614841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev);
615841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
616bbf282d8SAlex Deucher /* get config memsize register */
617bbf282d8SAlex Deucher u32 (*get_config_memsize)(struct amdgpu_device *adev);
6182df1b8b6SAlex Deucher /* flush hdp write queue */
61969882565SChristian König void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
6202df1b8b6SAlex Deucher /* invalidate hdp read cache */
62169882565SChristian König void (*invalidate_hdp)(struct amdgpu_device *adev,
62269882565SChristian König struct amdgpu_ring *ring);
62369070690SAlex Deucher /* check if the asic needs a full reset of if soft reset will work */
62469070690SAlex Deucher bool (*need_full_reset)(struct amdgpu_device *adev);
6255253163aSOak Zeng /* initialize doorbell layout for specific asic*/
6265253163aSOak Zeng void (*init_doorbell_index)(struct amdgpu_device *adev);
627b45e18acSKent Russell /* PCIe bandwidth usage */
628b45e18acSKent Russell void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
629b45e18acSKent Russell uint64_t *count1);
63044401889SAlex Deucher /* do we need to reset the asic at init time (e.g., kexec) */
63144401889SAlex Deucher bool (*need_reset_on_init)(struct amdgpu_device *adev);
632dcea6e65SKent Russell /* PCIe replay counter */
633dcea6e65SKent Russell uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
63469d5436dSAlex Deucher /* device supports BACO */
635b2207dc6SMa Jun int (*supports_baco)(struct amdgpu_device *adev);
6369737a923SAlex Deucher /* pre asic_init quirks */
6379737a923SAlex Deucher void (*pre_asic_init)(struct amdgpu_device *adev);
638f2b75bc2SEvan Quan /* enter/exit umd stable pstate */
639f2b75bc2SEvan Quan int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
6409269bf18SAlex Deucher /* query video codecs */
6419269bf18SAlex Deucher int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
6429269bf18SAlex Deucher const struct amdgpu_video_codecs **codecs);
6432fa480d3SLe Ma /* encode "> 32bits" smn addressing */
6442fa480d3SLe Ma u64 (*encode_ext_smn_addressing)(int ext_id);
6459a5095e7SAlex Deucher
6469a5095e7SAlex Deucher ssize_t (*get_reg_state)(struct amdgpu_device *adev,
6479a5095e7SAlex Deucher enum amdgpu_reg_state reg_state, void *buf,
6489a5095e7SAlex Deucher size_t max_size);
64997b2e202SAlex Deucher };
65097b2e202SAlex Deucher
65197b2e202SAlex Deucher /*
65297b2e202SAlex Deucher * IOCTL.
65397b2e202SAlex Deucher */
65497b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
65597b2e202SAlex Deucher struct drm_file *filp);
65697b2e202SAlex Deucher
65797b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
6587ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
6597ca24cf2SMarek Olšák struct drm_file *filp);
66097b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
661eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
662eef18a82SJunwei Zhang struct drm_file *filp);
66397b2e202SAlex Deucher
66497b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
6657ccfd79fSChristian König struct amdgpu_mem_scratch {
66697b2e202SAlex Deucher struct amdgpu_bo *robj;
66797b2e202SAlex Deucher volatile uint32_t *ptr;
66897b2e202SAlex Deucher u64 gpu_addr;
66997b2e202SAlex Deucher };
67097b2e202SAlex Deucher
67197b2e202SAlex Deucher /*
672d03846afSChunming Zhou * CGS
673d03846afSChunming Zhou */
674110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
675110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
676a8fe58ceSMaruthi Bayyavarapu
677a8fe58ceSMaruthi Bayyavarapu /*
67897b2e202SAlex Deucher * Core structure, functions and helpers.
67997b2e202SAlex Deucher */
68097b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
68197b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
68297b2e202SAlex Deucher
6830c552ed3SLe Ma typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t);
6840c552ed3SLe Ma typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t);
6850c552ed3SLe Ma
6864fa1c6a6STao Zhou typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
6874fa1c6a6STao Zhou typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
6884fa1c6a6STao Zhou
689a76b2870SCandice Li typedef uint64_t (*amdgpu_rreg64_ext_t)(struct amdgpu_device*, uint64_t);
690a76b2870SCandice Li typedef void (*amdgpu_wreg64_ext_t)(struct amdgpu_device*, uint64_t, uint64_t);
691a76b2870SCandice Li
69297b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
69397b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
69497b2e202SAlex Deucher
69588807dc8SOak Zeng struct amdgpu_mmio_remap {
69688807dc8SOak Zeng u32 reg_offset;
69788807dc8SOak Zeng resource_size_t bus_addr;
69888807dc8SOak Zeng };
69988807dc8SOak Zeng
7004522824cSShaoyun Liu /* Define the HW IP blocks will be used in driver , add more if necessary */
7014522824cSShaoyun Liu enum amd_hw_ip_block_type {
7024522824cSShaoyun Liu GC_HWIP = 1,
7034522824cSShaoyun Liu HDP_HWIP,
7044522824cSShaoyun Liu SDMA0_HWIP,
7054522824cSShaoyun Liu SDMA1_HWIP,
706fa5d2e6fSLe Ma SDMA2_HWIP,
707fa5d2e6fSLe Ma SDMA3_HWIP,
708fa5d2e6fSLe Ma SDMA4_HWIP,
709fa5d2e6fSLe Ma SDMA5_HWIP,
710fa5d2e6fSLe Ma SDMA6_HWIP,
711fa5d2e6fSLe Ma SDMA7_HWIP,
7121b491330SLikun Gao LSDMA_HWIP,
7134522824cSShaoyun Liu MMHUB_HWIP,
7144522824cSShaoyun Liu ATHUB_HWIP,
7154522824cSShaoyun Liu NBIO_HWIP,
7164522824cSShaoyun Liu MP0_HWIP,
717e6636ae1SEvan Quan MP1_HWIP,
7184522824cSShaoyun Liu UVD_HWIP,
7194522824cSShaoyun Liu VCN_HWIP = UVD_HWIP,
72088a1c40aSLeo Liu JPEG_HWIP = VCN_HWIP,
7215eceb201SAlex Deucher VCN1_HWIP,
7224522824cSShaoyun Liu VCE_HWIP,
7235b28f1c7SHuang Rui VPE_HWIP,
7244522824cSShaoyun Liu DF_HWIP,
7254522824cSShaoyun Liu DCE_HWIP,
7264522824cSShaoyun Liu OSSSYS_HWIP,
7274522824cSShaoyun Liu SMUIO_HWIP,
7284522824cSShaoyun Liu PWR_HWIP,
7294522824cSShaoyun Liu NBIF_HWIP,
730e6636ae1SEvan Quan THM_HWIP,
73173b19174SRex Zhu CLK_HWIP,
7326501a771SHawking Zhang UMC_HWIP,
7336501a771SHawking Zhang RSMU_HWIP,
7341534db55SAlex Deucher XGMI_HWIP,
7355f931489SAlex Deucher DCI_HWIP,
73662f8f5c3SEvan Quan PCIE_HWIP,
737772e4d56SPratap Nirujogi ISP_HWIP,
7384522824cSShaoyun Liu MAX_HWIP
7394522824cSShaoyun Liu };
7404522824cSShaoyun Liu
7417e0eebdcSLe Ma #define HWIP_MAX_INSTANCE 44
7424522824cSShaoyun Liu
7435f52e9a7SAlex Deucher #define HW_ID_MAX 300
744ff96ddc3SLijo Lazar #define IP_VERSION_FULL(mj, mn, rv, var, srev) \
745ff96ddc3SLijo Lazar (((mj) << 24) | ((mn) << 16) | ((rv) << 8) | ((var) << 4) | (srev))
746ff96ddc3SLijo Lazar #define IP_VERSION(mj, mn, rv) IP_VERSION_FULL(mj, mn, rv, 0, 0)
747ff96ddc3SLijo Lazar #define IP_VERSION_MAJ(ver) ((ver) >> 24)
748ff96ddc3SLijo Lazar #define IP_VERSION_MIN(ver) (((ver) >> 16) & 0xFF)
749ff96ddc3SLijo Lazar #define IP_VERSION_REV(ver) (((ver) >> 8) & 0xFF)
750ff96ddc3SLijo Lazar #define IP_VERSION_VARIANT(ver) (((ver) >> 4) & 0xF)
751ff96ddc3SLijo Lazar #define IP_VERSION_SUBREV(ver) ((ver) & 0xF)
752ff96ddc3SLijo Lazar #define IP_VERSION_MAJ_MIN_REV(ver) ((ver) >> 8)
7535f52e9a7SAlex Deucher
7545d30cbb4SLijo Lazar struct amdgpu_ip_map_info {
755af2ba368STao Zhou /* Map of logical to actual dev instances/mask */
7565d30cbb4SLijo Lazar uint32_t dev_inst[MAX_HWIP][HWIP_MAX_INSTANCE];
7575d30cbb4SLijo Lazar int8_t (*logical_to_dev_inst)(struct amdgpu_device *adev,
7585d30cbb4SLijo Lazar enum amd_hw_ip_block_type block,
7595d30cbb4SLijo Lazar int8_t inst);
760af2ba368STao Zhou uint32_t (*logical_to_dev_mask)(struct amdgpu_device *adev,
761af2ba368STao Zhou enum amd_hw_ip_block_type block,
762af2ba368STao Zhou uint32_t mask);
7635d30cbb4SLijo Lazar };
7645d30cbb4SLijo Lazar
76511dc9364SRex Zhu struct amd_powerplay {
76611dc9364SRex Zhu void *pp_handle;
76711dc9364SRex Zhu const struct amd_pm_funcs *pp_funcs;
76811dc9364SRex Zhu };
76911dc9364SRex Zhu
770a6c40b17SLuben Tuikov struct ip_discovery_top;
771a6c40b17SLuben Tuikov
77273275181SEvan Quan /* polaris10 kickers */
77373275181SEvan Quan #define ASICID_IS_P20(did, rid) (((did == 0x67DF) && \
77473275181SEvan Quan ((rid == 0xE3) || \
77573275181SEvan Quan (rid == 0xE4) || \
77673275181SEvan Quan (rid == 0xE5) || \
77773275181SEvan Quan (rid == 0xE7) || \
77873275181SEvan Quan (rid == 0xEF))) || \
77973275181SEvan Quan ((did == 0x6FDF) && \
78073275181SEvan Quan ((rid == 0xE7) || \
78173275181SEvan Quan (rid == 0xEF) || \
78273275181SEvan Quan (rid == 0xFF))))
78373275181SEvan Quan
78473275181SEvan Quan #define ASICID_IS_P30(did, rid) ((did == 0x67DF) && \
78573275181SEvan Quan ((rid == 0xE1) || \
78673275181SEvan Quan (rid == 0xF7)))
78773275181SEvan Quan
78873275181SEvan Quan /* polaris11 kickers */
78973275181SEvan Quan #define ASICID_IS_P21(did, rid) (((did == 0x67EF) && \
79073275181SEvan Quan ((rid == 0xE0) || \
79173275181SEvan Quan (rid == 0xE5))) || \
79273275181SEvan Quan ((did == 0x67FF) && \
79373275181SEvan Quan ((rid == 0xCF) || \
79473275181SEvan Quan (rid == 0xEF) || \
79573275181SEvan Quan (rid == 0xFF))))
79673275181SEvan Quan
79773275181SEvan Quan #define ASICID_IS_P31(did, rid) ((did == 0x67EF) && \
79873275181SEvan Quan ((rid == 0xE2)))
79973275181SEvan Quan
80073275181SEvan Quan /* polaris12 kickers */
80173275181SEvan Quan #define ASICID_IS_P23(did, rid) (((did == 0x6987) && \
80273275181SEvan Quan ((rid == 0xC0) || \
80373275181SEvan Quan (rid == 0xC1) || \
80473275181SEvan Quan (rid == 0xC3) || \
80573275181SEvan Quan (rid == 0xC7))) || \
80673275181SEvan Quan ((did == 0x6981) && \
80773275181SEvan Quan ((rid == 0x00) || \
80873275181SEvan Quan (rid == 0x01) || \
80973275181SEvan Quan (rid == 0x10))))
81073275181SEvan Quan
8115405a526SJack Xiao struct amdgpu_mqd_prop {
8125405a526SJack Xiao uint64_t mqd_gpu_addr;
8135405a526SJack Xiao uint64_t hqd_base_gpu_addr;
8145405a526SJack Xiao uint64_t rptr_gpu_addr;
8155405a526SJack Xiao uint64_t wptr_gpu_addr;
8165405a526SJack Xiao uint32_t queue_size;
8175405a526SJack Xiao bool use_doorbell;
8185405a526SJack Xiao uint32_t doorbell_index;
8195405a526SJack Xiao uint64_t eop_gpu_addr;
8205405a526SJack Xiao uint32_t hqd_pipe_priority;
8215405a526SJack Xiao uint32_t hqd_queue_priority;
82291963397SFriedrich Vock bool allow_tunneling;
8235405a526SJack Xiao bool hqd_active;
8245405a526SJack Xiao };
8255405a526SJack Xiao
8265405a526SJack Xiao struct amdgpu_mqd {
8275405a526SJack Xiao unsigned mqd_size;
8285405a526SJack Xiao int (*init_mqd)(struct amdgpu_device *adev, void *mqd,
8295405a526SJack Xiao struct amdgpu_mqd_prop *p);
8305405a526SJack Xiao };
8315405a526SJack Xiao
83214f2fe34SLijo Lazar /*
83314f2fe34SLijo Lazar * Custom Init levels could be defined for different situations where a full
83414f2fe34SLijo Lazar * initialization of all hardware blocks are not expected. Sample cases are
83514f2fe34SLijo Lazar * custom init sequences after resume after S0i3/S3, reset on initialization,
83614f2fe34SLijo Lazar * partial reset of blocks etc. Presently, this defines only two levels. Levels
83714f2fe34SLijo Lazar * are described in corresponding struct definitions - amdgpu_init_default,
83814f2fe34SLijo Lazar * amdgpu_init_minimal_xgmi.
83914f2fe34SLijo Lazar */
84014f2fe34SLijo Lazar enum amdgpu_init_lvl_id {
84114f2fe34SLijo Lazar AMDGPU_INIT_LEVEL_DEFAULT,
84214f2fe34SLijo Lazar AMDGPU_INIT_LEVEL_MINIMAL_XGMI,
843a86e0c0eSLijo Lazar AMDGPU_INIT_LEVEL_RESET_RECOVERY,
84414f2fe34SLijo Lazar };
84514f2fe34SLijo Lazar
84614f2fe34SLijo Lazar struct amdgpu_init_level {
84714f2fe34SLijo Lazar enum amdgpu_init_lvl_id level;
84814f2fe34SLijo Lazar uint32_t hwini_ip_block_mask;
84914f2fe34SLijo Lazar };
85014f2fe34SLijo Lazar
8510c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64
852e4cf4bf5SJonathan Kim #define AMDGPU_MAX_DF_PERFMONS 4
853cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain;
8548a2b5139SLijo Lazar struct amdgpu_fru_info;
855a4c63cafSAndrey Grodzovsky
85658ab2c08SChristian König /*
85758ab2c08SChristian König * Non-zero (true) if the GPU has VRAM. Zero (false) otherwise.
85858ab2c08SChristian König */
85958ab2c08SChristian König #define AMDGPU_HAS_VRAM(_adev) ((_adev)->gmc.real_vram_size)
86058ab2c08SChristian König
86197b2e202SAlex Deucher struct amdgpu_device {
86297b2e202SAlex Deucher struct device *dev;
86397b2e202SAlex Deucher struct pci_dev *pdev;
8648aba21b7SLuben Tuikov struct drm_device ddev;
86597b2e202SAlex Deucher
866a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
867a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp;
868a8fe58ceSMaruthi Bayyavarapu #endif
869d95e8e97SDennis Li struct amdgpu_hive_info *hive;
87075d16923SLijo Lazar struct amdgpu_xcp_mgr *xcp_mgr;
87197b2e202SAlex Deucher /* ASIC */
8722f7d10b3SJammy Zhou enum amd_asic_type asic_type;
87397b2e202SAlex Deucher uint32_t family;
87497b2e202SAlex Deucher uint32_t rev_id;
87597b2e202SAlex Deucher uint32_t external_rev_id;
87697b2e202SAlex Deucher unsigned long flags;
87754f78a76SAlex Deucher unsigned long apu_flags;
87897b2e202SAlex Deucher int usec_timeout;
87997b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs;
88097b2e202SAlex Deucher bool shutdown;
881fd5fd480SChunming Zhou bool need_swiotlb;
88297b2e202SAlex Deucher bool accel_working;
88397b2e202SAlex Deucher struct notifier_block acpi_nb;
8842965e635SMario Limonciello struct notifier_block pm_nb;
88597b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
88698d28ac2SNirmoy Das struct debugfs_blob_wrapper debugfs_vbios_blob;
88781d1bf01SAlex Deucher struct debugfs_blob_wrapper debugfs_discovery_blob;
88897b2e202SAlex Deucher struct mutex srbm_mutex;
88997b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */
89097b2e202SAlex Deucher struct mutex grbm_idx_mutex;
89197b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain;
89297b2e202SAlex Deucher bool have_disp_power_ref;
893bae17d2aSJack Xiao bool have_atomics_support;
89497b2e202SAlex Deucher
89597b2e202SAlex Deucher /* BIOS */
8960cdd5005SAlex Deucher bool is_atom_fw;
89797b2e202SAlex Deucher uint8_t *bios;
898a9f5db9cSEvan Quan uint32_t bios_size;
899a5bde2f9SAlex Deucher uint32_t bios_scratch_reg_offset;
90097b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
90197b2e202SAlex Deucher
90297b2e202SAlex Deucher /* Register/doorbell mmio */
90397b2e202SAlex Deucher resource_size_t rmmio_base;
90497b2e202SAlex Deucher resource_size_t rmmio_size;
90597b2e202SAlex Deucher void __iomem *rmmio;
90697b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */
90797b2e202SAlex Deucher spinlock_t mmio_idx_lock;
90888807dc8SOak Zeng struct amdgpu_mmio_remap rmmio_remap;
90997b2e202SAlex Deucher /* protects concurrent SMC based register access */
91097b2e202SAlex Deucher spinlock_t smc_idx_lock;
91197b2e202SAlex Deucher amdgpu_rreg_t smc_rreg;
91297b2e202SAlex Deucher amdgpu_wreg_t smc_wreg;
91397b2e202SAlex Deucher /* protects concurrent PCIE register access */
91497b2e202SAlex Deucher spinlock_t pcie_idx_lock;
91597b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg;
91697b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg;
91736b9a952SHuang Rui amdgpu_rreg_t pciep_rreg;
91836b9a952SHuang Rui amdgpu_wreg_t pciep_wreg;
9190c552ed3SLe Ma amdgpu_rreg_ext_t pcie_rreg_ext;
9200c552ed3SLe Ma amdgpu_wreg_ext_t pcie_wreg_ext;
9214fa1c6a6STao Zhou amdgpu_rreg64_t pcie_rreg64;
9224fa1c6a6STao Zhou amdgpu_wreg64_t pcie_wreg64;
923a76b2870SCandice Li amdgpu_rreg64_ext_t pcie_rreg64_ext;
924a76b2870SCandice Li amdgpu_wreg64_ext_t pcie_wreg64_ext;
92597b2e202SAlex Deucher /* protects concurrent UVD register access */
92697b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock;
92797b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg;
92897b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg;
92997b2e202SAlex Deucher /* protects concurrent DIDT register access */
93097b2e202SAlex Deucher spinlock_t didt_idx_lock;
93197b2e202SAlex Deucher amdgpu_rreg_t didt_rreg;
93297b2e202SAlex Deucher amdgpu_wreg_t didt_wreg;
933ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */
934ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock;
935ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg;
936ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg;
93716abb5d2SEvan Quan /* protects concurrent se_cac register access */
93816abb5d2SEvan Quan spinlock_t se_cac_idx_lock;
93916abb5d2SEvan Quan amdgpu_rreg_t se_cac_rreg;
94016abb5d2SEvan Quan amdgpu_wreg_t se_cac_wreg;
94197b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */
94297b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock;
94397b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg;
94497b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg;
94597b2e202SAlex Deucher struct amdgpu_doorbell doorbell;
94697b2e202SAlex Deucher
94797b2e202SAlex Deucher /* clock/pll info */
94897b2e202SAlex Deucher struct amdgpu_clock clock;
94997b2e202SAlex Deucher
95097b2e202SAlex Deucher /* MC */
951770d13b1SChristian König struct amdgpu_gmc gmc;
95297b2e202SAlex Deucher struct amdgpu_gart gart;
95392e71b06SChristian König dma_addr_t dummy_page_addr;
95497b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager;
955e60f8db5SAlex Xie struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
956d9426c3dSLe Ma DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS);
95797b2e202SAlex Deucher
95897b2e202SAlex Deucher /* memory management */
95997b2e202SAlex Deucher struct amdgpu_mman mman;
9607ccfd79fSChristian König struct amdgpu_mem_scratch mem_scratch;
96197b2e202SAlex Deucher struct amdgpu_wb wb;
96297b2e202SAlex Deucher atomic64_t num_bytes_moved;
963dbd5ed60SChristian König atomic64_t num_evictions;
96468e2c5ffSMarek Olšák atomic64_t num_vram_cpu_page_faults;
965d94aed5aSMarek Olšák atomic_t gpu_reset_counter;
966f1892138SChunming Zhou atomic_t vram_lost_counter;
96797b2e202SAlex Deucher
96895844d20SMarek Olšák /* data for buffer migration throttling */
96995844d20SMarek Olšák struct {
97095844d20SMarek Olšák spinlock_t lock;
97195844d20SMarek Olšák s64 last_update_us;
97295844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */
97300f06b24SJohn Brooks s64 accum_us_vis; /* for visible VRAM */
97495844d20SMarek Olšák u32 log2_max_MBps;
97595844d20SMarek Olšák } mm_stats;
97695844d20SMarek Olšák
97797b2e202SAlex Deucher /* display */
9789accf2fdSEmily Deng bool enable_virtual_display;
97984ec374bSRyan Taylor struct amdgpu_vkms_output *amdgpu_vkms_output;
98097b2e202SAlex Deucher struct amdgpu_mode_info mode_info;
9814562236bSHarry Wentland /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
98290f56611Sxurui struct delayed_work hotplug_work;
98397b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq;
98411f1a553SWayne Lin struct amdgpu_irq_src vline0_irq;
985d2574c33SMario Kleiner struct amdgpu_irq_src vupdate_irq;
98697b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq;
98797b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq;
988c79fe9b4SLeo (Hanghong) Ma struct amdgpu_irq_src dmub_trace_irq;
989f066af88SJude Shih struct amdgpu_irq_src dmub_outbox_irq;
99097b2e202SAlex Deucher
99197b2e202SAlex Deucher /* rings */
99276bf0db5SChristian König u64 fence_context;
99397b2e202SAlex Deucher unsigned num_rings;
99497b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
99568ce8b24SChristian König struct dma_fence __rcu *gang_submit;
99697b2e202SAlex Deucher bool ib_pool_ready;
9979ecefb19SChristian König struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX];
9981c6d567bSNirmoy Das struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
99997b2e202SAlex Deucher
100097b2e202SAlex Deucher /* interrupts */
100197b2e202SAlex Deucher struct amdgpu_irq irq;
100297b2e202SAlex Deucher
10031f7371b2SAlex Deucher /* powerplay */
10041f7371b2SAlex Deucher struct amd_powerplay powerplay;
100597b2e202SAlex Deucher struct amdgpu_pm pm;
100625faeddcSEvan Quan u64 cg_flags;
100797b2e202SAlex Deucher u32 pg_flags;
100897b2e202SAlex Deucher
1009bebc0762SHawking Zhang /* nbio */
1010bebc0762SHawking Zhang struct amdgpu_nbio nbio;
1011bebc0762SHawking Zhang
1012b291a387SHawking Zhang /* hdp */
1013b291a387SHawking Zhang struct amdgpu_hdp hdp;
1014b291a387SHawking Zhang
1015293f2563SHawking Zhang /* smuio */
1016293f2563SHawking Zhang struct amdgpu_smuio smuio;
1017293f2563SHawking Zhang
1018d3a5a121STao Zhou /* mmhub */
1019d3a5a121STao Zhou struct amdgpu_mmhub mmhub;
1020d3a5a121STao Zhou
10218ffff9b4SOak Zeng /* gfxhub */
10228ffff9b4SOak Zeng struct amdgpu_gfxhub gfxhub;
10238ffff9b4SOak Zeng
102497b2e202SAlex Deucher /* gfx */
102597b2e202SAlex Deucher struct amdgpu_gfx gfx;
102697b2e202SAlex Deucher
102797b2e202SAlex Deucher /* sdma */
1028c113ea1cSAlex Deucher struct amdgpu_sdma sdma;
102997b2e202SAlex Deucher
10301b491330SLikun Gao /* lsdma */
10311b491330SLikun Gao struct amdgpu_lsdma lsdma;
10321b491330SLikun Gao
103397b2e202SAlex Deucher /* uvd */
103497b2e202SAlex Deucher struct amdgpu_uvd uvd;
103597b2e202SAlex Deucher
103697b2e202SAlex Deucher /* vce */
103797b2e202SAlex Deucher struct amdgpu_vce vce;
103895d0906fSLeo Liu
103995d0906fSLeo Liu /* vcn */
104095d0906fSLeo Liu struct amdgpu_vcn vcn;
104197b2e202SAlex Deucher
104288a1c40aSLeo Liu /* jpeg */
104388a1c40aSLeo Liu struct amdgpu_jpeg jpeg;
104488a1c40aSLeo Liu
10459d4346bdSLang Yu /* vpe */
10469d4346bdSLang Yu struct amdgpu_vpe vpe;
10479d4346bdSLang Yu
10483488c79bSLang Yu /* umsch */
10493488c79bSLang Yu struct amdgpu_umsch_mm umsch_mm;
10503488c79bSLang Yu bool enable_umsch_mm;
10513488c79bSLang Yu
105297b2e202SAlex Deucher /* firmwares */
105397b2e202SAlex Deucher struct amdgpu_firmware firmware;
105497b2e202SAlex Deucher
10550e5ca0d1SHuang Rui /* PSP */
10560e5ca0d1SHuang Rui struct psp_context psp;
10570e5ca0d1SHuang Rui
105897b2e202SAlex Deucher /* GDS */
105997b2e202SAlex Deucher struct amdgpu_gds gds;
106097b2e202SAlex Deucher
1061c8031019SArunpravin Paneer Selvam /* for userq and VM fences */
1062c8031019SArunpravin Paneer Selvam struct amdgpu_seq64 seq64;
1063c8031019SArunpravin Paneer Selvam
1064611736d8SFelix Kuehling /* KFD */
1065611736d8SFelix Kuehling struct amdgpu_kfd_dev kfd;
1066611736d8SFelix Kuehling
1067045c0216STao Zhou /* UMC */
1068045c0216STao Zhou struct amdgpu_umc umc;
1069045c0216STao Zhou
10704562236bSHarry Wentland /* display related functionality */
10714562236bSHarry Wentland struct amdgpu_display_manager dm;
10724562236bSHarry Wentland
10738930b90bSAlex Deucher #if defined(CONFIG_DRM_AMD_ISP)
10748fcbfd53SPratap Nirujogi /* isp */
10758fcbfd53SPratap Nirujogi struct amdgpu_isp isp;
10768930b90bSAlex Deucher #endif
10778fcbfd53SPratap Nirujogi
1078a538bbe7SJack Xiao /* mes */
1079a538bbe7SJack Xiao bool enable_mes;
1080928fe236SJack Xiao bool enable_mes_kiq;
108115ddc4e6SJack Xiao bool enable_uni_mes;
1082a538bbe7SJack Xiao struct amdgpu_mes mes;
10835405a526SJack Xiao struct amdgpu_mqd mqds[AMDGPU_HW_IP_NUM];
1084a538bbe7SJack Xiao
1085bdf84a80SJoseph Greathouse /* df */
1086bdf84a80SJoseph Greathouse struct amdgpu_df df;
1087bdf84a80SJoseph Greathouse
10883907c492SJohn Clements /* MCA */
10893907c492SJohn Clements struct amdgpu_mca mca;
10903907c492SJohn Clements
1091f5e4cc84SYang Wang /* ACA */
1092f5e4cc84SYang Wang struct amdgpu_aca aca;
1093f5e4cc84SYang Wang
109492d5d2a0SHawking Zhang /* CPER */
109592d5d2a0SHawking Zhang struct amdgpu_cper cper;
109692d5d2a0SHawking Zhang
1097a1255107SAlex Deucher struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
109883a0b863SLikun GAO uint32_t harvest_ip_mask;
109997b2e202SAlex Deucher int num_ip_blocks;
110097b2e202SAlex Deucher struct mutex mn_lock;
110197b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7);
110297b2e202SAlex Deucher
110397b2e202SAlex Deucher /* tracking pinned memory */
1104a5ccfe5cSMichel Dänzer atomic64_t vram_pin_size;
1105a5ccfe5cSMichel Dänzer atomic64_t visible_pin_size;
1106a5ccfe5cSMichel Dänzer atomic64_t gart_pin_size;
1107130e0371SOded Gabbay
11084522824cSShaoyun Liu /* soc15 register offset based on ip, instance and segment */
11094522824cSShaoyun Liu uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
11105d30cbb4SLijo Lazar struct amdgpu_ip_map_info ip_map;
11114522824cSShaoyun Liu
11122dc80b00SShirish S /* delayed work_func for deferring clockgating during resume */
1113beff74bcSAlex Deucher struct delayed_work delayed_init_work;
11142dc80b00SShirish S
11155a5099cbSXiangliang Yu struct amdgpu_virt virt;
11160c4e7fa5SChunming Zhou
1117c836fec5SJim Qu /* record hw reset is performed */
1118c836fec5SJim Qu bool has_hw_reset;
11190c49e0b8SChunming Zhou u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
1120c836fec5SJim Qu
112144779b43SRex Zhu /* s3/s4 mask */
112244779b43SRex Zhu bool in_suspend;
112362498733SAlex Deucher bool in_s3;
112462498733SAlex Deucher bool in_s4;
112562498733SAlex Deucher bool in_s0ix;
1126*1657793dSMario Limonciello suspend_state_t last_suspend_state;
1127b092b196SPrike Liang
1128a3a09142SAlex Deucher enum pp_mp1_state mp1_state;
1129409c5191SOak Zeng struct amdgpu_doorbell_index doorbell_index;
1130d4535e2cSAndrey Grodzovsky
113162914a99SJason Gunthorpe struct mutex notifier_lock;
113262914a99SJason Gunthorpe
113326bc5340SAndrey Grodzovsky int asic_reset_res;
1134d4535e2cSAndrey Grodzovsky struct work_struct xgmi_reset_work;
1135655ce9cbSshaoyunl struct list_head reset_list;
11369b638f97Sshaoyunl
1137912dfc84SEvan Quan long gfx_timeout;
1138912dfc84SEvan Quan long sdma_timeout;
1139912dfc84SEvan Quan long video_timeout;
1140912dfc84SEvan Quan long compute_timeout;
114181528254SLikun Gao long psp_timeout;
1142fb2dbfd2SKent Russell
1143fb2dbfd2SKent Russell uint64_t unique_id;
1144e4cf4bf5SJonathan Kim uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
11455c5b2ba0SEvan Quan
11466ae6c7d4SAlex Deucher /* enable runtime pm on the device */
1147f0f7ddfcSAlex Deucher bool in_runpm;
1148b10c1c5bSAlex Deucher bool has_pr3;
11497c868b59SYintian Tao
11507c868b59SYintian Tao bool ucode_sysfs_en;
1151bd607166SKent Russell
11528a2b5139SLijo Lazar struct amdgpu_fru_info *fru_info;
1153b265bdbdSEvan Quan atomic_t throttling_logging_enabled;
1154b265bdbdSEvan Quan struct ratelimit_state throttling_logging_rs;
11558ab0d6f0SLuben Tuikov uint32_t ras_hw_enabled;
11568ab0d6f0SLuben Tuikov uint32_t ras_enabled;
115776b1f8b3SCandice Li bool ras_default_ecc_enabled;
1158c1dd4aa6SAndrey Grodzovsky
11597afefb81SAndrey Grodzovsky bool no_hw_access;
1160c1dd4aa6SAndrey Grodzovsky struct pci_saved_state *pci_state;
1161e17e27f9SGuchun Chen pci_channel_state_t pci_channel_state;
116204442bf7SLijo Lazar
116301f64820SJonathan Kim /* Track auto wait count on s_barrier settings */
116401f64820SJonathan Kim bool barrier_has_auto_waitcnt;
116501f64820SJonathan Kim
1166e071dce3SLijo Lazar struct amdgpu_reset_control *reset_cntl;
1167fe9c5c9aSLijo Lazar uint32_t ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
11684a74c38cSPhilip Yang
11694a74c38cSPhilip Yang bool ram_is_direct_mapped;
11706492e1b0Syipechai
11716492e1b0Syipechai struct list_head ras_list;
1172a6c40b17SLuben Tuikov
1173a6c40b17SLuben Tuikov struct ip_discovery_top *ip_top;
117454f43c17SDave Airlie
1175cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain *reset_domain;
117638a15ad9SDave Airlie
1177f113cc32SAlex Deucher struct mutex benchmark_mutex;
11785ce5a584SSomalapuram Amaranath
11797f318f4eSLikun Gao bool scpm_enabled;
11807f318f4eSLikun Gao uint32_t scpm_status;
11812f83658fSAndrey Grodzovsky
11822f83658fSAndrey Grodzovsky struct work_struct reset_work;
11835bd8d53fSVictor Zhao
1184d09ef243SAlex Deucher bool dc_enabled;
11857a1efad0SLijo Lazar /* Mask of active clusters */
11867a1efad0SLijo Lazar uint32_t aid_mask;
1187887db1e4SAndré Almeida
1188887db1e4SAndré Almeida /* Debug */
1189887db1e4SAndré Almeida bool debug_vm;
1190887db1e4SAndré Almeida bool debug_largebar;
1191ffde7210SAndré Almeida bool debug_disable_soft_recovery;
1192d20e1aecSLe Ma bool debug_use_vram_fw_buf;
1193b2aa3d4bSYang Wang bool debug_enable_ras_aca;
1194a9b67c03SAlex Deucher bool debug_exp_resets;
11959c696cc5SAndré Almeida bool debug_disable_gpu_ring_reset;
119696595204SSrinivasan Shanmugam
1197bd22e44aSChristian König /* Protection for the following isolation structure */
1198e189be9bSSrinivasan Shanmugam struct mutex enforce_isolation_mutex;
1199bd22e44aSChristian König bool enforce_isolation[MAX_XCP];
1200bd22e44aSChristian König struct amdgpu_isolation {
1201bd22e44aSChristian König void *owner;
1202bd22e44aSChristian König struct dma_fence *spearhead;
1203bd22e44aSChristian König struct amdgpu_sync active;
1204bd22e44aSChristian König struct amdgpu_sync prev;
1205bd22e44aSChristian König } isolation[MAX_XCP];
120614f2fe34SLijo Lazar
120714f2fe34SLijo Lazar struct amdgpu_init_level *init_lvl;
12088b0d068eSAlex Deucher
12098b0d068eSAlex Deucher /* This flag is used to determine how VRAM allocations are handled for APUs
12108b0d068eSAlex Deucher * in KFD: VRAM or GTT.
12118b0d068eSAlex Deucher */
12128b0d068eSAlex Deucher bool apu_prefer_gtt;
121397b2e202SAlex Deucher };
121497b2e202SAlex Deucher
amdgpu_ip_version(const struct amdgpu_device * adev,uint8_t ip,uint8_t inst)12154e8303cfSLijo Lazar static inline uint32_t amdgpu_ip_version(const struct amdgpu_device *adev,
12164e8303cfSLijo Lazar uint8_t ip, uint8_t inst)
12174e8303cfSLijo Lazar {
1218ff96ddc3SLijo Lazar /* This considers only major/minor/rev and ignores
1219ff96ddc3SLijo Lazar * subrevision/variant fields.
1220ff96ddc3SLijo Lazar */
1221ff96ddc3SLijo Lazar return adev->ip_versions[ip][inst] & ~0xFFU;
12224e8303cfSLijo Lazar }
12234e8303cfSLijo Lazar
amdgpu_ip_version_full(const struct amdgpu_device * adev,uint8_t ip,uint8_t inst)12248eece69aSLijo Lazar static inline uint32_t amdgpu_ip_version_full(const struct amdgpu_device *adev,
12258eece69aSLijo Lazar uint8_t ip, uint8_t inst)
12268eece69aSLijo Lazar {
12278eece69aSLijo Lazar /* This returns full version - major/minor/rev/variant/subrevision */
12288eece69aSLijo Lazar return adev->ip_versions[ip][inst];
12298eece69aSLijo Lazar }
12308eece69aSLijo Lazar
drm_to_adev(struct drm_device * ddev)12311348969aSLuben Tuikov static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
12321348969aSLuben Tuikov {
12338aba21b7SLuben Tuikov return container_of(ddev, struct amdgpu_device, ddev);
12341348969aSLuben Tuikov }
12351348969aSLuben Tuikov
adev_to_drm(struct amdgpu_device * adev)12364a580877SLuben Tuikov static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
12374a580877SLuben Tuikov {
12388aba21b7SLuben Tuikov return &adev->ddev;
12394a580877SLuben Tuikov }
12404a580877SLuben Tuikov
amdgpu_ttm_adev(struct ttm_device * bdev)12418af8a109SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1242a7d64de6SChristian König {
1243a7d64de6SChristian König return container_of(bdev, struct amdgpu_device, mman.bdev);
1244a7d64de6SChristian König }
1245a7d64de6SChristian König
124697b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
124797b2e202SAlex Deucher uint32_t flags);
124872c8c97bSAndrey Grodzovsky void amdgpu_device_fini_hw(struct amdgpu_device *adev);
124972c8c97bSAndrey Grodzovsky void amdgpu_device_fini_sw(struct amdgpu_device *adev);
125072c8c97bSAndrey Grodzovsky
125197b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
125297b2e202SAlex Deucher
1253048af66bSKevin Wang void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1254048af66bSKevin Wang void *buf, size_t size, bool write);
1255048af66bSKevin Wang size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1256048af66bSKevin Wang void *buf, size_t size, bool write);
1257048af66bSKevin Wang
1258e35e2b11STianci.Yin void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1259048af66bSKevin Wang void *buf, size_t size, bool write);
126081283feeSJames Zhu uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
126181283feeSJames Zhu uint32_t inst, uint32_t reg_addr, char reg_name[],
126281283feeSJames Zhu uint32_t expected_value, uint32_t mask);
1263f7ee1874SHawking Zhang uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1264f7ee1874SHawking Zhang uint32_t reg, uint32_t acc_flags);
12650c552ed3SLe Ma u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
12660c552ed3SLe Ma u64 reg_addr);
126785150626SVictor Lu uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev,
126885150626SVictor Lu uint32_t reg, uint32_t acc_flags,
126985150626SVictor Lu uint32_t xcc_id);
1270f7ee1874SHawking Zhang void amdgpu_device_wreg(struct amdgpu_device *adev,
1271f7ee1874SHawking Zhang uint32_t reg, uint32_t v,
127215d72fd7SMonk Liu uint32_t acc_flags);
12730c552ed3SLe Ma void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
12740c552ed3SLe Ma u64 reg_addr, u32 reg_data);
127585150626SVictor Lu void amdgpu_device_xcc_wreg(struct amdgpu_device *adev,
127685150626SVictor Lu uint32_t reg, uint32_t v,
127785150626SVictor Lu uint32_t acc_flags,
127885150626SVictor Lu uint32_t xcc_id);
1279f7ee1874SHawking Zhang void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
12808ed49dd1SVictor Lu uint32_t reg, uint32_t v, uint32_t xcc_id);
1281421a2a30SMonk Liu void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1282421a2a30SMonk Liu uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1283421a2a30SMonk Liu
12841bba3683SHawking Zhang u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
12851bba3683SHawking Zhang u32 reg_addr);
12861bba3683SHawking Zhang u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
12871bba3683SHawking Zhang u32 reg_addr);
1288a76b2870SCandice Li u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev,
1289a76b2870SCandice Li u64 reg_addr);
12901bba3683SHawking Zhang void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
12911bba3683SHawking Zhang u32 reg_addr, u32 reg_data);
12921bba3683SHawking Zhang void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
12931bba3683SHawking Zhang u32 reg_addr, u64 reg_data);
1294a76b2870SCandice Li void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev,
1295a76b2870SCandice Li u64 reg_addr, u64 reg_data);
1296dabc114eSHawking Zhang u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev);
12974562236bSHarry Wentland bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
12984562236bSHarry Wentland bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
12994562236bSHarry Wentland
130025263da3SAlex Deucher void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev);
130125263da3SAlex Deucher
1302e3c1b071Sshaoyunl int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
130304442bf7SLijo Lazar struct amdgpu_reset_context *reset_context);
1304e3c1b071Sshaoyunl
130504442bf7SLijo Lazar int amdgpu_do_asic_reset(struct list_head *device_list_handle,
130604442bf7SLijo Lazar struct amdgpu_reset_context *reset_context);
1307e3c1b071Sshaoyunl
13086e37ae8bSLijo Lazar int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context);
13096e37ae8bSLijo Lazar
13109475a943SShaoyun Liu int emu_soc_asic_init(struct amdgpu_device *adev);
13119475a943SShaoyun Liu
131297b2e202SAlex Deucher /*
131397b2e202SAlex Deucher * Registers read & write functions.
131497b2e202SAlex Deucher */
131515d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ (1<<1)
1316a5504e9aSPeng Ju Zhou #define AMDGPU_REGS_RLC (1<<2)
131715d72fd7SMonk Liu
1318f7ee1874SHawking Zhang #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1319f7ee1874SHawking Zhang #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
132015d72fd7SMonk Liu
132185150626SVictor Lu #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg), 0)
132285150626SVictor Lu #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v), 0)
1323c68dbcd8Schen gong
1324421a2a30SMonk Liu #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1325421a2a30SMonk Liu #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1326421a2a30SMonk Liu
1327f7ee1874SHawking Zhang #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1328f7ee1874SHawking Zhang #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1329f7ee1874SHawking Zhang #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
133097b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
133197b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
133285150626SVictor Lu #define RREG32_XCC(reg, inst) amdgpu_device_xcc_rreg(adev, (reg), 0, inst)
133385150626SVictor Lu #define WREG32_XCC(reg, v, inst) amdgpu_device_xcc_wreg(adev, (reg), (v), 0, inst)
133497b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
133597b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
133636b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
133736b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
13380c552ed3SLe Ma #define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg))
13390c552ed3SLe Ma #define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v))
13404fa1c6a6STao Zhou #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
13414fa1c6a6STao Zhou #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1342a76b2870SCandice Li #define RREG64_PCIE_EXT(reg) adev->pcie_rreg64_ext(adev, (reg))
1343a76b2870SCandice Li #define WREG64_PCIE_EXT(reg, v) adev->pcie_wreg64_ext(adev, (reg), (v))
134497b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
134597b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
134697b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
134797b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
134897b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
134997b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1350ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1351ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
135216abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
135316abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
135497b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
135597b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
135697b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \
135797b2e202SAlex Deucher do { \
135897b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \
135997b2e202SAlex Deucher tmp_ &= (mask); \
136097b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \
136197b2e202SAlex Deucher WREG32(reg, tmp_); \
136297b2e202SAlex Deucher } while (0)
136397b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
136497b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
136597b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \
136697b2e202SAlex Deucher do { \
136797b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \
136897b2e202SAlex Deucher tmp_ &= (mask); \
136997b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \
137097b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \
137197b2e202SAlex Deucher } while (0)
1372fb40bcebSAlex Jivin
1373fb40bcebSAlex Jivin #define WREG32_SMC_P(_Reg, _Val, _Mask) \
1374fb40bcebSAlex Jivin do { \
1375fb40bcebSAlex Jivin u32 tmp = RREG32_SMC(_Reg); \
1376fb40bcebSAlex Jivin tmp &= (_Mask); \
1377fb40bcebSAlex Jivin tmp |= ((_Val) & ~(_Mask)); \
1378fb40bcebSAlex Jivin WREG32_SMC(_Reg, tmp); \
1379fb40bcebSAlex Jivin } while (0)
1380fb40bcebSAlex Jivin
1381f7ee1874SHawking Zhang #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
138297b2e202SAlex Deucher
138397b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
138497b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
138597b2e202SAlex Deucher
138697b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \
138797b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
138897b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
138997b2e202SAlex Deucher
139097b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \
139197b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
139297b2e202SAlex Deucher
139361cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \
139461cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
139561cb8cefSTom St Denis
1396ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1397ccaf3574STom St Denis WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1398ccaf3574STom St Denis
1399cce4febbSHawking Zhang #define AMDGPU_GET_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> (l))
140097b2e202SAlex Deucher /*
140197b2e202SAlex Deucher * BIOS helpers.
140297b2e202SAlex Deucher */
140397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
140497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
140597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
140697b2e202SAlex Deucher
140797b2e202SAlex Deucher /*
140897b2e202SAlex Deucher * ASICs macro.
140997b2e202SAlex Deucher */
1410b336c681SLikun Gao #define amdgpu_asic_set_vga_state(adev, state) \
1411b336c681SLikun Gao ((adev)->asic_funcs->set_vga_state ? (adev)->asic_funcs->set_vga_state((adev), (state)) : 0)
141297b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
14130cf3c64fSAlex Deucher #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
141497b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
141597b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
141697b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1417841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1418841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1419841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
142097b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
14217946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
142297b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1423bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1424455d40c9SLikun Gao #define amdgpu_asic_flush_hdp(adev, r) \
1425455d40c9SLikun Gao ((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
1426455d40c9SLikun Gao #define amdgpu_asic_invalidate_hdp(adev, r) \
1427563fcfbfSLikun Gao ((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \
1428418431bcSLijo Lazar ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : (void)0))
142969070690SAlex Deucher #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
14305253163aSOak Zeng #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1431b45e18acSKent Russell #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
143244401889SAlex Deucher #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1433dcea6e65SKent Russell #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
143469d5436dSAlex Deucher #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
14359737a923SAlex Deucher #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1436f2b75bc2SEvan Quan #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1437f2b75bc2SEvan Quan ((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
14389269bf18SAlex Deucher #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
143969d5436dSAlex Deucher
14402b6b29f3SSrinivasan Shanmugam #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter))
144197b2e202SAlex Deucher
1442b579ea63SLijo Lazar #define BIT_MASK_UPPER(i) ((i) >= BITS_PER_LONG ? 0 : ~0UL << (i))
1443dd1a02e2SLijo Lazar #define for_each_inst(i, inst_mask) \
1444b579ea63SLijo Lazar for (i = ffs(inst_mask); i-- != 0; \
1445b579ea63SLijo Lazar i = ffs(inst_mask & BIT_MASK_UPPER(i + 1)))
1446dd1a02e2SLijo Lazar
144797b2e202SAlex Deucher /* Common functions */
14489a1cddd6Sjqdeng bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
144912938fadSChristian König bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
14505f152b5eSAlex Deucher int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1451f1549c09SLikun Gao struct amdgpu_job *job,
1452f1549c09SLikun Gao struct amdgpu_reset_context *reset_context);
14538111c387SAlex Deucher void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1454af484df8SAlex Deucher int amdgpu_device_pci_reset(struct amdgpu_device *adev);
145539c640c0SAlex Deucher bool amdgpu_device_need_post(struct amdgpu_device *adev);
1456bb0f8429SMario Limonciello bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev);
14570ab5d711SMario Limonciello bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1458d5fc5e82SChunming Zhou
145900f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
146000f06b24SJohn Brooks u64 num_vis_bytes);
1461d6895ad3SChristian König int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
14629c3f2b54SAlex Deucher void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
146397b2e202SAlex Deucher const u32 *registers,
146497b2e202SAlex Deucher const u32 array_size);
146597b2e202SAlex Deucher
14665c03e584SFeifei Xu int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1467b98c6299SAlex Deucher bool amdgpu_device_supports_atpx(struct drm_device *dev);
1468b98c6299SAlex Deucher bool amdgpu_device_supports_px(struct drm_device *dev);
146931af062aSAlex Deucher bool amdgpu_device_supports_boco(struct drm_device *dev);
14703fa8f89dSSathishkumar S bool amdgpu_device_supports_smart_shift(struct drm_device *dev);
1471b2207dc6SMa Jun int amdgpu_device_supports_baco(struct drm_device *dev);
147213478532SMa Jun void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev);
1473992af942SJonathan Kim bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1474992af942SJonathan Kim struct amdgpu_device *peer_adev);
1475361dbd01SAlex Deucher int amdgpu_device_baco_enter(struct drm_device *dev);
1476361dbd01SAlex Deucher int amdgpu_device_baco_exit(struct drm_device *dev);
1477992af942SJonathan Kim
1478810085ddSEric Huang void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1479810085ddSEric Huang struct amdgpu_ring *ring);
1480810085ddSEric Huang void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1481810085ddSEric Huang struct amdgpu_ring *ring);
1482810085ddSEric Huang
148334f3a4a9SLang Yu void amdgpu_device_halt(struct amdgpu_device *adev);
148486700a40SXiaojian Du u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
148586700a40SXiaojian Du u32 reg);
148686700a40SXiaojian Du void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
148786700a40SXiaojian Du u32 reg, u32 v);
1488a6328c9cSChristian König struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev);
148968ce8b24SChristian König struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
149068ce8b24SChristian König struct dma_fence *gang);
1491bd22e44aSChristian König struct dma_fence *amdgpu_device_enforce_isolation(struct amdgpu_device *adev,
1492bd22e44aSChristian König struct amdgpu_ring *ring,
1493bd22e44aSChristian König struct amdgpu_job *job);
1494220c8cc8SAlex Deucher bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev);
14956c8d1f4bS[email protected] ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring);
14966c8d1f4bS[email protected] ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset);
149734f3a4a9SLang Yu
149897b2e202SAlex Deucher /* atpx handler */
149997b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
150097b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
150197b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
1502a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void);
15032f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void);
1504714f88e0SAlex Xie bool amdgpu_has_atpx(void);
150597b2e202SAlex Deucher #else
amdgpu_register_atpx_handler(void)150697b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
amdgpu_unregister_atpx_handler(void)150797b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
amdgpu_has_atpx_dgpu_power_cntl(void)1508a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
amdgpu_is_atpx_hybrid(void)15092f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
amdgpu_has_atpx(void)1510714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; }
151197b2e202SAlex Deucher #endif
151297b2e202SAlex Deucher
151397b2e202SAlex Deucher /*
151497b2e202SAlex Deucher * KMS
151597b2e202SAlex Deucher */
151697b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1517f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl;
151897b2e202SAlex Deucher
15198aba21b7SLuben Tuikov int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
152011b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev);
152197b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
152297b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
152397b2e202SAlex Deucher struct drm_file *file_priv);
152472c8c97bSAndrey Grodzovsky void amdgpu_driver_release_kms(struct drm_device *dev);
152572c8c97bSAndrey Grodzovsky
1526cdd61df6SAlex Deucher int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
15275095d541SMario Limonciello int amdgpu_device_prepare(struct drm_device *dev);
1528de185019SAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1529de185019SAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1530e3eff4b5SThomas Zimmermann u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1531e3eff4b5SThomas Zimmermann int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1532e3eff4b5SThomas Zimmermann void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1533b1246bd4SLuben Tuikov int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1534b1246bd4SLuben Tuikov struct drm_file *filp);
153597b2e202SAlex Deucher
153697b2e202SAlex Deucher /*
153797b2e202SAlex Deucher * functions used by amdgpu_encoder.c
153897b2e202SAlex Deucher */
153997b2e202SAlex Deucher struct amdgpu_afmt_acr {
154097b2e202SAlex Deucher u32 clock;
154197b2e202SAlex Deucher
154297b2e202SAlex Deucher int n_32khz;
154397b2e202SAlex Deucher int cts_32khz;
154497b2e202SAlex Deucher
154597b2e202SAlex Deucher int n_44_1khz;
154697b2e202SAlex Deucher int cts_44_1khz;
154797b2e202SAlex Deucher
154897b2e202SAlex Deucher int n_48khz;
154997b2e202SAlex Deucher int cts_48khz;
155097b2e202SAlex Deucher
155197b2e202SAlex Deucher };
155297b2e202SAlex Deucher
155397b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
155497b2e202SAlex Deucher
155597b2e202SAlex Deucher /* amdgpu_acpi.c */
15563fa8f89dSSathishkumar S
1557fa0497c3SLijo Lazar struct amdgpu_numa_info {
1558fa0497c3SLijo Lazar uint64_t size;
1559fa0497c3SLijo Lazar int pxm;
1560fa0497c3SLijo Lazar int nid;
1561fa0497c3SLijo Lazar };
1562fa0497c3SLijo Lazar
15633fa8f89dSSathishkumar S /* ATCS Device/Driver State */
15643fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DEV_STATE_D0 0
15653fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT 3
15663fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DRV_STATE_OPR 0
15673fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR 1
15683fa8f89dSSathishkumar S
156997b2e202SAlex Deucher #if defined(CONFIG_ACPI)
157097b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
157197b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
157297b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
157316eb48c6SSathishkumar S bool amdgpu_acpi_is_power_shift_control_supported(void);
157497b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
157597b2e202SAlex Deucher u8 perf_req, bool advertise);
157616eb48c6SSathishkumar S int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
157716eb48c6SSathishkumar S u8 dev_state, bool drv_state);
15783fa8f89dSSathishkumar S int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state);
157997b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
15806e018822SLijo Lazar int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, u64 *tmr_offset,
15816e018822SLijo Lazar u64 *tmr_size);
1582fa0497c3SLijo Lazar int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, int xcc_id,
1583fa0497c3SLijo Lazar struct amdgpu_numa_info *numa_info);
1584206bbafeSDavid Francis
1585f9b7f370SAlex Deucher void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1586aaee0ce4STim Huang bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev);
1587f9b7f370SAlex Deucher void amdgpu_acpi_detect(void);
15884d5275abSLijo Lazar void amdgpu_acpi_release(void);
158997b2e202SAlex Deucher #else
amdgpu_acpi_init(struct amdgpu_device * adev)159097b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
amdgpu_acpi_get_tmr_info(struct amdgpu_device * adev,u64 * tmr_offset,u64 * tmr_size)15916e018822SLijo Lazar static inline int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev,
15926e018822SLijo Lazar u64 *tmr_offset, u64 *tmr_size)
15936e018822SLijo Lazar {
15946e018822SLijo Lazar return -EINVAL;
15956e018822SLijo Lazar }
amdgpu_acpi_get_mem_info(struct amdgpu_device * adev,int xcc_id,struct amdgpu_numa_info * numa_info)1596fa0497c3SLijo Lazar static inline int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev,
1597fa0497c3SLijo Lazar int xcc_id,
1598fa0497c3SLijo Lazar struct amdgpu_numa_info *numa_info)
1599fa0497c3SLijo Lazar {
1600fa0497c3SLijo Lazar return -EINVAL;
1601fa0497c3SLijo Lazar }
amdgpu_acpi_fini(struct amdgpu_device * adev)160297b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
amdgpu_acpi_should_gpu_reset(struct amdgpu_device * adev)1603aaee0ce4STim Huang static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; }
amdgpu_acpi_detect(void)1604f9b7f370SAlex Deucher static inline void amdgpu_acpi_detect(void) { }
amdgpu_acpi_release(void)16054d5275abSLijo Lazar static inline void amdgpu_acpi_release(void) { }
amdgpu_acpi_is_power_shift_control_supported(void)160616eb48c6SSathishkumar S static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
amdgpu_acpi_power_shift_control(struct amdgpu_device * adev,u8 dev_state,bool drv_state)160716eb48c6SSathishkumar S static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
160816eb48c6SSathishkumar S u8 dev_state, bool drv_state) { return 0; }
amdgpu_acpi_smart_shift_update(struct drm_device * dev,enum amdgpu_ss ss_state)16093fa8f89dSSathishkumar S static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev,
16103fa8f89dSSathishkumar S enum amdgpu_ss ss_state) { return 0; }
amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps * caps)16112fe87f54SMario Limonciello static inline void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps) { }
161297b2e202SAlex Deucher #endif
161397b2e202SAlex Deucher
1614f588a1bbSMario Limonciello #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
161518b66aceSMario Limonciello bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
1616f588a1bbSMario Limonciello bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1617f588a1bbSMario Limonciello #else
amdgpu_acpi_is_s0ix_active(struct amdgpu_device * adev)1618f588a1bbSMario Limonciello static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
amdgpu_acpi_is_s3_active(struct amdgpu_device * adev)161918b66aceSMario Limonciello static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1620f588a1bbSMario Limonciello #endif
1621f588a1bbSMario Limonciello
1622fdafb359SEvan Quan void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1623fdafb359SEvan Quan void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1624fdafb359SEvan Quan
1625c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1626c9a6b82fSAndrey Grodzovsky pci_channel_state_t state);
1627c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1628c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1629c9a6b82fSAndrey Grodzovsky void amdgpu_pci_resume(struct pci_dev *pdev);
1630c9a6b82fSAndrey Grodzovsky
1631c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1632c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1633c1dd4aa6SAndrey Grodzovsky
163456b53c0bSDennis Li bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
163556b53c0bSDennis Li
16365d89bb2dSLijo Lazar int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
16375d89bb2dSLijo Lazar enum amd_clockgating_state state);
16385d89bb2dSLijo Lazar int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
16395d89bb2dSLijo Lazar enum amd_powergating_state state);
16405d89bb2dSLijo Lazar
amdgpu_device_has_timeouts_enabled(struct amdgpu_device * adev)1641400ef298SJonathan Kim static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1642400ef298SJonathan Kim {
1643400ef298SJonathan Kim return amdgpu_gpu_recovery != 0 &&
1644400ef298SJonathan Kim adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1645400ef298SJonathan Kim adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1646400ef298SJonathan Kim adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1647400ef298SJonathan Kim adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1648400ef298SJonathan Kim }
1649400ef298SJonathan Kim
165097b2e202SAlex Deucher #include "amdgpu_object.h"
1651e4cf4bf5SJonathan Kim
amdgpu_is_tmz(struct amdgpu_device * adev)1652c6252390SLuben Tuikov static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1653c6252390SLuben Tuikov {
1654c6252390SLuben Tuikov return adev->gmc.tmz_enabled;
1655c6252390SLuben Tuikov }
1656e4cf4bf5SJonathan Kim
165789a7a870SAndrey Grodzovsky int amdgpu_in_reset(struct amdgpu_device *adev);
165889a7a870SAndrey Grodzovsky
1659f9acfafcSSrinivasan Shanmugam extern const struct attribute_group amdgpu_vram_mgr_attr_group;
1660f9acfafcSSrinivasan Shanmugam extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
1661f9acfafcSSrinivasan Shanmugam extern const struct attribute_group amdgpu_flash_attr_group;
1662f9acfafcSSrinivasan Shanmugam
166314f2fe34SLijo Lazar void amdgpu_set_init_level(struct amdgpu_device *adev,
166414f2fe34SLijo Lazar enum amdgpu_init_lvl_id lvl);
1665c6252390SLuben Tuikov #endif
1666