109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d88b1397SPeter Ujfalusi #include <linux/delay.h>
3d88b1397SPeter Ujfalusi #include <linux/dmaengine.h>
4d88b1397SPeter Ujfalusi #include <linux/dma-mapping.h>
5d88b1397SPeter Ujfalusi #include <linux/platform_device.h>
6d88b1397SPeter Ujfalusi #include <linux/module.h>
7d88b1397SPeter Ujfalusi #include <linux/of.h>
8d88b1397SPeter Ujfalusi #include <linux/slab.h>
9d88b1397SPeter Ujfalusi #include <linux/of_dma.h>
10d88b1397SPeter Ujfalusi #include <linux/of_irq.h>
11d88b1397SPeter Ujfalusi #include <linux/dmapool.h>
12d88b1397SPeter Ujfalusi #include <linux/interrupt.h>
13d88b1397SPeter Ujfalusi #include <linux/of_address.h>
14d88b1397SPeter Ujfalusi #include <linux/pm_runtime.h>
15d88b1397SPeter Ujfalusi #include "../dmaengine.h"
16d88b1397SPeter Ujfalusi
17d88b1397SPeter Ujfalusi #define DESC_TYPE 27
18d88b1397SPeter Ujfalusi #define DESC_TYPE_HOST 0x10
19d88b1397SPeter Ujfalusi #define DESC_TYPE_TEARD 0x13
20d88b1397SPeter Ujfalusi
21d88b1397SPeter Ujfalusi #define TD_DESC_IS_RX (1 << 16)
22d88b1397SPeter Ujfalusi #define TD_DESC_DMA_NUM 10
23d88b1397SPeter Ujfalusi
24d88b1397SPeter Ujfalusi #define DESC_LENGTH_BITS_NUM 21
25d88b1397SPeter Ujfalusi
26d88b1397SPeter Ujfalusi #define DESC_TYPE_USB (5 << 26)
27d88b1397SPeter Ujfalusi #define DESC_PD_COMPLETE (1 << 31)
28d88b1397SPeter Ujfalusi
29d88b1397SPeter Ujfalusi /* DMA engine */
30d88b1397SPeter Ujfalusi #define DMA_TDFDQ 4
31d88b1397SPeter Ujfalusi #define DMA_TXGCR(x) (0x800 + (x) * 0x20)
32d88b1397SPeter Ujfalusi #define DMA_RXGCR(x) (0x808 + (x) * 0x20)
33d88b1397SPeter Ujfalusi #define RXHPCRA0 4
34d88b1397SPeter Ujfalusi
35d88b1397SPeter Ujfalusi #define GCR_CHAN_ENABLE (1 << 31)
36d88b1397SPeter Ujfalusi #define GCR_TEARDOWN (1 << 30)
37d88b1397SPeter Ujfalusi #define GCR_STARV_RETRY (1 << 24)
38d88b1397SPeter Ujfalusi #define GCR_DESC_TYPE_HOST (1 << 14)
39d88b1397SPeter Ujfalusi
40d88b1397SPeter Ujfalusi /* DMA scheduler */
41d88b1397SPeter Ujfalusi #define DMA_SCHED_CTRL 0
42d88b1397SPeter Ujfalusi #define DMA_SCHED_CTRL_EN (1 << 31)
43d88b1397SPeter Ujfalusi #define DMA_SCHED_WORD(x) ((x) * 4 + 0x800)
44d88b1397SPeter Ujfalusi
45d88b1397SPeter Ujfalusi #define SCHED_ENTRY0_CHAN(x) ((x) << 0)
46d88b1397SPeter Ujfalusi #define SCHED_ENTRY0_IS_RX (1 << 7)
47d88b1397SPeter Ujfalusi
48d88b1397SPeter Ujfalusi #define SCHED_ENTRY1_CHAN(x) ((x) << 8)
49d88b1397SPeter Ujfalusi #define SCHED_ENTRY1_IS_RX (1 << 15)
50d88b1397SPeter Ujfalusi
51d88b1397SPeter Ujfalusi #define SCHED_ENTRY2_CHAN(x) ((x) << 16)
52d88b1397SPeter Ujfalusi #define SCHED_ENTRY2_IS_RX (1 << 23)
53d88b1397SPeter Ujfalusi
54d88b1397SPeter Ujfalusi #define SCHED_ENTRY3_CHAN(x) ((x) << 24)
55d88b1397SPeter Ujfalusi #define SCHED_ENTRY3_IS_RX (1 << 31)
56d88b1397SPeter Ujfalusi
57d88b1397SPeter Ujfalusi /* Queue manager */
58d88b1397SPeter Ujfalusi /* 4 KiB of memory for descriptors, 2 for each endpoint */
59d88b1397SPeter Ujfalusi #define ALLOC_DECS_NUM 128
60d88b1397SPeter Ujfalusi #define DESCS_AREAS 1
61d88b1397SPeter Ujfalusi #define TOTAL_DESCS_NUM (ALLOC_DECS_NUM * DESCS_AREAS)
62d88b1397SPeter Ujfalusi #define QMGR_SCRATCH_SIZE (TOTAL_DESCS_NUM * 4)
63d88b1397SPeter Ujfalusi
64d88b1397SPeter Ujfalusi #define QMGR_LRAM0_BASE 0x80
65d88b1397SPeter Ujfalusi #define QMGR_LRAM_SIZE 0x84
66d88b1397SPeter Ujfalusi #define QMGR_LRAM1_BASE 0x88
67d88b1397SPeter Ujfalusi #define QMGR_MEMBASE(x) (0x1000 + (x) * 0x10)
68d88b1397SPeter Ujfalusi #define QMGR_MEMCTRL(x) (0x1004 + (x) * 0x10)
69d88b1397SPeter Ujfalusi #define QMGR_MEMCTRL_IDX_SH 16
70d88b1397SPeter Ujfalusi #define QMGR_MEMCTRL_DESC_SH 8
71d88b1397SPeter Ujfalusi
72d88b1397SPeter Ujfalusi #define QMGR_PEND(x) (0x90 + (x) * 4)
73d88b1397SPeter Ujfalusi
74d88b1397SPeter Ujfalusi #define QMGR_PENDING_SLOT_Q(x) (x / 32)
75d88b1397SPeter Ujfalusi #define QMGR_PENDING_BIT_Q(x) (x % 32)
76d88b1397SPeter Ujfalusi
77d88b1397SPeter Ujfalusi #define QMGR_QUEUE_A(n) (0x2000 + (n) * 0x10)
78d88b1397SPeter Ujfalusi #define QMGR_QUEUE_B(n) (0x2004 + (n) * 0x10)
79d88b1397SPeter Ujfalusi #define QMGR_QUEUE_C(n) (0x2008 + (n) * 0x10)
80d88b1397SPeter Ujfalusi #define QMGR_QUEUE_D(n) (0x200c + (n) * 0x10)
81d88b1397SPeter Ujfalusi
82d88b1397SPeter Ujfalusi /* Packet Descriptor */
83d88b1397SPeter Ujfalusi #define PD2_ZERO_LENGTH (1 << 19)
84d88b1397SPeter Ujfalusi
85d88b1397SPeter Ujfalusi struct cppi41_channel {
86d88b1397SPeter Ujfalusi struct dma_chan chan;
87d88b1397SPeter Ujfalusi struct dma_async_tx_descriptor txd;
88d88b1397SPeter Ujfalusi struct cppi41_dd *cdd;
89d88b1397SPeter Ujfalusi struct cppi41_desc *desc;
90d88b1397SPeter Ujfalusi dma_addr_t desc_phys;
91d88b1397SPeter Ujfalusi void __iomem *gcr_reg;
92d88b1397SPeter Ujfalusi int is_tx;
93d88b1397SPeter Ujfalusi u32 residue;
94d88b1397SPeter Ujfalusi
95d88b1397SPeter Ujfalusi unsigned int q_num;
96d88b1397SPeter Ujfalusi unsigned int q_comp_num;
97d88b1397SPeter Ujfalusi unsigned int port_num;
98d88b1397SPeter Ujfalusi
99d88b1397SPeter Ujfalusi unsigned td_retry;
100d88b1397SPeter Ujfalusi unsigned td_queued:1;
101d88b1397SPeter Ujfalusi unsigned td_seen:1;
102d88b1397SPeter Ujfalusi unsigned td_desc_seen:1;
103d88b1397SPeter Ujfalusi
104d88b1397SPeter Ujfalusi struct list_head node; /* Node for pending list */
105d88b1397SPeter Ujfalusi };
106d88b1397SPeter Ujfalusi
107d88b1397SPeter Ujfalusi struct cppi41_desc {
108d88b1397SPeter Ujfalusi u32 pd0;
109d88b1397SPeter Ujfalusi u32 pd1;
110d88b1397SPeter Ujfalusi u32 pd2;
111d88b1397SPeter Ujfalusi u32 pd3;
112d88b1397SPeter Ujfalusi u32 pd4;
113d88b1397SPeter Ujfalusi u32 pd5;
114d88b1397SPeter Ujfalusi u32 pd6;
115d88b1397SPeter Ujfalusi u32 pd7;
116d88b1397SPeter Ujfalusi } __aligned(32);
117d88b1397SPeter Ujfalusi
118d88b1397SPeter Ujfalusi struct chan_queues {
119d88b1397SPeter Ujfalusi u16 submit;
120d88b1397SPeter Ujfalusi u16 complete;
121d88b1397SPeter Ujfalusi };
122d88b1397SPeter Ujfalusi
123d88b1397SPeter Ujfalusi struct cppi41_dd {
124d88b1397SPeter Ujfalusi struct dma_device ddev;
125d88b1397SPeter Ujfalusi
126d88b1397SPeter Ujfalusi void *qmgr_scratch;
127d88b1397SPeter Ujfalusi dma_addr_t scratch_phys;
128d88b1397SPeter Ujfalusi
129d88b1397SPeter Ujfalusi struct cppi41_desc *cd;
130d88b1397SPeter Ujfalusi dma_addr_t descs_phys;
131d88b1397SPeter Ujfalusi u32 first_td_desc;
132d88b1397SPeter Ujfalusi struct cppi41_channel *chan_busy[ALLOC_DECS_NUM];
133d88b1397SPeter Ujfalusi
134d88b1397SPeter Ujfalusi void __iomem *ctrl_mem;
135d88b1397SPeter Ujfalusi void __iomem *sched_mem;
136d88b1397SPeter Ujfalusi void __iomem *qmgr_mem;
137d88b1397SPeter Ujfalusi unsigned int irq;
138d88b1397SPeter Ujfalusi const struct chan_queues *queues_rx;
139d88b1397SPeter Ujfalusi const struct chan_queues *queues_tx;
140d88b1397SPeter Ujfalusi struct chan_queues td_queue;
141d88b1397SPeter Ujfalusi u16 first_completion_queue;
142d88b1397SPeter Ujfalusi u16 qmgr_num_pend;
143d88b1397SPeter Ujfalusi u32 n_chans;
144d88b1397SPeter Ujfalusi u8 platform;
145d88b1397SPeter Ujfalusi
146d88b1397SPeter Ujfalusi struct list_head pending; /* Pending queued transfers */
147d88b1397SPeter Ujfalusi spinlock_t lock; /* Lock for pending list */
148d88b1397SPeter Ujfalusi
149d88b1397SPeter Ujfalusi /* context for suspend/resume */
150d88b1397SPeter Ujfalusi unsigned int dma_tdfdq;
151d88b1397SPeter Ujfalusi
152d88b1397SPeter Ujfalusi bool is_suspended;
153d88b1397SPeter Ujfalusi };
154d88b1397SPeter Ujfalusi
155d88b1397SPeter Ujfalusi static struct chan_queues am335x_usb_queues_tx[] = {
156d88b1397SPeter Ujfalusi /* USB0 ENDP 1 */
157d88b1397SPeter Ujfalusi [ 0] = { .submit = 32, .complete = 93},
158d88b1397SPeter Ujfalusi [ 1] = { .submit = 34, .complete = 94},
159d88b1397SPeter Ujfalusi [ 2] = { .submit = 36, .complete = 95},
160d88b1397SPeter Ujfalusi [ 3] = { .submit = 38, .complete = 96},
161d88b1397SPeter Ujfalusi [ 4] = { .submit = 40, .complete = 97},
162d88b1397SPeter Ujfalusi [ 5] = { .submit = 42, .complete = 98},
163d88b1397SPeter Ujfalusi [ 6] = { .submit = 44, .complete = 99},
164d88b1397SPeter Ujfalusi [ 7] = { .submit = 46, .complete = 100},
165d88b1397SPeter Ujfalusi [ 8] = { .submit = 48, .complete = 101},
166d88b1397SPeter Ujfalusi [ 9] = { .submit = 50, .complete = 102},
167d88b1397SPeter Ujfalusi [10] = { .submit = 52, .complete = 103},
168d88b1397SPeter Ujfalusi [11] = { .submit = 54, .complete = 104},
169d88b1397SPeter Ujfalusi [12] = { .submit = 56, .complete = 105},
170d88b1397SPeter Ujfalusi [13] = { .submit = 58, .complete = 106},
171d88b1397SPeter Ujfalusi [14] = { .submit = 60, .complete = 107},
172d88b1397SPeter Ujfalusi
173d88b1397SPeter Ujfalusi /* USB1 ENDP1 */
174d88b1397SPeter Ujfalusi [15] = { .submit = 62, .complete = 125},
175d88b1397SPeter Ujfalusi [16] = { .submit = 64, .complete = 126},
176d88b1397SPeter Ujfalusi [17] = { .submit = 66, .complete = 127},
177d88b1397SPeter Ujfalusi [18] = { .submit = 68, .complete = 128},
178d88b1397SPeter Ujfalusi [19] = { .submit = 70, .complete = 129},
179d88b1397SPeter Ujfalusi [20] = { .submit = 72, .complete = 130},
180d88b1397SPeter Ujfalusi [21] = { .submit = 74, .complete = 131},
181d88b1397SPeter Ujfalusi [22] = { .submit = 76, .complete = 132},
182d88b1397SPeter Ujfalusi [23] = { .submit = 78, .complete = 133},
183d88b1397SPeter Ujfalusi [24] = { .submit = 80, .complete = 134},
184d88b1397SPeter Ujfalusi [25] = { .submit = 82, .complete = 135},
185d88b1397SPeter Ujfalusi [26] = { .submit = 84, .complete = 136},
186d88b1397SPeter Ujfalusi [27] = { .submit = 86, .complete = 137},
187d88b1397SPeter Ujfalusi [28] = { .submit = 88, .complete = 138},
188d88b1397SPeter Ujfalusi [29] = { .submit = 90, .complete = 139},
189d88b1397SPeter Ujfalusi };
190d88b1397SPeter Ujfalusi
191d88b1397SPeter Ujfalusi static const struct chan_queues am335x_usb_queues_rx[] = {
192d88b1397SPeter Ujfalusi /* USB0 ENDP 1 */
193d88b1397SPeter Ujfalusi [ 0] = { .submit = 1, .complete = 109},
194d88b1397SPeter Ujfalusi [ 1] = { .submit = 2, .complete = 110},
195d88b1397SPeter Ujfalusi [ 2] = { .submit = 3, .complete = 111},
196d88b1397SPeter Ujfalusi [ 3] = { .submit = 4, .complete = 112},
197d88b1397SPeter Ujfalusi [ 4] = { .submit = 5, .complete = 113},
198d88b1397SPeter Ujfalusi [ 5] = { .submit = 6, .complete = 114},
199d88b1397SPeter Ujfalusi [ 6] = { .submit = 7, .complete = 115},
200d88b1397SPeter Ujfalusi [ 7] = { .submit = 8, .complete = 116},
201d88b1397SPeter Ujfalusi [ 8] = { .submit = 9, .complete = 117},
202d88b1397SPeter Ujfalusi [ 9] = { .submit = 10, .complete = 118},
203d88b1397SPeter Ujfalusi [10] = { .submit = 11, .complete = 119},
204d88b1397SPeter Ujfalusi [11] = { .submit = 12, .complete = 120},
205d88b1397SPeter Ujfalusi [12] = { .submit = 13, .complete = 121},
206d88b1397SPeter Ujfalusi [13] = { .submit = 14, .complete = 122},
207d88b1397SPeter Ujfalusi [14] = { .submit = 15, .complete = 123},
208d88b1397SPeter Ujfalusi
209d88b1397SPeter Ujfalusi /* USB1 ENDP 1 */
210d88b1397SPeter Ujfalusi [15] = { .submit = 16, .complete = 141},
211d88b1397SPeter Ujfalusi [16] = { .submit = 17, .complete = 142},
212d88b1397SPeter Ujfalusi [17] = { .submit = 18, .complete = 143},
213d88b1397SPeter Ujfalusi [18] = { .submit = 19, .complete = 144},
214d88b1397SPeter Ujfalusi [19] = { .submit = 20, .complete = 145},
215d88b1397SPeter Ujfalusi [20] = { .submit = 21, .complete = 146},
216d88b1397SPeter Ujfalusi [21] = { .submit = 22, .complete = 147},
217d88b1397SPeter Ujfalusi [22] = { .submit = 23, .complete = 148},
218d88b1397SPeter Ujfalusi [23] = { .submit = 24, .complete = 149},
219d88b1397SPeter Ujfalusi [24] = { .submit = 25, .complete = 150},
220d88b1397SPeter Ujfalusi [25] = { .submit = 26, .complete = 151},
221d88b1397SPeter Ujfalusi [26] = { .submit = 27, .complete = 152},
222d88b1397SPeter Ujfalusi [27] = { .submit = 28, .complete = 153},
223d88b1397SPeter Ujfalusi [28] = { .submit = 29, .complete = 154},
224d88b1397SPeter Ujfalusi [29] = { .submit = 30, .complete = 155},
225d88b1397SPeter Ujfalusi };
226d88b1397SPeter Ujfalusi
227d88b1397SPeter Ujfalusi static const struct chan_queues da8xx_usb_queues_tx[] = {
228d88b1397SPeter Ujfalusi [0] = { .submit = 16, .complete = 24},
229d88b1397SPeter Ujfalusi [1] = { .submit = 18, .complete = 24},
230d88b1397SPeter Ujfalusi [2] = { .submit = 20, .complete = 24},
231d88b1397SPeter Ujfalusi [3] = { .submit = 22, .complete = 24},
232d88b1397SPeter Ujfalusi };
233d88b1397SPeter Ujfalusi
234d88b1397SPeter Ujfalusi static const struct chan_queues da8xx_usb_queues_rx[] = {
235d88b1397SPeter Ujfalusi [0] = { .submit = 1, .complete = 26},
236d88b1397SPeter Ujfalusi [1] = { .submit = 3, .complete = 26},
237d88b1397SPeter Ujfalusi [2] = { .submit = 5, .complete = 26},
238d88b1397SPeter Ujfalusi [3] = { .submit = 7, .complete = 26},
239d88b1397SPeter Ujfalusi };
240d88b1397SPeter Ujfalusi
241d88b1397SPeter Ujfalusi struct cppi_glue_infos {
242d88b1397SPeter Ujfalusi const struct chan_queues *queues_rx;
243d88b1397SPeter Ujfalusi const struct chan_queues *queues_tx;
244d88b1397SPeter Ujfalusi struct chan_queues td_queue;
245d88b1397SPeter Ujfalusi u16 first_completion_queue;
246d88b1397SPeter Ujfalusi u16 qmgr_num_pend;
247d88b1397SPeter Ujfalusi };
248d88b1397SPeter Ujfalusi
to_cpp41_chan(struct dma_chan * c)249d88b1397SPeter Ujfalusi static struct cppi41_channel *to_cpp41_chan(struct dma_chan *c)
250d88b1397SPeter Ujfalusi {
251d88b1397SPeter Ujfalusi return container_of(c, struct cppi41_channel, chan);
252d88b1397SPeter Ujfalusi }
253d88b1397SPeter Ujfalusi
desc_to_chan(struct cppi41_dd * cdd,u32 desc)254d88b1397SPeter Ujfalusi static struct cppi41_channel *desc_to_chan(struct cppi41_dd *cdd, u32 desc)
255d88b1397SPeter Ujfalusi {
256d88b1397SPeter Ujfalusi struct cppi41_channel *c;
257d88b1397SPeter Ujfalusi u32 descs_size;
258d88b1397SPeter Ujfalusi u32 desc_num;
259d88b1397SPeter Ujfalusi
260d88b1397SPeter Ujfalusi descs_size = sizeof(struct cppi41_desc) * ALLOC_DECS_NUM;
261d88b1397SPeter Ujfalusi
262d88b1397SPeter Ujfalusi if (!((desc >= cdd->descs_phys) &&
263d88b1397SPeter Ujfalusi (desc < (cdd->descs_phys + descs_size)))) {
264d88b1397SPeter Ujfalusi return NULL;
265d88b1397SPeter Ujfalusi }
266d88b1397SPeter Ujfalusi
267d88b1397SPeter Ujfalusi desc_num = (desc - cdd->descs_phys) / sizeof(struct cppi41_desc);
268d88b1397SPeter Ujfalusi BUG_ON(desc_num >= ALLOC_DECS_NUM);
269d88b1397SPeter Ujfalusi c = cdd->chan_busy[desc_num];
270d88b1397SPeter Ujfalusi cdd->chan_busy[desc_num] = NULL;
271d88b1397SPeter Ujfalusi
272d88b1397SPeter Ujfalusi /* Usecount for chan_busy[], paired with push_desc_queue() */
273d88b1397SPeter Ujfalusi pm_runtime_put(cdd->ddev.dev);
274d88b1397SPeter Ujfalusi
275d88b1397SPeter Ujfalusi return c;
276d88b1397SPeter Ujfalusi }
277d88b1397SPeter Ujfalusi
cppi_writel(u32 val,void * __iomem * mem)278d88b1397SPeter Ujfalusi static void cppi_writel(u32 val, void *__iomem *mem)
279d88b1397SPeter Ujfalusi {
280d88b1397SPeter Ujfalusi __raw_writel(val, mem);
281d88b1397SPeter Ujfalusi }
282d88b1397SPeter Ujfalusi
cppi_readl(void * __iomem * mem)283d88b1397SPeter Ujfalusi static u32 cppi_readl(void *__iomem *mem)
284d88b1397SPeter Ujfalusi {
285d88b1397SPeter Ujfalusi return __raw_readl(mem);
286d88b1397SPeter Ujfalusi }
287d88b1397SPeter Ujfalusi
pd_trans_len(u32 val)288d88b1397SPeter Ujfalusi static u32 pd_trans_len(u32 val)
289d88b1397SPeter Ujfalusi {
290d88b1397SPeter Ujfalusi return val & ((1 << (DESC_LENGTH_BITS_NUM + 1)) - 1);
291d88b1397SPeter Ujfalusi }
292d88b1397SPeter Ujfalusi
cppi41_pop_desc(struct cppi41_dd * cdd,unsigned queue_num)293d88b1397SPeter Ujfalusi static u32 cppi41_pop_desc(struct cppi41_dd *cdd, unsigned queue_num)
294d88b1397SPeter Ujfalusi {
295d88b1397SPeter Ujfalusi u32 desc;
296d88b1397SPeter Ujfalusi
297d88b1397SPeter Ujfalusi desc = cppi_readl(cdd->qmgr_mem + QMGR_QUEUE_D(queue_num));
298d88b1397SPeter Ujfalusi desc &= ~0x1f;
299d88b1397SPeter Ujfalusi return desc;
300d88b1397SPeter Ujfalusi }
301d88b1397SPeter Ujfalusi
cppi41_irq(int irq,void * data)302d88b1397SPeter Ujfalusi static irqreturn_t cppi41_irq(int irq, void *data)
303d88b1397SPeter Ujfalusi {
304d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = data;
305d88b1397SPeter Ujfalusi u16 first_completion_queue = cdd->first_completion_queue;
306d88b1397SPeter Ujfalusi u16 qmgr_num_pend = cdd->qmgr_num_pend;
307d88b1397SPeter Ujfalusi struct cppi41_channel *c;
308d88b1397SPeter Ujfalusi int i;
309d88b1397SPeter Ujfalusi
310d88b1397SPeter Ujfalusi for (i = QMGR_PENDING_SLOT_Q(first_completion_queue); i < qmgr_num_pend;
311d88b1397SPeter Ujfalusi i++) {
312d88b1397SPeter Ujfalusi u32 val;
313d88b1397SPeter Ujfalusi u32 q_num;
314d88b1397SPeter Ujfalusi
315d88b1397SPeter Ujfalusi val = cppi_readl(cdd->qmgr_mem + QMGR_PEND(i));
316d88b1397SPeter Ujfalusi if (i == QMGR_PENDING_SLOT_Q(first_completion_queue) && val) {
317d88b1397SPeter Ujfalusi u32 mask;
3182ed4ba94STom Rix /* set corresponding bit for completion Q 93 */
319d88b1397SPeter Ujfalusi mask = 1 << QMGR_PENDING_BIT_Q(first_completion_queue);
320d88b1397SPeter Ujfalusi /* not set all bits for queues less than Q 93 */
321d88b1397SPeter Ujfalusi mask--;
322d88b1397SPeter Ujfalusi /* now invert and keep only Q 93+ set */
323d88b1397SPeter Ujfalusi val &= ~mask;
324d88b1397SPeter Ujfalusi }
325d88b1397SPeter Ujfalusi
326d88b1397SPeter Ujfalusi if (val)
327d88b1397SPeter Ujfalusi __iormb();
328d88b1397SPeter Ujfalusi
329d88b1397SPeter Ujfalusi while (val) {
330d88b1397SPeter Ujfalusi u32 desc, len;
331d88b1397SPeter Ujfalusi
332d88b1397SPeter Ujfalusi /*
333d88b1397SPeter Ujfalusi * This should never trigger, see the comments in
334d88b1397SPeter Ujfalusi * push_desc_queue()
335d88b1397SPeter Ujfalusi */
336d88b1397SPeter Ujfalusi WARN_ON(cdd->is_suspended);
337d88b1397SPeter Ujfalusi
338d88b1397SPeter Ujfalusi q_num = __fls(val);
339d88b1397SPeter Ujfalusi val &= ~(1 << q_num);
340d88b1397SPeter Ujfalusi q_num += 32 * i;
341d88b1397SPeter Ujfalusi desc = cppi41_pop_desc(cdd, q_num);
342d88b1397SPeter Ujfalusi c = desc_to_chan(cdd, desc);
343d88b1397SPeter Ujfalusi if (WARN_ON(!c)) {
344d88b1397SPeter Ujfalusi pr_err("%s() q %d desc %08x\n", __func__,
345d88b1397SPeter Ujfalusi q_num, desc);
346d88b1397SPeter Ujfalusi continue;
347d88b1397SPeter Ujfalusi }
348d88b1397SPeter Ujfalusi
349d88b1397SPeter Ujfalusi if (c->desc->pd2 & PD2_ZERO_LENGTH)
350d88b1397SPeter Ujfalusi len = 0;
351d88b1397SPeter Ujfalusi else
352d88b1397SPeter Ujfalusi len = pd_trans_len(c->desc->pd0);
353d88b1397SPeter Ujfalusi
354d88b1397SPeter Ujfalusi c->residue = pd_trans_len(c->desc->pd6) - len;
355d88b1397SPeter Ujfalusi dma_cookie_complete(&c->txd);
356d88b1397SPeter Ujfalusi dmaengine_desc_get_callback_invoke(&c->txd, NULL);
357d88b1397SPeter Ujfalusi }
358d88b1397SPeter Ujfalusi }
359d88b1397SPeter Ujfalusi return IRQ_HANDLED;
360d88b1397SPeter Ujfalusi }
361d88b1397SPeter Ujfalusi
cppi41_tx_submit(struct dma_async_tx_descriptor * tx)362d88b1397SPeter Ujfalusi static dma_cookie_t cppi41_tx_submit(struct dma_async_tx_descriptor *tx)
363d88b1397SPeter Ujfalusi {
364d88b1397SPeter Ujfalusi dma_cookie_t cookie;
365d88b1397SPeter Ujfalusi
366d88b1397SPeter Ujfalusi cookie = dma_cookie_assign(tx);
367d88b1397SPeter Ujfalusi
368d88b1397SPeter Ujfalusi return cookie;
369d88b1397SPeter Ujfalusi }
370d88b1397SPeter Ujfalusi
cppi41_dma_alloc_chan_resources(struct dma_chan * chan)371d88b1397SPeter Ujfalusi static int cppi41_dma_alloc_chan_resources(struct dma_chan *chan)
372d88b1397SPeter Ujfalusi {
373d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
374d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
375d88b1397SPeter Ujfalusi int error;
376d88b1397SPeter Ujfalusi
377d88b1397SPeter Ujfalusi error = pm_runtime_get_sync(cdd->ddev.dev);
378d88b1397SPeter Ujfalusi if (error < 0) {
379d88b1397SPeter Ujfalusi dev_err(cdd->ddev.dev, "%s pm runtime get: %i\n",
380d88b1397SPeter Ujfalusi __func__, error);
381d88b1397SPeter Ujfalusi pm_runtime_put_noidle(cdd->ddev.dev);
382d88b1397SPeter Ujfalusi
383d88b1397SPeter Ujfalusi return error;
384d88b1397SPeter Ujfalusi }
385d88b1397SPeter Ujfalusi
386d88b1397SPeter Ujfalusi dma_cookie_init(chan);
387d88b1397SPeter Ujfalusi dma_async_tx_descriptor_init(&c->txd, chan);
388d88b1397SPeter Ujfalusi c->txd.tx_submit = cppi41_tx_submit;
389d88b1397SPeter Ujfalusi
390d88b1397SPeter Ujfalusi if (!c->is_tx)
391d88b1397SPeter Ujfalusi cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
392d88b1397SPeter Ujfalusi
393d88b1397SPeter Ujfalusi pm_runtime_mark_last_busy(cdd->ddev.dev);
394d88b1397SPeter Ujfalusi pm_runtime_put_autosuspend(cdd->ddev.dev);
395d88b1397SPeter Ujfalusi
396d88b1397SPeter Ujfalusi return 0;
397d88b1397SPeter Ujfalusi }
398d88b1397SPeter Ujfalusi
cppi41_dma_free_chan_resources(struct dma_chan * chan)399d88b1397SPeter Ujfalusi static void cppi41_dma_free_chan_resources(struct dma_chan *chan)
400d88b1397SPeter Ujfalusi {
401d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
402d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
403d88b1397SPeter Ujfalusi int error;
404d88b1397SPeter Ujfalusi
405d88b1397SPeter Ujfalusi error = pm_runtime_get_sync(cdd->ddev.dev);
406d88b1397SPeter Ujfalusi if (error < 0) {
407d88b1397SPeter Ujfalusi pm_runtime_put_noidle(cdd->ddev.dev);
408d88b1397SPeter Ujfalusi
409d88b1397SPeter Ujfalusi return;
410d88b1397SPeter Ujfalusi }
411d88b1397SPeter Ujfalusi
412d88b1397SPeter Ujfalusi WARN_ON(!list_empty(&cdd->pending));
413d88b1397SPeter Ujfalusi
414d88b1397SPeter Ujfalusi pm_runtime_mark_last_busy(cdd->ddev.dev);
415d88b1397SPeter Ujfalusi pm_runtime_put_autosuspend(cdd->ddev.dev);
416d88b1397SPeter Ujfalusi }
417d88b1397SPeter Ujfalusi
cppi41_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)418d88b1397SPeter Ujfalusi static enum dma_status cppi41_dma_tx_status(struct dma_chan *chan,
419d88b1397SPeter Ujfalusi dma_cookie_t cookie, struct dma_tx_state *txstate)
420d88b1397SPeter Ujfalusi {
421d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
422d88b1397SPeter Ujfalusi enum dma_status ret;
423d88b1397SPeter Ujfalusi
424d88b1397SPeter Ujfalusi ret = dma_cookie_status(chan, cookie, txstate);
425d88b1397SPeter Ujfalusi
426d88b1397SPeter Ujfalusi dma_set_residue(txstate, c->residue);
427d88b1397SPeter Ujfalusi
428d88b1397SPeter Ujfalusi return ret;
429d88b1397SPeter Ujfalusi }
430d88b1397SPeter Ujfalusi
push_desc_queue(struct cppi41_channel * c)431d88b1397SPeter Ujfalusi static void push_desc_queue(struct cppi41_channel *c)
432d88b1397SPeter Ujfalusi {
433d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
434d88b1397SPeter Ujfalusi u32 desc_num;
435d88b1397SPeter Ujfalusi u32 desc_phys;
436d88b1397SPeter Ujfalusi u32 reg;
437d88b1397SPeter Ujfalusi
438d88b1397SPeter Ujfalusi c->residue = 0;
439d88b1397SPeter Ujfalusi
440d88b1397SPeter Ujfalusi reg = GCR_CHAN_ENABLE;
441d88b1397SPeter Ujfalusi if (!c->is_tx) {
442d88b1397SPeter Ujfalusi reg |= GCR_STARV_RETRY;
443d88b1397SPeter Ujfalusi reg |= GCR_DESC_TYPE_HOST;
444d88b1397SPeter Ujfalusi reg |= c->q_comp_num;
445d88b1397SPeter Ujfalusi }
446d88b1397SPeter Ujfalusi
447d88b1397SPeter Ujfalusi cppi_writel(reg, c->gcr_reg);
448d88b1397SPeter Ujfalusi
449d88b1397SPeter Ujfalusi /*
450d88b1397SPeter Ujfalusi * We don't use writel() but __raw_writel() so we have to make sure
451d88b1397SPeter Ujfalusi * that the DMA descriptor in coherent memory made to the main memory
452d88b1397SPeter Ujfalusi * before starting the dma engine.
453d88b1397SPeter Ujfalusi */
454d88b1397SPeter Ujfalusi __iowmb();
455d88b1397SPeter Ujfalusi
456d88b1397SPeter Ujfalusi /*
457d88b1397SPeter Ujfalusi * DMA transfers can take at least 200ms to complete with USB mass
458d88b1397SPeter Ujfalusi * storage connected. To prevent autosuspend timeouts, we must use
459d88b1397SPeter Ujfalusi * pm_runtime_get/put() when chan_busy[] is modified. This will get
460d88b1397SPeter Ujfalusi * cleared in desc_to_chan() or cppi41_stop_chan() depending on the
461d88b1397SPeter Ujfalusi * outcome of the transfer.
462d88b1397SPeter Ujfalusi */
463d88b1397SPeter Ujfalusi pm_runtime_get(cdd->ddev.dev);
464d88b1397SPeter Ujfalusi
465d88b1397SPeter Ujfalusi desc_phys = lower_32_bits(c->desc_phys);
466d88b1397SPeter Ujfalusi desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
467d88b1397SPeter Ujfalusi WARN_ON(cdd->chan_busy[desc_num]);
468d88b1397SPeter Ujfalusi cdd->chan_busy[desc_num] = c;
469d88b1397SPeter Ujfalusi
470d88b1397SPeter Ujfalusi reg = (sizeof(struct cppi41_desc) - 24) / 4;
471d88b1397SPeter Ujfalusi reg |= desc_phys;
472d88b1397SPeter Ujfalusi cppi_writel(reg, cdd->qmgr_mem + QMGR_QUEUE_D(c->q_num));
473d88b1397SPeter Ujfalusi }
474d88b1397SPeter Ujfalusi
475d88b1397SPeter Ujfalusi /*
476d88b1397SPeter Ujfalusi * Caller must hold cdd->lock to prevent push_desc_queue()
477d88b1397SPeter Ujfalusi * getting called out of order. We have both cppi41_dma_issue_pending()
478d88b1397SPeter Ujfalusi * and cppi41_runtime_resume() call this function.
479d88b1397SPeter Ujfalusi */
cppi41_run_queue(struct cppi41_dd * cdd)480d88b1397SPeter Ujfalusi static void cppi41_run_queue(struct cppi41_dd *cdd)
481d88b1397SPeter Ujfalusi {
482d88b1397SPeter Ujfalusi struct cppi41_channel *c, *_c;
483d88b1397SPeter Ujfalusi
484d88b1397SPeter Ujfalusi list_for_each_entry_safe(c, _c, &cdd->pending, node) {
485d88b1397SPeter Ujfalusi push_desc_queue(c);
486d88b1397SPeter Ujfalusi list_del(&c->node);
487d88b1397SPeter Ujfalusi }
488d88b1397SPeter Ujfalusi }
489d88b1397SPeter Ujfalusi
cppi41_dma_issue_pending(struct dma_chan * chan)490d88b1397SPeter Ujfalusi static void cppi41_dma_issue_pending(struct dma_chan *chan)
491d88b1397SPeter Ujfalusi {
492d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
493d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
494d88b1397SPeter Ujfalusi unsigned long flags;
495d88b1397SPeter Ujfalusi int error;
496d88b1397SPeter Ujfalusi
497d88b1397SPeter Ujfalusi error = pm_runtime_get(cdd->ddev.dev);
498d88b1397SPeter Ujfalusi if ((error != -EINPROGRESS) && error < 0) {
499d88b1397SPeter Ujfalusi pm_runtime_put_noidle(cdd->ddev.dev);
500d88b1397SPeter Ujfalusi dev_err(cdd->ddev.dev, "Failed to pm_runtime_get: %i\n",
501d88b1397SPeter Ujfalusi error);
502d88b1397SPeter Ujfalusi
503d88b1397SPeter Ujfalusi return;
504d88b1397SPeter Ujfalusi }
505d88b1397SPeter Ujfalusi
506d88b1397SPeter Ujfalusi spin_lock_irqsave(&cdd->lock, flags);
507d88b1397SPeter Ujfalusi list_add_tail(&c->node, &cdd->pending);
508d88b1397SPeter Ujfalusi if (!cdd->is_suspended)
509d88b1397SPeter Ujfalusi cppi41_run_queue(cdd);
510d88b1397SPeter Ujfalusi spin_unlock_irqrestore(&cdd->lock, flags);
511d88b1397SPeter Ujfalusi
512d88b1397SPeter Ujfalusi pm_runtime_mark_last_busy(cdd->ddev.dev);
513d88b1397SPeter Ujfalusi pm_runtime_put_autosuspend(cdd->ddev.dev);
514d88b1397SPeter Ujfalusi }
515d88b1397SPeter Ujfalusi
get_host_pd0(u32 length)516d88b1397SPeter Ujfalusi static u32 get_host_pd0(u32 length)
517d88b1397SPeter Ujfalusi {
518d88b1397SPeter Ujfalusi u32 reg;
519d88b1397SPeter Ujfalusi
520d88b1397SPeter Ujfalusi reg = DESC_TYPE_HOST << DESC_TYPE;
521d88b1397SPeter Ujfalusi reg |= length;
522d88b1397SPeter Ujfalusi
523d88b1397SPeter Ujfalusi return reg;
524d88b1397SPeter Ujfalusi }
525d88b1397SPeter Ujfalusi
get_host_pd1(struct cppi41_channel * c)526d88b1397SPeter Ujfalusi static u32 get_host_pd1(struct cppi41_channel *c)
527d88b1397SPeter Ujfalusi {
528d88b1397SPeter Ujfalusi u32 reg;
529d88b1397SPeter Ujfalusi
530d88b1397SPeter Ujfalusi reg = 0;
531d88b1397SPeter Ujfalusi
532d88b1397SPeter Ujfalusi return reg;
533d88b1397SPeter Ujfalusi }
534d88b1397SPeter Ujfalusi
get_host_pd2(struct cppi41_channel * c)535d88b1397SPeter Ujfalusi static u32 get_host_pd2(struct cppi41_channel *c)
536d88b1397SPeter Ujfalusi {
537d88b1397SPeter Ujfalusi u32 reg;
538d88b1397SPeter Ujfalusi
539d88b1397SPeter Ujfalusi reg = DESC_TYPE_USB;
540d88b1397SPeter Ujfalusi reg |= c->q_comp_num;
541d88b1397SPeter Ujfalusi
542d88b1397SPeter Ujfalusi return reg;
543d88b1397SPeter Ujfalusi }
544d88b1397SPeter Ujfalusi
get_host_pd3(u32 length)545d88b1397SPeter Ujfalusi static u32 get_host_pd3(u32 length)
546d88b1397SPeter Ujfalusi {
547d88b1397SPeter Ujfalusi u32 reg;
548d88b1397SPeter Ujfalusi
549d88b1397SPeter Ujfalusi /* PD3 = packet size */
550d88b1397SPeter Ujfalusi reg = length;
551d88b1397SPeter Ujfalusi
552d88b1397SPeter Ujfalusi return reg;
553d88b1397SPeter Ujfalusi }
554d88b1397SPeter Ujfalusi
get_host_pd6(u32 length)555d88b1397SPeter Ujfalusi static u32 get_host_pd6(u32 length)
556d88b1397SPeter Ujfalusi {
557d88b1397SPeter Ujfalusi u32 reg;
558d88b1397SPeter Ujfalusi
559d88b1397SPeter Ujfalusi /* PD6 buffer size */
560d88b1397SPeter Ujfalusi reg = DESC_PD_COMPLETE;
561d88b1397SPeter Ujfalusi reg |= length;
562d88b1397SPeter Ujfalusi
563d88b1397SPeter Ujfalusi return reg;
564d88b1397SPeter Ujfalusi }
565d88b1397SPeter Ujfalusi
get_host_pd4_or_7(u32 addr)566d88b1397SPeter Ujfalusi static u32 get_host_pd4_or_7(u32 addr)
567d88b1397SPeter Ujfalusi {
568d88b1397SPeter Ujfalusi u32 reg;
569d88b1397SPeter Ujfalusi
570d88b1397SPeter Ujfalusi reg = addr;
571d88b1397SPeter Ujfalusi
572d88b1397SPeter Ujfalusi return reg;
573d88b1397SPeter Ujfalusi }
574d88b1397SPeter Ujfalusi
get_host_pd5(void)575d88b1397SPeter Ujfalusi static u32 get_host_pd5(void)
576d88b1397SPeter Ujfalusi {
577d88b1397SPeter Ujfalusi u32 reg;
578d88b1397SPeter Ujfalusi
579d88b1397SPeter Ujfalusi reg = 0;
580d88b1397SPeter Ujfalusi
581d88b1397SPeter Ujfalusi return reg;
582d88b1397SPeter Ujfalusi }
583d88b1397SPeter Ujfalusi
cppi41_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned sg_len,enum dma_transfer_direction dir,unsigned long tx_flags,void * context)584d88b1397SPeter Ujfalusi static struct dma_async_tx_descriptor *cppi41_dma_prep_slave_sg(
585d88b1397SPeter Ujfalusi struct dma_chan *chan, struct scatterlist *sgl, unsigned sg_len,
586d88b1397SPeter Ujfalusi enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
587d88b1397SPeter Ujfalusi {
588d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
589bacdcb66STony Lindgren struct dma_async_tx_descriptor *txd = NULL;
590bacdcb66STony Lindgren struct cppi41_dd *cdd = c->cdd;
591d88b1397SPeter Ujfalusi struct cppi41_desc *d;
592d88b1397SPeter Ujfalusi struct scatterlist *sg;
593d88b1397SPeter Ujfalusi unsigned int i;
594bacdcb66STony Lindgren int error;
595bacdcb66STony Lindgren
596bacdcb66STony Lindgren error = pm_runtime_get(cdd->ddev.dev);
597bacdcb66STony Lindgren if (error < 0) {
598bacdcb66STony Lindgren pm_runtime_put_noidle(cdd->ddev.dev);
599bacdcb66STony Lindgren
600bacdcb66STony Lindgren return NULL;
601bacdcb66STony Lindgren }
602bacdcb66STony Lindgren
603bacdcb66STony Lindgren if (cdd->is_suspended)
604bacdcb66STony Lindgren goto err_out_not_ready;
605d88b1397SPeter Ujfalusi
606d88b1397SPeter Ujfalusi d = c->desc;
607d88b1397SPeter Ujfalusi for_each_sg(sgl, sg, sg_len, i) {
608d88b1397SPeter Ujfalusi u32 addr;
609d88b1397SPeter Ujfalusi u32 len;
610d88b1397SPeter Ujfalusi
611d88b1397SPeter Ujfalusi /* We need to use more than one desc once musb supports sg */
612d88b1397SPeter Ujfalusi addr = lower_32_bits(sg_dma_address(sg));
613d88b1397SPeter Ujfalusi len = sg_dma_len(sg);
614d88b1397SPeter Ujfalusi
615d88b1397SPeter Ujfalusi d->pd0 = get_host_pd0(len);
616d88b1397SPeter Ujfalusi d->pd1 = get_host_pd1(c);
617d88b1397SPeter Ujfalusi d->pd2 = get_host_pd2(c);
618d88b1397SPeter Ujfalusi d->pd3 = get_host_pd3(len);
619d88b1397SPeter Ujfalusi d->pd4 = get_host_pd4_or_7(addr);
620d88b1397SPeter Ujfalusi d->pd5 = get_host_pd5();
621d88b1397SPeter Ujfalusi d->pd6 = get_host_pd6(len);
622d88b1397SPeter Ujfalusi d->pd7 = get_host_pd4_or_7(addr);
623d88b1397SPeter Ujfalusi
624d88b1397SPeter Ujfalusi d++;
625d88b1397SPeter Ujfalusi }
626d88b1397SPeter Ujfalusi
627bacdcb66STony Lindgren txd = &c->txd;
628bacdcb66STony Lindgren
629bacdcb66STony Lindgren err_out_not_ready:
630bacdcb66STony Lindgren pm_runtime_mark_last_busy(cdd->ddev.dev);
631bacdcb66STony Lindgren pm_runtime_put_autosuspend(cdd->ddev.dev);
632bacdcb66STony Lindgren
633bacdcb66STony Lindgren return txd;
634d88b1397SPeter Ujfalusi }
635d88b1397SPeter Ujfalusi
cppi41_compute_td_desc(struct cppi41_desc * d)636d88b1397SPeter Ujfalusi static void cppi41_compute_td_desc(struct cppi41_desc *d)
637d88b1397SPeter Ujfalusi {
638d88b1397SPeter Ujfalusi d->pd0 = DESC_TYPE_TEARD << DESC_TYPE;
639d88b1397SPeter Ujfalusi }
640d88b1397SPeter Ujfalusi
cppi41_tear_down_chan(struct cppi41_channel * c)641d88b1397SPeter Ujfalusi static int cppi41_tear_down_chan(struct cppi41_channel *c)
642d88b1397SPeter Ujfalusi {
643d88b1397SPeter Ujfalusi struct dmaengine_result abort_result;
644d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
645d88b1397SPeter Ujfalusi struct cppi41_desc *td;
646d88b1397SPeter Ujfalusi u32 reg;
647d88b1397SPeter Ujfalusi u32 desc_phys;
648d88b1397SPeter Ujfalusi u32 td_desc_phys;
649d88b1397SPeter Ujfalusi
650d88b1397SPeter Ujfalusi td = cdd->cd;
651d88b1397SPeter Ujfalusi td += cdd->first_td_desc;
652d88b1397SPeter Ujfalusi
653d88b1397SPeter Ujfalusi td_desc_phys = cdd->descs_phys;
654d88b1397SPeter Ujfalusi td_desc_phys += cdd->first_td_desc * sizeof(struct cppi41_desc);
655d88b1397SPeter Ujfalusi
656d88b1397SPeter Ujfalusi if (!c->td_queued) {
657d88b1397SPeter Ujfalusi cppi41_compute_td_desc(td);
658d88b1397SPeter Ujfalusi __iowmb();
659d88b1397SPeter Ujfalusi
660d88b1397SPeter Ujfalusi reg = (sizeof(struct cppi41_desc) - 24) / 4;
661d88b1397SPeter Ujfalusi reg |= td_desc_phys;
662d88b1397SPeter Ujfalusi cppi_writel(reg, cdd->qmgr_mem +
663d88b1397SPeter Ujfalusi QMGR_QUEUE_D(cdd->td_queue.submit));
664d88b1397SPeter Ujfalusi
665d88b1397SPeter Ujfalusi reg = GCR_CHAN_ENABLE;
666d88b1397SPeter Ujfalusi if (!c->is_tx) {
667d88b1397SPeter Ujfalusi reg |= GCR_STARV_RETRY;
668d88b1397SPeter Ujfalusi reg |= GCR_DESC_TYPE_HOST;
669d88b1397SPeter Ujfalusi reg |= cdd->td_queue.complete;
670d88b1397SPeter Ujfalusi }
671d88b1397SPeter Ujfalusi reg |= GCR_TEARDOWN;
672d88b1397SPeter Ujfalusi cppi_writel(reg, c->gcr_reg);
673d88b1397SPeter Ujfalusi c->td_queued = 1;
674d88b1397SPeter Ujfalusi c->td_retry = 500;
675d88b1397SPeter Ujfalusi }
676d88b1397SPeter Ujfalusi
677d88b1397SPeter Ujfalusi if (!c->td_seen || !c->td_desc_seen) {
678d88b1397SPeter Ujfalusi
679d88b1397SPeter Ujfalusi desc_phys = cppi41_pop_desc(cdd, cdd->td_queue.complete);
680d88b1397SPeter Ujfalusi if (!desc_phys && c->is_tx)
681d88b1397SPeter Ujfalusi desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
682d88b1397SPeter Ujfalusi
683d88b1397SPeter Ujfalusi if (desc_phys == c->desc_phys) {
684d88b1397SPeter Ujfalusi c->td_desc_seen = 1;
685d88b1397SPeter Ujfalusi
686d88b1397SPeter Ujfalusi } else if (desc_phys == td_desc_phys) {
687d88b1397SPeter Ujfalusi u32 pd0;
688d88b1397SPeter Ujfalusi
689d88b1397SPeter Ujfalusi __iormb();
690d88b1397SPeter Ujfalusi pd0 = td->pd0;
691d88b1397SPeter Ujfalusi WARN_ON((pd0 >> DESC_TYPE) != DESC_TYPE_TEARD);
692d88b1397SPeter Ujfalusi WARN_ON(!c->is_tx && !(pd0 & TD_DESC_IS_RX));
693d88b1397SPeter Ujfalusi WARN_ON((pd0 & 0x1f) != c->port_num);
694d88b1397SPeter Ujfalusi c->td_seen = 1;
695d88b1397SPeter Ujfalusi } else if (desc_phys) {
696d88b1397SPeter Ujfalusi WARN_ON_ONCE(1);
697d88b1397SPeter Ujfalusi }
698d88b1397SPeter Ujfalusi }
699d88b1397SPeter Ujfalusi c->td_retry--;
700d88b1397SPeter Ujfalusi /*
701d88b1397SPeter Ujfalusi * If the TX descriptor / channel is in use, the caller needs to poke
702d88b1397SPeter Ujfalusi * his TD bit multiple times. After that he hardware releases the
703d88b1397SPeter Ujfalusi * transfer descriptor followed by TD descriptor. Waiting seems not to
704d88b1397SPeter Ujfalusi * cause any difference.
705d88b1397SPeter Ujfalusi * RX seems to be thrown out right away. However once the TearDown
7062ed4ba94STom Rix * descriptor gets through we are done. If we have seen the transfer
707d88b1397SPeter Ujfalusi * descriptor before the TD we fetch it from enqueue, it has to be
708d88b1397SPeter Ujfalusi * there waiting for us.
709d88b1397SPeter Ujfalusi */
710d88b1397SPeter Ujfalusi if (!c->td_seen && c->td_retry) {
711d88b1397SPeter Ujfalusi udelay(1);
712d88b1397SPeter Ujfalusi return -EAGAIN;
713d88b1397SPeter Ujfalusi }
714d88b1397SPeter Ujfalusi WARN_ON(!c->td_retry);
715d88b1397SPeter Ujfalusi
716d88b1397SPeter Ujfalusi if (!c->td_desc_seen) {
717d88b1397SPeter Ujfalusi desc_phys = cppi41_pop_desc(cdd, c->q_num);
718d88b1397SPeter Ujfalusi if (!desc_phys)
719d88b1397SPeter Ujfalusi desc_phys = cppi41_pop_desc(cdd, c->q_comp_num);
720d88b1397SPeter Ujfalusi WARN_ON(!desc_phys);
721d88b1397SPeter Ujfalusi }
722d88b1397SPeter Ujfalusi
723d88b1397SPeter Ujfalusi c->td_queued = 0;
724d88b1397SPeter Ujfalusi c->td_seen = 0;
725d88b1397SPeter Ujfalusi c->td_desc_seen = 0;
726d88b1397SPeter Ujfalusi cppi_writel(0, c->gcr_reg);
727d88b1397SPeter Ujfalusi
728d88b1397SPeter Ujfalusi /* Invoke the callback to do the necessary clean-up */
729d88b1397SPeter Ujfalusi abort_result.result = DMA_TRANS_ABORTED;
730d88b1397SPeter Ujfalusi dma_cookie_complete(&c->txd);
731d88b1397SPeter Ujfalusi dmaengine_desc_get_callback_invoke(&c->txd, &abort_result);
732d88b1397SPeter Ujfalusi
733d88b1397SPeter Ujfalusi return 0;
734d88b1397SPeter Ujfalusi }
735d88b1397SPeter Ujfalusi
cppi41_stop_chan(struct dma_chan * chan)736d88b1397SPeter Ujfalusi static int cppi41_stop_chan(struct dma_chan *chan)
737d88b1397SPeter Ujfalusi {
738d88b1397SPeter Ujfalusi struct cppi41_channel *c = to_cpp41_chan(chan);
739d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = c->cdd;
740d88b1397SPeter Ujfalusi u32 desc_num;
741d88b1397SPeter Ujfalusi u32 desc_phys;
742d88b1397SPeter Ujfalusi int ret;
743d88b1397SPeter Ujfalusi
744d88b1397SPeter Ujfalusi desc_phys = lower_32_bits(c->desc_phys);
745d88b1397SPeter Ujfalusi desc_num = (desc_phys - cdd->descs_phys) / sizeof(struct cppi41_desc);
74659861547SBin Liu if (!cdd->chan_busy[desc_num]) {
74759861547SBin Liu struct cppi41_channel *cc, *_ct;
74859861547SBin Liu
74959861547SBin Liu /*
7502ed4ba94STom Rix * channels might still be in the pending list if
75159861547SBin Liu * cppi41_dma_issue_pending() is called after
75259861547SBin Liu * cppi41_runtime_suspend() is called
75359861547SBin Liu */
75459861547SBin Liu list_for_each_entry_safe(cc, _ct, &cdd->pending, node) {
75559861547SBin Liu if (cc != c)
75659861547SBin Liu continue;
75759861547SBin Liu list_del(&cc->node);
75859861547SBin Liu break;
75959861547SBin Liu }
760d88b1397SPeter Ujfalusi return 0;
76159861547SBin Liu }
762d88b1397SPeter Ujfalusi
763d88b1397SPeter Ujfalusi ret = cppi41_tear_down_chan(c);
764d88b1397SPeter Ujfalusi if (ret)
765d88b1397SPeter Ujfalusi return ret;
766d88b1397SPeter Ujfalusi
767d88b1397SPeter Ujfalusi WARN_ON(!cdd->chan_busy[desc_num]);
768d88b1397SPeter Ujfalusi cdd->chan_busy[desc_num] = NULL;
769d88b1397SPeter Ujfalusi
770d88b1397SPeter Ujfalusi /* Usecount for chan_busy[], paired with push_desc_queue() */
771d88b1397SPeter Ujfalusi pm_runtime_put(cdd->ddev.dev);
772d88b1397SPeter Ujfalusi
773d88b1397SPeter Ujfalusi return 0;
774d88b1397SPeter Ujfalusi }
775d88b1397SPeter Ujfalusi
cppi41_add_chans(struct device * dev,struct cppi41_dd * cdd)776d88b1397SPeter Ujfalusi static int cppi41_add_chans(struct device *dev, struct cppi41_dd *cdd)
777d88b1397SPeter Ujfalusi {
778d88b1397SPeter Ujfalusi struct cppi41_channel *cchan, *chans;
779d88b1397SPeter Ujfalusi int i;
780d88b1397SPeter Ujfalusi u32 n_chans = cdd->n_chans;
781d88b1397SPeter Ujfalusi
782d88b1397SPeter Ujfalusi /*
783d88b1397SPeter Ujfalusi * The channels can only be used as TX or as RX. So we add twice
784d88b1397SPeter Ujfalusi * that much dma channels because USB can only do RX or TX.
785d88b1397SPeter Ujfalusi */
786d88b1397SPeter Ujfalusi n_chans *= 2;
787d88b1397SPeter Ujfalusi
788d88b1397SPeter Ujfalusi chans = devm_kcalloc(dev, n_chans, sizeof(*chans), GFP_KERNEL);
789d88b1397SPeter Ujfalusi if (!chans)
790d88b1397SPeter Ujfalusi return -ENOMEM;
791d88b1397SPeter Ujfalusi
792d88b1397SPeter Ujfalusi for (i = 0; i < n_chans; i++) {
793d88b1397SPeter Ujfalusi cchan = &chans[i];
794d88b1397SPeter Ujfalusi
795d88b1397SPeter Ujfalusi cchan->cdd = cdd;
796d88b1397SPeter Ujfalusi if (i & 1) {
797d88b1397SPeter Ujfalusi cchan->gcr_reg = cdd->ctrl_mem + DMA_TXGCR(i >> 1);
798d88b1397SPeter Ujfalusi cchan->is_tx = 1;
799d88b1397SPeter Ujfalusi } else {
800d88b1397SPeter Ujfalusi cchan->gcr_reg = cdd->ctrl_mem + DMA_RXGCR(i >> 1);
801d88b1397SPeter Ujfalusi cchan->is_tx = 0;
802d88b1397SPeter Ujfalusi }
803d88b1397SPeter Ujfalusi cchan->port_num = i >> 1;
804d88b1397SPeter Ujfalusi cchan->desc = &cdd->cd[i];
805d88b1397SPeter Ujfalusi cchan->desc_phys = cdd->descs_phys;
806d88b1397SPeter Ujfalusi cchan->desc_phys += i * sizeof(struct cppi41_desc);
807d88b1397SPeter Ujfalusi cchan->chan.device = &cdd->ddev;
808d88b1397SPeter Ujfalusi list_add_tail(&cchan->chan.device_node, &cdd->ddev.channels);
809d88b1397SPeter Ujfalusi }
810d88b1397SPeter Ujfalusi cdd->first_td_desc = n_chans;
811d88b1397SPeter Ujfalusi
812d88b1397SPeter Ujfalusi return 0;
813d88b1397SPeter Ujfalusi }
814d88b1397SPeter Ujfalusi
purge_descs(struct device * dev,struct cppi41_dd * cdd)815d88b1397SPeter Ujfalusi static void purge_descs(struct device *dev, struct cppi41_dd *cdd)
816d88b1397SPeter Ujfalusi {
817d88b1397SPeter Ujfalusi unsigned int mem_decs;
818d88b1397SPeter Ujfalusi int i;
819d88b1397SPeter Ujfalusi
820d88b1397SPeter Ujfalusi mem_decs = ALLOC_DECS_NUM * sizeof(struct cppi41_desc);
821d88b1397SPeter Ujfalusi
822d88b1397SPeter Ujfalusi for (i = 0; i < DESCS_AREAS; i++) {
823d88b1397SPeter Ujfalusi
824d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_MEMBASE(i));
825d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_MEMCTRL(i));
826d88b1397SPeter Ujfalusi
827d88b1397SPeter Ujfalusi dma_free_coherent(dev, mem_decs, cdd->cd,
828d88b1397SPeter Ujfalusi cdd->descs_phys);
829d88b1397SPeter Ujfalusi }
830d88b1397SPeter Ujfalusi }
831d88b1397SPeter Ujfalusi
disable_sched(struct cppi41_dd * cdd)832d88b1397SPeter Ujfalusi static void disable_sched(struct cppi41_dd *cdd)
833d88b1397SPeter Ujfalusi {
834d88b1397SPeter Ujfalusi cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
835d88b1397SPeter Ujfalusi }
836d88b1397SPeter Ujfalusi
deinit_cppi41(struct device * dev,struct cppi41_dd * cdd)837d88b1397SPeter Ujfalusi static void deinit_cppi41(struct device *dev, struct cppi41_dd *cdd)
838d88b1397SPeter Ujfalusi {
839d88b1397SPeter Ujfalusi disable_sched(cdd);
840d88b1397SPeter Ujfalusi
841d88b1397SPeter Ujfalusi purge_descs(dev, cdd);
842d88b1397SPeter Ujfalusi
843d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
844d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM0_BASE);
845d88b1397SPeter Ujfalusi dma_free_coherent(dev, QMGR_SCRATCH_SIZE, cdd->qmgr_scratch,
846d88b1397SPeter Ujfalusi cdd->scratch_phys);
847d88b1397SPeter Ujfalusi }
848d88b1397SPeter Ujfalusi
init_descs(struct device * dev,struct cppi41_dd * cdd)849d88b1397SPeter Ujfalusi static int init_descs(struct device *dev, struct cppi41_dd *cdd)
850d88b1397SPeter Ujfalusi {
851d88b1397SPeter Ujfalusi unsigned int desc_size;
852d88b1397SPeter Ujfalusi unsigned int mem_decs;
853d88b1397SPeter Ujfalusi int i;
854d88b1397SPeter Ujfalusi u32 reg;
855d88b1397SPeter Ujfalusi u32 idx;
856d88b1397SPeter Ujfalusi
857d88b1397SPeter Ujfalusi BUILD_BUG_ON(sizeof(struct cppi41_desc) &
858d88b1397SPeter Ujfalusi (sizeof(struct cppi41_desc) - 1));
859d88b1397SPeter Ujfalusi BUILD_BUG_ON(sizeof(struct cppi41_desc) < 32);
860d88b1397SPeter Ujfalusi BUILD_BUG_ON(ALLOC_DECS_NUM < 32);
861d88b1397SPeter Ujfalusi
862d88b1397SPeter Ujfalusi desc_size = sizeof(struct cppi41_desc);
863d88b1397SPeter Ujfalusi mem_decs = ALLOC_DECS_NUM * desc_size;
864d88b1397SPeter Ujfalusi
865d88b1397SPeter Ujfalusi idx = 0;
866d88b1397SPeter Ujfalusi for (i = 0; i < DESCS_AREAS; i++) {
867d88b1397SPeter Ujfalusi
868d88b1397SPeter Ujfalusi reg = idx << QMGR_MEMCTRL_IDX_SH;
869d88b1397SPeter Ujfalusi reg |= (ilog2(desc_size) - 5) << QMGR_MEMCTRL_DESC_SH;
870d88b1397SPeter Ujfalusi reg |= ilog2(ALLOC_DECS_NUM) - 5;
871d88b1397SPeter Ujfalusi
872d88b1397SPeter Ujfalusi BUILD_BUG_ON(DESCS_AREAS != 1);
873d88b1397SPeter Ujfalusi cdd->cd = dma_alloc_coherent(dev, mem_decs,
874d88b1397SPeter Ujfalusi &cdd->descs_phys, GFP_KERNEL);
875d88b1397SPeter Ujfalusi if (!cdd->cd)
876d88b1397SPeter Ujfalusi return -ENOMEM;
877d88b1397SPeter Ujfalusi
878d88b1397SPeter Ujfalusi cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
879d88b1397SPeter Ujfalusi cppi_writel(reg, cdd->qmgr_mem + QMGR_MEMCTRL(i));
880d88b1397SPeter Ujfalusi
881d88b1397SPeter Ujfalusi idx += ALLOC_DECS_NUM;
882d88b1397SPeter Ujfalusi }
883d88b1397SPeter Ujfalusi return 0;
884d88b1397SPeter Ujfalusi }
885d88b1397SPeter Ujfalusi
init_sched(struct cppi41_dd * cdd)886d88b1397SPeter Ujfalusi static void init_sched(struct cppi41_dd *cdd)
887d88b1397SPeter Ujfalusi {
888d88b1397SPeter Ujfalusi unsigned ch;
889d88b1397SPeter Ujfalusi unsigned word;
890d88b1397SPeter Ujfalusi u32 reg;
891d88b1397SPeter Ujfalusi
892d88b1397SPeter Ujfalusi word = 0;
893d88b1397SPeter Ujfalusi cppi_writel(0, cdd->sched_mem + DMA_SCHED_CTRL);
894d88b1397SPeter Ujfalusi for (ch = 0; ch < cdd->n_chans; ch += 2) {
895d88b1397SPeter Ujfalusi
896d88b1397SPeter Ujfalusi reg = SCHED_ENTRY0_CHAN(ch);
897d88b1397SPeter Ujfalusi reg |= SCHED_ENTRY1_CHAN(ch) | SCHED_ENTRY1_IS_RX;
898d88b1397SPeter Ujfalusi
899d88b1397SPeter Ujfalusi reg |= SCHED_ENTRY2_CHAN(ch + 1);
900d88b1397SPeter Ujfalusi reg |= SCHED_ENTRY3_CHAN(ch + 1) | SCHED_ENTRY3_IS_RX;
901d88b1397SPeter Ujfalusi cppi_writel(reg, cdd->sched_mem + DMA_SCHED_WORD(word));
902d88b1397SPeter Ujfalusi word++;
903d88b1397SPeter Ujfalusi }
904d88b1397SPeter Ujfalusi reg = cdd->n_chans * 2 - 1;
905d88b1397SPeter Ujfalusi reg |= DMA_SCHED_CTRL_EN;
906d88b1397SPeter Ujfalusi cppi_writel(reg, cdd->sched_mem + DMA_SCHED_CTRL);
907d88b1397SPeter Ujfalusi }
908d88b1397SPeter Ujfalusi
init_cppi41(struct device * dev,struct cppi41_dd * cdd)909d88b1397SPeter Ujfalusi static int init_cppi41(struct device *dev, struct cppi41_dd *cdd)
910d88b1397SPeter Ujfalusi {
911d88b1397SPeter Ujfalusi int ret;
912d88b1397SPeter Ujfalusi
913d88b1397SPeter Ujfalusi BUILD_BUG_ON(QMGR_SCRATCH_SIZE > ((1 << 14) - 1));
914d88b1397SPeter Ujfalusi cdd->qmgr_scratch = dma_alloc_coherent(dev, QMGR_SCRATCH_SIZE,
915d88b1397SPeter Ujfalusi &cdd->scratch_phys, GFP_KERNEL);
916d88b1397SPeter Ujfalusi if (!cdd->qmgr_scratch)
917d88b1397SPeter Ujfalusi return -ENOMEM;
918d88b1397SPeter Ujfalusi
919d88b1397SPeter Ujfalusi cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
920d88b1397SPeter Ujfalusi cppi_writel(TOTAL_DESCS_NUM, cdd->qmgr_mem + QMGR_LRAM_SIZE);
921d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
922d88b1397SPeter Ujfalusi
923d88b1397SPeter Ujfalusi ret = init_descs(dev, cdd);
924d88b1397SPeter Ujfalusi if (ret)
925d88b1397SPeter Ujfalusi goto err_td;
926d88b1397SPeter Ujfalusi
927d88b1397SPeter Ujfalusi cppi_writel(cdd->td_queue.submit, cdd->ctrl_mem + DMA_TDFDQ);
928d88b1397SPeter Ujfalusi init_sched(cdd);
929d88b1397SPeter Ujfalusi
930d88b1397SPeter Ujfalusi return 0;
931d88b1397SPeter Ujfalusi err_td:
932d88b1397SPeter Ujfalusi deinit_cppi41(dev, cdd);
933d88b1397SPeter Ujfalusi return ret;
934d88b1397SPeter Ujfalusi }
935d88b1397SPeter Ujfalusi
936d88b1397SPeter Ujfalusi static struct platform_driver cpp41_dma_driver;
937d88b1397SPeter Ujfalusi /*
938d88b1397SPeter Ujfalusi * The param format is:
939d88b1397SPeter Ujfalusi * X Y
940d88b1397SPeter Ujfalusi * X: Port
941d88b1397SPeter Ujfalusi * Y: 0 = RX else TX
942d88b1397SPeter Ujfalusi */
943d88b1397SPeter Ujfalusi #define INFO_PORT 0
944d88b1397SPeter Ujfalusi #define INFO_IS_TX 1
945d88b1397SPeter Ujfalusi
cpp41_dma_filter_fn(struct dma_chan * chan,void * param)946d88b1397SPeter Ujfalusi static bool cpp41_dma_filter_fn(struct dma_chan *chan, void *param)
947d88b1397SPeter Ujfalusi {
948d88b1397SPeter Ujfalusi struct cppi41_channel *cchan;
949d88b1397SPeter Ujfalusi struct cppi41_dd *cdd;
950d88b1397SPeter Ujfalusi const struct chan_queues *queues;
951d88b1397SPeter Ujfalusi u32 *num = param;
952d88b1397SPeter Ujfalusi
953d88b1397SPeter Ujfalusi if (chan->device->dev->driver != &cpp41_dma_driver.driver)
954d88b1397SPeter Ujfalusi return false;
955d88b1397SPeter Ujfalusi
956d88b1397SPeter Ujfalusi cchan = to_cpp41_chan(chan);
957d88b1397SPeter Ujfalusi
958d88b1397SPeter Ujfalusi if (cchan->port_num != num[INFO_PORT])
959d88b1397SPeter Ujfalusi return false;
960d88b1397SPeter Ujfalusi
961d88b1397SPeter Ujfalusi if (cchan->is_tx && !num[INFO_IS_TX])
962d88b1397SPeter Ujfalusi return false;
963d88b1397SPeter Ujfalusi cdd = cchan->cdd;
964d88b1397SPeter Ujfalusi if (cchan->is_tx)
965d88b1397SPeter Ujfalusi queues = cdd->queues_tx;
966d88b1397SPeter Ujfalusi else
967d88b1397SPeter Ujfalusi queues = cdd->queues_rx;
968d88b1397SPeter Ujfalusi
969d88b1397SPeter Ujfalusi BUILD_BUG_ON(ARRAY_SIZE(am335x_usb_queues_rx) !=
970d88b1397SPeter Ujfalusi ARRAY_SIZE(am335x_usb_queues_tx));
971d88b1397SPeter Ujfalusi if (WARN_ON(cchan->port_num >= ARRAY_SIZE(am335x_usb_queues_rx)))
972d88b1397SPeter Ujfalusi return false;
973d88b1397SPeter Ujfalusi
974d88b1397SPeter Ujfalusi cchan->q_num = queues[cchan->port_num].submit;
975d88b1397SPeter Ujfalusi cchan->q_comp_num = queues[cchan->port_num].complete;
976d88b1397SPeter Ujfalusi return true;
977d88b1397SPeter Ujfalusi }
978d88b1397SPeter Ujfalusi
979d88b1397SPeter Ujfalusi static struct of_dma_filter_info cpp41_dma_info = {
980d88b1397SPeter Ujfalusi .filter_fn = cpp41_dma_filter_fn,
981d88b1397SPeter Ujfalusi };
982d88b1397SPeter Ujfalusi
cppi41_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)983d88b1397SPeter Ujfalusi static struct dma_chan *cppi41_dma_xlate(struct of_phandle_args *dma_spec,
984d88b1397SPeter Ujfalusi struct of_dma *ofdma)
985d88b1397SPeter Ujfalusi {
986d88b1397SPeter Ujfalusi int count = dma_spec->args_count;
987d88b1397SPeter Ujfalusi struct of_dma_filter_info *info = ofdma->of_dma_data;
988d88b1397SPeter Ujfalusi
989d88b1397SPeter Ujfalusi if (!info || !info->filter_fn)
990d88b1397SPeter Ujfalusi return NULL;
991d88b1397SPeter Ujfalusi
992d88b1397SPeter Ujfalusi if (count != 2)
993d88b1397SPeter Ujfalusi return NULL;
994d88b1397SPeter Ujfalusi
995d88b1397SPeter Ujfalusi return dma_request_channel(info->dma_cap, info->filter_fn,
996d88b1397SPeter Ujfalusi &dma_spec->args[0]);
997d88b1397SPeter Ujfalusi }
998d88b1397SPeter Ujfalusi
999d88b1397SPeter Ujfalusi static const struct cppi_glue_infos am335x_usb_infos = {
1000d88b1397SPeter Ujfalusi .queues_rx = am335x_usb_queues_rx,
1001d88b1397SPeter Ujfalusi .queues_tx = am335x_usb_queues_tx,
1002d88b1397SPeter Ujfalusi .td_queue = { .submit = 31, .complete = 0 },
1003d88b1397SPeter Ujfalusi .first_completion_queue = 93,
1004d88b1397SPeter Ujfalusi .qmgr_num_pend = 5,
1005d88b1397SPeter Ujfalusi };
1006d88b1397SPeter Ujfalusi
1007d88b1397SPeter Ujfalusi static const struct cppi_glue_infos da8xx_usb_infos = {
1008d88b1397SPeter Ujfalusi .queues_rx = da8xx_usb_queues_rx,
1009d88b1397SPeter Ujfalusi .queues_tx = da8xx_usb_queues_tx,
1010d88b1397SPeter Ujfalusi .td_queue = { .submit = 31, .complete = 0 },
1011d88b1397SPeter Ujfalusi .first_completion_queue = 24,
1012d88b1397SPeter Ujfalusi .qmgr_num_pend = 2,
1013d88b1397SPeter Ujfalusi };
1014d88b1397SPeter Ujfalusi
1015d88b1397SPeter Ujfalusi static const struct of_device_id cppi41_dma_ids[] = {
1016d88b1397SPeter Ujfalusi { .compatible = "ti,am3359-cppi41", .data = &am335x_usb_infos},
1017d88b1397SPeter Ujfalusi { .compatible = "ti,da830-cppi41", .data = &da8xx_usb_infos},
1018d88b1397SPeter Ujfalusi {},
1019d88b1397SPeter Ujfalusi };
1020d88b1397SPeter Ujfalusi MODULE_DEVICE_TABLE(of, cppi41_dma_ids);
1021d88b1397SPeter Ujfalusi
get_glue_info(struct device * dev)1022d88b1397SPeter Ujfalusi static const struct cppi_glue_infos *get_glue_info(struct device *dev)
1023d88b1397SPeter Ujfalusi {
1024d88b1397SPeter Ujfalusi const struct of_device_id *of_id;
1025d88b1397SPeter Ujfalusi
1026d88b1397SPeter Ujfalusi of_id = of_match_node(cppi41_dma_ids, dev->of_node);
1027d88b1397SPeter Ujfalusi if (!of_id)
1028d88b1397SPeter Ujfalusi return NULL;
1029d88b1397SPeter Ujfalusi return of_id->data;
1030d88b1397SPeter Ujfalusi }
1031d88b1397SPeter Ujfalusi
1032d88b1397SPeter Ujfalusi #define CPPI41_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
1033d88b1397SPeter Ujfalusi BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
1034d88b1397SPeter Ujfalusi BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
1035d88b1397SPeter Ujfalusi BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
1036d88b1397SPeter Ujfalusi
cppi41_dma_probe(struct platform_device * pdev)1037d88b1397SPeter Ujfalusi static int cppi41_dma_probe(struct platform_device *pdev)
1038d88b1397SPeter Ujfalusi {
1039d88b1397SPeter Ujfalusi struct cppi41_dd *cdd;
1040d88b1397SPeter Ujfalusi struct device *dev = &pdev->dev;
1041d88b1397SPeter Ujfalusi const struct cppi_glue_infos *glue_info;
1042d88b1397SPeter Ujfalusi int index;
1043d88b1397SPeter Ujfalusi int irq;
1044d88b1397SPeter Ujfalusi int ret;
1045d88b1397SPeter Ujfalusi
1046d88b1397SPeter Ujfalusi glue_info = get_glue_info(dev);
1047d88b1397SPeter Ujfalusi if (!glue_info)
1048d88b1397SPeter Ujfalusi return -EINVAL;
1049d88b1397SPeter Ujfalusi
1050d88b1397SPeter Ujfalusi cdd = devm_kzalloc(&pdev->dev, sizeof(*cdd), GFP_KERNEL);
1051d88b1397SPeter Ujfalusi if (!cdd)
1052d88b1397SPeter Ujfalusi return -ENOMEM;
1053d88b1397SPeter Ujfalusi
1054d88b1397SPeter Ujfalusi dma_cap_set(DMA_SLAVE, cdd->ddev.cap_mask);
1055d88b1397SPeter Ujfalusi cdd->ddev.device_alloc_chan_resources = cppi41_dma_alloc_chan_resources;
1056d88b1397SPeter Ujfalusi cdd->ddev.device_free_chan_resources = cppi41_dma_free_chan_resources;
1057d88b1397SPeter Ujfalusi cdd->ddev.device_tx_status = cppi41_dma_tx_status;
1058d88b1397SPeter Ujfalusi cdd->ddev.device_issue_pending = cppi41_dma_issue_pending;
1059d88b1397SPeter Ujfalusi cdd->ddev.device_prep_slave_sg = cppi41_dma_prep_slave_sg;
1060d88b1397SPeter Ujfalusi cdd->ddev.device_terminate_all = cppi41_stop_chan;
1061d88b1397SPeter Ujfalusi cdd->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1062d88b1397SPeter Ujfalusi cdd->ddev.src_addr_widths = CPPI41_DMA_BUSWIDTHS;
1063d88b1397SPeter Ujfalusi cdd->ddev.dst_addr_widths = CPPI41_DMA_BUSWIDTHS;
1064d88b1397SPeter Ujfalusi cdd->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1065d88b1397SPeter Ujfalusi cdd->ddev.dev = dev;
1066d88b1397SPeter Ujfalusi INIT_LIST_HEAD(&cdd->ddev.channels);
1067d88b1397SPeter Ujfalusi cpp41_dma_info.dma_cap = cdd->ddev.cap_mask;
1068d88b1397SPeter Ujfalusi
1069d88b1397SPeter Ujfalusi index = of_property_match_string(dev->of_node,
1070d88b1397SPeter Ujfalusi "reg-names", "controller");
1071d88b1397SPeter Ujfalusi if (index < 0)
1072d88b1397SPeter Ujfalusi return index;
1073d88b1397SPeter Ujfalusi
10744b23603aSTudor Ambarus cdd->ctrl_mem = devm_platform_ioremap_resource(pdev, index);
1075d88b1397SPeter Ujfalusi if (IS_ERR(cdd->ctrl_mem))
1076d88b1397SPeter Ujfalusi return PTR_ERR(cdd->ctrl_mem);
1077d88b1397SPeter Ujfalusi
10784b23603aSTudor Ambarus cdd->sched_mem = devm_platform_ioremap_resource(pdev, index + 1);
1079d88b1397SPeter Ujfalusi if (IS_ERR(cdd->sched_mem))
1080d88b1397SPeter Ujfalusi return PTR_ERR(cdd->sched_mem);
1081d88b1397SPeter Ujfalusi
10824b23603aSTudor Ambarus cdd->qmgr_mem = devm_platform_ioremap_resource(pdev, index + 2);
1083d88b1397SPeter Ujfalusi if (IS_ERR(cdd->qmgr_mem))
1084d88b1397SPeter Ujfalusi return PTR_ERR(cdd->qmgr_mem);
1085d88b1397SPeter Ujfalusi
1086d88b1397SPeter Ujfalusi spin_lock_init(&cdd->lock);
1087d88b1397SPeter Ujfalusi INIT_LIST_HEAD(&cdd->pending);
1088d88b1397SPeter Ujfalusi
1089d88b1397SPeter Ujfalusi platform_set_drvdata(pdev, cdd);
1090d88b1397SPeter Ujfalusi
1091d88b1397SPeter Ujfalusi pm_runtime_enable(dev);
1092d88b1397SPeter Ujfalusi pm_runtime_set_autosuspend_delay(dev, 100);
1093d88b1397SPeter Ujfalusi pm_runtime_use_autosuspend(dev);
1094d88b1397SPeter Ujfalusi ret = pm_runtime_get_sync(dev);
1095d88b1397SPeter Ujfalusi if (ret < 0)
1096d88b1397SPeter Ujfalusi goto err_get_sync;
1097d88b1397SPeter Ujfalusi
1098d88b1397SPeter Ujfalusi cdd->queues_rx = glue_info->queues_rx;
1099d88b1397SPeter Ujfalusi cdd->queues_tx = glue_info->queues_tx;
1100d88b1397SPeter Ujfalusi cdd->td_queue = glue_info->td_queue;
1101d88b1397SPeter Ujfalusi cdd->qmgr_num_pend = glue_info->qmgr_num_pend;
1102d88b1397SPeter Ujfalusi cdd->first_completion_queue = glue_info->first_completion_queue;
1103d88b1397SPeter Ujfalusi
1104a725e582SKrzysztof Kozlowski /* Parse new and deprecated dma-channels properties */
1105a725e582SKrzysztof Kozlowski ret = of_property_read_u32(dev->of_node,
1106a725e582SKrzysztof Kozlowski "dma-channels", &cdd->n_chans);
1107a725e582SKrzysztof Kozlowski if (ret)
1108d88b1397SPeter Ujfalusi ret = of_property_read_u32(dev->of_node,
1109d88b1397SPeter Ujfalusi "#dma-channels", &cdd->n_chans);
1110d88b1397SPeter Ujfalusi if (ret)
1111d88b1397SPeter Ujfalusi goto err_get_n_chans;
1112d88b1397SPeter Ujfalusi
1113d88b1397SPeter Ujfalusi ret = init_cppi41(dev, cdd);
1114d88b1397SPeter Ujfalusi if (ret)
1115d88b1397SPeter Ujfalusi goto err_init_cppi;
1116d88b1397SPeter Ujfalusi
1117d88b1397SPeter Ujfalusi ret = cppi41_add_chans(dev, cdd);
1118d88b1397SPeter Ujfalusi if (ret)
1119d88b1397SPeter Ujfalusi goto err_chans;
1120d88b1397SPeter Ujfalusi
1121d88b1397SPeter Ujfalusi irq = irq_of_parse_and_map(dev->of_node, 0);
1122d88b1397SPeter Ujfalusi if (!irq) {
1123d88b1397SPeter Ujfalusi ret = -EINVAL;
1124d88b1397SPeter Ujfalusi goto err_chans;
1125d88b1397SPeter Ujfalusi }
1126d88b1397SPeter Ujfalusi
1127d88b1397SPeter Ujfalusi ret = devm_request_irq(&pdev->dev, irq, cppi41_irq, IRQF_SHARED,
1128d88b1397SPeter Ujfalusi dev_name(dev), cdd);
1129d88b1397SPeter Ujfalusi if (ret)
1130d88b1397SPeter Ujfalusi goto err_chans;
1131d88b1397SPeter Ujfalusi cdd->irq = irq;
1132d88b1397SPeter Ujfalusi
1133d88b1397SPeter Ujfalusi ret = dma_async_device_register(&cdd->ddev);
1134d88b1397SPeter Ujfalusi if (ret)
1135d88b1397SPeter Ujfalusi goto err_chans;
1136d88b1397SPeter Ujfalusi
1137d88b1397SPeter Ujfalusi ret = of_dma_controller_register(dev->of_node,
1138d88b1397SPeter Ujfalusi cppi41_dma_xlate, &cpp41_dma_info);
1139d88b1397SPeter Ujfalusi if (ret)
1140d88b1397SPeter Ujfalusi goto err_of;
1141d88b1397SPeter Ujfalusi
1142d88b1397SPeter Ujfalusi pm_runtime_mark_last_busy(dev);
1143d88b1397SPeter Ujfalusi pm_runtime_put_autosuspend(dev);
1144d88b1397SPeter Ujfalusi
1145d88b1397SPeter Ujfalusi return 0;
1146d88b1397SPeter Ujfalusi err_of:
1147d88b1397SPeter Ujfalusi dma_async_device_unregister(&cdd->ddev);
1148d88b1397SPeter Ujfalusi err_chans:
1149d88b1397SPeter Ujfalusi deinit_cppi41(dev, cdd);
1150d88b1397SPeter Ujfalusi err_init_cppi:
1151d88b1397SPeter Ujfalusi pm_runtime_dont_use_autosuspend(dev);
1152d88b1397SPeter Ujfalusi err_get_n_chans:
1153d88b1397SPeter Ujfalusi err_get_sync:
1154d88b1397SPeter Ujfalusi pm_runtime_put_sync(dev);
1155d88b1397SPeter Ujfalusi pm_runtime_disable(dev);
1156d88b1397SPeter Ujfalusi return ret;
1157d88b1397SPeter Ujfalusi }
1158d88b1397SPeter Ujfalusi
cppi41_dma_remove(struct platform_device * pdev)115936a7e98cSUwe Kleine-König static void cppi41_dma_remove(struct platform_device *pdev)
1160d88b1397SPeter Ujfalusi {
1161d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = platform_get_drvdata(pdev);
1162d88b1397SPeter Ujfalusi int error;
1163d88b1397SPeter Ujfalusi
1164d88b1397SPeter Ujfalusi error = pm_runtime_get_sync(&pdev->dev);
1165d88b1397SPeter Ujfalusi if (error < 0)
1166d88b1397SPeter Ujfalusi dev_err(&pdev->dev, "%s could not pm_runtime_get: %i\n",
1167d88b1397SPeter Ujfalusi __func__, error);
1168d88b1397SPeter Ujfalusi of_dma_controller_free(pdev->dev.of_node);
1169d88b1397SPeter Ujfalusi dma_async_device_unregister(&cdd->ddev);
1170d88b1397SPeter Ujfalusi
1171d88b1397SPeter Ujfalusi devm_free_irq(&pdev->dev, cdd->irq, cdd);
1172d88b1397SPeter Ujfalusi deinit_cppi41(&pdev->dev, cdd);
1173d88b1397SPeter Ujfalusi pm_runtime_dont_use_autosuspend(&pdev->dev);
1174d88b1397SPeter Ujfalusi pm_runtime_put_sync(&pdev->dev);
1175d88b1397SPeter Ujfalusi pm_runtime_disable(&pdev->dev);
1176d88b1397SPeter Ujfalusi }
1177d88b1397SPeter Ujfalusi
cppi41_suspend(struct device * dev)1178d88b1397SPeter Ujfalusi static int __maybe_unused cppi41_suspend(struct device *dev)
1179d88b1397SPeter Ujfalusi {
1180d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = dev_get_drvdata(dev);
1181d88b1397SPeter Ujfalusi
1182d88b1397SPeter Ujfalusi cdd->dma_tdfdq = cppi_readl(cdd->ctrl_mem + DMA_TDFDQ);
1183d88b1397SPeter Ujfalusi disable_sched(cdd);
1184d88b1397SPeter Ujfalusi
1185d88b1397SPeter Ujfalusi return 0;
1186d88b1397SPeter Ujfalusi }
1187d88b1397SPeter Ujfalusi
cppi41_resume(struct device * dev)1188d88b1397SPeter Ujfalusi static int __maybe_unused cppi41_resume(struct device *dev)
1189d88b1397SPeter Ujfalusi {
1190d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = dev_get_drvdata(dev);
1191d88b1397SPeter Ujfalusi struct cppi41_channel *c;
1192d88b1397SPeter Ujfalusi int i;
1193d88b1397SPeter Ujfalusi
1194d88b1397SPeter Ujfalusi for (i = 0; i < DESCS_AREAS; i++)
1195d88b1397SPeter Ujfalusi cppi_writel(cdd->descs_phys, cdd->qmgr_mem + QMGR_MEMBASE(i));
1196d88b1397SPeter Ujfalusi
1197d88b1397SPeter Ujfalusi list_for_each_entry(c, &cdd->ddev.channels, chan.device_node)
1198d88b1397SPeter Ujfalusi if (!c->is_tx)
1199d88b1397SPeter Ujfalusi cppi_writel(c->q_num, c->gcr_reg + RXHPCRA0);
1200d88b1397SPeter Ujfalusi
1201d88b1397SPeter Ujfalusi init_sched(cdd);
1202d88b1397SPeter Ujfalusi
1203d88b1397SPeter Ujfalusi cppi_writel(cdd->dma_tdfdq, cdd->ctrl_mem + DMA_TDFDQ);
1204d88b1397SPeter Ujfalusi cppi_writel(cdd->scratch_phys, cdd->qmgr_mem + QMGR_LRAM0_BASE);
1205d88b1397SPeter Ujfalusi cppi_writel(QMGR_SCRATCH_SIZE, cdd->qmgr_mem + QMGR_LRAM_SIZE);
1206d88b1397SPeter Ujfalusi cppi_writel(0, cdd->qmgr_mem + QMGR_LRAM1_BASE);
1207d88b1397SPeter Ujfalusi
1208d88b1397SPeter Ujfalusi return 0;
1209d88b1397SPeter Ujfalusi }
1210d88b1397SPeter Ujfalusi
cppi41_runtime_suspend(struct device * dev)1211d88b1397SPeter Ujfalusi static int __maybe_unused cppi41_runtime_suspend(struct device *dev)
1212d88b1397SPeter Ujfalusi {
1213d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = dev_get_drvdata(dev);
1214d88b1397SPeter Ujfalusi unsigned long flags;
1215d88b1397SPeter Ujfalusi
1216d88b1397SPeter Ujfalusi spin_lock_irqsave(&cdd->lock, flags);
1217d88b1397SPeter Ujfalusi cdd->is_suspended = true;
1218d88b1397SPeter Ujfalusi WARN_ON(!list_empty(&cdd->pending));
1219d88b1397SPeter Ujfalusi spin_unlock_irqrestore(&cdd->lock, flags);
1220d88b1397SPeter Ujfalusi
1221d88b1397SPeter Ujfalusi return 0;
1222d88b1397SPeter Ujfalusi }
1223d88b1397SPeter Ujfalusi
cppi41_runtime_resume(struct device * dev)1224d88b1397SPeter Ujfalusi static int __maybe_unused cppi41_runtime_resume(struct device *dev)
1225d88b1397SPeter Ujfalusi {
1226d88b1397SPeter Ujfalusi struct cppi41_dd *cdd = dev_get_drvdata(dev);
1227d88b1397SPeter Ujfalusi unsigned long flags;
1228d88b1397SPeter Ujfalusi
1229d88b1397SPeter Ujfalusi spin_lock_irqsave(&cdd->lock, flags);
1230d88b1397SPeter Ujfalusi cdd->is_suspended = false;
1231d88b1397SPeter Ujfalusi cppi41_run_queue(cdd);
1232d88b1397SPeter Ujfalusi spin_unlock_irqrestore(&cdd->lock, flags);
1233d88b1397SPeter Ujfalusi
1234d88b1397SPeter Ujfalusi return 0;
1235d88b1397SPeter Ujfalusi }
1236d88b1397SPeter Ujfalusi
1237d88b1397SPeter Ujfalusi static const struct dev_pm_ops cppi41_pm_ops = {
1238d88b1397SPeter Ujfalusi SET_LATE_SYSTEM_SLEEP_PM_OPS(cppi41_suspend, cppi41_resume)
1239d88b1397SPeter Ujfalusi SET_RUNTIME_PM_OPS(cppi41_runtime_suspend,
1240d88b1397SPeter Ujfalusi cppi41_runtime_resume,
1241d88b1397SPeter Ujfalusi NULL)
1242d88b1397SPeter Ujfalusi };
1243d88b1397SPeter Ujfalusi
1244d88b1397SPeter Ujfalusi static struct platform_driver cpp41_dma_driver = {
1245d88b1397SPeter Ujfalusi .probe = cppi41_dma_probe,
1246*76355c25SUwe Kleine-König .remove = cppi41_dma_remove,
1247d88b1397SPeter Ujfalusi .driver = {
1248d88b1397SPeter Ujfalusi .name = "cppi41-dma-engine",
1249d88b1397SPeter Ujfalusi .pm = &cppi41_pm_ops,
1250d88b1397SPeter Ujfalusi .of_match_table = of_match_ptr(cppi41_dma_ids),
1251d88b1397SPeter Ujfalusi },
1252d88b1397SPeter Ujfalusi };
1253d88b1397SPeter Ujfalusi
1254d88b1397SPeter Ujfalusi module_platform_driver(cpp41_dma_driver);
12556c026a3eSJeff Johnson MODULE_DESCRIPTION("Texas Instruments CPPI 4.1 DMA support");
1256d88b1397SPeter Ujfalusi MODULE_LICENSE("GPL");
1257d88b1397SPeter Ujfalusi MODULE_AUTHOR("Sebastian Andrzej Siewior <[email protected]>");
1258