xref: /linux-6.15/drivers/crypto/caam/ctrl.c (revision 9b5c33b1)
1618b5dc4SHoria Geantă // SPDX-License-Identifier: GPL-2.0+
2fb4562b2SNitesh Narayan Lal /* * CAAM control-plane driver backend
38e8ec596SKim Phillips  * Controller-level driver, kernel property detection, initialization
48e8ec596SKim Phillips  *
5281922a1SKim Phillips  * Copyright 2008-2012 Freescale Semiconductor, Inc.
6ae1dd17dSHoria GeantA  * Copyright 2018-2019, 2023 NXP
78e8ec596SKim Phillips  */
88e8ec596SKim Phillips 
94776d381SHimangi Saraogi #include <linux/device.h>
105af50730SRob Herring #include <linux/of_address.h>
115af50730SRob Herring #include <linux/of_irq.h>
12b0cc7491SRob Herring #include <linux/platform_device.h>
13c056d910SHoria Geantă #include <linux/sys_soc.h>
14358ba762SAndrey Smirnov #include <linux/fsl/mc.h>
155af50730SRob Herring 
168e8ec596SKim Phillips #include "compat.h"
17abd98754SHoria Geantă #include "debugfs.h"
188e8ec596SKim Phillips #include "regs.h"
198e8ec596SKim Phillips #include "intern.h"
208e8ec596SKim Phillips #include "jr.h"
21281922a1SKim Phillips #include "desc_constr.h"
221ac6b731SBaoyou Xie #include "ctrl.h"
238e8ec596SKim Phillips 
24297b9cebSHoria Geantă bool caam_dpaa2;
25297b9cebSHoria Geantă EXPORT_SYMBOL(caam_dpaa2);
26261ea058SHoria Geantă 
2767c2315dSHoria Geantă #ifdef CONFIG_CAAM_QI
2867c2315dSHoria Geantă #include "qi.h"
2967c2315dSHoria Geantă #endif
3067c2315dSHoria Geantă 
31281922a1SKim Phillips /*
32281922a1SKim Phillips  * Descriptor to instantiate RNG State Handle 0 in normal mode and
33281922a1SKim Phillips  * load the JDKEK, TDKEK and TDSK registers
34281922a1SKim Phillips  */
build_instantiation_desc(u32 * desc,int handle,int do_sk)351005bccdSAlex Porosanu static void build_instantiation_desc(u32 *desc, int handle, int do_sk)
36281922a1SKim Phillips {
371005bccdSAlex Porosanu 	u32 *jump_cmd, op_flags;
38281922a1SKim Phillips 
39281922a1SKim Phillips 	init_job_desc(desc, 0);
40281922a1SKim Phillips 
411005bccdSAlex Porosanu 	op_flags = OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
42358ba762SAndrey Smirnov 			(handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INIT |
43358ba762SAndrey Smirnov 			OP_ALG_PR_ON;
441005bccdSAlex Porosanu 
45281922a1SKim Phillips 	/* INIT RNG in non-test mode */
461005bccdSAlex Porosanu 	append_operation(desc, op_flags);
471005bccdSAlex Porosanu 
481005bccdSAlex Porosanu 	if (!handle && do_sk) {
491005bccdSAlex Porosanu 		/*
501005bccdSAlex Porosanu 		 * For SH0, Secure Keys must be generated as well
511005bccdSAlex Porosanu 		 */
52281922a1SKim Phillips 
53281922a1SKim Phillips 		/* wait for done */
54281922a1SKim Phillips 		jump_cmd = append_jump(desc, JUMP_CLASS_CLASS1);
55281922a1SKim Phillips 		set_jump_tgt_here(desc, jump_cmd);
56281922a1SKim Phillips 
57281922a1SKim Phillips 		/*
58281922a1SKim Phillips 		 * load 1 to clear written reg:
5924c7bf08SHeinrich Schuchardt 		 * resets the done interrupt and returns the RNG to idle.
60281922a1SKim Phillips 		 */
61281922a1SKim Phillips 		append_load_imm_u32(desc, 1, LDST_SRCDST_WORD_CLRW);
62281922a1SKim Phillips 
631005bccdSAlex Porosanu 		/* Initialize State Handle  */
64281922a1SKim Phillips 		append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
65f1157a5bSAlex Porosanu 				 OP_ALG_AAI_RNG4_SK);
66281922a1SKim Phillips 	}
67281922a1SKim Phillips 
68d5e4e999SAlex Porosanu 	append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
69281922a1SKim Phillips }
70281922a1SKim Phillips 
71b1f996e0SAlex Porosanu /* Descriptor for deinstantiation of State Handle 0 of the RNG block. */
build_deinstantiation_desc(u32 * desc,int handle)721005bccdSAlex Porosanu static void build_deinstantiation_desc(u32 *desc, int handle)
73b1f996e0SAlex Porosanu {
74b1f996e0SAlex Porosanu 	init_job_desc(desc, 0);
75b1f996e0SAlex Porosanu 
76b1f996e0SAlex Porosanu 	/* Uninstantiate State Handle 0 */
77b1f996e0SAlex Porosanu 	append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
781005bccdSAlex Porosanu 			 (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INITFINAL);
79b1f996e0SAlex Porosanu 
80b1f996e0SAlex Porosanu 	append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
81b1f996e0SAlex Porosanu }
8204cddbfeSAlex Porosanu 
83*9b5c33b1SBreno Leitao #ifdef CONFIG_OF
84271e3830SPankaj Gupta static const struct of_device_id imx8m_machine_match[] = {
85271e3830SPankaj Gupta 	{ .compatible = "fsl,imx8mm", },
86271e3830SPankaj Gupta 	{ .compatible = "fsl,imx8mn", },
87271e3830SPankaj Gupta 	{ .compatible = "fsl,imx8mp", },
88271e3830SPankaj Gupta 	{ .compatible = "fsl,imx8mq", },
89271e3830SPankaj Gupta 	{ .compatible = "fsl,imx8ulp", },
90271e3830SPankaj Gupta 	{ }
91271e3830SPankaj Gupta };
92*9b5c33b1SBreno Leitao #endif
93271e3830SPankaj Gupta 
9404cddbfeSAlex Porosanu /*
9504cddbfeSAlex Porosanu  * run_descriptor_deco0 - runs a descriptor on DECO0, under direct control of
9604cddbfeSAlex Porosanu  *			  the software (no JR/QI used).
9704cddbfeSAlex Porosanu  * @ctrldev - pointer to device
981005bccdSAlex Porosanu  * @status - descriptor status, after being run
991005bccdSAlex Porosanu  *
10004cddbfeSAlex Porosanu  * Return: - 0 if no error occurred
10104cddbfeSAlex Porosanu  *	   - -ENODEV if the DECO couldn't be acquired
10204cddbfeSAlex Porosanu  *	   - -EAGAIN if an error occurred while executing the descriptor
10304cddbfeSAlex Porosanu  */
run_descriptor_deco0(struct device * ctrldev,u32 * desc,u32 * status)1041005bccdSAlex Porosanu static inline int run_descriptor_deco0(struct device *ctrldev, u32 *desc,
1051005bccdSAlex Porosanu 					u32 *status)
106281922a1SKim Phillips {
107997ad290SRuchika Gupta 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
108fb4562b2SNitesh Narayan Lal 	struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
109fb4562b2SNitesh Narayan Lal 	struct caam_deco __iomem *deco = ctrlpriv->deco;
110997ad290SRuchika Gupta 	unsigned int timeout = 100000;
111d239b10dSHoria Geantă 	u32 deco_dbg_reg, deco_state, flags;
112b1f996e0SAlex Porosanu 	int i;
113997ad290SRuchika Gupta 
11417157c90SRuchika Gupta 
115a6727055SAndrey Smirnov 	if (ctrlpriv->virt_en == 1 ||
116a6727055SAndrey Smirnov 	    /*
1177e2b89fbSHoria Geantă 	     * Apparently on i.MX8M{Q,M,N,P} it doesn't matter if virt_en == 1
118a6727055SAndrey Smirnov 	     * and the following steps should be performed regardless
119a6727055SAndrey Smirnov 	     */
120271e3830SPankaj Gupta 	    of_match_node(imx8m_machine_match, of_root)) {
121261ea058SHoria Geantă 		clrsetbits_32(&ctrl->deco_rsr, 0, DECORSR_JR0);
12217157c90SRuchika Gupta 
123fb4562b2SNitesh Narayan Lal 		while (!(rd_reg32(&ctrl->deco_rsr) & DECORSR_VALID) &&
12417157c90SRuchika Gupta 		       --timeout)
12517157c90SRuchika Gupta 			cpu_relax();
12617157c90SRuchika Gupta 
1278f1da7b9SHoria Geanta 		timeout = 100000;
1288f1da7b9SHoria Geanta 	}
1298f1da7b9SHoria Geanta 
130261ea058SHoria Geantă 	clrsetbits_32(&ctrl->deco_rq, 0, DECORR_RQD0ENABLE);
131997ad290SRuchika Gupta 
132fb4562b2SNitesh Narayan Lal 	while (!(rd_reg32(&ctrl->deco_rq) & DECORR_DEN0) &&
133997ad290SRuchika Gupta 								 --timeout)
134997ad290SRuchika Gupta 		cpu_relax();
135997ad290SRuchika Gupta 
136997ad290SRuchika Gupta 	if (!timeout) {
137997ad290SRuchika Gupta 		dev_err(ctrldev, "failed to acquire DECO 0\n");
138261ea058SHoria Geantă 		clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
13904cddbfeSAlex Porosanu 		return -ENODEV;
140281922a1SKim Phillips 	}
141281922a1SKim Phillips 
142997ad290SRuchika Gupta 	for (i = 0; i < desc_len(desc); i++)
143261ea058SHoria Geantă 		wr_reg32(&deco->descbuf[i], caam32_to_cpu(*(desc + i)));
144281922a1SKim Phillips 
14504cddbfeSAlex Porosanu 	flags = DECO_JQCR_WHL;
14604cddbfeSAlex Porosanu 	/*
14704cddbfeSAlex Porosanu 	 * If the descriptor length is longer than 4 words, then the
14804cddbfeSAlex Porosanu 	 * FOUR bit in JRCTRL register must be set.
14904cddbfeSAlex Porosanu 	 */
15004cddbfeSAlex Porosanu 	if (desc_len(desc) >= 4)
15104cddbfeSAlex Porosanu 		flags |= DECO_JQCR_FOUR;
15204cddbfeSAlex Porosanu 
15304cddbfeSAlex Porosanu 	/* Instruct the DECO to execute it */
154261ea058SHoria Geantă 	clrsetbits_32(&deco->jr_ctl_hi, 0, flags);
155997ad290SRuchika Gupta 
156997ad290SRuchika Gupta 	timeout = 10000000;
15784cf4827SAlex Porosanu 	do {
158fb4562b2SNitesh Narayan Lal 		deco_dbg_reg = rd_reg32(&deco->desc_dbg);
159d239b10dSHoria Geantă 
160d239b10dSHoria Geantă 		if (ctrlpriv->era < 10)
161d239b10dSHoria Geantă 			deco_state = (deco_dbg_reg & DESC_DBG_DECO_STAT_MASK) >>
162d239b10dSHoria Geantă 				     DESC_DBG_DECO_STAT_SHIFT;
163d239b10dSHoria Geantă 		else
164d239b10dSHoria Geantă 			deco_state = (rd_reg32(&deco->dbg_exec) &
165d239b10dSHoria Geantă 				      DESC_DER_DECO_STAT_MASK) >>
166d239b10dSHoria Geantă 				     DESC_DER_DECO_STAT_SHIFT;
167d239b10dSHoria Geantă 
16884cf4827SAlex Porosanu 		/*
16924c7bf08SHeinrich Schuchardt 		 * If an error occurred in the descriptor, then
17084cf4827SAlex Porosanu 		 * the DECO status field will be set to 0x0D
17184cf4827SAlex Porosanu 		 */
172d239b10dSHoria Geantă 		if (deco_state == DECO_STAT_HOST_ERR)
17384cf4827SAlex Porosanu 			break;
174d239b10dSHoria Geantă 
175997ad290SRuchika Gupta 		cpu_relax();
17684cf4827SAlex Porosanu 	} while ((deco_dbg_reg & DESC_DBG_DECO_STAT_VALID) && --timeout);
177997ad290SRuchika Gupta 
178fb4562b2SNitesh Narayan Lal 	*status = rd_reg32(&deco->op_status_hi) &
1791005bccdSAlex Porosanu 		  DECO_OP_STATUS_HI_ERR_MASK;
1801005bccdSAlex Porosanu 
18117157c90SRuchika Gupta 	if (ctrlpriv->virt_en == 1)
182261ea058SHoria Geantă 		clrsetbits_32(&ctrl->deco_rsr, DECORSR_JR0, 0);
18317157c90SRuchika Gupta 
18404cddbfeSAlex Porosanu 	/* Mark the DECO as free */
185261ea058SHoria Geantă 	clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
18604cddbfeSAlex Porosanu 
18704cddbfeSAlex Porosanu 	if (!timeout)
18804cddbfeSAlex Porosanu 		return -EAGAIN;
18904cddbfeSAlex Porosanu 
19004cddbfeSAlex Porosanu 	return 0;
191997ad290SRuchika Gupta }
192997ad290SRuchika Gupta 
19304cddbfeSAlex Porosanu /*
194e57acaf0SAndrey Smirnov  * deinstantiate_rng - builds and executes a descriptor on DECO0,
195e57acaf0SAndrey Smirnov  *		       which deinitializes the RNG block.
196e57acaf0SAndrey Smirnov  * @ctrldev - pointer to device
197e57acaf0SAndrey Smirnov  * @state_handle_mask - bitmask containing the instantiation status
198e57acaf0SAndrey Smirnov  *			for the RNG4 state handles which exist in
199e57acaf0SAndrey Smirnov  *			the RNG4 block: 1 if it's been instantiated
200e57acaf0SAndrey Smirnov  *
201e57acaf0SAndrey Smirnov  * Return: - 0 if no error occurred
202e57acaf0SAndrey Smirnov  *	   - -ENOMEM if there isn't enough memory to allocate the descriptor
203e57acaf0SAndrey Smirnov  *	   - -ENODEV if DECO0 couldn't be acquired
204e57acaf0SAndrey Smirnov  *	   - -EAGAIN if an error occurred when executing the descriptor
205e57acaf0SAndrey Smirnov  */
deinstantiate_rng(struct device * ctrldev,int state_handle_mask)206e57acaf0SAndrey Smirnov static int deinstantiate_rng(struct device *ctrldev, int state_handle_mask)
207e57acaf0SAndrey Smirnov {
208e57acaf0SAndrey Smirnov 	u32 *desc, status;
209e57acaf0SAndrey Smirnov 	int sh_idx, ret = 0;
210e57acaf0SAndrey Smirnov 
211199354d7SHerbert Xu 	desc = kmalloc(CAAM_CMD_SZ * 3, GFP_KERNEL);
212e57acaf0SAndrey Smirnov 	if (!desc)
213e57acaf0SAndrey Smirnov 		return -ENOMEM;
214e57acaf0SAndrey Smirnov 
215e57acaf0SAndrey Smirnov 	for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
216e57acaf0SAndrey Smirnov 		/*
217e57acaf0SAndrey Smirnov 		 * If the corresponding bit is set, then it means the state
218e57acaf0SAndrey Smirnov 		 * handle was initialized by us, and thus it needs to be
219e57acaf0SAndrey Smirnov 		 * deinitialized as well
220e57acaf0SAndrey Smirnov 		 */
221e57acaf0SAndrey Smirnov 		if ((1 << sh_idx) & state_handle_mask) {
222e57acaf0SAndrey Smirnov 			/*
223e57acaf0SAndrey Smirnov 			 * Create the descriptor for deinstantating this state
224e57acaf0SAndrey Smirnov 			 * handle
225e57acaf0SAndrey Smirnov 			 */
226e57acaf0SAndrey Smirnov 			build_deinstantiation_desc(desc, sh_idx);
227e57acaf0SAndrey Smirnov 
228e57acaf0SAndrey Smirnov 			/* Try to run it through DECO0 */
229e57acaf0SAndrey Smirnov 			ret = run_descriptor_deco0(ctrldev, desc, &status);
230e57acaf0SAndrey Smirnov 
231e57acaf0SAndrey Smirnov 			if (ret ||
232e57acaf0SAndrey Smirnov 			    (status && status != JRSTA_SSRC_JUMP_HALT_CC)) {
233e57acaf0SAndrey Smirnov 				dev_err(ctrldev,
234e57acaf0SAndrey Smirnov 					"Failed to deinstantiate RNG4 SH%d\n",
235e57acaf0SAndrey Smirnov 					sh_idx);
236e57acaf0SAndrey Smirnov 				break;
237e57acaf0SAndrey Smirnov 			}
238e57acaf0SAndrey Smirnov 			dev_info(ctrldev, "Deinstantiated RNG4 SH%d\n", sh_idx);
239e57acaf0SAndrey Smirnov 		}
240e57acaf0SAndrey Smirnov 	}
241e57acaf0SAndrey Smirnov 
242e57acaf0SAndrey Smirnov 	kfree(desc);
243e57acaf0SAndrey Smirnov 
244e57acaf0SAndrey Smirnov 	return ret;
245e57acaf0SAndrey Smirnov }
246e57acaf0SAndrey Smirnov 
devm_deinstantiate_rng(void * data)247e57acaf0SAndrey Smirnov static void devm_deinstantiate_rng(void *data)
248e57acaf0SAndrey Smirnov {
249e57acaf0SAndrey Smirnov 	struct device *ctrldev = data;
250e57acaf0SAndrey Smirnov 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
251e57acaf0SAndrey Smirnov 
252e57acaf0SAndrey Smirnov 	/*
253e57acaf0SAndrey Smirnov 	 * De-initialize RNG state handles initialized by this driver.
254e57acaf0SAndrey Smirnov 	 * In case of SoCs with Management Complex, RNG is managed by MC f/w.
255e57acaf0SAndrey Smirnov 	 */
256e57acaf0SAndrey Smirnov 	if (ctrlpriv->rng4_sh_init)
257e57acaf0SAndrey Smirnov 		deinstantiate_rng(ctrldev, ctrlpriv->rng4_sh_init);
258e57acaf0SAndrey Smirnov }
259e57acaf0SAndrey Smirnov 
260e57acaf0SAndrey Smirnov /*
26104cddbfeSAlex Porosanu  * instantiate_rng - builds and executes a descriptor on DECO0,
26204cddbfeSAlex Porosanu  *		     which initializes the RNG block.
26304cddbfeSAlex Porosanu  * @ctrldev - pointer to device
2641005bccdSAlex Porosanu  * @state_handle_mask - bitmask containing the instantiation status
2651005bccdSAlex Porosanu  *			for the RNG4 state handles which exist in
2661005bccdSAlex Porosanu  *			the RNG4 block: 1 if it's been instantiated
2671005bccdSAlex Porosanu  *			by an external entry, 0 otherwise.
2681005bccdSAlex Porosanu  * @gen_sk  - generate data to be loaded into the JDKEK, TDKEK and TDSK;
2691005bccdSAlex Porosanu  *	      Caution: this can be done only once; if the keys need to be
2701005bccdSAlex Porosanu  *	      regenerated, a POR is required
2711005bccdSAlex Porosanu  *
27204cddbfeSAlex Porosanu  * Return: - 0 if no error occurred
27304cddbfeSAlex Porosanu  *	   - -ENOMEM if there isn't enough memory to allocate the descriptor
27404cddbfeSAlex Porosanu  *	   - -ENODEV if DECO0 couldn't be acquired
27504cddbfeSAlex Porosanu  *	   - -EAGAIN if an error occurred when executing the descriptor
27604cddbfeSAlex Porosanu  *	      f.i. there was a RNG hardware error due to not "good enough"
27724c7bf08SHeinrich Schuchardt  *	      entropy being acquired.
27804cddbfeSAlex Porosanu  */
instantiate_rng(struct device * ctrldev,int state_handle_mask,int gen_sk)2791005bccdSAlex Porosanu static int instantiate_rng(struct device *ctrldev, int state_handle_mask,
2801005bccdSAlex Porosanu 			   int gen_sk)
28104cddbfeSAlex Porosanu {
2821005bccdSAlex Porosanu 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
283fb4562b2SNitesh Narayan Lal 	struct caam_ctrl __iomem *ctrl;
28462743a41SHoria Geant? 	u32 *desc, status = 0, rdsta_val;
2851005bccdSAlex Porosanu 	int ret = 0, sh_idx;
2861005bccdSAlex Porosanu 
287fb4562b2SNitesh Narayan Lal 	ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
288199354d7SHerbert Xu 	desc = kmalloc(CAAM_CMD_SZ * 7, GFP_KERNEL);
28904cddbfeSAlex Porosanu 	if (!desc)
29004cddbfeSAlex Porosanu 		return -ENOMEM;
2911005bccdSAlex Porosanu 
2921005bccdSAlex Porosanu 	for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
293358ba762SAndrey Smirnov 		const u32 rdsta_if = RDSTA_IF0 << sh_idx;
294358ba762SAndrey Smirnov 		const u32 rdsta_pr = RDSTA_PR0 << sh_idx;
295358ba762SAndrey Smirnov 		const u32 rdsta_mask = rdsta_if | rdsta_pr;
2969c19fb86SChristophe JAILLET 
2979c19fb86SChristophe JAILLET 		/* Clear the contents before using the descriptor */
2989c19fb86SChristophe JAILLET 		memset(desc, 0x00, CAAM_CMD_SZ * 7);
2999c19fb86SChristophe JAILLET 
3001005bccdSAlex Porosanu 		/*
3011005bccdSAlex Porosanu 		 * If the corresponding bit is set, this state handle
3021005bccdSAlex Porosanu 		 * was initialized by somebody else, so it's left alone.
3031005bccdSAlex Porosanu 		 */
304358ba762SAndrey Smirnov 		if (rdsta_if & state_handle_mask) {
305358ba762SAndrey Smirnov 			if (rdsta_pr & state_handle_mask)
3061005bccdSAlex Porosanu 				continue;
3071005bccdSAlex Porosanu 
308358ba762SAndrey Smirnov 			dev_info(ctrldev,
309358ba762SAndrey Smirnov 				 "RNG4 SH%d was previously instantiated without prediction resistance. Tearing it down\n",
310358ba762SAndrey Smirnov 				 sh_idx);
311358ba762SAndrey Smirnov 
312358ba762SAndrey Smirnov 			ret = deinstantiate_rng(ctrldev, rdsta_if);
313358ba762SAndrey Smirnov 			if (ret)
314358ba762SAndrey Smirnov 				break;
315358ba762SAndrey Smirnov 		}
316358ba762SAndrey Smirnov 
3171005bccdSAlex Porosanu 		/* Create the descriptor for instantiating RNG State Handle */
3181005bccdSAlex Porosanu 		build_instantiation_desc(desc, sh_idx, gen_sk);
31904cddbfeSAlex Porosanu 
32004cddbfeSAlex Porosanu 		/* Try to run it through DECO0 */
3211005bccdSAlex Porosanu 		ret = run_descriptor_deco0(ctrldev, desc, &status);
3221005bccdSAlex Porosanu 
3231005bccdSAlex Porosanu 		/*
3241005bccdSAlex Porosanu 		 * If ret is not 0, or descriptor status is not 0, then
3251005bccdSAlex Porosanu 		 * something went wrong. No need to try the next state
3261005bccdSAlex Porosanu 		 * handle (if available), bail out here.
3271005bccdSAlex Porosanu 		 * Also, if for some reason, the State Handle didn't get
3281005bccdSAlex Porosanu 		 * instantiated although the descriptor has finished
3291005bccdSAlex Porosanu 		 * without any error (HW optimizations for later
3301005bccdSAlex Porosanu 		 * CAAM eras), then try again.
3311005bccdSAlex Porosanu 		 */
3321005bccdSAlex Porosanu 		if (ret)
3331005bccdSAlex Porosanu 			break;
334225ece3eSHoria Geantă 
335358ba762SAndrey Smirnov 		rdsta_val = rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_MASK;
336225ece3eSHoria Geantă 		if ((status && status != JRSTA_SSRC_JUMP_HALT_CC) ||
337358ba762SAndrey Smirnov 		    (rdsta_val & rdsta_mask) != rdsta_mask) {
338225ece3eSHoria Geantă 			ret = -EAGAIN;
339225ece3eSHoria Geantă 			break;
340225ece3eSHoria Geantă 		}
341225ece3eSHoria Geantă 
3421005bccdSAlex Porosanu 		dev_info(ctrldev, "Instantiated RNG4 SH%d\n", sh_idx);
3431005bccdSAlex Porosanu 	}
34404cddbfeSAlex Porosanu 
345281922a1SKim Phillips 	kfree(desc);
34604cddbfeSAlex Porosanu 
3473ec25b43SAndy Shevchenko 	if (ret)
348b1f996e0SAlex Porosanu 		return ret;
3493ec25b43SAndy Shevchenko 
3503ec25b43SAndy Shevchenko 	return devm_add_action_or_reset(ctrldev, devm_deinstantiate_rng, ctrldev);
351b1f996e0SAlex Porosanu }
352b1f996e0SAlex Porosanu 
353281922a1SKim Phillips /*
35484cf4827SAlex Porosanu  * kick_trng - sets the various parameters for enabling the initialization
35584cf4827SAlex Porosanu  *	       of the RNG4 block in CAAM
356da2f2a03SHoria GeantA  * @dev - pointer to the controller device
35784cf4827SAlex Porosanu  * @ent_delay - Defines the length (in system clocks) of each entropy sample.
358281922a1SKim Phillips  */
kick_trng(struct device * dev,int ent_delay)359da2f2a03SHoria GeantA static void kick_trng(struct device *dev, int ent_delay)
360281922a1SKim Phillips {
361da2f2a03SHoria GeantA 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
362fb4562b2SNitesh Narayan Lal 	struct caam_ctrl __iomem *ctrl;
363281922a1SKim Phillips 	struct rng4tst __iomem *r4tst;
3641abc8966SMeenakshi Aggarwal 	u32 val, rtsdctl;
365281922a1SKim Phillips 
366fb4562b2SNitesh Narayan Lal 	ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
367fb4562b2SNitesh Narayan Lal 	r4tst = &ctrl->r4tst[0];
368281922a1SKim Phillips 
369551ce72aSAndrey Smirnov 	/*
370551ce72aSAndrey Smirnov 	 * Setting both RTMCTL:PRGM and RTMCTL:TRNG_ACC causes TRNG to
371551ce72aSAndrey Smirnov 	 * properly invalidate the entropy in the entropy register and
372551ce72aSAndrey Smirnov 	 * force re-generation.
373551ce72aSAndrey Smirnov 	 */
374551ce72aSAndrey Smirnov 	clrsetbits_32(&r4tst->rtmctl, 0, RTMCTL_PRGM | RTMCTL_ACC);
37584cf4827SAlex Porosanu 
37684cf4827SAlex Porosanu 	/*
37784cf4827SAlex Porosanu 	 * Performance-wise, it does not make sense to
37884cf4827SAlex Porosanu 	 * set the delay to a value that is lower
37984cf4827SAlex Porosanu 	 * than the last one that worked (i.e. the state handles
3801abc8966SMeenakshi Aggarwal 	 * were instantiated properly).
38184cf4827SAlex Porosanu 	 */
3821abc8966SMeenakshi Aggarwal 	rtsdctl = rd_reg32(&r4tst->rtsdctl);
3831abc8966SMeenakshi Aggarwal 	val = (rtsdctl & RTSDCTL_ENT_DLY_MASK) >> RTSDCTL_ENT_DLY_SHIFT;
3841abc8966SMeenakshi Aggarwal 	if (ent_delay > val) {
3851abc8966SMeenakshi Aggarwal 		val = ent_delay;
38684cf4827SAlex Porosanu 		/* min. freq. count, equal to 1/4 of the entropy sample length */
3871abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtfrqmin, val >> 2);
38883874b8eSHerbert Xu 		/* disable maximum frequency count */
38983874b8eSHerbert Xu 		wr_reg32(&r4tst->rtfrqmax, RTFRQMAX_DISABLE);
3901abc8966SMeenakshi Aggarwal 	}
3911abc8966SMeenakshi Aggarwal 
3921abc8966SMeenakshi Aggarwal 	wr_reg32(&r4tst->rtsdctl, (val << RTSDCTL_ENT_DLY_SHIFT) |
3931abc8966SMeenakshi Aggarwal 		 RTSDCTL_SAMP_SIZE_VAL);
3941abc8966SMeenakshi Aggarwal 
3951abc8966SMeenakshi Aggarwal 	/*
3961abc8966SMeenakshi Aggarwal 	 * To avoid reprogramming the self-test parameters over and over again,
3971abc8966SMeenakshi Aggarwal 	 * use RTSDCTL[SAMP_SIZE] as an indicator.
3981abc8966SMeenakshi Aggarwal 	 */
3991abc8966SMeenakshi Aggarwal 	if ((rtsdctl & RTSDCTL_SAMP_SIZE_MASK) != RTSDCTL_SAMP_SIZE_VAL) {
4001abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscmisc, (2 << 16) | 32);
4011abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtpkrrng, 570);
4021abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtpkrmax, 1600);
4031abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscml, (122 << 16) | 317);
4041abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[0], (80 << 16) | 107);
4051abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[1], (57 << 16) | 62);
4061abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[2], (39 << 16) | 39);
4071abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[3], (27 << 16) | 26);
4081abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[4], (19 << 16) | 18);
4091abc8966SMeenakshi Aggarwal 		wr_reg32(&r4tst->rtscrl[5], (18 << 16) | 17);
4101abc8966SMeenakshi Aggarwal 	}
4111abc8966SMeenakshi Aggarwal 
412e5ffbfc1SAlex Porosanu 	/*
413e5ffbfc1SAlex Porosanu 	 * select raw sampling in both entropy shifter
4148439e94fSHoria Geantă 	 * and statistical checker; ; put RNG4 into run mode
415e5ffbfc1SAlex Porosanu 	 */
416551ce72aSAndrey Smirnov 	clrsetbits_32(&r4tst->rtmctl, RTMCTL_PRGM | RTMCTL_ACC,
417551ce72aSAndrey Smirnov 		      RTMCTL_SAMP_MODE_RAW_ES_SC);
418281922a1SKim Phillips }
419281922a1SKim Phillips 
caam_get_era_from_hw(struct caam_perfmon __iomem * perfmon)420ae1dd17dSHoria GeantA static int caam_get_era_from_hw(struct caam_perfmon __iomem *perfmon)
421654f2b93SFabio Estevam {
422654f2b93SFabio Estevam 	static const struct {
423654f2b93SFabio Estevam 		u16 ip_id;
424654f2b93SFabio Estevam 		u8 maj_rev;
425654f2b93SFabio Estevam 		u8 era;
426654f2b93SFabio Estevam 	} id[] = {
427654f2b93SFabio Estevam 		{0x0A10, 1, 1},
428654f2b93SFabio Estevam 		{0x0A10, 2, 2},
429654f2b93SFabio Estevam 		{0x0A12, 1, 3},
430654f2b93SFabio Estevam 		{0x0A14, 1, 3},
431654f2b93SFabio Estevam 		{0x0A14, 2, 4},
432654f2b93SFabio Estevam 		{0x0A16, 1, 4},
433654f2b93SFabio Estevam 		{0x0A10, 3, 4},
434654f2b93SFabio Estevam 		{0x0A11, 1, 4},
435654f2b93SFabio Estevam 		{0x0A18, 1, 4},
436654f2b93SFabio Estevam 		{0x0A11, 2, 5},
437654f2b93SFabio Estevam 		{0x0A12, 2, 5},
438654f2b93SFabio Estevam 		{0x0A13, 1, 5},
439654f2b93SFabio Estevam 		{0x0A1C, 1, 5}
440654f2b93SFabio Estevam 	};
441654f2b93SFabio Estevam 	u32 ccbvid, id_ms;
442654f2b93SFabio Estevam 	u8 maj_rev, era;
443654f2b93SFabio Estevam 	u16 ip_id;
444654f2b93SFabio Estevam 	int i;
445654f2b93SFabio Estevam 
446ae1dd17dSHoria GeantA 	ccbvid = rd_reg32(&perfmon->ccb_id);
447654f2b93SFabio Estevam 	era = (ccbvid & CCBVID_ERA_MASK) >> CCBVID_ERA_SHIFT;
448654f2b93SFabio Estevam 	if (era)	/* This is '0' prior to CAAM ERA-6 */
449654f2b93SFabio Estevam 		return era;
450654f2b93SFabio Estevam 
451ae1dd17dSHoria GeantA 	id_ms = rd_reg32(&perfmon->caam_id_ms);
452654f2b93SFabio Estevam 	ip_id = (id_ms & SECVID_MS_IPID_MASK) >> SECVID_MS_IPID_SHIFT;
453654f2b93SFabio Estevam 	maj_rev = (id_ms & SECVID_MS_MAJ_REV_MASK) >> SECVID_MS_MAJ_REV_SHIFT;
454654f2b93SFabio Estevam 
455654f2b93SFabio Estevam 	for (i = 0; i < ARRAY_SIZE(id); i++)
456654f2b93SFabio Estevam 		if (id[i].ip_id == ip_id && id[i].maj_rev == maj_rev)
457654f2b93SFabio Estevam 			return id[i].era;
458654f2b93SFabio Estevam 
459654f2b93SFabio Estevam 	return -ENOTSUPP;
460654f2b93SFabio Estevam }
461654f2b93SFabio Estevam 
46282c2f960SAlex Porosanu /**
46382c2f960SAlex Porosanu  * caam_get_era() - Return the ERA of the SEC on SoC, based
464654f2b93SFabio Estevam  * on "sec-era" optional property in the DTS. This property is updated
465654f2b93SFabio Estevam  * by u-boot.
466654f2b93SFabio Estevam  * In case this property is not passed an attempt to retrieve the CAAM
467654f2b93SFabio Estevam  * era via register reads will be made.
468319936bfSKrzysztof Kozlowski  *
469ae1dd17dSHoria GeantA  * @perfmon:	Performance Monitor Registers
470319936bfSKrzysztof Kozlowski  */
caam_get_era(struct caam_perfmon __iomem * perfmon)471ae1dd17dSHoria GeantA static int caam_get_era(struct caam_perfmon __iomem *perfmon)
47282c2f960SAlex Porosanu {
473883619a9SAlex Porosanu 	struct device_node *caam_node;
474e27513ebSAlex Porosanu 	int ret;
475e27513ebSAlex Porosanu 	u32 prop;
47682c2f960SAlex Porosanu 
477e27513ebSAlex Porosanu 	caam_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
478e27513ebSAlex Porosanu 	ret = of_property_read_u32(caam_node, "fsl,sec-era", &prop);
479e27513ebSAlex Porosanu 	of_node_put(caam_node);
480e27513ebSAlex Porosanu 
481654f2b93SFabio Estevam 	if (!ret)
482654f2b93SFabio Estevam 		return prop;
483654f2b93SFabio Estevam 	else
484ae1dd17dSHoria GeantA 		return caam_get_era_from_hw(perfmon);
48582c2f960SAlex Porosanu }
48682c2f960SAlex Porosanu 
48733d69455SIuliana Prodan /*
4884fa0b1f9SIuliana Prodan  * ERRATA: imx6 devices (imx6D, imx6Q, imx6DL, imx6S, imx6DP and imx6QP)
48933d69455SIuliana Prodan  * have an issue wherein AXI bus transactions may not occur in the correct
49033d69455SIuliana Prodan  * order. This isn't a problem running single descriptors, but can be if
49133d69455SIuliana Prodan  * running multiple concurrent descriptors. Reworking the driver to throttle
49233d69455SIuliana Prodan  * to single requests is impractical, thus the workaround is to limit the AXI
49333d69455SIuliana Prodan  * pipeline to a depth of 1 (from it's default of 4) to preclude this situation
49433d69455SIuliana Prodan  * from occurring.
49533d69455SIuliana Prodan  */
handle_imx6_err005766(u32 __iomem * mcr)496864c2d57SHerbert Xu static void handle_imx6_err005766(u32 __iomem *mcr)
49733d69455SIuliana Prodan {
49833d69455SIuliana Prodan 	if (of_machine_is_compatible("fsl,imx6q") ||
49933d69455SIuliana Prodan 	    of_machine_is_compatible("fsl,imx6dl") ||
50033d69455SIuliana Prodan 	    of_machine_is_compatible("fsl,imx6qp"))
50133d69455SIuliana Prodan 		clrsetbits_32(mcr, MCFGR_AXIPIPE_MASK,
50233d69455SIuliana Prodan 			      1 << MCFGR_AXIPIPE_SHIFT);
50333d69455SIuliana Prodan }
50433d69455SIuliana Prodan 
505ec360607SHoria Geantă static const struct of_device_id caam_match[] = {
506ec360607SHoria Geantă 	{
507ec360607SHoria Geantă 		.compatible = "fsl,sec-v4.0",
508ec360607SHoria Geantă 	},
509ec360607SHoria Geantă 	{
510ec360607SHoria Geantă 		.compatible = "fsl,sec4.0",
511ec360607SHoria Geantă 	},
512ec360607SHoria Geantă 	{},
513ec360607SHoria Geantă };
514ec360607SHoria Geantă MODULE_DEVICE_TABLE(of, caam_match);
515ec360607SHoria Geantă 
51651e002e9SAndrey Smirnov struct caam_imx_data {
51761444368SPankaj Gupta 	bool page0_access;
51851e002e9SAndrey Smirnov 	const struct clk_bulk_data *clks;
51951e002e9SAndrey Smirnov 	int num_clks;
52051e002e9SAndrey Smirnov };
52151e002e9SAndrey Smirnov 
52251e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx6_clks[] = {
52351e002e9SAndrey Smirnov 	{ .id = "ipg" },
52451e002e9SAndrey Smirnov 	{ .id = "mem" },
52551e002e9SAndrey Smirnov 	{ .id = "aclk" },
52651e002e9SAndrey Smirnov 	{ .id = "emi_slow" },
52751e002e9SAndrey Smirnov };
52851e002e9SAndrey Smirnov 
52951e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx6_data = {
53061444368SPankaj Gupta 	.page0_access = true,
53151e002e9SAndrey Smirnov 	.clks = caam_imx6_clks,
53251e002e9SAndrey Smirnov 	.num_clks = ARRAY_SIZE(caam_imx6_clks),
53351e002e9SAndrey Smirnov };
53451e002e9SAndrey Smirnov 
53551e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx7_clks[] = {
53651e002e9SAndrey Smirnov 	{ .id = "ipg" },
53751e002e9SAndrey Smirnov 	{ .id = "aclk" },
53851e002e9SAndrey Smirnov };
53951e002e9SAndrey Smirnov 
54051e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx7_data = {
54161444368SPankaj Gupta 	.page0_access = true,
54251e002e9SAndrey Smirnov 	.clks = caam_imx7_clks,
54351e002e9SAndrey Smirnov 	.num_clks = ARRAY_SIZE(caam_imx7_clks),
54451e002e9SAndrey Smirnov };
54551e002e9SAndrey Smirnov 
54651e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx6ul_clks[] = {
54751e002e9SAndrey Smirnov 	{ .id = "ipg" },
54851e002e9SAndrey Smirnov 	{ .id = "mem" },
54951e002e9SAndrey Smirnov 	{ .id = "aclk" },
55051e002e9SAndrey Smirnov };
55151e002e9SAndrey Smirnov 
55251e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx6ul_data = {
55361444368SPankaj Gupta 	.page0_access = true,
55451e002e9SAndrey Smirnov 	.clks = caam_imx6ul_clks,
55551e002e9SAndrey Smirnov 	.num_clks = ARRAY_SIZE(caam_imx6ul_clks),
55651e002e9SAndrey Smirnov };
55751e002e9SAndrey Smirnov 
55858e5b015SAndrey Smirnov static const struct clk_bulk_data caam_vf610_clks[] = {
55958e5b015SAndrey Smirnov 	{ .id = "ipg" },
56058e5b015SAndrey Smirnov };
56158e5b015SAndrey Smirnov 
56258e5b015SAndrey Smirnov static const struct caam_imx_data caam_vf610_data = {
56361444368SPankaj Gupta 	.page0_access = true,
56458e5b015SAndrey Smirnov 	.clks = caam_vf610_clks,
56558e5b015SAndrey Smirnov 	.num_clks = ARRAY_SIZE(caam_vf610_clks),
56658e5b015SAndrey Smirnov };
56758e5b015SAndrey Smirnov 
568d2835701SPankaj Gupta static const struct caam_imx_data caam_imx8ulp_data;
569d2835701SPankaj Gupta 
57051e002e9SAndrey Smirnov static const struct soc_device_attribute caam_imx_soc_table[] = {
57151e002e9SAndrey Smirnov 	{ .soc_id = "i.MX6UL", .data = &caam_imx6ul_data },
57251e002e9SAndrey Smirnov 	{ .soc_id = "i.MX6*",  .data = &caam_imx6_data },
57351e002e9SAndrey Smirnov 	{ .soc_id = "i.MX7*",  .data = &caam_imx7_data },
5742a2fbf20SHoria Geantă 	{ .soc_id = "i.MX8M*", .data = &caam_imx7_data },
575d2835701SPankaj Gupta 	{ .soc_id = "i.MX8ULP", .data = &caam_imx8ulp_data },
57658e5b015SAndrey Smirnov 	{ .soc_id = "VF*",     .data = &caam_vf610_data },
57751e002e9SAndrey Smirnov 	{ .family = "Freescale i.MX" },
57851e002e9SAndrey Smirnov 	{ /* sentinel */ }
57951e002e9SAndrey Smirnov };
58051e002e9SAndrey Smirnov 
disable_clocks(void * data)58151e002e9SAndrey Smirnov static void disable_clocks(void *data)
58251e002e9SAndrey Smirnov {
58351e002e9SAndrey Smirnov 	struct caam_drv_private *ctrlpriv = data;
58451e002e9SAndrey Smirnov 
58551e002e9SAndrey Smirnov 	clk_bulk_disable_unprepare(ctrlpriv->num_clks, ctrlpriv->clks);
58651e002e9SAndrey Smirnov }
58751e002e9SAndrey Smirnov 
init_clocks(struct device * dev,const struct caam_imx_data * data)58851e002e9SAndrey Smirnov static int init_clocks(struct device *dev, const struct caam_imx_data *data)
58951e002e9SAndrey Smirnov {
59051e002e9SAndrey Smirnov 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
59151e002e9SAndrey Smirnov 	int ret;
59251e002e9SAndrey Smirnov 
59351e002e9SAndrey Smirnov 	ctrlpriv->num_clks = data->num_clks;
59451e002e9SAndrey Smirnov 	ctrlpriv->clks = devm_kmemdup(dev, data->clks,
59551e002e9SAndrey Smirnov 				      data->num_clks * sizeof(data->clks[0]),
59651e002e9SAndrey Smirnov 				      GFP_KERNEL);
59751e002e9SAndrey Smirnov 	if (!ctrlpriv->clks)
59851e002e9SAndrey Smirnov 		return -ENOMEM;
59951e002e9SAndrey Smirnov 
60051e002e9SAndrey Smirnov 	ret = devm_clk_bulk_get(dev, ctrlpriv->num_clks, ctrlpriv->clks);
60151e002e9SAndrey Smirnov 	if (ret) {
60251e002e9SAndrey Smirnov 		dev_err(dev,
60351e002e9SAndrey Smirnov 			"Failed to request all necessary clocks\n");
60451e002e9SAndrey Smirnov 		return ret;
60551e002e9SAndrey Smirnov 	}
60651e002e9SAndrey Smirnov 
60751e002e9SAndrey Smirnov 	ret = clk_bulk_prepare_enable(ctrlpriv->num_clks, ctrlpriv->clks);
60851e002e9SAndrey Smirnov 	if (ret) {
60951e002e9SAndrey Smirnov 		dev_err(dev,
61051e002e9SAndrey Smirnov 			"Failed to prepare/enable all necessary clocks\n");
61151e002e9SAndrey Smirnov 		return ret;
61251e002e9SAndrey Smirnov 	}
61351e002e9SAndrey Smirnov 
61451e002e9SAndrey Smirnov 	return devm_add_action_or_reset(dev, disable_clocks, ctrlpriv);
61551e002e9SAndrey Smirnov }
61651e002e9SAndrey Smirnov 
caam_remove_debugfs(void * root)617eceb5dafSAndrey Smirnov static void caam_remove_debugfs(void *root)
618eceb5dafSAndrey Smirnov {
619eceb5dafSAndrey Smirnov 	debugfs_remove_recursive(root);
620eceb5dafSAndrey Smirnov }
621eceb5dafSAndrey Smirnov 
622358ba762SAndrey Smirnov #ifdef CONFIG_FSL_MC_BUS
check_version(struct fsl_mc_version * mc_version,u32 major,u32 minor,u32 revision)623358ba762SAndrey Smirnov static bool check_version(struct fsl_mc_version *mc_version, u32 major,
624358ba762SAndrey Smirnov 			  u32 minor, u32 revision)
625358ba762SAndrey Smirnov {
626358ba762SAndrey Smirnov 	if (mc_version->major > major)
627358ba762SAndrey Smirnov 		return true;
628358ba762SAndrey Smirnov 
629358ba762SAndrey Smirnov 	if (mc_version->major == major) {
630358ba762SAndrey Smirnov 		if (mc_version->minor > minor)
631358ba762SAndrey Smirnov 			return true;
632358ba762SAndrey Smirnov 
633358ba762SAndrey Smirnov 		if (mc_version->minor == minor &&
634358ba762SAndrey Smirnov 		    mc_version->revision > revision)
635358ba762SAndrey Smirnov 			return true;
636358ba762SAndrey Smirnov 	}
637358ba762SAndrey Smirnov 
638358ba762SAndrey Smirnov 	return false;
639358ba762SAndrey Smirnov }
640358ba762SAndrey Smirnov #endif
641358ba762SAndrey Smirnov 
needs_entropy_delay_adjustment(void)6424ee4cdadSFabio Estevam static bool needs_entropy_delay_adjustment(void)
6434ee4cdadSFabio Estevam {
6444ee4cdadSFabio Estevam 	if (of_machine_is_compatible("fsl,imx6sx"))
6454ee4cdadSFabio Estevam 		return true;
6464ee4cdadSFabio Estevam 	return false;
6474ee4cdadSFabio Estevam }
6484ee4cdadSFabio Estevam 
caam_ctrl_rng_init(struct device * dev)649da2f2a03SHoria GeantA static int caam_ctrl_rng_init(struct device *dev)
650da2f2a03SHoria GeantA {
651da2f2a03SHoria GeantA 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
652da2f2a03SHoria GeantA 	struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
653da2f2a03SHoria GeantA 	int ret, gen_sk, ent_delay = RTSDCTL_ENT_DLY_MIN;
654da2f2a03SHoria GeantA 	u8 rng_vid;
655da2f2a03SHoria GeantA 
656da2f2a03SHoria GeantA 	if (ctrlpriv->era < 10) {
657da2f2a03SHoria GeantA 		struct caam_perfmon __iomem *perfmon;
658da2f2a03SHoria GeantA 
659da2f2a03SHoria GeantA 		perfmon = ctrlpriv->total_jobrs ?
660da2f2a03SHoria GeantA 			  (struct caam_perfmon __iomem *)&ctrlpriv->jr[0]->perfmon :
661da2f2a03SHoria GeantA 			  (struct caam_perfmon __iomem *)&ctrl->perfmon;
662da2f2a03SHoria GeantA 
663da2f2a03SHoria GeantA 		rng_vid = (rd_reg32(&perfmon->cha_id_ls) &
664da2f2a03SHoria GeantA 			   CHA_ID_LS_RNG_MASK) >> CHA_ID_LS_RNG_SHIFT;
665da2f2a03SHoria GeantA 	} else {
666da2f2a03SHoria GeantA 		struct version_regs __iomem *vreg;
667da2f2a03SHoria GeantA 
668da2f2a03SHoria GeantA 		vreg = ctrlpriv->total_jobrs ?
669da2f2a03SHoria GeantA 			(struct version_regs __iomem *)&ctrlpriv->jr[0]->vreg :
670da2f2a03SHoria GeantA 			(struct version_regs __iomem *)&ctrl->vreg;
671da2f2a03SHoria GeantA 
672da2f2a03SHoria GeantA 		rng_vid = (rd_reg32(&vreg->rng) & CHA_VER_VID_MASK) >>
673da2f2a03SHoria GeantA 			  CHA_VER_VID_SHIFT;
674da2f2a03SHoria GeantA 	}
675da2f2a03SHoria GeantA 
676da2f2a03SHoria GeantA 	/*
677da2f2a03SHoria GeantA 	 * If SEC has RNG version >= 4 and RNG state handle has not been
678da2f2a03SHoria GeantA 	 * already instantiated, do RNG instantiation
679da2f2a03SHoria GeantA 	 * In case of SoCs with Management Complex, RNG is managed by MC f/w.
680da2f2a03SHoria GeantA 	 */
681da2f2a03SHoria GeantA 	if (!(ctrlpriv->mc_en && ctrlpriv->pr_support) && rng_vid >= 4) {
682da2f2a03SHoria GeantA 		ctrlpriv->rng4_sh_init =
683da2f2a03SHoria GeantA 			rd_reg32(&ctrl->r4tst[0].rdsta);
684da2f2a03SHoria GeantA 		/*
685da2f2a03SHoria GeantA 		 * If the secure keys (TDKEK, JDKEK, TDSK), were already
686da2f2a03SHoria GeantA 		 * generated, signal this to the function that is instantiating
687da2f2a03SHoria GeantA 		 * the state handles. An error would occur if RNG4 attempts
688da2f2a03SHoria GeantA 		 * to regenerate these keys before the next POR.
689da2f2a03SHoria GeantA 		 */
690da2f2a03SHoria GeantA 		gen_sk = ctrlpriv->rng4_sh_init & RDSTA_SKVN ? 0 : 1;
691da2f2a03SHoria GeantA 		ctrlpriv->rng4_sh_init &= RDSTA_MASK;
692da2f2a03SHoria GeantA 		do {
693da2f2a03SHoria GeantA 			int inst_handles =
694da2f2a03SHoria GeantA 				rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_MASK;
695da2f2a03SHoria GeantA 			/*
696da2f2a03SHoria GeantA 			 * If either SH were instantiated by somebody else
697da2f2a03SHoria GeantA 			 * (e.g. u-boot) then it is assumed that the entropy
698da2f2a03SHoria GeantA 			 * parameters are properly set and thus the function
699da2f2a03SHoria GeantA 			 * setting these (kick_trng(...)) is skipped.
700da2f2a03SHoria GeantA 			 * Also, if a handle was instantiated, do not change
701da2f2a03SHoria GeantA 			 * the TRNG parameters.
702da2f2a03SHoria GeantA 			 */
703da2f2a03SHoria GeantA 			if (needs_entropy_delay_adjustment())
704da2f2a03SHoria GeantA 				ent_delay = 12000;
705da2f2a03SHoria GeantA 			if (!(ctrlpriv->rng4_sh_init || inst_handles)) {
706da2f2a03SHoria GeantA 				dev_info(dev,
707da2f2a03SHoria GeantA 					 "Entropy delay = %u\n",
708da2f2a03SHoria GeantA 					 ent_delay);
709da2f2a03SHoria GeantA 				kick_trng(dev, ent_delay);
710da2f2a03SHoria GeantA 				ent_delay += 400;
711da2f2a03SHoria GeantA 			}
712da2f2a03SHoria GeantA 			/*
713da2f2a03SHoria GeantA 			 * if instantiate_rng(...) fails, the loop will rerun
714da2f2a03SHoria GeantA 			 * and the kick_trng(...) function will modify the
715da2f2a03SHoria GeantA 			 * upper and lower limits of the entropy sampling
716da2f2a03SHoria GeantA 			 * interval, leading to a successful initialization of
717da2f2a03SHoria GeantA 			 * the RNG.
718da2f2a03SHoria GeantA 			 */
719da2f2a03SHoria GeantA 			ret = instantiate_rng(dev, inst_handles,
720da2f2a03SHoria GeantA 					      gen_sk);
721da2f2a03SHoria GeantA 			/*
722da2f2a03SHoria GeantA 			 * Entropy delay is determined via TRNG characterization.
723da2f2a03SHoria GeantA 			 * TRNG characterization is run across different voltages
724da2f2a03SHoria GeantA 			 * and temperatures.
725da2f2a03SHoria GeantA 			 * If worst case value for ent_dly is identified,
726da2f2a03SHoria GeantA 			 * the loop can be skipped for that platform.
727da2f2a03SHoria GeantA 			 */
728da2f2a03SHoria GeantA 			if (needs_entropy_delay_adjustment())
729da2f2a03SHoria GeantA 				break;
730da2f2a03SHoria GeantA 			if (ret == -EAGAIN)
731da2f2a03SHoria GeantA 				/*
732da2f2a03SHoria GeantA 				 * if here, the loop will rerun,
733da2f2a03SHoria GeantA 				 * so don't hog the CPU
734da2f2a03SHoria GeantA 				 */
735da2f2a03SHoria GeantA 				cpu_relax();
736da2f2a03SHoria GeantA 		} while ((ret == -EAGAIN) && (ent_delay < RTSDCTL_ENT_DLY_MAX));
737da2f2a03SHoria GeantA 		if (ret) {
738da2f2a03SHoria GeantA 			dev_err(dev, "failed to instantiate RNG");
739da2f2a03SHoria GeantA 			return ret;
740da2f2a03SHoria GeantA 		}
741da2f2a03SHoria GeantA 		/*
742da2f2a03SHoria GeantA 		 * Set handles initialized by this module as the complement of
743da2f2a03SHoria GeantA 		 * the already initialized ones
744da2f2a03SHoria GeantA 		 */
745da2f2a03SHoria GeantA 		ctrlpriv->rng4_sh_init = ~ctrlpriv->rng4_sh_init & RDSTA_MASK;
746da2f2a03SHoria GeantA 
747da2f2a03SHoria GeantA 		/* Enable RDB bit so that RNG works faster */
748da2f2a03SHoria GeantA 		clrsetbits_32(&ctrl->scfgr, 0, SCFGR_RDBENABLE);
749da2f2a03SHoria GeantA 	}
750da2f2a03SHoria GeantA 
751da2f2a03SHoria GeantA 	return 0;
752da2f2a03SHoria GeantA }
753da2f2a03SHoria GeantA 
754322d7475SHoria Geanta /* Indicate if the internal state of the CAAM is lost during PM */
caam_off_during_pm(void)755322d7475SHoria Geanta static int caam_off_during_pm(void)
756322d7475SHoria Geanta {
757322d7475SHoria Geanta 	bool not_off_during_pm = of_machine_is_compatible("fsl,imx6q") ||
758322d7475SHoria Geanta 				 of_machine_is_compatible("fsl,imx6qp") ||
759322d7475SHoria Geanta 				 of_machine_is_compatible("fsl,imx6dl");
760322d7475SHoria Geanta 
761322d7475SHoria Geanta 	return not_off_during_pm ? 0 : 1;
762322d7475SHoria Geanta }
763322d7475SHoria Geanta 
caam_state_save(struct device * dev)764322d7475SHoria Geanta static void caam_state_save(struct device *dev)
765322d7475SHoria Geanta {
766322d7475SHoria Geanta 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
767322d7475SHoria Geanta 	struct caam_ctl_state *state = &ctrlpriv->state;
768322d7475SHoria Geanta 	struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
769322d7475SHoria Geanta 	u32 deco_inst, jr_inst;
770322d7475SHoria Geanta 	int i;
771322d7475SHoria Geanta 
772322d7475SHoria Geanta 	state->mcr = rd_reg32(&ctrl->mcr);
773322d7475SHoria Geanta 	state->scfgr = rd_reg32(&ctrl->scfgr);
774322d7475SHoria Geanta 
775322d7475SHoria Geanta 	deco_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
776322d7475SHoria Geanta 		     CHA_ID_MS_DECO_MASK) >> CHA_ID_MS_DECO_SHIFT;
777322d7475SHoria Geanta 	for (i = 0; i < deco_inst; i++) {
778322d7475SHoria Geanta 		state->deco_mid[i].liodn_ms =
779322d7475SHoria Geanta 			rd_reg32(&ctrl->deco_mid[i].liodn_ms);
780322d7475SHoria Geanta 		state->deco_mid[i].liodn_ls =
781322d7475SHoria Geanta 			rd_reg32(&ctrl->deco_mid[i].liodn_ls);
782322d7475SHoria Geanta 	}
783322d7475SHoria Geanta 
784322d7475SHoria Geanta 	jr_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
785322d7475SHoria Geanta 		   CHA_ID_MS_JR_MASK) >> CHA_ID_MS_JR_SHIFT;
786322d7475SHoria Geanta 	for (i = 0; i < jr_inst; i++) {
787322d7475SHoria Geanta 		state->jr_mid[i].liodn_ms =
788322d7475SHoria Geanta 			rd_reg32(&ctrl->jr_mid[i].liodn_ms);
789322d7475SHoria Geanta 		state->jr_mid[i].liodn_ls =
790322d7475SHoria Geanta 			rd_reg32(&ctrl->jr_mid[i].liodn_ls);
791322d7475SHoria Geanta 	}
792322d7475SHoria Geanta }
793322d7475SHoria Geanta 
caam_state_restore(const struct device * dev)794322d7475SHoria Geanta static void caam_state_restore(const struct device *dev)
795322d7475SHoria Geanta {
796322d7475SHoria Geanta 	const struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
797322d7475SHoria Geanta 	const struct caam_ctl_state *state = &ctrlpriv->state;
798322d7475SHoria Geanta 	struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
799322d7475SHoria Geanta 	u32 deco_inst, jr_inst;
800322d7475SHoria Geanta 	int i;
801322d7475SHoria Geanta 
802322d7475SHoria Geanta 	wr_reg32(&ctrl->mcr, state->mcr);
803322d7475SHoria Geanta 	wr_reg32(&ctrl->scfgr, state->scfgr);
804322d7475SHoria Geanta 
805322d7475SHoria Geanta 	deco_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
806322d7475SHoria Geanta 		     CHA_ID_MS_DECO_MASK) >> CHA_ID_MS_DECO_SHIFT;
807322d7475SHoria Geanta 	for (i = 0; i < deco_inst; i++) {
808322d7475SHoria Geanta 		wr_reg32(&ctrl->deco_mid[i].liodn_ms,
809322d7475SHoria Geanta 			 state->deco_mid[i].liodn_ms);
810322d7475SHoria Geanta 		wr_reg32(&ctrl->deco_mid[i].liodn_ls,
811322d7475SHoria Geanta 			 state->deco_mid[i].liodn_ls);
812322d7475SHoria Geanta 	}
813322d7475SHoria Geanta 
814322d7475SHoria Geanta 	jr_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
815322d7475SHoria Geanta 		   CHA_ID_MS_JR_MASK) >> CHA_ID_MS_JR_SHIFT;
816322d7475SHoria Geanta 	for (i = 0; i < jr_inst; i++) {
817322d7475SHoria Geanta 		wr_reg32(&ctrl->jr_mid[i].liodn_ms,
818322d7475SHoria Geanta 			 state->jr_mid[i].liodn_ms);
819322d7475SHoria Geanta 		wr_reg32(&ctrl->jr_mid[i].liodn_ls,
820322d7475SHoria Geanta 			 state->jr_mid[i].liodn_ls);
821322d7475SHoria Geanta 	}
822322d7475SHoria Geanta 
823322d7475SHoria Geanta 	if (ctrlpriv->virt_en == 1)
824322d7475SHoria Geanta 		clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
825322d7475SHoria Geanta 			      JRSTART_JR1_START | JRSTART_JR2_START |
826322d7475SHoria Geanta 			      JRSTART_JR3_START);
827322d7475SHoria Geanta }
828322d7475SHoria Geanta 
caam_ctrl_suspend(struct device * dev)829322d7475SHoria Geanta static int caam_ctrl_suspend(struct device *dev)
830322d7475SHoria Geanta {
831322d7475SHoria Geanta 	const struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
832322d7475SHoria Geanta 
833322d7475SHoria Geanta 	if (ctrlpriv->caam_off_during_pm && !ctrlpriv->optee_en)
834322d7475SHoria Geanta 		caam_state_save(dev);
835322d7475SHoria Geanta 
836322d7475SHoria Geanta 	return 0;
837322d7475SHoria Geanta }
838322d7475SHoria Geanta 
caam_ctrl_resume(struct device * dev)839322d7475SHoria Geanta static int caam_ctrl_resume(struct device *dev)
840322d7475SHoria Geanta {
841322d7475SHoria Geanta 	struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
842322d7475SHoria Geanta 	int ret = 0;
843322d7475SHoria Geanta 
844322d7475SHoria Geanta 	if (ctrlpriv->caam_off_during_pm && !ctrlpriv->optee_en) {
845322d7475SHoria Geanta 		caam_state_restore(dev);
846322d7475SHoria Geanta 
847322d7475SHoria Geanta 		/* HW and rng will be reset so deinstantiation can be removed */
848322d7475SHoria Geanta 		devm_remove_action(dev, devm_deinstantiate_rng, dev);
849322d7475SHoria Geanta 		ret = caam_ctrl_rng_init(dev);
850322d7475SHoria Geanta 	}
851322d7475SHoria Geanta 
852322d7475SHoria Geanta 	return ret;
853322d7475SHoria Geanta }
854322d7475SHoria Geanta 
855b52c8c72SArnd Bergmann static DEFINE_SIMPLE_DEV_PM_OPS(caam_ctrl_pm_ops, caam_ctrl_suspend, caam_ctrl_resume);
856322d7475SHoria Geanta 
8578e8ec596SKim Phillips /* Probe routine for CAAM top (controller) level */
caam_probe(struct platform_device * pdev)8582930d497SKim Phillips static int caam_probe(struct platform_device *pdev)
8598e8ec596SKim Phillips {
860da2f2a03SHoria GeantA 	int ret, ring;
86182c2f960SAlex Porosanu 	u64 caam_id;
86251e002e9SAndrey Smirnov 	const struct soc_device_attribute *imx_soc_match;
8638e8ec596SKim Phillips 	struct device *dev;
8648e8ec596SKim Phillips 	struct device_node *nprop, *np;
8658e8ec596SKim Phillips 	struct caam_ctrl __iomem *ctrl;
8668e8ec596SKim Phillips 	struct caam_drv_private *ctrlpriv;
867ae1dd17dSHoria GeantA 	struct caam_perfmon __iomem *perfmon;
868eceb5dafSAndrey Smirnov 	struct dentry *dfs_root;
86917157c90SRuchika Gupta 	u32 scfgr, comp_params;
870fb4562b2SNitesh Narayan Lal 	int pg_size;
871fb4562b2SNitesh Narayan Lal 	int BLOCK_OFFSET = 0;
8720489929fSHoria GeantA 	bool reg_access = true;
87361444368SPankaj Gupta 	const struct caam_imx_data *imx_soc_data;
8748e8ec596SKim Phillips 
8759c4f9733SFabio Estevam 	ctrlpriv = devm_kzalloc(&pdev->dev, sizeof(*ctrlpriv), GFP_KERNEL);
8768e8ec596SKim Phillips 	if (!ctrlpriv)
8778e8ec596SKim Phillips 		return -ENOMEM;
8788e8ec596SKim Phillips 
8798e8ec596SKim Phillips 	dev = &pdev->dev;
8808e8ec596SKim Phillips 	dev_set_drvdata(dev, ctrlpriv);
8818e8ec596SKim Phillips 	nprop = pdev->dev.of_node;
8828e8ec596SKim Phillips 
883796114f5SAndrey Smirnov 	imx_soc_match = soc_device_match(caam_imx_soc_table);
884271e3830SPankaj Gupta 	if (!imx_soc_match && of_match_node(imx8m_machine_match, of_root))
885271e3830SPankaj Gupta 		return -EPROBE_DEFER;
886271e3830SPankaj Gupta 
887796114f5SAndrey Smirnov 	caam_imx = (bool)imx_soc_match;
888796114f5SAndrey Smirnov 
889322d7475SHoria Geanta 	ctrlpriv->caam_off_during_pm = caam_imx && caam_off_during_pm();
890322d7475SHoria Geanta 
891796114f5SAndrey Smirnov 	if (imx_soc_match) {
8920489929fSHoria GeantA 		/*
8930489929fSHoria GeantA 		 * Until Layerscape and i.MX OP-TEE get in sync,
8940489929fSHoria GeantA 		 * only i.MX OP-TEE use cases disallow access to
8950489929fSHoria GeantA 		 * caam page 0 (controller) registers.
8960489929fSHoria GeantA 		 */
8970489929fSHoria GeantA 		np = of_find_compatible_node(NULL, NULL, "linaro,optee-tz");
8980489929fSHoria GeantA 		ctrlpriv->optee_en = !!np;
8990489929fSHoria GeantA 		of_node_put(np);
9000489929fSHoria GeantA 
9010489929fSHoria GeantA 		reg_access = !ctrlpriv->optee_en;
9020489929fSHoria GeantA 
903796114f5SAndrey Smirnov 		if (!imx_soc_match->data) {
904796114f5SAndrey Smirnov 			dev_err(dev, "No clock data provided for i.MX SoC");
905796114f5SAndrey Smirnov 			return -EINVAL;
906796114f5SAndrey Smirnov 		}
907796114f5SAndrey Smirnov 
90861444368SPankaj Gupta 		imx_soc_data = imx_soc_match->data;
90961444368SPankaj Gupta 		reg_access = reg_access && imx_soc_data->page0_access;
91061444368SPankaj Gupta 		/*
91161444368SPankaj Gupta 		 * CAAM clocks cannot be controlled from kernel.
91261444368SPankaj Gupta 		 */
91361444368SPankaj Gupta 		if (!imx_soc_data->num_clks)
91461444368SPankaj Gupta 			goto iomap_ctrl;
91561444368SPankaj Gupta 
916796114f5SAndrey Smirnov 		ret = init_clocks(dev, imx_soc_match->data);
917796114f5SAndrey Smirnov 		if (ret)
918796114f5SAndrey Smirnov 			return ret;
919796114f5SAndrey Smirnov 	}
920796114f5SAndrey Smirnov 
92161444368SPankaj Gupta iomap_ctrl:
922176435adSHoria Geantă 	/* Get configuration properties from device tree */
923176435adSHoria Geantă 	/* First, get register page */
92466e93b28SAndrey Smirnov 	ctrl = devm_of_iomap(dev, nprop, 0, NULL);
92566e93b28SAndrey Smirnov 	ret = PTR_ERR_OR_ZERO(ctrl);
92666e93b28SAndrey Smirnov 	if (ret) {
927176435adSHoria Geantă 		dev_err(dev, "caam: of_iomap() failed\n");
92866e93b28SAndrey Smirnov 		return ret;
929176435adSHoria Geantă 	}
930176435adSHoria Geantă 
931ae1dd17dSHoria GeantA 	ring = 0;
932ae1dd17dSHoria GeantA 	for_each_available_child_of_node(nprop, np)
933ae1dd17dSHoria GeantA 		if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
934ae1dd17dSHoria GeantA 		    of_device_is_compatible(np, "fsl,sec4.0-job-ring")) {
935ae1dd17dSHoria GeantA 			u32 reg;
936ae1dd17dSHoria GeantA 
937ae1dd17dSHoria GeantA 			if (of_property_read_u32_index(np, "reg", 0, &reg)) {
938ae1dd17dSHoria GeantA 				dev_err(dev, "%s read reg property error\n",
939ae1dd17dSHoria GeantA 					np->full_name);
940ae1dd17dSHoria GeantA 				continue;
941ae1dd17dSHoria GeantA 			}
942ae1dd17dSHoria GeantA 
943ae1dd17dSHoria GeantA 			ctrlpriv->jr[ring] = (struct caam_job_ring __iomem __force *)
944ae1dd17dSHoria GeantA 					     ((__force uint8_t *)ctrl + reg);
945ae1dd17dSHoria GeantA 
946ae1dd17dSHoria GeantA 			ctrlpriv->total_jobrs++;
947ae1dd17dSHoria GeantA 			ring++;
948ae1dd17dSHoria GeantA 		}
949ae1dd17dSHoria GeantA 
950ae1dd17dSHoria GeantA 	/*
951ae1dd17dSHoria GeantA 	 * Wherever possible, instead of accessing registers from the global page,
952ae1dd17dSHoria GeantA 	 * use the alias registers in the first (cf. DT nodes order)
953ae1dd17dSHoria GeantA 	 * job ring's page.
954ae1dd17dSHoria GeantA 	 */
955ae1dd17dSHoria GeantA 	perfmon = ring ? (struct caam_perfmon __iomem *)&ctrlpriv->jr[0]->perfmon :
956ae1dd17dSHoria GeantA 			 (struct caam_perfmon __iomem *)&ctrl->perfmon;
957ae1dd17dSHoria GeantA 
958ae1dd17dSHoria GeantA 	caam_little_end = !(bool)(rd_reg32(&perfmon->status) &
959176435adSHoria Geantă 				  (CSTA_PLEND | CSTA_ALT_PLEND));
960ae1dd17dSHoria GeantA 	comp_params = rd_reg32(&perfmon->comp_parms_ms);
9610489929fSHoria GeantA 	if (reg_access && comp_params & CTPR_MS_PS &&
9620489929fSHoria GeantA 	    rd_reg32(&ctrl->mcr) & MCFGR_LONG_PTR)
963a1cf573eSAndrey Smirnov 		caam_ptr_sz = sizeof(u64);
964a1cf573eSAndrey Smirnov 	else
965a1cf573eSAndrey Smirnov 		caam_ptr_sz = sizeof(u32);
966176435adSHoria Geantă 	caam_dpaa2 = !!(comp_params & CTPR_MS_DPAA2);
967176435adSHoria Geantă 	ctrlpriv->qi_present = !!(comp_params & CTPR_MS_QI_MASK);
968176435adSHoria Geantă 
969176435adSHoria Geantă #ifdef CONFIG_CAAM_QI
970176435adSHoria Geantă 	/* If (DPAA 1.x) QI present, check whether dependencies are available */
971176435adSHoria Geantă 	if (ctrlpriv->qi_present && !caam_dpaa2) {
972176435adSHoria Geantă 		ret = qman_is_probed();
973176435adSHoria Geantă 		if (!ret) {
97466e93b28SAndrey Smirnov 			return -EPROBE_DEFER;
975176435adSHoria Geantă 		} else if (ret < 0) {
976176435adSHoria Geantă 			dev_err(dev, "failing probe due to qman probe error\n");
97766e93b28SAndrey Smirnov 			return -ENODEV;
978176435adSHoria Geantă 		}
979176435adSHoria Geantă 
980176435adSHoria Geantă 		ret = qman_portals_probed();
981176435adSHoria Geantă 		if (!ret) {
98266e93b28SAndrey Smirnov 			return -EPROBE_DEFER;
983176435adSHoria Geantă 		} else if (ret < 0) {
984176435adSHoria Geantă 			dev_err(dev, "failing probe due to qman portals probe error\n");
98566e93b28SAndrey Smirnov 			return -ENODEV;
986176435adSHoria Geantă 		}
987176435adSHoria Geantă 	}
988176435adSHoria Geantă #endif
989176435adSHoria Geantă 
990fb4562b2SNitesh Narayan Lal 	/* Allocating the BLOCK_OFFSET based on the supported page size on
991fb4562b2SNitesh Narayan Lal 	 * the platform
992fb4562b2SNitesh Narayan Lal 	 */
993176435adSHoria Geantă 	pg_size = (comp_params & CTPR_MS_PG_SZ_MASK) >> CTPR_MS_PG_SZ_SHIFT;
994fb4562b2SNitesh Narayan Lal 	if (pg_size == 0)
995fb4562b2SNitesh Narayan Lal 		BLOCK_OFFSET = PG_SIZE_4K;
996fb4562b2SNitesh Narayan Lal 	else
997fb4562b2SNitesh Narayan Lal 		BLOCK_OFFSET = PG_SIZE_64K;
998fb4562b2SNitesh Narayan Lal 
9998439e94fSHoria Geantă 	ctrlpriv->ctrl = (struct caam_ctrl __iomem __force *)ctrl;
10008439e94fSHoria Geantă 	ctrlpriv->assure = (struct caam_assurance __iomem __force *)
10018439e94fSHoria Geantă 			   ((__force uint8_t *)ctrl +
1002fb4562b2SNitesh Narayan Lal 			    BLOCK_OFFSET * ASSURE_BLOCK_NUMBER
1003fb4562b2SNitesh Narayan Lal 			   );
10048439e94fSHoria Geantă 	ctrlpriv->deco = (struct caam_deco __iomem __force *)
10058439e94fSHoria Geantă 			 ((__force uint8_t *)ctrl +
1006fb4562b2SNitesh Narayan Lal 			 BLOCK_OFFSET * DECO_BLOCK_NUMBER
1007fb4562b2SNitesh Narayan Lal 			 );
10088e8ec596SKim Phillips 
10098e8ec596SKim Phillips 	/* Get the IRQ of the controller (for security violations only) */
1010f7578496SThierry Reding 	ctrlpriv->secvio_irq = irq_of_parse_and_map(nprop, 0);
1011358ba762SAndrey Smirnov 	np = of_find_compatible_node(NULL, NULL, "fsl,qoriq-mc");
1012358ba762SAndrey Smirnov 	ctrlpriv->mc_en = !!np;
1013358ba762SAndrey Smirnov 	of_node_put(np);
1014358ba762SAndrey Smirnov 
1015358ba762SAndrey Smirnov #ifdef CONFIG_FSL_MC_BUS
1016358ba762SAndrey Smirnov 	if (ctrlpriv->mc_en) {
1017358ba762SAndrey Smirnov 		struct fsl_mc_version *mc_version;
1018358ba762SAndrey Smirnov 
1019358ba762SAndrey Smirnov 		mc_version = fsl_mc_get_version();
1020358ba762SAndrey Smirnov 		if (mc_version)
1021da2f2a03SHoria GeantA 			ctrlpriv->pr_support = check_version(mc_version, 10, 20,
1022da2f2a03SHoria GeantA 							     0);
1023358ba762SAndrey Smirnov 		else
1024358ba762SAndrey Smirnov 			return -EPROBE_DEFER;
1025358ba762SAndrey Smirnov 	}
1026358ba762SAndrey Smirnov #endif
10278e8ec596SKim Phillips 
10280489929fSHoria GeantA 	if (!reg_access)
10290489929fSHoria GeantA 		goto set_dma_mask;
10300489929fSHoria GeantA 
10318e8ec596SKim Phillips 	/*
10328e8ec596SKim Phillips 	 * Enable DECO watchdogs and, if this is a PHYS_ADDR_T_64BIT kernel,
1033297b9cebSHoria Geantă 	 * long pointers in master configuration register.
103406d44c91SHoria Geantă 	 * In case of SoCs with Management Complex, MC f/w performs
1035297b9cebSHoria Geantă 	 * the configuration.
10368e8ec596SKim Phillips 	 */
103706d44c91SHoria Geantă 	if (!ctrlpriv->mc_en)
10387278fa25SIuliana Prodan 		clrsetbits_32(&ctrl->mcr, MCFGR_AWCACHE_MASK,
103939eaf759SHoria Geantă 			      MCFGR_AWCACHE_CACH | MCFGR_AWCACHE_BUFF |
10407278fa25SIuliana Prodan 			      MCFGR_WDENABLE | MCFGR_LARGE_BURST);
10418e8ec596SKim Phillips 
104233d69455SIuliana Prodan 	handle_imx6_err005766(&ctrl->mcr);
104333d69455SIuliana Prodan 
104417157c90SRuchika Gupta 	/*
104524c7bf08SHeinrich Schuchardt 	 *  Read the Compile Time parameters and SCFGR to determine
104624c7bf08SHeinrich Schuchardt 	 * if virtualization is enabled for this platform
104717157c90SRuchika Gupta 	 */
1048fb4562b2SNitesh Narayan Lal 	scfgr = rd_reg32(&ctrl->scfgr);
104917157c90SRuchika Gupta 
105017157c90SRuchika Gupta 	ctrlpriv->virt_en = 0;
105117157c90SRuchika Gupta 	if (comp_params & CTPR_MS_VIRT_EN_INCL) {
105217157c90SRuchika Gupta 		/* VIRT_EN_INCL = 1 & VIRT_EN_POR = 1 or
105317157c90SRuchika Gupta 		 * VIRT_EN_INCL = 1 & VIRT_EN_POR = 0 & SCFGR_VIRT_EN = 1
105417157c90SRuchika Gupta 		 */
105517157c90SRuchika Gupta 		if ((comp_params & CTPR_MS_VIRT_EN_POR) ||
105617157c90SRuchika Gupta 		    (!(comp_params & CTPR_MS_VIRT_EN_POR) &&
105717157c90SRuchika Gupta 		       (scfgr & SCFGR_VIRT_EN)))
105817157c90SRuchika Gupta 				ctrlpriv->virt_en = 1;
105917157c90SRuchika Gupta 	} else {
106017157c90SRuchika Gupta 		/* VIRT_EN_INCL = 0 && VIRT_EN_POR_VALUE = 1 */
106117157c90SRuchika Gupta 		if (comp_params & CTPR_MS_VIRT_EN_POR)
106217157c90SRuchika Gupta 				ctrlpriv->virt_en = 1;
106317157c90SRuchika Gupta 	}
106417157c90SRuchika Gupta 
106517157c90SRuchika Gupta 	if (ctrlpriv->virt_en == 1)
1066261ea058SHoria Geantă 		clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
106717157c90SRuchika Gupta 			      JRSTART_JR1_START | JRSTART_JR2_START |
106817157c90SRuchika Gupta 			      JRSTART_JR3_START);
106917157c90SRuchika Gupta 
10700489929fSHoria GeantA set_dma_mask:
107170c0cda2SAndrey Smirnov 	ret = dma_set_mask_and_coherent(dev, caam_get_dma_mask(dev));
1072b3b5fce7SHoria Geantă 	if (ret) {
1073b3b5fce7SHoria Geantă 		dev_err(dev, "dma_set_mask_and_coherent failed (%d)\n", ret);
107466e93b28SAndrey Smirnov 		return ret;
1075b3b5fce7SHoria Geantă 	}
10768e8ec596SKim Phillips 
1077ae1dd17dSHoria GeantA 	ctrlpriv->era = caam_get_era(perfmon);
1078b2b2ee35SHoria Geantă 	ctrlpriv->domain = iommu_get_domain_for_dev(dev);
10799fe712dfSHoria Geantă 
1080eceb5dafSAndrey Smirnov 	dfs_root = debugfs_create_dir(dev_name(dev), NULL);
1081abd98754SHoria Geantă 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1082abd98754SHoria Geantă 		ret = devm_add_action_or_reset(dev, caam_remove_debugfs,
1083abd98754SHoria Geantă 					       dfs_root);
1084eceb5dafSAndrey Smirnov 		if (ret)
1085eceb5dafSAndrey Smirnov 			return ret;
1086abd98754SHoria Geantă 	}
1087eceb5dafSAndrey Smirnov 
1088ae1dd17dSHoria GeantA 	caam_debugfs_init(ctrlpriv, perfmon, dfs_root);
1089c6dc0609SHerbert Xu 
1090297b9cebSHoria Geantă 	/* Check to see if (DPAA 1.x) QI present. If so, enable */
1091297b9cebSHoria Geantă 	if (ctrlpriv->qi_present && !caam_dpaa2) {
10928439e94fSHoria Geantă 		ctrlpriv->qi = (struct caam_queue_if __iomem __force *)
10938439e94fSHoria Geantă 			       ((__force uint8_t *)ctrl +
1094fb4562b2SNitesh Narayan Lal 				 BLOCK_OFFSET * QI_BLOCK_NUMBER
1095fb4562b2SNitesh Narayan Lal 			       );
10968e8ec596SKim Phillips 		/* This is all that's required to physically enable QI */
1097fb4562b2SNitesh Narayan Lal 		wr_reg32(&ctrlpriv->qi->qi_control_lo, QICTL_DQEN);
109867c2315dSHoria Geantă 
109967c2315dSHoria Geantă 		/* If QMAN driver is present, init CAAM-QI backend */
110067c2315dSHoria Geantă #ifdef CONFIG_CAAM_QI
110167c2315dSHoria Geantă 		ret = caam_qi_init(pdev);
110267c2315dSHoria Geantă 		if (ret)
110367c2315dSHoria Geantă 			dev_err(dev, "caam qi i/f init failed: %d\n", ret);
110467c2315dSHoria Geantă #endif
11058e8ec596SKim Phillips 	}
11068e8ec596SKim Phillips 
11078e8ec596SKim Phillips 	/* If no QI and no rings specified, quit and go home */
11088e8ec596SKim Phillips 	if ((!ctrlpriv->qi_present) && (!ctrlpriv->total_jobrs)) {
11098e8ec596SKim Phillips 		dev_err(dev, "no queues configured, terminating\n");
11101a1c4f00SAndrey Smirnov 		return -ENOMEM;
11118e8ec596SKim Phillips 	}
11128e8ec596SKim Phillips 
1113ae1dd17dSHoria GeantA 	comp_params = rd_reg32(&perfmon->comp_parms_ls);
11147a0e7d52SAhmad Fatoum 	ctrlpriv->blob_present = !!(comp_params & CTPR_LS_BLOB);
11157a0e7d52SAhmad Fatoum 
11167a0e7d52SAhmad Fatoum 	/*
11177a0e7d52SAhmad Fatoum 	 * Some SoCs like the LS1028A (non-E) indicate CTPR_LS_BLOB support,
11187a0e7d52SAhmad Fatoum 	 * but fail when actually using it due to missing AES support, so
11197a0e7d52SAhmad Fatoum 	 * check both here.
11207a0e7d52SAhmad Fatoum 	 */
11217a0e7d52SAhmad Fatoum 	if (ctrlpriv->era < 10) {
11227a0e7d52SAhmad Fatoum 		ctrlpriv->blob_present = ctrlpriv->blob_present &&
1123ae1dd17dSHoria GeantA 			(rd_reg32(&perfmon->cha_num_ls) & CHA_ID_LS_AES_MASK);
11247a0e7d52SAhmad Fatoum 	} else {
1125ae1dd17dSHoria GeantA 		struct version_regs __iomem *vreg;
1126ae1dd17dSHoria GeantA 
1127ae1dd17dSHoria GeantA 		vreg =  ctrlpriv->total_jobrs ?
1128ae1dd17dSHoria GeantA 			(struct version_regs __iomem *)&ctrlpriv->jr[0]->vreg :
1129ae1dd17dSHoria GeantA 			(struct version_regs __iomem *)&ctrl->vreg;
1130ae1dd17dSHoria GeantA 
11317a0e7d52SAhmad Fatoum 		ctrlpriv->blob_present = ctrlpriv->blob_present &&
1132ae1dd17dSHoria GeantA 			(rd_reg32(&vreg->aesa) & CHA_VER_MISC_AES_NUM_MASK);
11337a0e7d52SAhmad Fatoum 	}
1134986dfbcfSRuchika Gupta 
1135da2f2a03SHoria GeantA 	if (reg_access) {
1136da2f2a03SHoria GeantA 		ret = caam_ctrl_rng_init(dev);
1137da2f2a03SHoria GeantA 		if (ret)
11381a1c4f00SAndrey Smirnov 			return ret;
1139281922a1SKim Phillips 	}
11408e8ec596SKim Phillips 
1141ae1dd17dSHoria GeantA 	caam_id = (u64)rd_reg32(&perfmon->caam_id_ms) << 32 |
1142ae1dd17dSHoria GeantA 		  (u64)rd_reg32(&perfmon->caam_id_ls);
114382c2f960SAlex Porosanu 
11448e8ec596SKim Phillips 	/* Report "alive" for developer to see */
114582c2f960SAlex Porosanu 	dev_info(dev, "device ID = 0x%016llx (Era %d)\n", caam_id,
11469fe712dfSHoria Geantă 		 ctrlpriv->era);
114706d44c91SHoria Geantă 	dev_info(dev, "job rings = %d, qi = %d\n",
114806d44c91SHoria Geantă 		 ctrlpriv->total_jobrs, ctrlpriv->qi_present);
11498e8ec596SKim Phillips 
115051d13aafSAndrey Smirnov 	ret = devm_of_platform_populate(dev);
115151d13aafSAndrey Smirnov 	if (ret)
115251d13aafSAndrey Smirnov 		dev_err(dev, "JR platform devices creation error\n");
115351d13aafSAndrey Smirnov 
115451d13aafSAndrey Smirnov 	return ret;
11558e8ec596SKim Phillips }
11568e8ec596SKim Phillips 
11572930d497SKim Phillips static struct platform_driver caam_driver = {
11588e8ec596SKim Phillips 	.driver = {
11598e8ec596SKim Phillips 		.name = "caam",
11608e8ec596SKim Phillips 		.of_match_table = caam_match,
1161b52c8c72SArnd Bergmann 		.pm = pm_ptr(&caam_ctrl_pm_ops),
11628e8ec596SKim Phillips 	},
11638e8ec596SKim Phillips 	.probe       = caam_probe,
11648e8ec596SKim Phillips };
11658e8ec596SKim Phillips 
1166741e8c2dSAxel Lin module_platform_driver(caam_driver);
11678e8ec596SKim Phillips 
11688e8ec596SKim Phillips MODULE_LICENSE("GPL");
11698e8ec596SKim Phillips MODULE_DESCRIPTION("FSL CAAM request backend");
11708e8ec596SKim Phillips MODULE_AUTHOR("Freescale Semiconductor - NMG/STC");
1171