1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Intel CPU Microcode Update Driver for Linux 4 * 5 * Copyright (C) 2000-2006 Tigran Aivazian <[email protected]> 6 * 2006 Shaohua Li <[email protected]> 7 * 8 * Intel CPU microcode early update for Linux 9 * 10 * Copyright (C) 2012 Fenghua Yu <[email protected]> 11 * H Peter Anvin" <[email protected]> 12 */ 13 #define pr_fmt(fmt) "microcode: " fmt 14 #include <linux/earlycpio.h> 15 #include <linux/firmware.h> 16 #include <linux/uaccess.h> 17 #include <linux/vmalloc.h> 18 #include <linux/initrd.h> 19 #include <linux/kernel.h> 20 #include <linux/slab.h> 21 #include <linux/cpu.h> 22 #include <linux/uio.h> 23 #include <linux/mm.h> 24 25 #include <asm/intel-family.h> 26 #include <asm/processor.h> 27 #include <asm/tlbflush.h> 28 #include <asm/setup.h> 29 #include <asm/msr.h> 30 31 #include "internal.h" 32 33 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin"; 34 35 /* Current microcode patch used in early patching on the APs. */ 36 static struct microcode_intel *intel_ucode_patch __read_mostly; 37 38 /* last level cache size per core */ 39 static int llc_size_per_core __ro_after_init; 40 41 /* microcode format is extended from prescott processors */ 42 struct extended_signature { 43 unsigned int sig; 44 unsigned int pf; 45 unsigned int cksum; 46 }; 47 48 struct extended_sigtable { 49 unsigned int count; 50 unsigned int cksum; 51 unsigned int reserved[3]; 52 struct extended_signature sigs[]; 53 }; 54 55 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE) 56 #define EXT_HEADER_SIZE (sizeof(struct extended_sigtable)) 57 #define EXT_SIGNATURE_SIZE (sizeof(struct extended_signature)) 58 59 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr) 60 { 61 return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE; 62 } 63 64 static inline unsigned int exttable_size(struct extended_sigtable *et) 65 { 66 return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE; 67 } 68 69 int intel_cpu_collect_info(struct ucode_cpu_info *uci) 70 { 71 unsigned int val[2]; 72 unsigned int family, model; 73 struct cpu_signature csig = { 0 }; 74 unsigned int eax, ebx, ecx, edx; 75 76 memset(uci, 0, sizeof(*uci)); 77 78 eax = 0x00000001; 79 ecx = 0; 80 native_cpuid(&eax, &ebx, &ecx, &edx); 81 csig.sig = eax; 82 83 family = x86_family(eax); 84 model = x86_model(eax); 85 86 if (model >= 5 || family > 6) { 87 /* get processor flags from MSR 0x17 */ 88 native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 89 csig.pf = 1 << ((val[1] >> 18) & 7); 90 } 91 92 csig.rev = intel_get_microcode_revision(); 93 94 uci->cpu_sig = csig; 95 96 return 0; 97 } 98 EXPORT_SYMBOL_GPL(intel_cpu_collect_info); 99 100 /* 101 * Returns 1 if update has been found, 0 otherwise. 102 */ 103 int intel_find_matching_signature(void *mc, unsigned int csig, int cpf) 104 { 105 struct microcode_header_intel *mc_hdr = mc; 106 struct extended_sigtable *ext_hdr; 107 struct extended_signature *ext_sig; 108 int i; 109 110 if (intel_cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf)) 111 return 1; 112 113 /* Look for ext. headers: */ 114 if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE) 115 return 0; 116 117 ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE; 118 ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE; 119 120 for (i = 0; i < ext_hdr->count; i++) { 121 if (intel_cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf)) 122 return 1; 123 ext_sig++; 124 } 125 return 0; 126 } 127 EXPORT_SYMBOL_GPL(intel_find_matching_signature); 128 129 /** 130 * intel_microcode_sanity_check() - Sanity check microcode file. 131 * @mc: Pointer to the microcode file contents. 132 * @print_err: Display failure reason if true, silent if false. 133 * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file. 134 * Validate if the microcode header type matches with the type 135 * specified here. 136 * 137 * Validate certain header fields and verify if computed checksum matches 138 * with the one specified in the header. 139 * 140 * Return: 0 if the file passes all the checks, -EINVAL if any of the checks 141 * fail. 142 */ 143 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type) 144 { 145 unsigned long total_size, data_size, ext_table_size; 146 struct microcode_header_intel *mc_header = mc; 147 struct extended_sigtable *ext_header = NULL; 148 u32 sum, orig_sum, ext_sigcount = 0, i; 149 struct extended_signature *ext_sig; 150 151 total_size = get_totalsize(mc_header); 152 data_size = intel_microcode_get_datasize(mc_header); 153 154 if (data_size + MC_HEADER_SIZE > total_size) { 155 if (print_err) 156 pr_err("Error: bad microcode data file size.\n"); 157 return -EINVAL; 158 } 159 160 if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) { 161 if (print_err) 162 pr_err("Error: invalid/unknown microcode update format. Header type %d\n", 163 mc_header->hdrver); 164 return -EINVAL; 165 } 166 167 ext_table_size = total_size - (MC_HEADER_SIZE + data_size); 168 if (ext_table_size) { 169 u32 ext_table_sum = 0; 170 u32 *ext_tablep; 171 172 if (ext_table_size < EXT_HEADER_SIZE || 173 ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) { 174 if (print_err) 175 pr_err("Error: truncated extended signature table.\n"); 176 return -EINVAL; 177 } 178 179 ext_header = mc + MC_HEADER_SIZE + data_size; 180 if (ext_table_size != exttable_size(ext_header)) { 181 if (print_err) 182 pr_err("Error: extended signature table size mismatch.\n"); 183 return -EFAULT; 184 } 185 186 ext_sigcount = ext_header->count; 187 188 /* 189 * Check extended table checksum: the sum of all dwords that 190 * comprise a valid table must be 0. 191 */ 192 ext_tablep = (u32 *)ext_header; 193 194 i = ext_table_size / sizeof(u32); 195 while (i--) 196 ext_table_sum += ext_tablep[i]; 197 198 if (ext_table_sum) { 199 if (print_err) 200 pr_warn("Bad extended signature table checksum, aborting.\n"); 201 return -EINVAL; 202 } 203 } 204 205 /* 206 * Calculate the checksum of update data and header. The checksum of 207 * valid update data and header including the extended signature table 208 * must be 0. 209 */ 210 orig_sum = 0; 211 i = (MC_HEADER_SIZE + data_size) / sizeof(u32); 212 while (i--) 213 orig_sum += ((u32 *)mc)[i]; 214 215 if (orig_sum) { 216 if (print_err) 217 pr_err("Bad microcode data checksum, aborting.\n"); 218 return -EINVAL; 219 } 220 221 if (!ext_table_size) 222 return 0; 223 224 /* 225 * Check extended signature checksum: 0 => valid. 226 */ 227 for (i = 0; i < ext_sigcount; i++) { 228 ext_sig = (void *)ext_header + EXT_HEADER_SIZE + 229 EXT_SIGNATURE_SIZE * i; 230 231 sum = (mc_header->sig + mc_header->pf + mc_header->cksum) - 232 (ext_sig->sig + ext_sig->pf + ext_sig->cksum); 233 if (sum) { 234 if (print_err) 235 pr_err("Bad extended signature checksum, aborting.\n"); 236 return -EINVAL; 237 } 238 } 239 return 0; 240 } 241 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check); 242 243 /* 244 * Returns 1 if update has been found, 0 otherwise. 245 */ 246 static int has_newer_microcode(void *mc, unsigned int csig, int cpf, int new_rev) 247 { 248 struct microcode_header_intel *mc_hdr = mc; 249 250 if (mc_hdr->rev <= new_rev) 251 return 0; 252 253 return intel_find_matching_signature(mc, csig, cpf); 254 } 255 256 static void save_microcode_patch(void *data, unsigned int size) 257 { 258 struct microcode_header_intel *p; 259 260 p = kmemdup(data, size, GFP_KERNEL); 261 if (!p) 262 return; 263 264 kfree(intel_ucode_patch); 265 /* Save for early loading */ 266 intel_ucode_patch = (struct microcode_intel *)p; 267 } 268 269 /* 270 * Get microcode matching with BSP's model. Only CPUs with the same model as 271 * BSP can stay in the platform. 272 */ 273 static struct microcode_intel * 274 scan_microcode(void *data, size_t size, struct ucode_cpu_info *uci, bool save) 275 { 276 struct microcode_header_intel *mc_header; 277 struct microcode_intel *patch = NULL; 278 u32 cur_rev = uci->cpu_sig.rev; 279 unsigned int mc_size; 280 281 while (size) { 282 if (size < sizeof(struct microcode_header_intel)) 283 break; 284 285 mc_header = (struct microcode_header_intel *)data; 286 287 mc_size = get_totalsize(mc_header); 288 if (!mc_size || mc_size > size || 289 intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0) 290 break; 291 292 size -= mc_size; 293 294 if (!intel_find_matching_signature(data, uci->cpu_sig.sig, 295 uci->cpu_sig.pf)) { 296 data += mc_size; 297 continue; 298 } 299 300 /* BSP scan: Check whether there is newer microcode */ 301 if (!save && cur_rev >= mc_header->rev) 302 goto next; 303 304 /* Save scan: Check whether there is newer or matching microcode */ 305 if (save && cur_rev != mc_header->rev) 306 goto next; 307 308 patch = data; 309 cur_rev = mc_header->rev; 310 311 next: 312 data += mc_size; 313 } 314 315 if (size) 316 return NULL; 317 318 if (save && patch) 319 save_microcode_patch(patch, mc_size); 320 321 return patch; 322 } 323 324 static bool load_builtin_intel_microcode(struct cpio_data *cp) 325 { 326 unsigned int eax = 1, ebx, ecx = 0, edx; 327 struct firmware fw; 328 char name[30]; 329 330 if (IS_ENABLED(CONFIG_X86_32)) 331 return false; 332 333 native_cpuid(&eax, &ebx, &ecx, &edx); 334 335 sprintf(name, "intel-ucode/%02x-%02x-%02x", 336 x86_family(eax), x86_model(eax), x86_stepping(eax)); 337 338 if (firmware_request_builtin(&fw, name)) { 339 cp->size = fw.size; 340 cp->data = (void *)fw.data; 341 return true; 342 } 343 344 return false; 345 } 346 347 static int apply_microcode_early(struct ucode_cpu_info *uci) 348 { 349 struct microcode_intel *mc; 350 u32 rev, old_rev, date; 351 352 mc = uci->mc; 353 if (!mc) 354 return 0; 355 356 /* 357 * Save us the MSR write below - which is a particular expensive 358 * operation - when the other hyperthread has updated the microcode 359 * already. 360 */ 361 rev = intel_get_microcode_revision(); 362 if (rev >= mc->hdr.rev) { 363 uci->cpu_sig.rev = rev; 364 return UCODE_OK; 365 } 366 367 old_rev = rev; 368 369 /* 370 * Writeback and invalidate caches before updating microcode to avoid 371 * internal issues depending on what the microcode is updating. 372 */ 373 native_wbinvd(); 374 375 /* write microcode via MSR 0x79 */ 376 native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 377 378 rev = intel_get_microcode_revision(); 379 if (rev != mc->hdr.rev) 380 return -1; 381 382 uci->cpu_sig.rev = rev; 383 384 date = mc->hdr.date; 385 pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n", 386 old_rev, rev, date & 0xffff, date >> 24, (date >> 16) & 0xff); 387 return 0; 388 } 389 390 int __init save_microcode_in_initrd_intel(void) 391 { 392 struct ucode_cpu_info uci; 393 struct cpio_data cp; 394 395 /* 396 * initrd is going away, clear patch ptr. We will scan the microcode one 397 * last time before jettisoning and save a patch, if found. Then we will 398 * update that pointer too, with a stable patch address to use when 399 * resuming the cores. 400 */ 401 intel_ucode_patch = NULL; 402 403 if (!load_builtin_intel_microcode(&cp)) 404 cp = find_microcode_in_initrd(ucode_path); 405 406 if (!(cp.data && cp.size)) 407 return 0; 408 409 intel_cpu_collect_info(&uci); 410 411 scan_microcode(cp.data, cp.size, &uci, true); 412 return 0; 413 } 414 415 /* 416 * @res_patch, output: a pointer to the patch we found. 417 */ 418 static struct microcode_intel *__load_ucode_intel(struct ucode_cpu_info *uci) 419 { 420 struct cpio_data cp; 421 422 /* try built-in microcode first */ 423 if (!load_builtin_intel_microcode(&cp)) 424 cp = find_microcode_in_initrd(ucode_path); 425 426 if (!(cp.data && cp.size)) 427 return NULL; 428 429 intel_cpu_collect_info(uci); 430 431 return scan_microcode(cp.data, cp.size, uci, false); 432 } 433 434 void __init load_ucode_intel_bsp(void) 435 { 436 struct microcode_intel *patch; 437 struct ucode_cpu_info uci; 438 439 patch = __load_ucode_intel(&uci); 440 if (!patch) 441 return; 442 443 uci.mc = patch; 444 445 apply_microcode_early(&uci); 446 } 447 448 void load_ucode_intel_ap(void) 449 { 450 struct ucode_cpu_info uci; 451 452 if (!intel_ucode_patch) { 453 intel_ucode_patch = __load_ucode_intel(&uci); 454 if (!intel_ucode_patch) 455 return; 456 } 457 458 uci.mc = intel_ucode_patch; 459 apply_microcode_early(&uci); 460 } 461 462 /* Accessor for microcode pointer */ 463 static struct microcode_intel *ucode_get_patch(void) 464 { 465 return intel_ucode_patch; 466 } 467 468 void reload_ucode_intel(void) 469 { 470 struct microcode_intel *p; 471 struct ucode_cpu_info uci; 472 473 intel_cpu_collect_info(&uci); 474 475 p = ucode_get_patch(); 476 if (!p) 477 return; 478 479 uci.mc = p; 480 481 apply_microcode_early(&uci); 482 } 483 484 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) 485 { 486 struct cpuinfo_x86 *c = &cpu_data(cpu_num); 487 unsigned int val[2]; 488 489 memset(csig, 0, sizeof(*csig)); 490 491 csig->sig = cpuid_eax(0x00000001); 492 493 if ((c->x86_model >= 5) || (c->x86 > 6)) { 494 /* get processor flags from MSR 0x17 */ 495 rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 496 csig->pf = 1 << ((val[1] >> 18) & 7); 497 } 498 499 csig->rev = c->microcode; 500 501 return 0; 502 } 503 504 static enum ucode_state apply_microcode_intel(int cpu) 505 { 506 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 507 struct cpuinfo_x86 *c = &cpu_data(cpu); 508 bool bsp = c->cpu_index == boot_cpu_data.cpu_index; 509 struct microcode_intel *mc; 510 enum ucode_state ret; 511 static int prev_rev; 512 u32 rev; 513 514 /* We should bind the task to the CPU */ 515 if (WARN_ON(raw_smp_processor_id() != cpu)) 516 return UCODE_ERROR; 517 518 /* Look for a newer patch in our cache: */ 519 mc = ucode_get_patch(); 520 if (!mc) { 521 mc = uci->mc; 522 if (!mc) 523 return UCODE_NFOUND; 524 } 525 526 /* 527 * Save us the MSR write below - which is a particular expensive 528 * operation - when the other hyperthread has updated the microcode 529 * already. 530 */ 531 rev = intel_get_microcode_revision(); 532 if (rev >= mc->hdr.rev) { 533 ret = UCODE_OK; 534 goto out; 535 } 536 537 /* 538 * Writeback and invalidate caches before updating microcode to avoid 539 * internal issues depending on what the microcode is updating. 540 */ 541 native_wbinvd(); 542 543 /* write microcode via MSR 0x79 */ 544 wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 545 546 rev = intel_get_microcode_revision(); 547 548 if (rev != mc->hdr.rev) { 549 pr_err("CPU%d update to revision 0x%x failed\n", 550 cpu, mc->hdr.rev); 551 return UCODE_ERROR; 552 } 553 554 if (bsp && rev != prev_rev) { 555 pr_info("updated to revision 0x%x, date = %04x-%02x-%02x\n", 556 rev, 557 mc->hdr.date & 0xffff, 558 mc->hdr.date >> 24, 559 (mc->hdr.date >> 16) & 0xff); 560 prev_rev = rev; 561 } 562 563 ret = UCODE_UPDATED; 564 565 out: 566 uci->cpu_sig.rev = rev; 567 c->microcode = rev; 568 569 /* Update boot_cpu_data's revision too, if we're on the BSP: */ 570 if (bsp) 571 boot_cpu_data.microcode = rev; 572 573 return ret; 574 } 575 576 static enum ucode_state generic_load_microcode(int cpu, struct iov_iter *iter) 577 { 578 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 579 unsigned int curr_mc_size = 0, new_mc_size = 0; 580 enum ucode_state ret = UCODE_OK; 581 int new_rev = uci->cpu_sig.rev; 582 u8 *new_mc = NULL, *mc = NULL; 583 unsigned int csig, cpf; 584 585 while (iov_iter_count(iter)) { 586 struct microcode_header_intel mc_header; 587 unsigned int mc_size, data_size; 588 u8 *data; 589 590 if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) { 591 pr_err("error! Truncated or inaccessible header in microcode data file\n"); 592 break; 593 } 594 595 mc_size = get_totalsize(&mc_header); 596 if (mc_size < sizeof(mc_header)) { 597 pr_err("error! Bad data in microcode data file (totalsize too small)\n"); 598 break; 599 } 600 data_size = mc_size - sizeof(mc_header); 601 if (data_size > iov_iter_count(iter)) { 602 pr_err("error! Bad data in microcode data file (truncated file?)\n"); 603 break; 604 } 605 606 /* For performance reasons, reuse mc area when possible */ 607 if (!mc || mc_size > curr_mc_size) { 608 vfree(mc); 609 mc = vmalloc(mc_size); 610 if (!mc) 611 break; 612 curr_mc_size = mc_size; 613 } 614 615 memcpy(mc, &mc_header, sizeof(mc_header)); 616 data = mc + sizeof(mc_header); 617 if (!copy_from_iter_full(data, data_size, iter) || 618 intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0) { 619 break; 620 } 621 622 csig = uci->cpu_sig.sig; 623 cpf = uci->cpu_sig.pf; 624 if (has_newer_microcode(mc, csig, cpf, new_rev)) { 625 vfree(new_mc); 626 new_rev = mc_header.rev; 627 new_mc = mc; 628 new_mc_size = mc_size; 629 mc = NULL; /* trigger new vmalloc */ 630 ret = UCODE_NEW; 631 } 632 } 633 634 vfree(mc); 635 636 if (iov_iter_count(iter)) { 637 vfree(new_mc); 638 return UCODE_ERROR; 639 } 640 641 if (!new_mc) 642 return UCODE_NFOUND; 643 644 vfree(uci->mc); 645 uci->mc = (struct microcode_intel *)new_mc; 646 647 /* Save for CPU hotplug */ 648 save_microcode_patch(new_mc, new_mc_size); 649 650 pr_debug("CPU%d found a matching microcode update with version 0x%x (current=0x%x)\n", 651 cpu, new_rev, uci->cpu_sig.rev); 652 653 return ret; 654 } 655 656 static bool is_blacklisted(unsigned int cpu) 657 { 658 struct cpuinfo_x86 *c = &cpu_data(cpu); 659 660 /* 661 * Late loading on model 79 with microcode revision less than 0x0b000021 662 * and LLC size per core bigger than 2.5MB may result in a system hang. 663 * This behavior is documented in item BDF90, #334165 (Intel Xeon 664 * Processor E7-8800/4800 v4 Product Family). 665 */ 666 if (c->x86 == 6 && 667 c->x86_model == INTEL_FAM6_BROADWELL_X && 668 c->x86_stepping == 0x01 && 669 llc_size_per_core > 2621440 && 670 c->microcode < 0x0b000021) { 671 pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); 672 pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); 673 return true; 674 } 675 676 return false; 677 } 678 679 static enum ucode_state request_microcode_fw(int cpu, struct device *device) 680 { 681 struct cpuinfo_x86 *c = &cpu_data(cpu); 682 const struct firmware *firmware; 683 struct iov_iter iter; 684 enum ucode_state ret; 685 struct kvec kvec; 686 char name[30]; 687 688 if (is_blacklisted(cpu)) 689 return UCODE_NFOUND; 690 691 sprintf(name, "intel-ucode/%02x-%02x-%02x", 692 c->x86, c->x86_model, c->x86_stepping); 693 694 if (request_firmware_direct(&firmware, name, device)) { 695 pr_debug("data file %s load failed\n", name); 696 return UCODE_NFOUND; 697 } 698 699 kvec.iov_base = (void *)firmware->data; 700 kvec.iov_len = firmware->size; 701 iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size); 702 ret = generic_load_microcode(cpu, &iter); 703 704 release_firmware(firmware); 705 706 return ret; 707 } 708 709 static struct microcode_ops microcode_intel_ops = { 710 .request_microcode_fw = request_microcode_fw, 711 .collect_cpu_info = collect_cpu_info, 712 .apply_microcode = apply_microcode_intel, 713 }; 714 715 static int __init calc_llc_size_per_core(struct cpuinfo_x86 *c) 716 { 717 u64 llc_size = c->x86_cache_size * 1024ULL; 718 719 do_div(llc_size, c->x86_max_cores); 720 721 return (int)llc_size; 722 } 723 724 struct microcode_ops * __init init_intel_microcode(void) 725 { 726 struct cpuinfo_x86 *c = &boot_cpu_data; 727 728 if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 || 729 cpu_has(c, X86_FEATURE_IA64)) { 730 pr_err("Intel CPU family 0x%x not supported\n", c->x86); 731 return NULL; 732 } 733 734 llc_size_per_core = calc_llc_size_per_core(c); 735 736 return µcode_intel_ops; 737 } 738