xref: /linux-6.15/arch/x86/kernel/cpu/microcode/intel.c (revision 6b072022)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * Intel CPU Microcode Update Driver for Linux
4  *
5  * Copyright (C) 2000-2006 Tigran Aivazian <[email protected]>
6  *		 2006 Shaohua Li <[email protected]>
7  *
8  * Intel CPU microcode early update for Linux
9  *
10  * Copyright (C) 2012 Fenghua Yu <[email protected]>
11  *		      H Peter Anvin" <[email protected]>
12  */
13 #define pr_fmt(fmt) "microcode: " fmt
14 #include <linux/earlycpio.h>
15 #include <linux/firmware.h>
16 #include <linux/uaccess.h>
17 #include <linux/vmalloc.h>
18 #include <linux/initrd.h>
19 #include <linux/kernel.h>
20 #include <linux/slab.h>
21 #include <linux/cpu.h>
22 #include <linux/uio.h>
23 #include <linux/mm.h>
24 
25 #include <asm/intel-family.h>
26 #include <asm/processor.h>
27 #include <asm/tlbflush.h>
28 #include <asm/setup.h>
29 #include <asm/msr.h>
30 
31 #include "internal.h"
32 
33 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin";
34 
35 /* Current microcode patch used in early patching on the APs. */
36 static struct microcode_intel *intel_ucode_patch __read_mostly;
37 
38 /* last level cache size per core */
39 static int llc_size_per_core __ro_after_init;
40 
41 /* microcode format is extended from prescott processors */
42 struct extended_signature {
43 	unsigned int	sig;
44 	unsigned int	pf;
45 	unsigned int	cksum;
46 };
47 
48 struct extended_sigtable {
49 	unsigned int			count;
50 	unsigned int			cksum;
51 	unsigned int			reserved[3];
52 	struct extended_signature	sigs[];
53 };
54 
55 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE)
56 #define EXT_HEADER_SIZE		(sizeof(struct extended_sigtable))
57 #define EXT_SIGNATURE_SIZE	(sizeof(struct extended_signature))
58 
59 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr)
60 {
61 	return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE;
62 }
63 
64 static inline unsigned int exttable_size(struct extended_sigtable *et)
65 {
66 	return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE;
67 }
68 
69 int intel_cpu_collect_info(struct ucode_cpu_info *uci)
70 {
71 	unsigned int val[2];
72 	unsigned int family, model;
73 	struct cpu_signature csig = { 0 };
74 	unsigned int eax, ebx, ecx, edx;
75 
76 	memset(uci, 0, sizeof(*uci));
77 
78 	eax = 0x00000001;
79 	ecx = 0;
80 	native_cpuid(&eax, &ebx, &ecx, &edx);
81 	csig.sig = eax;
82 
83 	family = x86_family(eax);
84 	model  = x86_model(eax);
85 
86 	if (model >= 5 || family > 6) {
87 		/* get processor flags from MSR 0x17 */
88 		native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]);
89 		csig.pf = 1 << ((val[1] >> 18) & 7);
90 	}
91 
92 	csig.rev = intel_get_microcode_revision();
93 
94 	uci->cpu_sig = csig;
95 
96 	return 0;
97 }
98 EXPORT_SYMBOL_GPL(intel_cpu_collect_info);
99 
100 /*
101  * Returns 1 if update has been found, 0 otherwise.
102  */
103 int intel_find_matching_signature(void *mc, unsigned int csig, int cpf)
104 {
105 	struct microcode_header_intel *mc_hdr = mc;
106 	struct extended_sigtable *ext_hdr;
107 	struct extended_signature *ext_sig;
108 	int i;
109 
110 	if (intel_cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf))
111 		return 1;
112 
113 	/* Look for ext. headers: */
114 	if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE)
115 		return 0;
116 
117 	ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE;
118 	ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE;
119 
120 	for (i = 0; i < ext_hdr->count; i++) {
121 		if (intel_cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf))
122 			return 1;
123 		ext_sig++;
124 	}
125 	return 0;
126 }
127 EXPORT_SYMBOL_GPL(intel_find_matching_signature);
128 
129 /**
130  * intel_microcode_sanity_check() - Sanity check microcode file.
131  * @mc: Pointer to the microcode file contents.
132  * @print_err: Display failure reason if true, silent if false.
133  * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file.
134  *            Validate if the microcode header type matches with the type
135  *            specified here.
136  *
137  * Validate certain header fields and verify if computed checksum matches
138  * with the one specified in the header.
139  *
140  * Return: 0 if the file passes all the checks, -EINVAL if any of the checks
141  * fail.
142  */
143 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type)
144 {
145 	unsigned long total_size, data_size, ext_table_size;
146 	struct microcode_header_intel *mc_header = mc;
147 	struct extended_sigtable *ext_header = NULL;
148 	u32 sum, orig_sum, ext_sigcount = 0, i;
149 	struct extended_signature *ext_sig;
150 
151 	total_size = get_totalsize(mc_header);
152 	data_size = intel_microcode_get_datasize(mc_header);
153 
154 	if (data_size + MC_HEADER_SIZE > total_size) {
155 		if (print_err)
156 			pr_err("Error: bad microcode data file size.\n");
157 		return -EINVAL;
158 	}
159 
160 	if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) {
161 		if (print_err)
162 			pr_err("Error: invalid/unknown microcode update format. Header type %d\n",
163 			       mc_header->hdrver);
164 		return -EINVAL;
165 	}
166 
167 	ext_table_size = total_size - (MC_HEADER_SIZE + data_size);
168 	if (ext_table_size) {
169 		u32 ext_table_sum = 0;
170 		u32 *ext_tablep;
171 
172 		if (ext_table_size < EXT_HEADER_SIZE ||
173 		    ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) {
174 			if (print_err)
175 				pr_err("Error: truncated extended signature table.\n");
176 			return -EINVAL;
177 		}
178 
179 		ext_header = mc + MC_HEADER_SIZE + data_size;
180 		if (ext_table_size != exttable_size(ext_header)) {
181 			if (print_err)
182 				pr_err("Error: extended signature table size mismatch.\n");
183 			return -EFAULT;
184 		}
185 
186 		ext_sigcount = ext_header->count;
187 
188 		/*
189 		 * Check extended table checksum: the sum of all dwords that
190 		 * comprise a valid table must be 0.
191 		 */
192 		ext_tablep = (u32 *)ext_header;
193 
194 		i = ext_table_size / sizeof(u32);
195 		while (i--)
196 			ext_table_sum += ext_tablep[i];
197 
198 		if (ext_table_sum) {
199 			if (print_err)
200 				pr_warn("Bad extended signature table checksum, aborting.\n");
201 			return -EINVAL;
202 		}
203 	}
204 
205 	/*
206 	 * Calculate the checksum of update data and header. The checksum of
207 	 * valid update data and header including the extended signature table
208 	 * must be 0.
209 	 */
210 	orig_sum = 0;
211 	i = (MC_HEADER_SIZE + data_size) / sizeof(u32);
212 	while (i--)
213 		orig_sum += ((u32 *)mc)[i];
214 
215 	if (orig_sum) {
216 		if (print_err)
217 			pr_err("Bad microcode data checksum, aborting.\n");
218 		return -EINVAL;
219 	}
220 
221 	if (!ext_table_size)
222 		return 0;
223 
224 	/*
225 	 * Check extended signature checksum: 0 => valid.
226 	 */
227 	for (i = 0; i < ext_sigcount; i++) {
228 		ext_sig = (void *)ext_header + EXT_HEADER_SIZE +
229 			  EXT_SIGNATURE_SIZE * i;
230 
231 		sum = (mc_header->sig + mc_header->pf + mc_header->cksum) -
232 		      (ext_sig->sig + ext_sig->pf + ext_sig->cksum);
233 		if (sum) {
234 			if (print_err)
235 				pr_err("Bad extended signature checksum, aborting.\n");
236 			return -EINVAL;
237 		}
238 	}
239 	return 0;
240 }
241 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check);
242 
243 static void save_microcode_patch(void *data, unsigned int size)
244 {
245 	struct microcode_header_intel *p;
246 
247 	p = kmemdup(data, size, GFP_KERNEL);
248 	if (!p)
249 		return;
250 
251 	kfree(intel_ucode_patch);
252 	/* Save for early loading */
253 	intel_ucode_patch = (struct microcode_intel *)p;
254 }
255 
256 /* Scan CPIO for microcode matching the boot CPU's family, model, stepping */
257 static struct microcode_intel *scan_microcode(void *data, size_t size,
258 					      struct ucode_cpu_info *uci, bool save)
259 {
260 	struct microcode_header_intel *mc_header;
261 	struct microcode_intel *patch = NULL;
262 	u32 cur_rev = uci->cpu_sig.rev;
263 	unsigned int mc_size;
264 
265 	for (; size >= sizeof(struct microcode_header_intel); size -= mc_size, data += mc_size) {
266 		mc_header = (struct microcode_header_intel *)data;
267 
268 		mc_size = get_totalsize(mc_header);
269 		if (!mc_size || mc_size > size ||
270 		    intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0)
271 			break;
272 
273 		if (!intel_find_matching_signature(data, uci->cpu_sig.sig, uci->cpu_sig.pf))
274 			continue;
275 
276 		/* BSP scan: Check whether there is newer microcode */
277 		if (!save && cur_rev >= mc_header->rev)
278 			continue;
279 
280 		/* Save scan: Check whether there is newer or matching microcode */
281 		if (save && cur_rev != mc_header->rev)
282 			continue;
283 
284 		patch = data;
285 		cur_rev = mc_header->rev;
286 	}
287 
288 	if (size)
289 		return NULL;
290 
291 	if (save && patch)
292 		save_microcode_patch(patch, mc_size);
293 
294 	return patch;
295 }
296 
297 static bool load_builtin_intel_microcode(struct cpio_data *cp)
298 {
299 	unsigned int eax = 1, ebx, ecx = 0, edx;
300 	struct firmware fw;
301 	char name[30];
302 
303 	if (IS_ENABLED(CONFIG_X86_32))
304 		return false;
305 
306 	native_cpuid(&eax, &ebx, &ecx, &edx);
307 
308 	sprintf(name, "intel-ucode/%02x-%02x-%02x",
309 		      x86_family(eax), x86_model(eax), x86_stepping(eax));
310 
311 	if (firmware_request_builtin(&fw, name)) {
312 		cp->size = fw.size;
313 		cp->data = (void *)fw.data;
314 		return true;
315 	}
316 
317 	return false;
318 }
319 
320 static int apply_microcode_early(struct ucode_cpu_info *uci)
321 {
322 	struct microcode_intel *mc;
323 	u32 rev, old_rev, date;
324 
325 	mc = uci->mc;
326 	if (!mc)
327 		return 0;
328 
329 	/*
330 	 * Save us the MSR write below - which is a particular expensive
331 	 * operation - when the other hyperthread has updated the microcode
332 	 * already.
333 	 */
334 	rev = intel_get_microcode_revision();
335 	if (rev >= mc->hdr.rev) {
336 		uci->cpu_sig.rev = rev;
337 		return UCODE_OK;
338 	}
339 
340 	old_rev = rev;
341 
342 	/*
343 	 * Writeback and invalidate caches before updating microcode to avoid
344 	 * internal issues depending on what the microcode is updating.
345 	 */
346 	native_wbinvd();
347 
348 	/* write microcode via MSR 0x79 */
349 	native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits);
350 
351 	rev = intel_get_microcode_revision();
352 	if (rev != mc->hdr.rev)
353 		return -1;
354 
355 	uci->cpu_sig.rev = rev;
356 
357 	date = mc->hdr.date;
358 	pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n",
359 		     old_rev, rev, date & 0xffff, date >> 24, (date >> 16) & 0xff);
360 	return 0;
361 }
362 
363 int __init save_microcode_in_initrd_intel(void)
364 {
365 	struct ucode_cpu_info uci;
366 	struct cpio_data cp;
367 
368 	/*
369 	 * initrd is going away, clear patch ptr. We will scan the microcode one
370 	 * last time before jettisoning and save a patch, if found. Then we will
371 	 * update that pointer too, with a stable patch address to use when
372 	 * resuming the cores.
373 	 */
374 	intel_ucode_patch = NULL;
375 
376 	if (!load_builtin_intel_microcode(&cp))
377 		cp = find_microcode_in_initrd(ucode_path);
378 
379 	if (!(cp.data && cp.size))
380 		return 0;
381 
382 	intel_cpu_collect_info(&uci);
383 
384 	scan_microcode(cp.data, cp.size, &uci, true);
385 	return 0;
386 }
387 
388 /*
389  * @res_patch, output: a pointer to the patch we found.
390  */
391 static struct microcode_intel *__load_ucode_intel(struct ucode_cpu_info *uci)
392 {
393 	struct cpio_data cp;
394 
395 	/* try built-in microcode first */
396 	if (!load_builtin_intel_microcode(&cp))
397 		cp = find_microcode_in_initrd(ucode_path);
398 
399 	if (!(cp.data && cp.size))
400 		return NULL;
401 
402 	intel_cpu_collect_info(uci);
403 
404 	return scan_microcode(cp.data, cp.size, uci, false);
405 }
406 
407 void __init load_ucode_intel_bsp(void)
408 {
409 	struct microcode_intel *patch;
410 	struct ucode_cpu_info uci;
411 
412 	patch = __load_ucode_intel(&uci);
413 	if (!patch)
414 		return;
415 
416 	uci.mc = patch;
417 
418 	apply_microcode_early(&uci);
419 }
420 
421 void load_ucode_intel_ap(void)
422 {
423 	struct ucode_cpu_info uci;
424 
425 	if (!intel_ucode_patch) {
426 		intel_ucode_patch = __load_ucode_intel(&uci);
427 		if (!intel_ucode_patch)
428 			return;
429 	}
430 
431 	uci.mc = intel_ucode_patch;
432 	apply_microcode_early(&uci);
433 }
434 
435 /* Accessor for microcode pointer */
436 static struct microcode_intel *ucode_get_patch(void)
437 {
438 	return intel_ucode_patch;
439 }
440 
441 void reload_ucode_intel(void)
442 {
443 	struct microcode_intel *p;
444 	struct ucode_cpu_info uci;
445 
446 	intel_cpu_collect_info(&uci);
447 
448 	p = ucode_get_patch();
449 	if (!p)
450 		return;
451 
452 	uci.mc = p;
453 
454 	apply_microcode_early(&uci);
455 }
456 
457 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig)
458 {
459 	struct cpuinfo_x86 *c = &cpu_data(cpu_num);
460 	unsigned int val[2];
461 
462 	memset(csig, 0, sizeof(*csig));
463 
464 	csig->sig = cpuid_eax(0x00000001);
465 
466 	if ((c->x86_model >= 5) || (c->x86 > 6)) {
467 		/* get processor flags from MSR 0x17 */
468 		rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]);
469 		csig->pf = 1 << ((val[1] >> 18) & 7);
470 	}
471 
472 	csig->rev = c->microcode;
473 
474 	return 0;
475 }
476 
477 static enum ucode_state apply_microcode_intel(int cpu)
478 {
479 	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
480 	struct cpuinfo_x86 *c = &cpu_data(cpu);
481 	bool bsp = c->cpu_index == boot_cpu_data.cpu_index;
482 	struct microcode_intel *mc;
483 	enum ucode_state ret;
484 	static int prev_rev;
485 	u32 rev;
486 
487 	/* We should bind the task to the CPU */
488 	if (WARN_ON(raw_smp_processor_id() != cpu))
489 		return UCODE_ERROR;
490 
491 	/* Look for a newer patch in our cache: */
492 	mc = ucode_get_patch();
493 	if (!mc) {
494 		mc = uci->mc;
495 		if (!mc)
496 			return UCODE_NFOUND;
497 	}
498 
499 	/*
500 	 * Save us the MSR write below - which is a particular expensive
501 	 * operation - when the other hyperthread has updated the microcode
502 	 * already.
503 	 */
504 	rev = intel_get_microcode_revision();
505 	if (rev >= mc->hdr.rev) {
506 		ret = UCODE_OK;
507 		goto out;
508 	}
509 
510 	/*
511 	 * Writeback and invalidate caches before updating microcode to avoid
512 	 * internal issues depending on what the microcode is updating.
513 	 */
514 	native_wbinvd();
515 
516 	/* write microcode via MSR 0x79 */
517 	wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits);
518 
519 	rev = intel_get_microcode_revision();
520 
521 	if (rev != mc->hdr.rev) {
522 		pr_err("CPU%d update to revision 0x%x failed\n",
523 		       cpu, mc->hdr.rev);
524 		return UCODE_ERROR;
525 	}
526 
527 	if (bsp && rev != prev_rev) {
528 		pr_info("updated to revision 0x%x, date = %04x-%02x-%02x\n",
529 			rev,
530 			mc->hdr.date & 0xffff,
531 			mc->hdr.date >> 24,
532 			(mc->hdr.date >> 16) & 0xff);
533 		prev_rev = rev;
534 	}
535 
536 	ret = UCODE_UPDATED;
537 
538 out:
539 	uci->cpu_sig.rev = rev;
540 	c->microcode	 = rev;
541 
542 	/* Update boot_cpu_data's revision too, if we're on the BSP: */
543 	if (bsp)
544 		boot_cpu_data.microcode = rev;
545 
546 	return ret;
547 }
548 
549 static enum ucode_state parse_microcode_blobs(int cpu, struct iov_iter *iter)
550 {
551 	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
552 	unsigned int curr_mc_size = 0, new_mc_size = 0;
553 	int cur_rev = uci->cpu_sig.rev;
554 	u8 *new_mc = NULL, *mc = NULL;
555 
556 	while (iov_iter_count(iter)) {
557 		struct microcode_header_intel mc_header;
558 		unsigned int mc_size, data_size;
559 		u8 *data;
560 
561 		if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) {
562 			pr_err("error! Truncated or inaccessible header in microcode data file\n");
563 			break;
564 		}
565 
566 		mc_size = get_totalsize(&mc_header);
567 		if (mc_size < sizeof(mc_header)) {
568 			pr_err("error! Bad data in microcode data file (totalsize too small)\n");
569 			break;
570 		}
571 
572 		data_size = mc_size - sizeof(mc_header);
573 		if (data_size > iov_iter_count(iter)) {
574 			pr_err("error! Bad data in microcode data file (truncated file?)\n");
575 			break;
576 		}
577 
578 		/* For performance reasons, reuse mc area when possible */
579 		if (!mc || mc_size > curr_mc_size) {
580 			vfree(mc);
581 			mc = vmalloc(mc_size);
582 			if (!mc)
583 				break;
584 			curr_mc_size = mc_size;
585 		}
586 
587 		memcpy(mc, &mc_header, sizeof(mc_header));
588 		data = mc + sizeof(mc_header);
589 		if (!copy_from_iter_full(data, data_size, iter) ||
590 		    intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0) {
591 			break;
592 		}
593 
594 		if (cur_rev >= mc_header.rev)
595 			continue;
596 
597 		if (!intel_find_matching_signature(mc, uci->cpu_sig.sig, uci->cpu_sig.pf))
598 			continue;
599 
600 		vfree(new_mc);
601 		cur_rev = mc_header.rev;
602 		new_mc  = mc;
603 		new_mc_size = mc_size;
604 		mc = NULL;
605 	}
606 
607 	vfree(mc);
608 
609 	if (iov_iter_count(iter)) {
610 		vfree(new_mc);
611 		return UCODE_ERROR;
612 	}
613 
614 	if (!new_mc)
615 		return UCODE_NFOUND;
616 
617 	vfree(uci->mc);
618 	uci->mc = (struct microcode_intel *)new_mc;
619 
620 	/* Save for CPU hotplug */
621 	save_microcode_patch(new_mc, new_mc_size);
622 
623 	pr_debug("CPU%d found a matching microcode update with version 0x%x (current=0x%x)\n",
624 		 cpu, cur_rev, uci->cpu_sig.rev);
625 
626 	return UCODE_NEW;
627 }
628 
629 static bool is_blacklisted(unsigned int cpu)
630 {
631 	struct cpuinfo_x86 *c = &cpu_data(cpu);
632 
633 	/*
634 	 * Late loading on model 79 with microcode revision less than 0x0b000021
635 	 * and LLC size per core bigger than 2.5MB may result in a system hang.
636 	 * This behavior is documented in item BDF90, #334165 (Intel Xeon
637 	 * Processor E7-8800/4800 v4 Product Family).
638 	 */
639 	if (c->x86 == 6 &&
640 	    c->x86_model == INTEL_FAM6_BROADWELL_X &&
641 	    c->x86_stepping == 0x01 &&
642 	    llc_size_per_core > 2621440 &&
643 	    c->microcode < 0x0b000021) {
644 		pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode);
645 		pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
646 		return true;
647 	}
648 
649 	return false;
650 }
651 
652 static enum ucode_state request_microcode_fw(int cpu, struct device *device)
653 {
654 	struct cpuinfo_x86 *c = &cpu_data(cpu);
655 	const struct firmware *firmware;
656 	struct iov_iter iter;
657 	enum ucode_state ret;
658 	struct kvec kvec;
659 	char name[30];
660 
661 	if (is_blacklisted(cpu))
662 		return UCODE_NFOUND;
663 
664 	sprintf(name, "intel-ucode/%02x-%02x-%02x",
665 		c->x86, c->x86_model, c->x86_stepping);
666 
667 	if (request_firmware_direct(&firmware, name, device)) {
668 		pr_debug("data file %s load failed\n", name);
669 		return UCODE_NFOUND;
670 	}
671 
672 	kvec.iov_base = (void *)firmware->data;
673 	kvec.iov_len = firmware->size;
674 	iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size);
675 	ret = parse_microcode_blobs(cpu, &iter);
676 
677 	release_firmware(firmware);
678 
679 	return ret;
680 }
681 
682 static struct microcode_ops microcode_intel_ops = {
683 	.request_microcode_fw             = request_microcode_fw,
684 	.collect_cpu_info                 = collect_cpu_info,
685 	.apply_microcode                  = apply_microcode_intel,
686 };
687 
688 static int __init calc_llc_size_per_core(struct cpuinfo_x86 *c)
689 {
690 	u64 llc_size = c->x86_cache_size * 1024ULL;
691 
692 	do_div(llc_size, c->x86_max_cores);
693 
694 	return (int)llc_size;
695 }
696 
697 struct microcode_ops * __init init_intel_microcode(void)
698 {
699 	struct cpuinfo_x86 *c = &boot_cpu_data;
700 
701 	if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 ||
702 	    cpu_has(c, X86_FEATURE_IA64)) {
703 		pr_err("Intel CPU family 0x%x not supported\n", c->x86);
704 		return NULL;
705 	}
706 
707 	llc_size_per_core = calc_llc_size_per_core(c);
708 
709 	return &microcode_intel_ops;
710 }
711