xref: /linux-6.15/arch/x86/kernel/cpu/microcode/intel.c (revision 164aa1ca)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * Intel CPU Microcode Update Driver for Linux
4  *
5  * Copyright (C) 2000-2006 Tigran Aivazian <[email protected]>
6  *		 2006 Shaohua Li <[email protected]>
7  *
8  * Intel CPU microcode early update for Linux
9  *
10  * Copyright (C) 2012 Fenghua Yu <[email protected]>
11  *		      H Peter Anvin" <[email protected]>
12  */
13 #define pr_fmt(fmt) "microcode: " fmt
14 #include <linux/earlycpio.h>
15 #include <linux/firmware.h>
16 #include <linux/uaccess.h>
17 #include <linux/initrd.h>
18 #include <linux/kernel.h>
19 #include <linux/slab.h>
20 #include <linux/cpu.h>
21 #include <linux/uio.h>
22 #include <linux/mm.h>
23 
24 #include <asm/intel-family.h>
25 #include <asm/processor.h>
26 #include <asm/tlbflush.h>
27 #include <asm/setup.h>
28 #include <asm/msr.h>
29 
30 #include "internal.h"
31 
32 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin";
33 
34 #define UCODE_BSP_LOADED	((struct microcode_intel *)0x1UL)
35 
36 /* Current microcode patch used in early patching on the APs. */
37 static struct microcode_intel *ucode_patch_va __read_mostly;
38 static struct microcode_intel *ucode_patch_late __read_mostly;
39 
40 /* last level cache size per core */
41 static unsigned int llc_size_per_core __ro_after_init;
42 
43 /* microcode format is extended from prescott processors */
44 struct extended_signature {
45 	unsigned int	sig;
46 	unsigned int	pf;
47 	unsigned int	cksum;
48 };
49 
50 struct extended_sigtable {
51 	unsigned int			count;
52 	unsigned int			cksum;
53 	unsigned int			reserved[3];
54 	struct extended_signature	sigs[];
55 };
56 
57 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE)
58 #define EXT_HEADER_SIZE		(sizeof(struct extended_sigtable))
59 #define EXT_SIGNATURE_SIZE	(sizeof(struct extended_signature))
60 
61 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr)
62 {
63 	return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE;
64 }
65 
66 static inline unsigned int exttable_size(struct extended_sigtable *et)
67 {
68 	return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE;
69 }
70 
71 void intel_collect_cpu_info(struct cpu_signature *sig)
72 {
73 	sig->sig = cpuid_eax(1);
74 	sig->pf = 0;
75 	sig->rev = intel_get_microcode_revision();
76 
77 	if (x86_model(sig->sig) >= 5 || x86_family(sig->sig) > 6) {
78 		unsigned int val[2];
79 
80 		/* get processor flags from MSR 0x17 */
81 		native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]);
82 		sig->pf = 1 << ((val[1] >> 18) & 7);
83 	}
84 }
85 EXPORT_SYMBOL_GPL(intel_collect_cpu_info);
86 
87 /*
88  * Returns 1 if update has been found, 0 otherwise.
89  */
90 int intel_find_matching_signature(void *mc, unsigned int csig, int cpf)
91 {
92 	struct microcode_header_intel *mc_hdr = mc;
93 	struct extended_sigtable *ext_hdr;
94 	struct extended_signature *ext_sig;
95 	int i;
96 
97 	if (intel_cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf))
98 		return 1;
99 
100 	/* Look for ext. headers: */
101 	if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE)
102 		return 0;
103 
104 	ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE;
105 	ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE;
106 
107 	for (i = 0; i < ext_hdr->count; i++) {
108 		if (intel_cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf))
109 			return 1;
110 		ext_sig++;
111 	}
112 	return 0;
113 }
114 EXPORT_SYMBOL_GPL(intel_find_matching_signature);
115 
116 /**
117  * intel_microcode_sanity_check() - Sanity check microcode file.
118  * @mc: Pointer to the microcode file contents.
119  * @print_err: Display failure reason if true, silent if false.
120  * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file.
121  *            Validate if the microcode header type matches with the type
122  *            specified here.
123  *
124  * Validate certain header fields and verify if computed checksum matches
125  * with the one specified in the header.
126  *
127  * Return: 0 if the file passes all the checks, -EINVAL if any of the checks
128  * fail.
129  */
130 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type)
131 {
132 	unsigned long total_size, data_size, ext_table_size;
133 	struct microcode_header_intel *mc_header = mc;
134 	struct extended_sigtable *ext_header = NULL;
135 	u32 sum, orig_sum, ext_sigcount = 0, i;
136 	struct extended_signature *ext_sig;
137 
138 	total_size = get_totalsize(mc_header);
139 	data_size = intel_microcode_get_datasize(mc_header);
140 
141 	if (data_size + MC_HEADER_SIZE > total_size) {
142 		if (print_err)
143 			pr_err("Error: bad microcode data file size.\n");
144 		return -EINVAL;
145 	}
146 
147 	if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) {
148 		if (print_err)
149 			pr_err("Error: invalid/unknown microcode update format. Header type %d\n",
150 			       mc_header->hdrver);
151 		return -EINVAL;
152 	}
153 
154 	ext_table_size = total_size - (MC_HEADER_SIZE + data_size);
155 	if (ext_table_size) {
156 		u32 ext_table_sum = 0;
157 		u32 *ext_tablep;
158 
159 		if (ext_table_size < EXT_HEADER_SIZE ||
160 		    ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) {
161 			if (print_err)
162 				pr_err("Error: truncated extended signature table.\n");
163 			return -EINVAL;
164 		}
165 
166 		ext_header = mc + MC_HEADER_SIZE + data_size;
167 		if (ext_table_size != exttable_size(ext_header)) {
168 			if (print_err)
169 				pr_err("Error: extended signature table size mismatch.\n");
170 			return -EFAULT;
171 		}
172 
173 		ext_sigcount = ext_header->count;
174 
175 		/*
176 		 * Check extended table checksum: the sum of all dwords that
177 		 * comprise a valid table must be 0.
178 		 */
179 		ext_tablep = (u32 *)ext_header;
180 
181 		i = ext_table_size / sizeof(u32);
182 		while (i--)
183 			ext_table_sum += ext_tablep[i];
184 
185 		if (ext_table_sum) {
186 			if (print_err)
187 				pr_warn("Bad extended signature table checksum, aborting.\n");
188 			return -EINVAL;
189 		}
190 	}
191 
192 	/*
193 	 * Calculate the checksum of update data and header. The checksum of
194 	 * valid update data and header including the extended signature table
195 	 * must be 0.
196 	 */
197 	orig_sum = 0;
198 	i = (MC_HEADER_SIZE + data_size) / sizeof(u32);
199 	while (i--)
200 		orig_sum += ((u32 *)mc)[i];
201 
202 	if (orig_sum) {
203 		if (print_err)
204 			pr_err("Bad microcode data checksum, aborting.\n");
205 		return -EINVAL;
206 	}
207 
208 	if (!ext_table_size)
209 		return 0;
210 
211 	/*
212 	 * Check extended signature checksum: 0 => valid.
213 	 */
214 	for (i = 0; i < ext_sigcount; i++) {
215 		ext_sig = (void *)ext_header + EXT_HEADER_SIZE +
216 			  EXT_SIGNATURE_SIZE * i;
217 
218 		sum = (mc_header->sig + mc_header->pf + mc_header->cksum) -
219 		      (ext_sig->sig + ext_sig->pf + ext_sig->cksum);
220 		if (sum) {
221 			if (print_err)
222 				pr_err("Bad extended signature checksum, aborting.\n");
223 			return -EINVAL;
224 		}
225 	}
226 	return 0;
227 }
228 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check);
229 
230 static void update_ucode_pointer(struct microcode_intel *mc)
231 {
232 	kvfree(ucode_patch_va);
233 
234 	/*
235 	 * Save the virtual address for early loading and for eventual free
236 	 * on late loading.
237 	 */
238 	ucode_patch_va = mc;
239 }
240 
241 static void save_microcode_patch(struct microcode_intel *patch)
242 {
243 	unsigned int size = get_totalsize(&patch->hdr);
244 	struct microcode_intel *mc;
245 
246 	mc = kvmemdup(patch, size, GFP_KERNEL);
247 	if (mc)
248 		update_ucode_pointer(mc);
249 	else
250 		pr_err("Unable to allocate microcode memory size: %u\n", size);
251 }
252 
253 /* Scan blob for microcode matching the boot CPUs family, model, stepping */
254 static __init struct microcode_intel *scan_microcode(void *data, size_t size,
255 						     struct ucode_cpu_info *uci,
256 						     bool save)
257 {
258 	struct microcode_header_intel *mc_header;
259 	struct microcode_intel *patch = NULL;
260 	u32 cur_rev = uci->cpu_sig.rev;
261 	unsigned int mc_size;
262 
263 	for (; size >= sizeof(struct microcode_header_intel); size -= mc_size, data += mc_size) {
264 		mc_header = (struct microcode_header_intel *)data;
265 
266 		mc_size = get_totalsize(mc_header);
267 		if (!mc_size || mc_size > size ||
268 		    intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0)
269 			break;
270 
271 		if (!intel_find_matching_signature(data, uci->cpu_sig.sig, uci->cpu_sig.pf))
272 			continue;
273 
274 		/*
275 		 * For saving the early microcode, find the matching revision which
276 		 * was loaded on the BSP.
277 		 *
278 		 * On the BSP during early boot, find a newer revision than
279 		 * actually loaded in the CPU.
280 		 */
281 		if (save) {
282 			if (cur_rev != mc_header->rev)
283 				continue;
284 		} else if (cur_rev >= mc_header->rev) {
285 			continue;
286 		}
287 
288 		patch = data;
289 		cur_rev = mc_header->rev;
290 	}
291 
292 	return size ? NULL : patch;
293 }
294 
295 static enum ucode_state __apply_microcode(struct ucode_cpu_info *uci,
296 					  struct microcode_intel *mc,
297 					  u32 *cur_rev)
298 {
299 	u32 rev;
300 
301 	if (!mc)
302 		return UCODE_NFOUND;
303 
304 	/*
305 	 * Save us the MSR write below - which is a particular expensive
306 	 * operation - when the other hyperthread has updated the microcode
307 	 * already.
308 	 */
309 	*cur_rev = intel_get_microcode_revision();
310 	if (*cur_rev >= mc->hdr.rev) {
311 		uci->cpu_sig.rev = *cur_rev;
312 		return UCODE_OK;
313 	}
314 
315 	/*
316 	 * Writeback and invalidate caches before updating microcode to avoid
317 	 * internal issues depending on what the microcode is updating.
318 	 */
319 	native_wbinvd();
320 
321 	/* write microcode via MSR 0x79 */
322 	native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits);
323 
324 	rev = intel_get_microcode_revision();
325 	if (rev != mc->hdr.rev)
326 		return UCODE_ERROR;
327 
328 	uci->cpu_sig.rev = rev;
329 	return UCODE_UPDATED;
330 }
331 
332 static enum ucode_state apply_microcode_early(struct ucode_cpu_info *uci)
333 {
334 	struct microcode_intel *mc = uci->mc;
335 	enum ucode_state ret;
336 	u32 cur_rev, date;
337 
338 	ret = __apply_microcode(uci, mc, &cur_rev);
339 	if (ret == UCODE_UPDATED) {
340 		date = mc->hdr.date;
341 		pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n",
342 			     cur_rev, mc->hdr.rev, date & 0xffff, date >> 24, (date >> 16) & 0xff);
343 	}
344 	return ret;
345 }
346 
347 static __init bool load_builtin_intel_microcode(struct cpio_data *cp)
348 {
349 	unsigned int eax = 1, ebx, ecx = 0, edx;
350 	struct firmware fw;
351 	char name[30];
352 
353 	if (IS_ENABLED(CONFIG_X86_32))
354 		return false;
355 
356 	native_cpuid(&eax, &ebx, &ecx, &edx);
357 
358 	sprintf(name, "intel-ucode/%02x-%02x-%02x",
359 		x86_family(eax), x86_model(eax), x86_stepping(eax));
360 
361 	if (firmware_request_builtin(&fw, name)) {
362 		cp->size = fw.size;
363 		cp->data = (void *)fw.data;
364 		return true;
365 	}
366 	return false;
367 }
368 
369 static __init struct microcode_intel *get_microcode_blob(struct ucode_cpu_info *uci, bool save)
370 {
371 	struct cpio_data cp;
372 
373 	if (!load_builtin_intel_microcode(&cp))
374 		cp = find_microcode_in_initrd(ucode_path);
375 
376 	if (!(cp.data && cp.size))
377 		return NULL;
378 
379 	intel_collect_cpu_info(&uci->cpu_sig);
380 
381 	return scan_microcode(cp.data, cp.size, uci, save);
382 }
383 
384 /*
385  * Invoked from an early init call to save the microcode blob which was
386  * selected during early boot when mm was not usable. The microcode must be
387  * saved because initrd is going away. It's an early init call so the APs
388  * just can use the pointer and do not have to scan initrd/builtin firmware
389  * again.
390  */
391 static int __init save_builtin_microcode(void)
392 {
393 	struct ucode_cpu_info uci;
394 
395 	if (xchg(&ucode_patch_va, NULL) != UCODE_BSP_LOADED)
396 		return 0;
397 
398 	if (dis_ucode_ldr || boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
399 		return 0;
400 
401 	uci.mc = get_microcode_blob(&uci, true);
402 	if (uci.mc)
403 		save_microcode_patch(uci.mc);
404 	return 0;
405 }
406 early_initcall(save_builtin_microcode);
407 
408 /* Load microcode on BSP from initrd or builtin blobs */
409 void __init load_ucode_intel_bsp(void)
410 {
411 	struct ucode_cpu_info uci;
412 
413 	uci.mc = get_microcode_blob(&uci, false);
414 	if (uci.mc && apply_microcode_early(&uci) == UCODE_UPDATED)
415 		ucode_patch_va = UCODE_BSP_LOADED;
416 }
417 
418 void load_ucode_intel_ap(void)
419 {
420 	struct ucode_cpu_info uci;
421 
422 	uci.mc = ucode_patch_va;
423 	if (uci.mc)
424 		apply_microcode_early(&uci);
425 }
426 
427 /* Reload microcode on resume */
428 void reload_ucode_intel(void)
429 {
430 	struct ucode_cpu_info uci = { .mc = ucode_patch_va, };
431 
432 	if (uci.mc)
433 		apply_microcode_early(&uci);
434 }
435 
436 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig)
437 {
438 	struct cpuinfo_x86 *c = &cpu_data(cpu_num);
439 	unsigned int val[2];
440 
441 	memset(csig, 0, sizeof(*csig));
442 
443 	csig->sig = cpuid_eax(0x00000001);
444 
445 	if ((c->x86_model >= 5) || (c->x86 > 6)) {
446 		/* get processor flags from MSR 0x17 */
447 		rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]);
448 		csig->pf = 1 << ((val[1] >> 18) & 7);
449 	}
450 
451 	csig->rev = c->microcode;
452 
453 	return 0;
454 }
455 
456 static enum ucode_state apply_microcode_late(int cpu)
457 {
458 	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
459 	struct microcode_intel *mc = ucode_patch_late;
460 	enum ucode_state ret;
461 	u32 cur_rev;
462 
463 	if (WARN_ON_ONCE(smp_processor_id() != cpu))
464 		return UCODE_ERROR;
465 
466 	ret = __apply_microcode(uci, mc, &cur_rev);
467 	if (ret != UCODE_UPDATED && ret != UCODE_OK)
468 		return ret;
469 
470 	if (!cpu && uci->cpu_sig.rev != cur_rev) {
471 		pr_info("Updated to revision 0x%x, date = %04x-%02x-%02x\n",
472 			uci->cpu_sig.rev, mc->hdr.date & 0xffff, mc->hdr.date >> 24,
473 			(mc->hdr.date >> 16) & 0xff);
474 	}
475 
476 	cpu_data(cpu).microcode	 = uci->cpu_sig.rev;
477 	if (!cpu)
478 		boot_cpu_data.microcode = uci->cpu_sig.rev;
479 
480 	return ret;
481 }
482 
483 static enum ucode_state parse_microcode_blobs(int cpu, struct iov_iter *iter)
484 {
485 	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
486 	int cur_rev = uci->cpu_sig.rev;
487 	unsigned int curr_mc_size = 0;
488 	u8 *new_mc = NULL, *mc = NULL;
489 
490 	while (iov_iter_count(iter)) {
491 		struct microcode_header_intel mc_header;
492 		unsigned int mc_size, data_size;
493 		u8 *data;
494 
495 		if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) {
496 			pr_err("error! Truncated or inaccessible header in microcode data file\n");
497 			goto fail;
498 		}
499 
500 		mc_size = get_totalsize(&mc_header);
501 		if (mc_size < sizeof(mc_header)) {
502 			pr_err("error! Bad data in microcode data file (totalsize too small)\n");
503 			goto fail;
504 		}
505 		data_size = mc_size - sizeof(mc_header);
506 		if (data_size > iov_iter_count(iter)) {
507 			pr_err("error! Bad data in microcode data file (truncated file?)\n");
508 			goto fail;
509 		}
510 
511 		/* For performance reasons, reuse mc area when possible */
512 		if (!mc || mc_size > curr_mc_size) {
513 			kvfree(mc);
514 			mc = kvmalloc(mc_size, GFP_KERNEL);
515 			if (!mc)
516 				goto fail;
517 			curr_mc_size = mc_size;
518 		}
519 
520 		memcpy(mc, &mc_header, sizeof(mc_header));
521 		data = mc + sizeof(mc_header);
522 		if (!copy_from_iter_full(data, data_size, iter) ||
523 		    intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0)
524 			goto fail;
525 
526 		if (cur_rev >= mc_header.rev)
527 			continue;
528 
529 		if (!intel_find_matching_signature(mc, uci->cpu_sig.sig, uci->cpu_sig.pf))
530 			continue;
531 
532 		kvfree(new_mc);
533 		cur_rev = mc_header.rev;
534 		new_mc  = mc;
535 		mc = NULL;
536 	}
537 
538 	if (iov_iter_count(iter))
539 		goto fail;
540 
541 	kvfree(mc);
542 	if (!new_mc)
543 		return UCODE_NFOUND;
544 
545 	ucode_patch_late = (struct microcode_intel *)new_mc;
546 	return UCODE_NEW;
547 
548 fail:
549 	kvfree(mc);
550 	kvfree(new_mc);
551 	return UCODE_ERROR;
552 }
553 
554 static bool is_blacklisted(unsigned int cpu)
555 {
556 	struct cpuinfo_x86 *c = &cpu_data(cpu);
557 
558 	/*
559 	 * Late loading on model 79 with microcode revision less than 0x0b000021
560 	 * and LLC size per core bigger than 2.5MB may result in a system hang.
561 	 * This behavior is documented in item BDF90, #334165 (Intel Xeon
562 	 * Processor E7-8800/4800 v4 Product Family).
563 	 */
564 	if (c->x86 == 6 &&
565 	    c->x86_model == INTEL_FAM6_BROADWELL_X &&
566 	    c->x86_stepping == 0x01 &&
567 	    llc_size_per_core > 2621440 &&
568 	    c->microcode < 0x0b000021) {
569 		pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode);
570 		pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
571 		return true;
572 	}
573 
574 	return false;
575 }
576 
577 static enum ucode_state request_microcode_fw(int cpu, struct device *device)
578 {
579 	struct cpuinfo_x86 *c = &cpu_data(cpu);
580 	const struct firmware *firmware;
581 	struct iov_iter iter;
582 	enum ucode_state ret;
583 	struct kvec kvec;
584 	char name[30];
585 
586 	if (is_blacklisted(cpu))
587 		return UCODE_NFOUND;
588 
589 	sprintf(name, "intel-ucode/%02x-%02x-%02x",
590 		c->x86, c->x86_model, c->x86_stepping);
591 
592 	if (request_firmware_direct(&firmware, name, device)) {
593 		pr_debug("data file %s load failed\n", name);
594 		return UCODE_NFOUND;
595 	}
596 
597 	kvec.iov_base = (void *)firmware->data;
598 	kvec.iov_len = firmware->size;
599 	iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size);
600 	ret = parse_microcode_blobs(cpu, &iter);
601 
602 	release_firmware(firmware);
603 
604 	return ret;
605 }
606 
607 static void finalize_late_load(int result)
608 {
609 	if (!result)
610 		update_ucode_pointer(ucode_patch_late);
611 	else
612 		kvfree(ucode_patch_late);
613 	ucode_patch_late = NULL;
614 }
615 
616 static struct microcode_ops microcode_intel_ops = {
617 	.request_microcode_fw	= request_microcode_fw,
618 	.collect_cpu_info	= collect_cpu_info,
619 	.apply_microcode	= apply_microcode_late,
620 	.finalize_late_load	= finalize_late_load,
621 };
622 
623 static __init void calc_llc_size_per_core(struct cpuinfo_x86 *c)
624 {
625 	u64 llc_size = c->x86_cache_size * 1024ULL;
626 
627 	do_div(llc_size, c->x86_max_cores);
628 	llc_size_per_core = (unsigned int)llc_size;
629 }
630 
631 struct microcode_ops * __init init_intel_microcode(void)
632 {
633 	struct cpuinfo_x86 *c = &boot_cpu_data;
634 
635 	if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 ||
636 	    cpu_has(c, X86_FEATURE_IA64)) {
637 		pr_err("Intel CPU family 0x%x not supported\n", c->x86);
638 		return NULL;
639 	}
640 
641 	calc_llc_size_per_core(c);
642 
643 	return &microcode_intel_ops;
644 }
645