1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Intel CPU Microcode Update Driver for Linux 4 * 5 * Copyright (C) 2000-2006 Tigran Aivazian <[email protected]> 6 * 2006 Shaohua Li <[email protected]> 7 * 8 * Intel CPU microcode early update for Linux 9 * 10 * Copyright (C) 2012 Fenghua Yu <[email protected]> 11 * H Peter Anvin" <[email protected]> 12 */ 13 #define pr_fmt(fmt) "microcode: " fmt 14 #include <linux/earlycpio.h> 15 #include <linux/firmware.h> 16 #include <linux/uaccess.h> 17 #include <linux/initrd.h> 18 #include <linux/kernel.h> 19 #include <linux/slab.h> 20 #include <linux/cpu.h> 21 #include <linux/uio.h> 22 #include <linux/mm.h> 23 24 #include <asm/intel-family.h> 25 #include <asm/processor.h> 26 #include <asm/tlbflush.h> 27 #include <asm/setup.h> 28 #include <asm/msr.h> 29 30 #include "internal.h" 31 32 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin"; 33 34 #define UCODE_BSP_LOADED ((struct microcode_intel *)0x1UL) 35 36 /* Current microcode patch used in early patching on the APs. */ 37 static struct microcode_intel *ucode_patch_va __read_mostly; 38 static struct microcode_intel *ucode_patch_late __read_mostly; 39 40 /* last level cache size per core */ 41 static unsigned int llc_size_per_core __ro_after_init; 42 43 /* microcode format is extended from prescott processors */ 44 struct extended_signature { 45 unsigned int sig; 46 unsigned int pf; 47 unsigned int cksum; 48 }; 49 50 struct extended_sigtable { 51 unsigned int count; 52 unsigned int cksum; 53 unsigned int reserved[3]; 54 struct extended_signature sigs[]; 55 }; 56 57 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE) 58 #define EXT_HEADER_SIZE (sizeof(struct extended_sigtable)) 59 #define EXT_SIGNATURE_SIZE (sizeof(struct extended_signature)) 60 61 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr) 62 { 63 return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE; 64 } 65 66 static inline unsigned int exttable_size(struct extended_sigtable *et) 67 { 68 return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE; 69 } 70 71 void intel_collect_cpu_info(struct cpu_signature *sig) 72 { 73 sig->sig = cpuid_eax(1); 74 sig->pf = 0; 75 sig->rev = intel_get_microcode_revision(); 76 77 if (x86_model(sig->sig) >= 5 || x86_family(sig->sig) > 6) { 78 unsigned int val[2]; 79 80 /* get processor flags from MSR 0x17 */ 81 native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 82 sig->pf = 1 << ((val[1] >> 18) & 7); 83 } 84 } 85 EXPORT_SYMBOL_GPL(intel_collect_cpu_info); 86 87 /* 88 * Returns 1 if update has been found, 0 otherwise. 89 */ 90 int intel_find_matching_signature(void *mc, unsigned int csig, int cpf) 91 { 92 struct microcode_header_intel *mc_hdr = mc; 93 struct extended_sigtable *ext_hdr; 94 struct extended_signature *ext_sig; 95 int i; 96 97 if (intel_cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf)) 98 return 1; 99 100 /* Look for ext. headers: */ 101 if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE) 102 return 0; 103 104 ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE; 105 ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE; 106 107 for (i = 0; i < ext_hdr->count; i++) { 108 if (intel_cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf)) 109 return 1; 110 ext_sig++; 111 } 112 return 0; 113 } 114 EXPORT_SYMBOL_GPL(intel_find_matching_signature); 115 116 /** 117 * intel_microcode_sanity_check() - Sanity check microcode file. 118 * @mc: Pointer to the microcode file contents. 119 * @print_err: Display failure reason if true, silent if false. 120 * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file. 121 * Validate if the microcode header type matches with the type 122 * specified here. 123 * 124 * Validate certain header fields and verify if computed checksum matches 125 * with the one specified in the header. 126 * 127 * Return: 0 if the file passes all the checks, -EINVAL if any of the checks 128 * fail. 129 */ 130 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type) 131 { 132 unsigned long total_size, data_size, ext_table_size; 133 struct microcode_header_intel *mc_header = mc; 134 struct extended_sigtable *ext_header = NULL; 135 u32 sum, orig_sum, ext_sigcount = 0, i; 136 struct extended_signature *ext_sig; 137 138 total_size = get_totalsize(mc_header); 139 data_size = intel_microcode_get_datasize(mc_header); 140 141 if (data_size + MC_HEADER_SIZE > total_size) { 142 if (print_err) 143 pr_err("Error: bad microcode data file size.\n"); 144 return -EINVAL; 145 } 146 147 if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) { 148 if (print_err) 149 pr_err("Error: invalid/unknown microcode update format. Header type %d\n", 150 mc_header->hdrver); 151 return -EINVAL; 152 } 153 154 ext_table_size = total_size - (MC_HEADER_SIZE + data_size); 155 if (ext_table_size) { 156 u32 ext_table_sum = 0; 157 u32 *ext_tablep; 158 159 if (ext_table_size < EXT_HEADER_SIZE || 160 ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) { 161 if (print_err) 162 pr_err("Error: truncated extended signature table.\n"); 163 return -EINVAL; 164 } 165 166 ext_header = mc + MC_HEADER_SIZE + data_size; 167 if (ext_table_size != exttable_size(ext_header)) { 168 if (print_err) 169 pr_err("Error: extended signature table size mismatch.\n"); 170 return -EFAULT; 171 } 172 173 ext_sigcount = ext_header->count; 174 175 /* 176 * Check extended table checksum: the sum of all dwords that 177 * comprise a valid table must be 0. 178 */ 179 ext_tablep = (u32 *)ext_header; 180 181 i = ext_table_size / sizeof(u32); 182 while (i--) 183 ext_table_sum += ext_tablep[i]; 184 185 if (ext_table_sum) { 186 if (print_err) 187 pr_warn("Bad extended signature table checksum, aborting.\n"); 188 return -EINVAL; 189 } 190 } 191 192 /* 193 * Calculate the checksum of update data and header. The checksum of 194 * valid update data and header including the extended signature table 195 * must be 0. 196 */ 197 orig_sum = 0; 198 i = (MC_HEADER_SIZE + data_size) / sizeof(u32); 199 while (i--) 200 orig_sum += ((u32 *)mc)[i]; 201 202 if (orig_sum) { 203 if (print_err) 204 pr_err("Bad microcode data checksum, aborting.\n"); 205 return -EINVAL; 206 } 207 208 if (!ext_table_size) 209 return 0; 210 211 /* 212 * Check extended signature checksum: 0 => valid. 213 */ 214 for (i = 0; i < ext_sigcount; i++) { 215 ext_sig = (void *)ext_header + EXT_HEADER_SIZE + 216 EXT_SIGNATURE_SIZE * i; 217 218 sum = (mc_header->sig + mc_header->pf + mc_header->cksum) - 219 (ext_sig->sig + ext_sig->pf + ext_sig->cksum); 220 if (sum) { 221 if (print_err) 222 pr_err("Bad extended signature checksum, aborting.\n"); 223 return -EINVAL; 224 } 225 } 226 return 0; 227 } 228 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check); 229 230 static void update_ucode_pointer(struct microcode_intel *mc) 231 { 232 kvfree(ucode_patch_va); 233 234 /* 235 * Save the virtual address for early loading and for eventual free 236 * on late loading. 237 */ 238 ucode_patch_va = mc; 239 } 240 241 static void save_microcode_patch(struct microcode_intel *patch) 242 { 243 unsigned int size = get_totalsize(&patch->hdr); 244 struct microcode_intel *mc; 245 246 mc = kvmemdup(patch, size, GFP_KERNEL); 247 if (mc) 248 update_ucode_pointer(mc); 249 else 250 pr_err("Unable to allocate microcode memory size: %u\n", size); 251 } 252 253 /* Scan blob for microcode matching the boot CPUs family, model, stepping */ 254 static __init struct microcode_intel *scan_microcode(void *data, size_t size, 255 struct ucode_cpu_info *uci, 256 bool save) 257 { 258 struct microcode_header_intel *mc_header; 259 struct microcode_intel *patch = NULL; 260 u32 cur_rev = uci->cpu_sig.rev; 261 unsigned int mc_size; 262 263 for (; size >= sizeof(struct microcode_header_intel); size -= mc_size, data += mc_size) { 264 mc_header = (struct microcode_header_intel *)data; 265 266 mc_size = get_totalsize(mc_header); 267 if (!mc_size || mc_size > size || 268 intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0) 269 break; 270 271 if (!intel_find_matching_signature(data, uci->cpu_sig.sig, uci->cpu_sig.pf)) 272 continue; 273 274 /* 275 * For saving the early microcode, find the matching revision which 276 * was loaded on the BSP. 277 * 278 * On the BSP during early boot, find a newer revision than 279 * actually loaded in the CPU. 280 */ 281 if (save) { 282 if (cur_rev != mc_header->rev) 283 continue; 284 } else if (cur_rev >= mc_header->rev) { 285 continue; 286 } 287 288 patch = data; 289 cur_rev = mc_header->rev; 290 } 291 292 return size ? NULL : patch; 293 } 294 295 static enum ucode_state __apply_microcode(struct ucode_cpu_info *uci, 296 struct microcode_intel *mc, 297 u32 *cur_rev) 298 { 299 u32 rev; 300 301 if (!mc) 302 return UCODE_NFOUND; 303 304 /* 305 * Save us the MSR write below - which is a particular expensive 306 * operation - when the other hyperthread has updated the microcode 307 * already. 308 */ 309 *cur_rev = intel_get_microcode_revision(); 310 if (*cur_rev >= mc->hdr.rev) { 311 uci->cpu_sig.rev = *cur_rev; 312 return UCODE_OK; 313 } 314 315 /* 316 * Writeback and invalidate caches before updating microcode to avoid 317 * internal issues depending on what the microcode is updating. 318 */ 319 native_wbinvd(); 320 321 /* write microcode via MSR 0x79 */ 322 native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 323 324 rev = intel_get_microcode_revision(); 325 if (rev != mc->hdr.rev) 326 return UCODE_ERROR; 327 328 uci->cpu_sig.rev = rev; 329 return UCODE_UPDATED; 330 } 331 332 static enum ucode_state apply_microcode_early(struct ucode_cpu_info *uci) 333 { 334 struct microcode_intel *mc = uci->mc; 335 enum ucode_state ret; 336 u32 cur_rev, date; 337 338 ret = __apply_microcode(uci, mc, &cur_rev); 339 if (ret == UCODE_UPDATED) { 340 date = mc->hdr.date; 341 pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n", 342 cur_rev, mc->hdr.rev, date & 0xffff, date >> 24, (date >> 16) & 0xff); 343 } 344 return ret; 345 } 346 347 static __init bool load_builtin_intel_microcode(struct cpio_data *cp) 348 { 349 unsigned int eax = 1, ebx, ecx = 0, edx; 350 struct firmware fw; 351 char name[30]; 352 353 if (IS_ENABLED(CONFIG_X86_32)) 354 return false; 355 356 native_cpuid(&eax, &ebx, &ecx, &edx); 357 358 sprintf(name, "intel-ucode/%02x-%02x-%02x", 359 x86_family(eax), x86_model(eax), x86_stepping(eax)); 360 361 if (firmware_request_builtin(&fw, name)) { 362 cp->size = fw.size; 363 cp->data = (void *)fw.data; 364 return true; 365 } 366 return false; 367 } 368 369 static __init struct microcode_intel *get_microcode_blob(struct ucode_cpu_info *uci, bool save) 370 { 371 struct cpio_data cp; 372 373 if (!load_builtin_intel_microcode(&cp)) 374 cp = find_microcode_in_initrd(ucode_path); 375 376 if (!(cp.data && cp.size)) 377 return NULL; 378 379 intel_collect_cpu_info(&uci->cpu_sig); 380 381 return scan_microcode(cp.data, cp.size, uci, save); 382 } 383 384 /* 385 * Invoked from an early init call to save the microcode blob which was 386 * selected during early boot when mm was not usable. The microcode must be 387 * saved because initrd is going away. It's an early init call so the APs 388 * just can use the pointer and do not have to scan initrd/builtin firmware 389 * again. 390 */ 391 static int __init save_builtin_microcode(void) 392 { 393 struct ucode_cpu_info uci; 394 395 if (xchg(&ucode_patch_va, NULL) != UCODE_BSP_LOADED) 396 return 0; 397 398 if (dis_ucode_ldr || boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) 399 return 0; 400 401 uci.mc = get_microcode_blob(&uci, true); 402 if (uci.mc) 403 save_microcode_patch(uci.mc); 404 return 0; 405 } 406 early_initcall(save_builtin_microcode); 407 408 /* Load microcode on BSP from initrd or builtin blobs */ 409 void __init load_ucode_intel_bsp(void) 410 { 411 struct ucode_cpu_info uci; 412 413 uci.mc = get_microcode_blob(&uci, false); 414 if (uci.mc && apply_microcode_early(&uci) == UCODE_UPDATED) 415 ucode_patch_va = UCODE_BSP_LOADED; 416 } 417 418 void load_ucode_intel_ap(void) 419 { 420 struct ucode_cpu_info uci; 421 422 uci.mc = ucode_patch_va; 423 if (uci.mc) 424 apply_microcode_early(&uci); 425 } 426 427 /* Reload microcode on resume */ 428 void reload_ucode_intel(void) 429 { 430 struct ucode_cpu_info uci = { .mc = ucode_patch_va, }; 431 432 if (uci.mc) 433 apply_microcode_early(&uci); 434 } 435 436 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) 437 { 438 intel_collect_cpu_info(csig); 439 return 0; 440 } 441 442 static enum ucode_state apply_microcode_late(int cpu) 443 { 444 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 445 struct microcode_intel *mc = ucode_patch_late; 446 enum ucode_state ret; 447 u32 cur_rev; 448 449 if (WARN_ON_ONCE(smp_processor_id() != cpu)) 450 return UCODE_ERROR; 451 452 ret = __apply_microcode(uci, mc, &cur_rev); 453 if (ret != UCODE_UPDATED && ret != UCODE_OK) 454 return ret; 455 456 if (!cpu && uci->cpu_sig.rev != cur_rev) { 457 pr_info("Updated to revision 0x%x, date = %04x-%02x-%02x\n", 458 uci->cpu_sig.rev, mc->hdr.date & 0xffff, mc->hdr.date >> 24, 459 (mc->hdr.date >> 16) & 0xff); 460 } 461 462 cpu_data(cpu).microcode = uci->cpu_sig.rev; 463 if (!cpu) 464 boot_cpu_data.microcode = uci->cpu_sig.rev; 465 466 return ret; 467 } 468 469 static enum ucode_state parse_microcode_blobs(int cpu, struct iov_iter *iter) 470 { 471 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 472 int cur_rev = uci->cpu_sig.rev; 473 unsigned int curr_mc_size = 0; 474 u8 *new_mc = NULL, *mc = NULL; 475 476 while (iov_iter_count(iter)) { 477 struct microcode_header_intel mc_header; 478 unsigned int mc_size, data_size; 479 u8 *data; 480 481 if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) { 482 pr_err("error! Truncated or inaccessible header in microcode data file\n"); 483 goto fail; 484 } 485 486 mc_size = get_totalsize(&mc_header); 487 if (mc_size < sizeof(mc_header)) { 488 pr_err("error! Bad data in microcode data file (totalsize too small)\n"); 489 goto fail; 490 } 491 data_size = mc_size - sizeof(mc_header); 492 if (data_size > iov_iter_count(iter)) { 493 pr_err("error! Bad data in microcode data file (truncated file?)\n"); 494 goto fail; 495 } 496 497 /* For performance reasons, reuse mc area when possible */ 498 if (!mc || mc_size > curr_mc_size) { 499 kvfree(mc); 500 mc = kvmalloc(mc_size, GFP_KERNEL); 501 if (!mc) 502 goto fail; 503 curr_mc_size = mc_size; 504 } 505 506 memcpy(mc, &mc_header, sizeof(mc_header)); 507 data = mc + sizeof(mc_header); 508 if (!copy_from_iter_full(data, data_size, iter) || 509 intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0) 510 goto fail; 511 512 if (cur_rev >= mc_header.rev) 513 continue; 514 515 if (!intel_find_matching_signature(mc, uci->cpu_sig.sig, uci->cpu_sig.pf)) 516 continue; 517 518 kvfree(new_mc); 519 cur_rev = mc_header.rev; 520 new_mc = mc; 521 mc = NULL; 522 } 523 524 if (iov_iter_count(iter)) 525 goto fail; 526 527 kvfree(mc); 528 if (!new_mc) 529 return UCODE_NFOUND; 530 531 ucode_patch_late = (struct microcode_intel *)new_mc; 532 return UCODE_NEW; 533 534 fail: 535 kvfree(mc); 536 kvfree(new_mc); 537 return UCODE_ERROR; 538 } 539 540 static bool is_blacklisted(unsigned int cpu) 541 { 542 struct cpuinfo_x86 *c = &cpu_data(cpu); 543 544 /* 545 * Late loading on model 79 with microcode revision less than 0x0b000021 546 * and LLC size per core bigger than 2.5MB may result in a system hang. 547 * This behavior is documented in item BDF90, #334165 (Intel Xeon 548 * Processor E7-8800/4800 v4 Product Family). 549 */ 550 if (c->x86 == 6 && 551 c->x86_model == INTEL_FAM6_BROADWELL_X && 552 c->x86_stepping == 0x01 && 553 llc_size_per_core > 2621440 && 554 c->microcode < 0x0b000021) { 555 pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); 556 pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); 557 return true; 558 } 559 560 return false; 561 } 562 563 static enum ucode_state request_microcode_fw(int cpu, struct device *device) 564 { 565 struct cpuinfo_x86 *c = &cpu_data(cpu); 566 const struct firmware *firmware; 567 struct iov_iter iter; 568 enum ucode_state ret; 569 struct kvec kvec; 570 char name[30]; 571 572 if (is_blacklisted(cpu)) 573 return UCODE_NFOUND; 574 575 sprintf(name, "intel-ucode/%02x-%02x-%02x", 576 c->x86, c->x86_model, c->x86_stepping); 577 578 if (request_firmware_direct(&firmware, name, device)) { 579 pr_debug("data file %s load failed\n", name); 580 return UCODE_NFOUND; 581 } 582 583 kvec.iov_base = (void *)firmware->data; 584 kvec.iov_len = firmware->size; 585 iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size); 586 ret = parse_microcode_blobs(cpu, &iter); 587 588 release_firmware(firmware); 589 590 return ret; 591 } 592 593 static void finalize_late_load(int result) 594 { 595 if (!result) 596 update_ucode_pointer(ucode_patch_late); 597 else 598 kvfree(ucode_patch_late); 599 ucode_patch_late = NULL; 600 } 601 602 static struct microcode_ops microcode_intel_ops = { 603 .request_microcode_fw = request_microcode_fw, 604 .collect_cpu_info = collect_cpu_info, 605 .apply_microcode = apply_microcode_late, 606 .finalize_late_load = finalize_late_load, 607 }; 608 609 static __init void calc_llc_size_per_core(struct cpuinfo_x86 *c) 610 { 611 u64 llc_size = c->x86_cache_size * 1024ULL; 612 613 do_div(llc_size, c->x86_max_cores); 614 llc_size_per_core = (unsigned int)llc_size; 615 } 616 617 struct microcode_ops * __init init_intel_microcode(void) 618 { 619 struct cpuinfo_x86 *c = &boot_cpu_data; 620 621 if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 || 622 cpu_has(c, X86_FEATURE_IA64)) { 623 pr_err("Intel CPU family 0x%x not supported\n", c->x86); 624 return NULL; 625 } 626 627 calc_llc_size_per_core(c); 628 629 return µcode_intel_ops; 630 } 631