1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Intel CPU Microcode Update Driver for Linux 4 * 5 * Copyright (C) 2000-2006 Tigran Aivazian <[email protected]> 6 * 2006 Shaohua Li <[email protected]> 7 * 8 * Intel CPU microcode early update for Linux 9 * 10 * Copyright (C) 2012 Fenghua Yu <[email protected]> 11 * H Peter Anvin" <[email protected]> 12 */ 13 #define pr_fmt(fmt) "microcode: " fmt 14 #include <linux/earlycpio.h> 15 #include <linux/firmware.h> 16 #include <linux/uaccess.h> 17 #include <linux/vmalloc.h> 18 #include <linux/initrd.h> 19 #include <linux/kernel.h> 20 #include <linux/slab.h> 21 #include <linux/cpu.h> 22 #include <linux/uio.h> 23 #include <linux/mm.h> 24 25 #include <asm/intel-family.h> 26 #include <asm/processor.h> 27 #include <asm/tlbflush.h> 28 #include <asm/setup.h> 29 #include <asm/msr.h> 30 31 #include "internal.h" 32 33 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin"; 34 35 /* Current microcode patch used in early patching on the APs. */ 36 static struct microcode_intel *intel_ucode_patch; 37 38 /* last level cache size per core */ 39 static int llc_size_per_core; 40 41 /* microcode format is extended from prescott processors */ 42 struct extended_signature { 43 unsigned int sig; 44 unsigned int pf; 45 unsigned int cksum; 46 }; 47 48 struct extended_sigtable { 49 unsigned int count; 50 unsigned int cksum; 51 unsigned int reserved[3]; 52 struct extended_signature sigs[]; 53 }; 54 55 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE) 56 #define EXT_HEADER_SIZE (sizeof(struct extended_sigtable)) 57 #define EXT_SIGNATURE_SIZE (sizeof(struct extended_signature)) 58 59 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr) 60 { 61 return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE; 62 } 63 64 static inline unsigned int exttable_size(struct extended_sigtable *et) 65 { 66 return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE; 67 } 68 69 int intel_cpu_collect_info(struct ucode_cpu_info *uci) 70 { 71 unsigned int val[2]; 72 unsigned int family, model; 73 struct cpu_signature csig = { 0 }; 74 unsigned int eax, ebx, ecx, edx; 75 76 memset(uci, 0, sizeof(*uci)); 77 78 eax = 0x00000001; 79 ecx = 0; 80 native_cpuid(&eax, &ebx, &ecx, &edx); 81 csig.sig = eax; 82 83 family = x86_family(eax); 84 model = x86_model(eax); 85 86 if (model >= 5 || family > 6) { 87 /* get processor flags from MSR 0x17 */ 88 native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 89 csig.pf = 1 << ((val[1] >> 18) & 7); 90 } 91 92 csig.rev = intel_get_microcode_revision(); 93 94 uci->cpu_sig = csig; 95 96 return 0; 97 } 98 EXPORT_SYMBOL_GPL(intel_cpu_collect_info); 99 100 /* 101 * Returns 1 if update has been found, 0 otherwise. 102 */ 103 int intel_find_matching_signature(void *mc, unsigned int csig, int cpf) 104 { 105 struct microcode_header_intel *mc_hdr = mc; 106 struct extended_sigtable *ext_hdr; 107 struct extended_signature *ext_sig; 108 int i; 109 110 if (intel_cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf)) 111 return 1; 112 113 /* Look for ext. headers: */ 114 if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE) 115 return 0; 116 117 ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE; 118 ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE; 119 120 for (i = 0; i < ext_hdr->count; i++) { 121 if (intel_cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf)) 122 return 1; 123 ext_sig++; 124 } 125 return 0; 126 } 127 EXPORT_SYMBOL_GPL(intel_find_matching_signature); 128 129 /** 130 * intel_microcode_sanity_check() - Sanity check microcode file. 131 * @mc: Pointer to the microcode file contents. 132 * @print_err: Display failure reason if true, silent if false. 133 * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file. 134 * Validate if the microcode header type matches with the type 135 * specified here. 136 * 137 * Validate certain header fields and verify if computed checksum matches 138 * with the one specified in the header. 139 * 140 * Return: 0 if the file passes all the checks, -EINVAL if any of the checks 141 * fail. 142 */ 143 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type) 144 { 145 unsigned long total_size, data_size, ext_table_size; 146 struct microcode_header_intel *mc_header = mc; 147 struct extended_sigtable *ext_header = NULL; 148 u32 sum, orig_sum, ext_sigcount = 0, i; 149 struct extended_signature *ext_sig; 150 151 total_size = get_totalsize(mc_header); 152 data_size = intel_microcode_get_datasize(mc_header); 153 154 if (data_size + MC_HEADER_SIZE > total_size) { 155 if (print_err) 156 pr_err("Error: bad microcode data file size.\n"); 157 return -EINVAL; 158 } 159 160 if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) { 161 if (print_err) 162 pr_err("Error: invalid/unknown microcode update format. Header type %d\n", 163 mc_header->hdrver); 164 return -EINVAL; 165 } 166 167 ext_table_size = total_size - (MC_HEADER_SIZE + data_size); 168 if (ext_table_size) { 169 u32 ext_table_sum = 0; 170 u32 *ext_tablep; 171 172 if (ext_table_size < EXT_HEADER_SIZE || 173 ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) { 174 if (print_err) 175 pr_err("Error: truncated extended signature table.\n"); 176 return -EINVAL; 177 } 178 179 ext_header = mc + MC_HEADER_SIZE + data_size; 180 if (ext_table_size != exttable_size(ext_header)) { 181 if (print_err) 182 pr_err("Error: extended signature table size mismatch.\n"); 183 return -EFAULT; 184 } 185 186 ext_sigcount = ext_header->count; 187 188 /* 189 * Check extended table checksum: the sum of all dwords that 190 * comprise a valid table must be 0. 191 */ 192 ext_tablep = (u32 *)ext_header; 193 194 i = ext_table_size / sizeof(u32); 195 while (i--) 196 ext_table_sum += ext_tablep[i]; 197 198 if (ext_table_sum) { 199 if (print_err) 200 pr_warn("Bad extended signature table checksum, aborting.\n"); 201 return -EINVAL; 202 } 203 } 204 205 /* 206 * Calculate the checksum of update data and header. The checksum of 207 * valid update data and header including the extended signature table 208 * must be 0. 209 */ 210 orig_sum = 0; 211 i = (MC_HEADER_SIZE + data_size) / sizeof(u32); 212 while (i--) 213 orig_sum += ((u32 *)mc)[i]; 214 215 if (orig_sum) { 216 if (print_err) 217 pr_err("Bad microcode data checksum, aborting.\n"); 218 return -EINVAL; 219 } 220 221 if (!ext_table_size) 222 return 0; 223 224 /* 225 * Check extended signature checksum: 0 => valid. 226 */ 227 for (i = 0; i < ext_sigcount; i++) { 228 ext_sig = (void *)ext_header + EXT_HEADER_SIZE + 229 EXT_SIGNATURE_SIZE * i; 230 231 sum = (mc_header->sig + mc_header->pf + mc_header->cksum) - 232 (ext_sig->sig + ext_sig->pf + ext_sig->cksum); 233 if (sum) { 234 if (print_err) 235 pr_err("Bad extended signature checksum, aborting.\n"); 236 return -EINVAL; 237 } 238 } 239 return 0; 240 } 241 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check); 242 243 /* 244 * Returns 1 if update has been found, 0 otherwise. 245 */ 246 static int has_newer_microcode(void *mc, unsigned int csig, int cpf, int new_rev) 247 { 248 struct microcode_header_intel *mc_hdr = mc; 249 250 if (mc_hdr->rev <= new_rev) 251 return 0; 252 253 return intel_find_matching_signature(mc, csig, cpf); 254 } 255 256 static struct ucode_patch *memdup_patch(void *data, unsigned int size) 257 { 258 struct ucode_patch *p; 259 260 p = kzalloc(sizeof(struct ucode_patch), GFP_KERNEL); 261 if (!p) 262 return NULL; 263 264 p->data = kmemdup(data, size, GFP_KERNEL); 265 if (!p->data) { 266 kfree(p); 267 return NULL; 268 } 269 270 return p; 271 } 272 273 static void save_microcode_patch(struct ucode_cpu_info *uci, void *data, unsigned int size) 274 { 275 struct microcode_header_intel *mc_hdr, *mc_saved_hdr; 276 struct ucode_patch *iter, *tmp, *p = NULL; 277 bool prev_found = false; 278 unsigned int sig, pf; 279 280 mc_hdr = (struct microcode_header_intel *)data; 281 282 list_for_each_entry_safe(iter, tmp, µcode_cache, plist) { 283 mc_saved_hdr = (struct microcode_header_intel *)iter->data; 284 sig = mc_saved_hdr->sig; 285 pf = mc_saved_hdr->pf; 286 287 if (intel_find_matching_signature(data, sig, pf)) { 288 prev_found = true; 289 290 if (mc_hdr->rev <= mc_saved_hdr->rev) 291 continue; 292 293 p = memdup_patch(data, size); 294 if (!p) 295 pr_err("Error allocating buffer %p\n", data); 296 else { 297 list_replace(&iter->plist, &p->plist); 298 kfree(iter->data); 299 kfree(iter); 300 } 301 } 302 } 303 304 /* 305 * There weren't any previous patches found in the list cache; save the 306 * newly found. 307 */ 308 if (!prev_found) { 309 p = memdup_patch(data, size); 310 if (!p) 311 pr_err("Error allocating buffer for %p\n", data); 312 else 313 list_add_tail(&p->plist, µcode_cache); 314 } 315 316 if (!p) 317 return; 318 319 if (!intel_find_matching_signature(p->data, uci->cpu_sig.sig, uci->cpu_sig.pf)) 320 return; 321 322 /* Save for early loading */ 323 intel_ucode_patch = p->data; 324 } 325 326 /* 327 * Get microcode matching with BSP's model. Only CPUs with the same model as 328 * BSP can stay in the platform. 329 */ 330 static struct microcode_intel * 331 scan_microcode(void *data, size_t size, struct ucode_cpu_info *uci, bool save) 332 { 333 struct microcode_header_intel *mc_header; 334 struct microcode_intel *patch = NULL; 335 unsigned int mc_size; 336 337 while (size) { 338 if (size < sizeof(struct microcode_header_intel)) 339 break; 340 341 mc_header = (struct microcode_header_intel *)data; 342 343 mc_size = get_totalsize(mc_header); 344 if (!mc_size || 345 mc_size > size || 346 intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0) 347 break; 348 349 size -= mc_size; 350 351 if (!intel_find_matching_signature(data, uci->cpu_sig.sig, 352 uci->cpu_sig.pf)) { 353 data += mc_size; 354 continue; 355 } 356 357 if (save) { 358 save_microcode_patch(uci, data, mc_size); 359 goto next; 360 } 361 362 363 if (!patch) { 364 if (!has_newer_microcode(data, 365 uci->cpu_sig.sig, 366 uci->cpu_sig.pf, 367 uci->cpu_sig.rev)) 368 goto next; 369 370 } else { 371 struct microcode_header_intel *phdr = &patch->hdr; 372 373 if (!has_newer_microcode(data, 374 phdr->sig, 375 phdr->pf, 376 phdr->rev)) 377 goto next; 378 } 379 380 /* We have a newer patch, save it. */ 381 patch = data; 382 383 next: 384 data += mc_size; 385 } 386 387 if (size) 388 return NULL; 389 390 return patch; 391 } 392 393 static bool load_builtin_intel_microcode(struct cpio_data *cp) 394 { 395 unsigned int eax = 1, ebx, ecx = 0, edx; 396 struct firmware fw; 397 char name[30]; 398 399 if (IS_ENABLED(CONFIG_X86_32)) 400 return false; 401 402 native_cpuid(&eax, &ebx, &ecx, &edx); 403 404 sprintf(name, "intel-ucode/%02x-%02x-%02x", 405 x86_family(eax), x86_model(eax), x86_stepping(eax)); 406 407 if (firmware_request_builtin(&fw, name)) { 408 cp->size = fw.size; 409 cp->data = (void *)fw.data; 410 return true; 411 } 412 413 return false; 414 } 415 416 static int apply_microcode_early(struct ucode_cpu_info *uci) 417 { 418 struct microcode_intel *mc; 419 u32 rev, old_rev, date; 420 421 mc = uci->mc; 422 if (!mc) 423 return 0; 424 425 /* 426 * Save us the MSR write below - which is a particular expensive 427 * operation - when the other hyperthread has updated the microcode 428 * already. 429 */ 430 rev = intel_get_microcode_revision(); 431 if (rev >= mc->hdr.rev) { 432 uci->cpu_sig.rev = rev; 433 return UCODE_OK; 434 } 435 436 old_rev = rev; 437 438 /* 439 * Writeback and invalidate caches before updating microcode to avoid 440 * internal issues depending on what the microcode is updating. 441 */ 442 native_wbinvd(); 443 444 /* write microcode via MSR 0x79 */ 445 native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 446 447 rev = intel_get_microcode_revision(); 448 if (rev != mc->hdr.rev) 449 return -1; 450 451 uci->cpu_sig.rev = rev; 452 453 date = mc->hdr.date; 454 pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n", 455 old_rev, rev, date & 0xffff, date >> 24, (date >> 16) & 0xff); 456 return 0; 457 } 458 459 int __init save_microcode_in_initrd_intel(void) 460 { 461 struct ucode_cpu_info uci; 462 struct cpio_data cp; 463 464 /* 465 * initrd is going away, clear patch ptr. We will scan the microcode one 466 * last time before jettisoning and save a patch, if found. Then we will 467 * update that pointer too, with a stable patch address to use when 468 * resuming the cores. 469 */ 470 intel_ucode_patch = NULL; 471 472 if (!load_builtin_intel_microcode(&cp)) 473 cp = find_microcode_in_initrd(ucode_path); 474 475 if (!(cp.data && cp.size)) 476 return 0; 477 478 intel_cpu_collect_info(&uci); 479 480 scan_microcode(cp.data, cp.size, &uci, true); 481 return 0; 482 } 483 484 /* 485 * @res_patch, output: a pointer to the patch we found. 486 */ 487 static struct microcode_intel *__load_ucode_intel(struct ucode_cpu_info *uci) 488 { 489 struct cpio_data cp; 490 491 /* try built-in microcode first */ 492 if (!load_builtin_intel_microcode(&cp)) 493 cp = find_microcode_in_initrd(ucode_path); 494 495 if (!(cp.data && cp.size)) 496 return NULL; 497 498 intel_cpu_collect_info(uci); 499 500 return scan_microcode(cp.data, cp.size, uci, false); 501 } 502 503 void __init load_ucode_intel_bsp(void) 504 { 505 struct microcode_intel *patch; 506 struct ucode_cpu_info uci; 507 508 patch = __load_ucode_intel(&uci); 509 if (!patch) 510 return; 511 512 uci.mc = patch; 513 514 apply_microcode_early(&uci); 515 } 516 517 void load_ucode_intel_ap(void) 518 { 519 struct ucode_cpu_info uci; 520 521 if (!intel_ucode_patch) { 522 intel_ucode_patch = __load_ucode_intel(&uci); 523 if (!intel_ucode_patch) 524 return; 525 } 526 527 uci.mc = intel_ucode_patch; 528 apply_microcode_early(&uci); 529 } 530 531 static struct microcode_intel *find_patch(struct ucode_cpu_info *uci) 532 { 533 struct microcode_header_intel *phdr; 534 struct ucode_patch *iter, *tmp; 535 536 list_for_each_entry_safe(iter, tmp, µcode_cache, plist) { 537 538 phdr = (struct microcode_header_intel *)iter->data; 539 540 if (phdr->rev <= uci->cpu_sig.rev) 541 continue; 542 543 if (!intel_find_matching_signature(phdr, 544 uci->cpu_sig.sig, 545 uci->cpu_sig.pf)) 546 continue; 547 548 return iter->data; 549 } 550 return NULL; 551 } 552 553 void reload_ucode_intel(void) 554 { 555 struct microcode_intel *p; 556 struct ucode_cpu_info uci; 557 558 intel_cpu_collect_info(&uci); 559 560 p = find_patch(&uci); 561 if (!p) 562 return; 563 564 uci.mc = p; 565 566 apply_microcode_early(&uci); 567 } 568 569 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) 570 { 571 struct cpuinfo_x86 *c = &cpu_data(cpu_num); 572 unsigned int val[2]; 573 574 memset(csig, 0, sizeof(*csig)); 575 576 csig->sig = cpuid_eax(0x00000001); 577 578 if ((c->x86_model >= 5) || (c->x86 > 6)) { 579 /* get processor flags from MSR 0x17 */ 580 rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 581 csig->pf = 1 << ((val[1] >> 18) & 7); 582 } 583 584 csig->rev = c->microcode; 585 586 return 0; 587 } 588 589 static enum ucode_state apply_microcode_intel(int cpu) 590 { 591 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 592 struct cpuinfo_x86 *c = &cpu_data(cpu); 593 bool bsp = c->cpu_index == boot_cpu_data.cpu_index; 594 struct microcode_intel *mc; 595 enum ucode_state ret; 596 static int prev_rev; 597 u32 rev; 598 599 /* We should bind the task to the CPU */ 600 if (WARN_ON(raw_smp_processor_id() != cpu)) 601 return UCODE_ERROR; 602 603 /* Look for a newer patch in our cache: */ 604 mc = find_patch(uci); 605 if (!mc) { 606 mc = uci->mc; 607 if (!mc) 608 return UCODE_NFOUND; 609 } 610 611 /* 612 * Save us the MSR write below - which is a particular expensive 613 * operation - when the other hyperthread has updated the microcode 614 * already. 615 */ 616 rev = intel_get_microcode_revision(); 617 if (rev >= mc->hdr.rev) { 618 ret = UCODE_OK; 619 goto out; 620 } 621 622 /* 623 * Writeback and invalidate caches before updating microcode to avoid 624 * internal issues depending on what the microcode is updating. 625 */ 626 native_wbinvd(); 627 628 /* write microcode via MSR 0x79 */ 629 wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 630 631 rev = intel_get_microcode_revision(); 632 633 if (rev != mc->hdr.rev) { 634 pr_err("CPU%d update to revision 0x%x failed\n", 635 cpu, mc->hdr.rev); 636 return UCODE_ERROR; 637 } 638 639 if (bsp && rev != prev_rev) { 640 pr_info("updated to revision 0x%x, date = %04x-%02x-%02x\n", 641 rev, 642 mc->hdr.date & 0xffff, 643 mc->hdr.date >> 24, 644 (mc->hdr.date >> 16) & 0xff); 645 prev_rev = rev; 646 } 647 648 ret = UCODE_UPDATED; 649 650 out: 651 uci->cpu_sig.rev = rev; 652 c->microcode = rev; 653 654 /* Update boot_cpu_data's revision too, if we're on the BSP: */ 655 if (bsp) 656 boot_cpu_data.microcode = rev; 657 658 return ret; 659 } 660 661 static enum ucode_state generic_load_microcode(int cpu, struct iov_iter *iter) 662 { 663 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 664 unsigned int curr_mc_size = 0, new_mc_size = 0; 665 enum ucode_state ret = UCODE_OK; 666 int new_rev = uci->cpu_sig.rev; 667 u8 *new_mc = NULL, *mc = NULL; 668 unsigned int csig, cpf; 669 670 while (iov_iter_count(iter)) { 671 struct microcode_header_intel mc_header; 672 unsigned int mc_size, data_size; 673 u8 *data; 674 675 if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) { 676 pr_err("error! Truncated or inaccessible header in microcode data file\n"); 677 break; 678 } 679 680 mc_size = get_totalsize(&mc_header); 681 if (mc_size < sizeof(mc_header)) { 682 pr_err("error! Bad data in microcode data file (totalsize too small)\n"); 683 break; 684 } 685 data_size = mc_size - sizeof(mc_header); 686 if (data_size > iov_iter_count(iter)) { 687 pr_err("error! Bad data in microcode data file (truncated file?)\n"); 688 break; 689 } 690 691 /* For performance reasons, reuse mc area when possible */ 692 if (!mc || mc_size > curr_mc_size) { 693 vfree(mc); 694 mc = vmalloc(mc_size); 695 if (!mc) 696 break; 697 curr_mc_size = mc_size; 698 } 699 700 memcpy(mc, &mc_header, sizeof(mc_header)); 701 data = mc + sizeof(mc_header); 702 if (!copy_from_iter_full(data, data_size, iter) || 703 intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0) { 704 break; 705 } 706 707 csig = uci->cpu_sig.sig; 708 cpf = uci->cpu_sig.pf; 709 if (has_newer_microcode(mc, csig, cpf, new_rev)) { 710 vfree(new_mc); 711 new_rev = mc_header.rev; 712 new_mc = mc; 713 new_mc_size = mc_size; 714 mc = NULL; /* trigger new vmalloc */ 715 ret = UCODE_NEW; 716 } 717 } 718 719 vfree(mc); 720 721 if (iov_iter_count(iter)) { 722 vfree(new_mc); 723 return UCODE_ERROR; 724 } 725 726 if (!new_mc) 727 return UCODE_NFOUND; 728 729 vfree(uci->mc); 730 uci->mc = (struct microcode_intel *)new_mc; 731 732 /* Save for CPU hotplug */ 733 save_microcode_patch(uci, new_mc, new_mc_size); 734 735 pr_debug("CPU%d found a matching microcode update with version 0x%x (current=0x%x)\n", 736 cpu, new_rev, uci->cpu_sig.rev); 737 738 return ret; 739 } 740 741 static bool is_blacklisted(unsigned int cpu) 742 { 743 struct cpuinfo_x86 *c = &cpu_data(cpu); 744 745 /* 746 * Late loading on model 79 with microcode revision less than 0x0b000021 747 * and LLC size per core bigger than 2.5MB may result in a system hang. 748 * This behavior is documented in item BDF90, #334165 (Intel Xeon 749 * Processor E7-8800/4800 v4 Product Family). 750 */ 751 if (c->x86 == 6 && 752 c->x86_model == INTEL_FAM6_BROADWELL_X && 753 c->x86_stepping == 0x01 && 754 llc_size_per_core > 2621440 && 755 c->microcode < 0x0b000021) { 756 pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); 757 pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); 758 return true; 759 } 760 761 return false; 762 } 763 764 static enum ucode_state request_microcode_fw(int cpu, struct device *device) 765 { 766 struct cpuinfo_x86 *c = &cpu_data(cpu); 767 const struct firmware *firmware; 768 struct iov_iter iter; 769 enum ucode_state ret; 770 struct kvec kvec; 771 char name[30]; 772 773 if (is_blacklisted(cpu)) 774 return UCODE_NFOUND; 775 776 sprintf(name, "intel-ucode/%02x-%02x-%02x", 777 c->x86, c->x86_model, c->x86_stepping); 778 779 if (request_firmware_direct(&firmware, name, device)) { 780 pr_debug("data file %s load failed\n", name); 781 return UCODE_NFOUND; 782 } 783 784 kvec.iov_base = (void *)firmware->data; 785 kvec.iov_len = firmware->size; 786 iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size); 787 ret = generic_load_microcode(cpu, &iter); 788 789 release_firmware(firmware); 790 791 return ret; 792 } 793 794 static struct microcode_ops microcode_intel_ops = { 795 .request_microcode_fw = request_microcode_fw, 796 .collect_cpu_info = collect_cpu_info, 797 .apply_microcode = apply_microcode_intel, 798 }; 799 800 static int __init calc_llc_size_per_core(struct cpuinfo_x86 *c) 801 { 802 u64 llc_size = c->x86_cache_size * 1024ULL; 803 804 do_div(llc_size, c->x86_max_cores); 805 806 return (int)llc_size; 807 } 808 809 struct microcode_ops * __init init_intel_microcode(void) 810 { 811 struct cpuinfo_x86 *c = &boot_cpu_data; 812 813 if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 || 814 cpu_has(c, X86_FEATURE_IA64)) { 815 pr_err("Intel CPU family 0x%x not supported\n", c->x86); 816 return NULL; 817 } 818 819 llc_size_per_core = calc_llc_size_per_core(c); 820 821 return µcode_intel_ops; 822 } 823