xref: /linux-6.15/arch/x86/kernel/acpi/cppc.c (revision b4cc466b)
1fd8af343SHuang Rui // SPDX-License-Identifier: GPL-2.0-only
2fd8af343SHuang Rui /*
3fd8af343SHuang Rui  * cppc.c: CPPC Interface for x86
4fd8af343SHuang Rui  * Copyright (c) 2016, Intel Corporation.
5fd8af343SHuang Rui  */
6fd8af343SHuang Rui 
7*b4cc466bSMario Limonciello #include <linux/bitfield.h>
8*b4cc466bSMario Limonciello 
9fd8af343SHuang Rui #include <acpi/cppc_acpi.h>
10fd8af343SHuang Rui #include <asm/msr.h>
1182d89369SHuang Rui #include <asm/processor.h>
1282d89369SHuang Rui #include <asm/topology.h>
13fd8af343SHuang Rui 
14ad4caad5SMario Limonciello #define CPPC_HIGHEST_PERF_PERFORMANCE	196
15279f838aSMario Limonciello #define CPPC_HIGHEST_PERF_PREFCORE	166
16279f838aSMario Limonciello 
17279f838aSMario Limonciello enum amd_pref_core {
18279f838aSMario Limonciello 	AMD_PREF_CORE_UNKNOWN = 0,
19279f838aSMario Limonciello 	AMD_PREF_CORE_SUPPORTED,
20279f838aSMario Limonciello 	AMD_PREF_CORE_UNSUPPORTED,
21279f838aSMario Limonciello };
22279f838aSMario Limonciello static enum amd_pref_core amd_pref_core_detected;
23279f838aSMario Limonciello static u64 boost_numerator;
24279f838aSMario Limonciello 
25fd8af343SHuang Rui /* Refer to drivers/acpi/cppc_acpi.c for the description of functions */
26fd8af343SHuang Rui 
cpc_supported_by_cpu(void)278b356e53SMario Limonciello bool cpc_supported_by_cpu(void)
288b356e53SMario Limonciello {
298b356e53SMario Limonciello 	switch (boot_cpu_data.x86_vendor) {
308b356e53SMario Limonciello 	case X86_VENDOR_AMD:
318b356e53SMario Limonciello 	case X86_VENDOR_HYGON:
32fbd74d16SMario Limonciello 		if (boot_cpu_data.x86 == 0x19 && ((boot_cpu_data.x86_model <= 0x0f) ||
33fbd74d16SMario Limonciello 		    (boot_cpu_data.x86_model >= 0x20 && boot_cpu_data.x86_model <= 0x2f)))
34fbd74d16SMario Limonciello 			return true;
35fbd74d16SMario Limonciello 		else if (boot_cpu_data.x86 == 0x17 &&
36a51ab63bSPerry Yuan 			 boot_cpu_data.x86_model >= 0x30 && boot_cpu_data.x86_model <= 0x7f)
37fbd74d16SMario Limonciello 			return true;
388b356e53SMario Limonciello 		return boot_cpu_has(X86_FEATURE_CPPC);
398b356e53SMario Limonciello 	}
408b356e53SMario Limonciello 	return false;
418b356e53SMario Limonciello }
428b356e53SMario Limonciello 
cpc_ffh_supported(void)43fd8af343SHuang Rui bool cpc_ffh_supported(void)
44fd8af343SHuang Rui {
45fd8af343SHuang Rui 	return true;
46fd8af343SHuang Rui }
47fd8af343SHuang Rui 
cpc_read_ffh(int cpunum,struct cpc_reg * reg,u64 * val)48fd8af343SHuang Rui int cpc_read_ffh(int cpunum, struct cpc_reg *reg, u64 *val)
49fd8af343SHuang Rui {
50fd8af343SHuang Rui 	int err;
51fd8af343SHuang Rui 
52fd8af343SHuang Rui 	err = rdmsrl_safe_on_cpu(cpunum, reg->address, val);
53fd8af343SHuang Rui 	if (!err) {
54fd8af343SHuang Rui 		u64 mask = GENMASK_ULL(reg->bit_offset + reg->bit_width - 1,
55fd8af343SHuang Rui 				       reg->bit_offset);
56fd8af343SHuang Rui 
57fd8af343SHuang Rui 		*val &= mask;
58fd8af343SHuang Rui 		*val >>= reg->bit_offset;
59fd8af343SHuang Rui 	}
60fd8af343SHuang Rui 	return err;
61fd8af343SHuang Rui }
62fd8af343SHuang Rui 
cpc_write_ffh(int cpunum,struct cpc_reg * reg,u64 val)63fd8af343SHuang Rui int cpc_write_ffh(int cpunum, struct cpc_reg *reg, u64 val)
64fd8af343SHuang Rui {
65fd8af343SHuang Rui 	u64 rd_val;
66fd8af343SHuang Rui 	int err;
67fd8af343SHuang Rui 
68fd8af343SHuang Rui 	err = rdmsrl_safe_on_cpu(cpunum, reg->address, &rd_val);
69fd8af343SHuang Rui 	if (!err) {
70fd8af343SHuang Rui 		u64 mask = GENMASK_ULL(reg->bit_offset + reg->bit_width - 1,
71fd8af343SHuang Rui 				       reg->bit_offset);
72fd8af343SHuang Rui 
73fd8af343SHuang Rui 		val <<= reg->bit_offset;
74fd8af343SHuang Rui 		val &= mask;
75fd8af343SHuang Rui 		rd_val &= ~mask;
76fd8af343SHuang Rui 		rd_val |= val;
77fd8af343SHuang Rui 		err = wrmsrl_safe_on_cpu(cpunum, reg->address, rd_val);
78fd8af343SHuang Rui 	}
79fd8af343SHuang Rui 	return err;
80fd8af343SHuang Rui }
8182d89369SHuang Rui 
amd_set_max_freq_ratio(void)820dfaf3f6SThomas Gleixner static void amd_set_max_freq_ratio(void)
8382d89369SHuang Rui {
8482d89369SHuang Rui 	struct cppc_perf_caps perf_caps;
856c09e3b4SMario Limonciello 	u64 numerator, nominal_perf;
8682d89369SHuang Rui 	u64 perf_ratio;
8782d89369SHuang Rui 	int rc;
8882d89369SHuang Rui 
8982d89369SHuang Rui 	rc = cppc_get_perf_caps(0, &perf_caps);
9082d89369SHuang Rui 	if (rc) {
9121fb59abSMario Limonciello 		pr_warn("Could not retrieve perf counters (%d)\n", rc);
920dfaf3f6SThomas Gleixner 		return;
9382d89369SHuang Rui 	}
9482d89369SHuang Rui 
956c09e3b4SMario Limonciello 	rc = amd_get_boost_ratio_numerator(0, &numerator);
966c09e3b4SMario Limonciello 	if (rc) {
9721fb59abSMario Limonciello 		pr_warn("Could not retrieve highest performance (%d)\n", rc);
986c09e3b4SMario Limonciello 		return;
996c09e3b4SMario Limonciello 	}
10082d89369SHuang Rui 	nominal_perf = perf_caps.nominal_perf;
10182d89369SHuang Rui 
1026c09e3b4SMario Limonciello 	if (!nominal_perf) {
10321fb59abSMario Limonciello 		pr_warn("Could not retrieve nominal performance\n");
1040dfaf3f6SThomas Gleixner 		return;
10582d89369SHuang Rui 	}
10682d89369SHuang Rui 
10782d89369SHuang Rui 	/* midpoint between max_boost and max_P */
1083355ac25SMario Limonciello 	perf_ratio = (div_u64(numerator * SCHED_CAPACITY_SCALE, nominal_perf) + SCHED_CAPACITY_SCALE) >> 1;
10982d89369SHuang Rui 
1100dfaf3f6SThomas Gleixner 	freq_invariance_set_perf_ratio(perf_ratio, false);
11182d89369SHuang Rui }
112eb5616d4SHuang Rui 
113eb5616d4SHuang Rui static DEFINE_MUTEX(freq_invariance_lock);
114eb5616d4SHuang Rui 
init_freq_invariance_cppc(void)115b79276dcSMario Limonciello static inline void init_freq_invariance_cppc(void)
116eb5616d4SHuang Rui {
1170dfaf3f6SThomas Gleixner 	static bool init_done;
1180dfaf3f6SThomas Gleixner 
1190dfaf3f6SThomas Gleixner 	if (!cpu_feature_enabled(X86_FEATURE_APERFMPERF))
1200dfaf3f6SThomas Gleixner 		return;
1210dfaf3f6SThomas Gleixner 
1220dfaf3f6SThomas Gleixner 	if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
1230dfaf3f6SThomas Gleixner 		return;
124eb5616d4SHuang Rui 
125eb5616d4SHuang Rui 	mutex_lock(&freq_invariance_lock);
1260dfaf3f6SThomas Gleixner 	if (!init_done)
1270dfaf3f6SThomas Gleixner 		amd_set_max_freq_ratio();
1280dfaf3f6SThomas Gleixner 	init_done = true;
129eb5616d4SHuang Rui 	mutex_unlock(&freq_invariance_lock);
130eb5616d4SHuang Rui }
1312bcec09cSMario Limonciello 
acpi_processor_init_invariance_cppc(void)132b79276dcSMario Limonciello void acpi_processor_init_invariance_cppc(void)
133b79276dcSMario Limonciello {
134b79276dcSMario Limonciello 	init_freq_invariance_cppc();
135b79276dcSMario Limonciello }
136b79276dcSMario Limonciello 
1372819bfefSMario Limonciello /*
1382819bfefSMario Limonciello  * Get the highest performance register value.
1392819bfefSMario Limonciello  * @cpu: CPU from which to get highest performance.
1402819bfefSMario Limonciello  * @highest_perf: Return address for highest performance value.
1412819bfefSMario Limonciello  *
1422819bfefSMario Limonciello  * Return: 0 for success, negative error code otherwise.
1432819bfefSMario Limonciello  */
amd_get_highest_perf(unsigned int cpu,u32 * highest_perf)1442819bfefSMario Limonciello int amd_get_highest_perf(unsigned int cpu, u32 *highest_perf)
1452819bfefSMario Limonciello {
1462819bfefSMario Limonciello 	u64 val;
1472819bfefSMario Limonciello 	int ret;
1482819bfefSMario Limonciello 
1492819bfefSMario Limonciello 	if (cpu_feature_enabled(X86_FEATURE_CPPC)) {
1502819bfefSMario Limonciello 		ret = rdmsrl_safe_on_cpu(cpu, MSR_AMD_CPPC_CAP1, &val);
1512819bfefSMario Limonciello 		if (ret)
1522819bfefSMario Limonciello 			goto out;
1532819bfefSMario Limonciello 
154*b4cc466bSMario Limonciello 		val = FIELD_GET(AMD_CPPC_HIGHEST_PERF_MASK, val);
1552819bfefSMario Limonciello 	} else {
1562819bfefSMario Limonciello 		ret = cppc_get_highest_perf(cpu, &val);
1572819bfefSMario Limonciello 		if (ret)
1582819bfefSMario Limonciello 			goto out;
1592819bfefSMario Limonciello 	}
1602819bfefSMario Limonciello 
1612819bfefSMario Limonciello 	WRITE_ONCE(*highest_perf, (u32)val);
1622819bfefSMario Limonciello out:
1632819bfefSMario Limonciello 	return ret;
1642819bfefSMario Limonciello }
1652819bfefSMario Limonciello EXPORT_SYMBOL_GPL(amd_get_highest_perf);
1662819bfefSMario Limonciello 
1676c09e3b4SMario Limonciello /**
168279f838aSMario Limonciello  * amd_detect_prefcore: Detect if CPUs in the system support preferred cores
169279f838aSMario Limonciello  * @detected: Output variable for the result of the detection.
170279f838aSMario Limonciello  *
171279f838aSMario Limonciello  * Determine whether CPUs in the system support preferred cores. On systems
172279f838aSMario Limonciello  * that support preferred cores, different highest perf values will be found
173279f838aSMario Limonciello  * on different cores. On other systems, the highest perf value will be the
174279f838aSMario Limonciello  * same on all cores.
175279f838aSMario Limonciello  *
176279f838aSMario Limonciello  * The result of the detection will be stored in the 'detected' parameter.
177279f838aSMario Limonciello  *
178279f838aSMario Limonciello  * Return: 0 for success, negative error code otherwise
179279f838aSMario Limonciello  */
amd_detect_prefcore(bool * detected)180279f838aSMario Limonciello int amd_detect_prefcore(bool *detected)
181279f838aSMario Limonciello {
182279f838aSMario Limonciello 	int cpu, count = 0;
183279f838aSMario Limonciello 	u64 highest_perf[2] = {0};
184279f838aSMario Limonciello 
185279f838aSMario Limonciello 	if (WARN_ON(!detected))
186279f838aSMario Limonciello 		return -EINVAL;
187279f838aSMario Limonciello 
188279f838aSMario Limonciello 	switch (amd_pref_core_detected) {
189279f838aSMario Limonciello 	case AMD_PREF_CORE_SUPPORTED:
190279f838aSMario Limonciello 		*detected = true;
191279f838aSMario Limonciello 		return 0;
192279f838aSMario Limonciello 	case AMD_PREF_CORE_UNSUPPORTED:
193279f838aSMario Limonciello 		*detected = false;
194279f838aSMario Limonciello 		return 0;
195279f838aSMario Limonciello 	default:
196279f838aSMario Limonciello 		break;
197279f838aSMario Limonciello 	}
198279f838aSMario Limonciello 
199279f838aSMario Limonciello 	for_each_present_cpu(cpu) {
200279f838aSMario Limonciello 		u32 tmp;
201279f838aSMario Limonciello 		int ret;
202279f838aSMario Limonciello 
203279f838aSMario Limonciello 		ret = amd_get_highest_perf(cpu, &tmp);
204279f838aSMario Limonciello 		if (ret)
205279f838aSMario Limonciello 			return ret;
206279f838aSMario Limonciello 
207279f838aSMario Limonciello 		if (!count || (count == 1 && tmp != highest_perf[0]))
208279f838aSMario Limonciello 			highest_perf[count++] = tmp;
209279f838aSMario Limonciello 
210279f838aSMario Limonciello 		if (count == 2)
211279f838aSMario Limonciello 			break;
212279f838aSMario Limonciello 	}
213279f838aSMario Limonciello 
214279f838aSMario Limonciello 	*detected = (count == 2);
215279f838aSMario Limonciello 	boost_numerator = highest_perf[0];
216279f838aSMario Limonciello 
217279f838aSMario Limonciello 	amd_pref_core_detected = *detected ? AMD_PREF_CORE_SUPPORTED :
218279f838aSMario Limonciello 					     AMD_PREF_CORE_UNSUPPORTED;
219279f838aSMario Limonciello 
220279f838aSMario Limonciello 	pr_debug("AMD CPPC preferred core is %ssupported (highest perf: 0x%llx)\n",
221279f838aSMario Limonciello 		 *detected ? "" : "un", highest_perf[0]);
222279f838aSMario Limonciello 
223279f838aSMario Limonciello 	return 0;
224279f838aSMario Limonciello }
225279f838aSMario Limonciello EXPORT_SYMBOL_GPL(amd_detect_prefcore);
226279f838aSMario Limonciello 
227279f838aSMario Limonciello /**
2286c09e3b4SMario Limonciello  * amd_get_boost_ratio_numerator: Get the numerator to use for boost ratio calculation
2296c09e3b4SMario Limonciello  * @cpu: CPU to get numerator for.
2306c09e3b4SMario Limonciello  * @numerator: Output variable for numerator.
2316c09e3b4SMario Limonciello  *
2326c09e3b4SMario Limonciello  * Determine the numerator to use for calculating the boost ratio on
2336c09e3b4SMario Limonciello  * a CPU. On systems that support preferred cores, this will be a hardcoded
2346c09e3b4SMario Limonciello  * value. On other systems this will the highest performance register value.
2356c09e3b4SMario Limonciello  *
236279f838aSMario Limonciello  * If booting the system with amd-pstate enabled but preferred cores disabled then
237279f838aSMario Limonciello  * the correct boost numerator will be returned to match hardware capabilities
238279f838aSMario Limonciello  * even if the preferred cores scheduling hints are not enabled.
239279f838aSMario Limonciello  *
2406c09e3b4SMario Limonciello  * Return: 0 for success, negative error code otherwise.
2416c09e3b4SMario Limonciello  */
amd_get_boost_ratio_numerator(unsigned int cpu,u64 * numerator)2426c09e3b4SMario Limonciello int amd_get_boost_ratio_numerator(unsigned int cpu, u64 *numerator)
2432bcec09cSMario Limonciello {
2443eef25abSMario Limonciello 	enum x86_topology_cpu_type core_type = get_topology_cpu_type(&cpu_data(cpu));
245279f838aSMario Limonciello 	bool prefcore;
246279f838aSMario Limonciello 	int ret;
2473eef25abSMario Limonciello 	u32 tmp;
2482bcec09cSMario Limonciello 
249279f838aSMario Limonciello 	ret = amd_detect_prefcore(&prefcore);
250279f838aSMario Limonciello 	if (ret)
251279f838aSMario Limonciello 		return ret;
252279f838aSMario Limonciello 
253279f838aSMario Limonciello 	/* without preferred cores, return the highest perf register value */
254279f838aSMario Limonciello 	if (!prefcore) {
255279f838aSMario Limonciello 		*numerator = boost_numerator;
2566c09e3b4SMario Limonciello 		return 0;
2576c09e3b4SMario Limonciello 	}
258ad4caad5SMario Limonciello 
259ad4caad5SMario Limonciello 	/*
260ad4caad5SMario Limonciello 	 * For AMD CPUs with Family ID 19H and Model ID range 0x70 to 0x7f,
261ad4caad5SMario Limonciello 	 * the highest performance level is set to 196.
262ad4caad5SMario Limonciello 	 * https://bugzilla.kernel.org/show_bug.cgi?id=218759
263ad4caad5SMario Limonciello 	 */
264ad4caad5SMario Limonciello 	if (cpu_feature_enabled(X86_FEATURE_ZEN4)) {
265ad4caad5SMario Limonciello 		switch (boot_cpu_data.x86_model) {
266ad4caad5SMario Limonciello 		case 0x70 ... 0x7f:
267ad4caad5SMario Limonciello 			*numerator = CPPC_HIGHEST_PERF_PERFORMANCE;
268ad4caad5SMario Limonciello 			return 0;
269ad4caad5SMario Limonciello 		default:
270ad4caad5SMario Limonciello 			break;
271ad4caad5SMario Limonciello 		}
272ad4caad5SMario Limonciello 	}
2733eef25abSMario Limonciello 
2743eef25abSMario Limonciello 	/* detect if running on heterogeneous design */
2753eef25abSMario Limonciello 	if (cpu_feature_enabled(X86_FEATURE_AMD_HETEROGENEOUS_CORES)) {
2763eef25abSMario Limonciello 		switch (core_type) {
2773eef25abSMario Limonciello 		case TOPO_CPU_TYPE_UNKNOWN:
2783eef25abSMario Limonciello 			pr_warn("Undefined core type found for cpu %d\n", cpu);
2793eef25abSMario Limonciello 			break;
2803eef25abSMario Limonciello 		case TOPO_CPU_TYPE_PERFORMANCE:
2813eef25abSMario Limonciello 			/* use the max scale for performance cores */
2823eef25abSMario Limonciello 			*numerator = CPPC_HIGHEST_PERF_PERFORMANCE;
2833eef25abSMario Limonciello 			return 0;
2843eef25abSMario Limonciello 		case TOPO_CPU_TYPE_EFFICIENCY:
2853eef25abSMario Limonciello 			/* use the highest perf value for efficiency cores */
2863eef25abSMario Limonciello 			ret = amd_get_highest_perf(cpu, &tmp);
2873eef25abSMario Limonciello 			if (ret)
2883eef25abSMario Limonciello 				return ret;
2893eef25abSMario Limonciello 			*numerator = tmp;
2903eef25abSMario Limonciello 			return 0;
2913eef25abSMario Limonciello 		}
2923eef25abSMario Limonciello 	}
2933eef25abSMario Limonciello 
294279f838aSMario Limonciello 	*numerator = CPPC_HIGHEST_PERF_PREFCORE;
2956c09e3b4SMario Limonciello 
2966c09e3b4SMario Limonciello 	return 0;
2976c09e3b4SMario Limonciello }
2986c09e3b4SMario Limonciello EXPORT_SYMBOL_GPL(amd_get_boost_ratio_numerator);
299