1*fc502085SRuslan Bukin /*!
2*fc502085SRuslan Bukin * \file       trc_mem_acc_cache.cpp
3*fc502085SRuslan Bukin * \brief      OpenCSD : Memory accessor cache.
4*fc502085SRuslan Bukin *
5*fc502085SRuslan Bukin * \copyright  Copyright (c) 2018, ARM Limited. All Rights Reserved.
6*fc502085SRuslan Bukin */
7*fc502085SRuslan Bukin 
8*fc502085SRuslan Bukin /*
9*fc502085SRuslan Bukin * Redistribution and use in source and binary forms, with or without modification,
10*fc502085SRuslan Bukin * are permitted provided that the following conditions are met:
11*fc502085SRuslan Bukin *
12*fc502085SRuslan Bukin * 1. Redistributions of source code must retain the above copyright notice,
13*fc502085SRuslan Bukin * this list of conditions and the following disclaimer.
14*fc502085SRuslan Bukin *
15*fc502085SRuslan Bukin * 2. Redistributions in binary form must reproduce the above copyright notice,
16*fc502085SRuslan Bukin * this list of conditions and the following disclaimer in the documentation
17*fc502085SRuslan Bukin * and/or other materials provided with the distribution.
18*fc502085SRuslan Bukin *
19*fc502085SRuslan Bukin * 3. Neither the name of the copyright holder nor the names of its contributors
20*fc502085SRuslan Bukin * may be used to endorse or promote products derived from this software without
21*fc502085SRuslan Bukin * specific prior written permission.
22*fc502085SRuslan Bukin *
23*fc502085SRuslan Bukin * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 'AS IS' AND
24*fc502085SRuslan Bukin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*fc502085SRuslan Bukin * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26*fc502085SRuslan Bukin * IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27*fc502085SRuslan Bukin * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*fc502085SRuslan Bukin * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*fc502085SRuslan Bukin * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*fc502085SRuslan Bukin * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*fc502085SRuslan Bukin * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*fc502085SRuslan Bukin * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*fc502085SRuslan Bukin */
34*fc502085SRuslan Bukin 
35*fc502085SRuslan Bukin #include <cstring>
36*fc502085SRuslan Bukin #include <sstream>
37*fc502085SRuslan Bukin #include <iomanip>
38*fc502085SRuslan Bukin #include "mem_acc/trc_mem_acc_cache.h"
39*fc502085SRuslan Bukin #include "mem_acc/trc_mem_acc_base.h"
40*fc502085SRuslan Bukin #include "interfaces/trc_error_log_i.h"
41*fc502085SRuslan Bukin 
42*fc502085SRuslan Bukin #ifdef LOG_CACHE_STATS
43*fc502085SRuslan Bukin #define INC_HITS_RL(idx) m_hits++; m_hit_rl[m_mru_idx]++;
44*fc502085SRuslan Bukin #define INC_MISS() m_misses++;
45*fc502085SRuslan Bukin #define INC_PAGES() m_pages++;
46*fc502085SRuslan Bukin #define SET_MAX_RL(idx)                         \
47*fc502085SRuslan Bukin     {                                           \
48*fc502085SRuslan Bukin         if (m_hit_rl_max[idx] < m_hit_rl[idx])  \
49*fc502085SRuslan Bukin             m_hit_rl_max[idx] = m_hit_rl[idx];  \
50*fc502085SRuslan Bukin         m_hit_rl[idx] = 0;                      \
51*fc502085SRuslan Bukin     }
52*fc502085SRuslan Bukin #define INC_RL(idx) m_hit_rl[m_mru_idx]++;
53*fc502085SRuslan Bukin #else
54*fc502085SRuslan Bukin #define INC_HITS_RL(idx)
55*fc502085SRuslan Bukin #define INC_MISS()
56*fc502085SRuslan Bukin #define INC_PAGES()
57*fc502085SRuslan Bukin #define SET_MAX_RL(idx)
58*fc502085SRuslan Bukin #define INC_RL(idx)
59*fc502085SRuslan Bukin #endif
60*fc502085SRuslan Bukin 
61*fc502085SRuslan Bukin // uncomment to log cache ops
62*fc502085SRuslan Bukin //#define LOG_CACHE_OPS
63*fc502085SRuslan Bukin 
readBytesFromCache(TrcMemAccessorBase * p_accessor,const ocsd_vaddr_t address,const ocsd_mem_space_acc_t mem_space,const uint8_t trcID,uint32_t * numBytes,uint8_t * byteBuffer)64*fc502085SRuslan Bukin ocsd_err_t TrcMemAccCache::readBytesFromCache(TrcMemAccessorBase *p_accessor, const ocsd_vaddr_t address, const ocsd_mem_space_acc_t mem_space, const uint8_t trcID, uint32_t *numBytes, uint8_t *byteBuffer)
65*fc502085SRuslan Bukin {
66*fc502085SRuslan Bukin     uint32_t bytesRead = 0, reqBytes = *numBytes;
67*fc502085SRuslan Bukin     ocsd_err_t err = OCSD_OK;
68*fc502085SRuslan Bukin 
69*fc502085SRuslan Bukin #ifdef LOG_CACHE_OPS
70*fc502085SRuslan Bukin     std::ostringstream oss;
71*fc502085SRuslan Bukin #endif
72*fc502085SRuslan Bukin 
73*fc502085SRuslan Bukin     if (m_bCacheEnabled)
74*fc502085SRuslan Bukin     {
75*fc502085SRuslan Bukin         if (blockInCache(address, reqBytes))
76*fc502085SRuslan Bukin         {
77*fc502085SRuslan Bukin             bytesRead = reqBytes;
78*fc502085SRuslan Bukin             memcpy(byteBuffer, &m_mru[m_mru_idx].data[address - m_mru[m_mru_idx].st_addr], reqBytes);
79*fc502085SRuslan Bukin #ifdef LOG_CACHE_OPS
80*fc502085SRuslan Bukin             oss << "TrcMemAccCache:: hit [page: " << std::dec << m_mru_idx << "[addr:0x" << std::hex << address << ", bytes: " << std::dec << reqBytes << "]\n";
81*fc502085SRuslan Bukin             logMsg(oss.str());
82*fc502085SRuslan Bukin #endif
83*fc502085SRuslan Bukin             INC_HITS_RL(m_mru_idx);
84*fc502085SRuslan Bukin         }
85*fc502085SRuslan Bukin         else
86*fc502085SRuslan Bukin         {
87*fc502085SRuslan Bukin             INC_MISS();
88*fc502085SRuslan Bukin #ifdef LOG_CACHE_OPS
89*fc502085SRuslan Bukin             oss << "TrcMemAccCache:: miss [addr:0x" << std::hex << address << ", bytes: " << std::dec << reqBytes << "]\n";
90*fc502085SRuslan Bukin             logMsg(oss.str());
91*fc502085SRuslan Bukin #endif
92*fc502085SRuslan Bukin             /* need a new cache page - check the underlying accessor for the data */
93*fc502085SRuslan Bukin             m_mru_idx = m_mru_next_new;
94*fc502085SRuslan Bukin             m_mru[m_mru_idx].valid_len = p_accessor->readBytes(address, mem_space, trcID, MEM_ACC_CACHE_PAGE_SIZE, &m_mru[m_mru_idx].data[0]);
95*fc502085SRuslan Bukin 
96*fc502085SRuslan Bukin             /* check return length valid - v bad if return length more than request */
97*fc502085SRuslan Bukin             if (m_mru[m_mru_idx].valid_len > MEM_ACC_CACHE_PAGE_SIZE)
98*fc502085SRuslan Bukin             {
99*fc502085SRuslan Bukin                 m_mru[m_mru_idx].valid_len = 0; // set to nothing returned.
100*fc502085SRuslan Bukin                 err = OCSD_ERR_MEM_ACC_BAD_LEN;
101*fc502085SRuslan Bukin             }
102*fc502085SRuslan Bukin 
103*fc502085SRuslan Bukin             if (m_mru[m_mru_idx].valid_len > 0)
104*fc502085SRuslan Bukin             {
105*fc502085SRuslan Bukin                 // got some data - so save the
106*fc502085SRuslan Bukin                 m_mru[m_mru_idx].st_addr = address;
107*fc502085SRuslan Bukin 
108*fc502085SRuslan Bukin                 // log the run length hit counts
109*fc502085SRuslan Bukin                 SET_MAX_RL(m_mru_idx);
110*fc502085SRuslan Bukin 
111*fc502085SRuslan Bukin #ifdef LOG_CACHE_OPS
112*fc502085SRuslan Bukin                 oss.str("");
113*fc502085SRuslan Bukin                 oss << "TrcMemAccCache:: load [page: " << std::dec << m_mru_idx << "[addr:0x" << std::hex << address << ", bytes: " << std::dec << m_mru[m_mru_idx].valid_len << "]\n";
114*fc502085SRuslan Bukin                 logMsg(oss.str());
115*fc502085SRuslan Bukin #endif
116*fc502085SRuslan Bukin                 INC_PAGES();
117*fc502085SRuslan Bukin 
118*fc502085SRuslan Bukin                 // increment the next new page counter.
119*fc502085SRuslan Bukin                 m_mru_next_new++;
120*fc502085SRuslan Bukin                 if (m_mru_next_new == MEM_ACC_CACHE_MRU_SIZE)
121*fc502085SRuslan Bukin                     m_mru_next_new = 0;
122*fc502085SRuslan Bukin 
123*fc502085SRuslan Bukin                 if (blockInPage(address, reqBytes)) /* check we got the data we needed */
124*fc502085SRuslan Bukin                 {
125*fc502085SRuslan Bukin                     bytesRead = reqBytes;
126*fc502085SRuslan Bukin                     memcpy(byteBuffer, &m_mru[m_mru_idx].data[address - m_mru[m_mru_idx].st_addr], reqBytes);
127*fc502085SRuslan Bukin                     INC_RL(m_mru_idx);
128*fc502085SRuslan Bukin                 }
129*fc502085SRuslan Bukin                 else
130*fc502085SRuslan Bukin                 {
131*fc502085SRuslan Bukin #ifdef LOG_CACHE_OPS
132*fc502085SRuslan Bukin                     oss.str("");
133*fc502085SRuslan Bukin                     oss << "TrcMemAccCache:: miss-after-load [page: " << std::dec << m_mru_idx << "[addr:0x" << std::hex << address << ", bytes: " << std::dec << m_mru[m_mru_idx].valid_len << "]\n";
134*fc502085SRuslan Bukin                     logMsg(oss.str());
135*fc502085SRuslan Bukin #endif
136*fc502085SRuslan Bukin                     INC_MISS();
137*fc502085SRuslan Bukin                 }
138*fc502085SRuslan Bukin             }
139*fc502085SRuslan Bukin         }
140*fc502085SRuslan Bukin     }
141*fc502085SRuslan Bukin     *numBytes = bytesRead;
142*fc502085SRuslan Bukin     return err;
143*fc502085SRuslan Bukin }
144*fc502085SRuslan Bukin 
logMsg(const std::string & szMsg)145*fc502085SRuslan Bukin void TrcMemAccCache::logMsg(const std::string &szMsg)
146*fc502085SRuslan Bukin {
147*fc502085SRuslan Bukin     if (m_err_log)
148*fc502085SRuslan Bukin         m_err_log->LogMessage(ITraceErrorLog::HANDLE_GEN_INFO, OCSD_ERR_SEV_INFO, szMsg);
149*fc502085SRuslan Bukin }
150*fc502085SRuslan Bukin 
setErrorLog(ITraceErrorLog * log)151*fc502085SRuslan Bukin void TrcMemAccCache::setErrorLog(ITraceErrorLog *log)
152*fc502085SRuslan Bukin {
153*fc502085SRuslan Bukin     m_err_log = log;
154*fc502085SRuslan Bukin }
155*fc502085SRuslan Bukin 
logAndClearCounts()156*fc502085SRuslan Bukin void TrcMemAccCache::logAndClearCounts()
157*fc502085SRuslan Bukin {
158*fc502085SRuslan Bukin #ifdef LOG_CACHE_STATS
159*fc502085SRuslan Bukin     std::ostringstream oss;
160*fc502085SRuslan Bukin 
161*fc502085SRuslan Bukin     oss << "TrcMemAccCache:: cache performance: hits(" << std::dec << m_hits << "), miss(" << m_misses << "), pages(" << m_pages << ")\n";
162*fc502085SRuslan Bukin     logMsg(oss.str());
163*fc502085SRuslan Bukin     for (int i = 0; i < MEM_ACC_CACHE_MRU_SIZE; i++)
164*fc502085SRuslan Bukin     {
165*fc502085SRuslan Bukin         if (m_hit_rl_max[i] < m_hit_rl[i])
166*fc502085SRuslan Bukin             m_hit_rl_max[i] = m_hit_rl[i];
167*fc502085SRuslan Bukin         oss.str("");
168*fc502085SRuslan Bukin         oss << "Run length max page " << std::dec << i << ": " << m_hit_rl_max[i] << "\n";
169*fc502085SRuslan Bukin         logMsg(oss.str());
170*fc502085SRuslan Bukin     }
171*fc502085SRuslan Bukin     m_hits = m_misses = m_pages = 0;
172*fc502085SRuslan Bukin #endif
173*fc502085SRuslan Bukin }
174*fc502085SRuslan Bukin 
175*fc502085SRuslan Bukin 
176*fc502085SRuslan Bukin /* End of File trc_mem_acc_cache.cpp */
177