1bdd1243dSDimitry Andric //===-- RISCVTargetParser.cpp - Parser for target features ------*- C++ -*-===//
2bdd1243dSDimitry Andric //
3bdd1243dSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4bdd1243dSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5bdd1243dSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6bdd1243dSDimitry Andric //
7bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
8bdd1243dSDimitry Andric //
9bdd1243dSDimitry Andric // This file implements a target parser to recognise hardware features
10fe013be4SDimitry Andric // for RISC-V CPUs.
11bdd1243dSDimitry Andric //
12bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
13bdd1243dSDimitry Andric
14bdd1243dSDimitry Andric #include "llvm/TargetParser/RISCVTargetParser.h"
15bdd1243dSDimitry Andric #include "llvm/ADT/SmallVector.h"
16bdd1243dSDimitry Andric #include "llvm/ADT/StringSwitch.h"
171ac55f4cSDimitry Andric #include "llvm/TargetParser/Triple.h"
18bdd1243dSDimitry Andric
19bdd1243dSDimitry Andric namespace llvm {
20bdd1243dSDimitry Andric namespace RISCV {
21bdd1243dSDimitry Andric
22fe013be4SDimitry Andric enum CPUKind : unsigned {
23*c9157d92SDimitry Andric #define PROC(ENUM, NAME, DEFAULT_MARCH, FAST_UNALIGN) CK_##ENUM,
24fe013be4SDimitry Andric #define TUNE_PROC(ENUM, NAME) CK_##ENUM,
25fe013be4SDimitry Andric #include "llvm/TargetParser/RISCVTargetParserDef.inc"
26fe013be4SDimitry Andric };
27fe013be4SDimitry Andric
28bdd1243dSDimitry Andric struct CPUInfo {
29bdd1243dSDimitry Andric StringLiteral Name;
30bdd1243dSDimitry Andric StringLiteral DefaultMarch;
31*c9157d92SDimitry Andric bool FastUnalignedAccess;
is64Bitllvm::RISCV::CPUInfo32bdd1243dSDimitry Andric bool is64Bit() const { return DefaultMarch.starts_with("rv64"); }
33bdd1243dSDimitry Andric };
34bdd1243dSDimitry Andric
35bdd1243dSDimitry Andric constexpr CPUInfo RISCVCPUInfo[] = {
36*c9157d92SDimitry Andric #define PROC(ENUM, NAME, DEFAULT_MARCH, FAST_UNALIGN) \
37*c9157d92SDimitry Andric {NAME, DEFAULT_MARCH, FAST_UNALIGN},
38bdd1243dSDimitry Andric #include "llvm/TargetParser/RISCVTargetParserDef.inc"
39bdd1243dSDimitry Andric };
40bdd1243dSDimitry Andric
getCPUInfoByName(StringRef CPU)41fe013be4SDimitry Andric static const CPUInfo *getCPUInfoByName(StringRef CPU) {
42fe013be4SDimitry Andric for (auto &C : RISCVCPUInfo)
43fe013be4SDimitry Andric if (C.Name == CPU)
44fe013be4SDimitry Andric return &C;
45fe013be4SDimitry Andric return nullptr;
46fe013be4SDimitry Andric }
47fe013be4SDimitry Andric
hasFastUnalignedAccess(StringRef CPU)48*c9157d92SDimitry Andric bool hasFastUnalignedAccess(StringRef CPU) {
49*c9157d92SDimitry Andric const CPUInfo *Info = getCPUInfoByName(CPU);
50*c9157d92SDimitry Andric return Info && Info->FastUnalignedAccess;
51*c9157d92SDimitry Andric }
52*c9157d92SDimitry Andric
parseCPU(StringRef CPU,bool IsRV64)53fe013be4SDimitry Andric bool parseCPU(StringRef CPU, bool IsRV64) {
54fe013be4SDimitry Andric const CPUInfo *Info = getCPUInfoByName(CPU);
55fe013be4SDimitry Andric
56fe013be4SDimitry Andric if (!Info)
57bdd1243dSDimitry Andric return false;
58fe013be4SDimitry Andric return Info->is64Bit() == IsRV64;
59bdd1243dSDimitry Andric }
60bdd1243dSDimitry Andric
parseTuneCPU(StringRef TuneCPU,bool IsRV64)61fe013be4SDimitry Andric bool parseTuneCPU(StringRef TuneCPU, bool IsRV64) {
62fe013be4SDimitry Andric std::optional<CPUKind> Kind =
63fe013be4SDimitry Andric llvm::StringSwitch<std::optional<CPUKind>>(TuneCPU)
64bdd1243dSDimitry Andric #define TUNE_PROC(ENUM, NAME) .Case(NAME, CK_##ENUM)
65bdd1243dSDimitry Andric #include "llvm/TargetParser/RISCVTargetParserDef.inc"
66fe013be4SDimitry Andric .Default(std::nullopt);
67fe013be4SDimitry Andric
68fe013be4SDimitry Andric if (Kind.has_value())
69fe013be4SDimitry Andric return true;
70fe013be4SDimitry Andric
71fe013be4SDimitry Andric // Fallback to parsing as a CPU.
72fe013be4SDimitry Andric return parseCPU(TuneCPU, IsRV64);
73bdd1243dSDimitry Andric }
74bdd1243dSDimitry Andric
getMArchFromMcpu(StringRef CPU)75bdd1243dSDimitry Andric StringRef getMArchFromMcpu(StringRef CPU) {
76fe013be4SDimitry Andric const CPUInfo *Info = getCPUInfoByName(CPU);
77fe013be4SDimitry Andric if (!Info)
78fe013be4SDimitry Andric return "";
79fe013be4SDimitry Andric return Info->DefaultMarch;
80bdd1243dSDimitry Andric }
81bdd1243dSDimitry Andric
fillValidCPUArchList(SmallVectorImpl<StringRef> & Values,bool IsRV64)82bdd1243dSDimitry Andric void fillValidCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
83bdd1243dSDimitry Andric for (const auto &C : RISCVCPUInfo) {
84fe013be4SDimitry Andric if (IsRV64 == C.is64Bit())
85bdd1243dSDimitry Andric Values.emplace_back(C.Name);
86bdd1243dSDimitry Andric }
87bdd1243dSDimitry Andric }
88bdd1243dSDimitry Andric
fillValidTuneCPUArchList(SmallVectorImpl<StringRef> & Values,bool IsRV64)89bdd1243dSDimitry Andric void fillValidTuneCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
90bdd1243dSDimitry Andric for (const auto &C : RISCVCPUInfo) {
91fe013be4SDimitry Andric if (IsRV64 == C.is64Bit())
92bdd1243dSDimitry Andric Values.emplace_back(C.Name);
93bdd1243dSDimitry Andric }
94bdd1243dSDimitry Andric #define TUNE_PROC(ENUM, NAME) Values.emplace_back(StringRef(NAME));
95bdd1243dSDimitry Andric #include "llvm/TargetParser/RISCVTargetParserDef.inc"
96bdd1243dSDimitry Andric }
97bdd1243dSDimitry Andric
98bdd1243dSDimitry Andric } // namespace RISCV
99bdd1243dSDimitry Andric } // namespace llvm
100