1*0b57cec5SDimitry Andric //===-- llvm/CodeGen/MachineBasicBlock.cpp ----------------------*- C++ -*-===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric // 9*0b57cec5SDimitry Andric // Collect the sequence of machine instructions for a basic block. 10*0b57cec5SDimitry Andric // 11*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 14*0b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h" 15*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 16*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 17*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 18*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 19*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 20*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineLoopInfo.h" 21*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 22*0b57cec5SDimitry Andric #include "llvm/CodeGen/SlotIndexes.h" 23*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 24*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 25*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 26*0b57cec5SDimitry Andric #include "llvm/Config/llvm-config.h" 27*0b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h" 28*0b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 29*0b57cec5SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h" 30*0b57cec5SDimitry Andric #include "llvm/IR/ModuleSlotTracker.h" 31*0b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 32*0b57cec5SDimitry Andric #include "llvm/MC/MCContext.h" 33*0b57cec5SDimitry Andric #include "llvm/Support/DataTypes.h" 34*0b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 35*0b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 36*0b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 37*0b57cec5SDimitry Andric #include <algorithm> 38*0b57cec5SDimitry Andric using namespace llvm; 39*0b57cec5SDimitry Andric 40*0b57cec5SDimitry Andric #define DEBUG_TYPE "codegen" 41*0b57cec5SDimitry Andric 428bcb0991SDimitry Andric static cl::opt<bool> PrintSlotIndexes( 438bcb0991SDimitry Andric "print-slotindexes", 448bcb0991SDimitry Andric cl::desc("When printing machine IR, annotate instructions and blocks with " 458bcb0991SDimitry Andric "SlotIndexes when available"), 468bcb0991SDimitry Andric cl::init(true), cl::Hidden); 478bcb0991SDimitry Andric 48*0b57cec5SDimitry Andric MachineBasicBlock::MachineBasicBlock(MachineFunction &MF, const BasicBlock *B) 49*0b57cec5SDimitry Andric : BB(B), Number(-1), xParent(&MF) { 50*0b57cec5SDimitry Andric Insts.Parent = this; 51*0b57cec5SDimitry Andric if (B) 52*0b57cec5SDimitry Andric IrrLoopHeaderWeight = B->getIrrLoopHeaderWeight(); 53*0b57cec5SDimitry Andric } 54*0b57cec5SDimitry Andric 55*0b57cec5SDimitry Andric MachineBasicBlock::~MachineBasicBlock() { 56*0b57cec5SDimitry Andric } 57*0b57cec5SDimitry Andric 58*0b57cec5SDimitry Andric /// Return the MCSymbol for this basic block. 59*0b57cec5SDimitry Andric MCSymbol *MachineBasicBlock::getSymbol() const { 60*0b57cec5SDimitry Andric if (!CachedMCSymbol) { 61*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 62*0b57cec5SDimitry Andric MCContext &Ctx = MF->getContext(); 635ffd83dbSDimitry Andric 64e8d8bef9SDimitry Andric // We emit a non-temporary symbol -- with a descriptive name -- if it begins 65e8d8bef9SDimitry Andric // a section (with basic block sections). Otherwise we fall back to use temp 66e8d8bef9SDimitry Andric // label. 67e8d8bef9SDimitry Andric if (MF->hasBBSections() && isBeginSection()) { 685ffd83dbSDimitry Andric SmallString<5> Suffix; 695ffd83dbSDimitry Andric if (SectionID == MBBSectionID::ColdSectionID) { 705ffd83dbSDimitry Andric Suffix += ".cold"; 715ffd83dbSDimitry Andric } else if (SectionID == MBBSectionID::ExceptionSectionID) { 725ffd83dbSDimitry Andric Suffix += ".eh"; 735ffd83dbSDimitry Andric } else { 74e8d8bef9SDimitry Andric // For symbols that represent basic block sections, we add ".__part." to 75e8d8bef9SDimitry Andric // allow tools like symbolizers to know that this represents a part of 76e8d8bef9SDimitry Andric // the original function. 77e8d8bef9SDimitry Andric Suffix = (Suffix + Twine(".__part.") + Twine(SectionID.Number)).str(); 785ffd83dbSDimitry Andric } 795ffd83dbSDimitry Andric CachedMCSymbol = Ctx.getOrCreateSymbol(MF->getName() + Suffix); 805ffd83dbSDimitry Andric } else { 81e8d8bef9SDimitry Andric const StringRef Prefix = Ctx.getAsmInfo()->getPrivateLabelPrefix(); 82*0b57cec5SDimitry Andric CachedMCSymbol = Ctx.getOrCreateSymbol(Twine(Prefix) + "BB" + 83*0b57cec5SDimitry Andric Twine(MF->getFunctionNumber()) + 84*0b57cec5SDimitry Andric "_" + Twine(getNumber())); 85*0b57cec5SDimitry Andric } 865ffd83dbSDimitry Andric } 87*0b57cec5SDimitry Andric return CachedMCSymbol; 88*0b57cec5SDimitry Andric } 89*0b57cec5SDimitry Andric 90e8d8bef9SDimitry Andric MCSymbol *MachineBasicBlock::getEndSymbol() const { 91e8d8bef9SDimitry Andric if (!CachedEndMCSymbol) { 92e8d8bef9SDimitry Andric const MachineFunction *MF = getParent(); 93e8d8bef9SDimitry Andric MCContext &Ctx = MF->getContext(); 94e8d8bef9SDimitry Andric auto Prefix = Ctx.getAsmInfo()->getPrivateLabelPrefix(); 95e8d8bef9SDimitry Andric CachedEndMCSymbol = Ctx.getOrCreateSymbol(Twine(Prefix) + "BB_END" + 96e8d8bef9SDimitry Andric Twine(MF->getFunctionNumber()) + 97e8d8bef9SDimitry Andric "_" + Twine(getNumber())); 98e8d8bef9SDimitry Andric } 99e8d8bef9SDimitry Andric return CachedEndMCSymbol; 100e8d8bef9SDimitry Andric } 101*0b57cec5SDimitry Andric 102*0b57cec5SDimitry Andric raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineBasicBlock &MBB) { 103*0b57cec5SDimitry Andric MBB.print(OS); 104*0b57cec5SDimitry Andric return OS; 105*0b57cec5SDimitry Andric } 106*0b57cec5SDimitry Andric 107*0b57cec5SDimitry Andric Printable llvm::printMBBReference(const MachineBasicBlock &MBB) { 108*0b57cec5SDimitry Andric return Printable([&MBB](raw_ostream &OS) { return MBB.printAsOperand(OS); }); 109*0b57cec5SDimitry Andric } 110*0b57cec5SDimitry Andric 111*0b57cec5SDimitry Andric /// When an MBB is added to an MF, we need to update the parent pointer of the 112*0b57cec5SDimitry Andric /// MBB, the MBB numbering, and any instructions in the MBB to be on the right 113*0b57cec5SDimitry Andric /// operand list for registers. 114*0b57cec5SDimitry Andric /// 115*0b57cec5SDimitry Andric /// MBBs start out as #-1. When a MBB is added to a MachineFunction, it 116*0b57cec5SDimitry Andric /// gets the next available unique MBB number. If it is removed from a 117*0b57cec5SDimitry Andric /// MachineFunction, it goes back to being #-1. 118*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::addNodeToList( 119*0b57cec5SDimitry Andric MachineBasicBlock *N) { 120*0b57cec5SDimitry Andric MachineFunction &MF = *N->getParent(); 121*0b57cec5SDimitry Andric N->Number = MF.addToMBBNumbering(N); 122*0b57cec5SDimitry Andric 123*0b57cec5SDimitry Andric // Make sure the instructions have their operands in the reginfo lists. 124*0b57cec5SDimitry Andric MachineRegisterInfo &RegInfo = MF.getRegInfo(); 125*0b57cec5SDimitry Andric for (MachineBasicBlock::instr_iterator 126*0b57cec5SDimitry Andric I = N->instr_begin(), E = N->instr_end(); I != E; ++I) 127*0b57cec5SDimitry Andric I->AddRegOperandsToUseLists(RegInfo); 128*0b57cec5SDimitry Andric } 129*0b57cec5SDimitry Andric 130*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::removeNodeFromList( 131*0b57cec5SDimitry Andric MachineBasicBlock *N) { 132*0b57cec5SDimitry Andric N->getParent()->removeFromMBBNumbering(N->Number); 133*0b57cec5SDimitry Andric N->Number = -1; 134*0b57cec5SDimitry Andric } 135*0b57cec5SDimitry Andric 136*0b57cec5SDimitry Andric /// When we add an instruction to a basic block list, we update its parent 137*0b57cec5SDimitry Andric /// pointer and add its operands from reg use/def lists if appropriate. 138*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::addNodeToList(MachineInstr *N) { 139*0b57cec5SDimitry Andric assert(!N->getParent() && "machine instruction already in a basic block"); 140*0b57cec5SDimitry Andric N->setParent(Parent); 141*0b57cec5SDimitry Andric 142*0b57cec5SDimitry Andric // Add the instruction's register operands to their corresponding 143*0b57cec5SDimitry Andric // use/def lists. 144*0b57cec5SDimitry Andric MachineFunction *MF = Parent->getParent(); 145*0b57cec5SDimitry Andric N->AddRegOperandsToUseLists(MF->getRegInfo()); 146*0b57cec5SDimitry Andric MF->handleInsertion(*N); 147*0b57cec5SDimitry Andric } 148*0b57cec5SDimitry Andric 149*0b57cec5SDimitry Andric /// When we remove an instruction from a basic block list, we update its parent 150*0b57cec5SDimitry Andric /// pointer and remove its operands from reg use/def lists if appropriate. 151*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::removeNodeFromList(MachineInstr *N) { 152*0b57cec5SDimitry Andric assert(N->getParent() && "machine instruction not in a basic block"); 153*0b57cec5SDimitry Andric 154*0b57cec5SDimitry Andric // Remove from the use/def lists. 155*0b57cec5SDimitry Andric if (MachineFunction *MF = N->getMF()) { 156*0b57cec5SDimitry Andric MF->handleRemoval(*N); 157*0b57cec5SDimitry Andric N->RemoveRegOperandsFromUseLists(MF->getRegInfo()); 158*0b57cec5SDimitry Andric } 159*0b57cec5SDimitry Andric 160*0b57cec5SDimitry Andric N->setParent(nullptr); 161*0b57cec5SDimitry Andric } 162*0b57cec5SDimitry Andric 163*0b57cec5SDimitry Andric /// When moving a range of instructions from one MBB list to another, we need to 164*0b57cec5SDimitry Andric /// update the parent pointers and the use/def lists. 165*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::transferNodesFromList(ilist_traits &FromList, 166*0b57cec5SDimitry Andric instr_iterator First, 167*0b57cec5SDimitry Andric instr_iterator Last) { 168*0b57cec5SDimitry Andric assert(Parent->getParent() == FromList.Parent->getParent() && 169*0b57cec5SDimitry Andric "cannot transfer MachineInstrs between MachineFunctions"); 170*0b57cec5SDimitry Andric 171*0b57cec5SDimitry Andric // If it's within the same BB, there's nothing to do. 172*0b57cec5SDimitry Andric if (this == &FromList) 173*0b57cec5SDimitry Andric return; 174*0b57cec5SDimitry Andric 175*0b57cec5SDimitry Andric assert(Parent != FromList.Parent && "Two lists have the same parent?"); 176*0b57cec5SDimitry Andric 177*0b57cec5SDimitry Andric // If splicing between two blocks within the same function, just update the 178*0b57cec5SDimitry Andric // parent pointers. 179*0b57cec5SDimitry Andric for (; First != Last; ++First) 180*0b57cec5SDimitry Andric First->setParent(Parent); 181*0b57cec5SDimitry Andric } 182*0b57cec5SDimitry Andric 183*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::deleteNode(MachineInstr *MI) { 184*0b57cec5SDimitry Andric assert(!MI->getParent() && "MI is still in a block!"); 185*0b57cec5SDimitry Andric Parent->getParent()->DeleteMachineInstr(MI); 186*0b57cec5SDimitry Andric } 187*0b57cec5SDimitry Andric 188*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstNonPHI() { 189*0b57cec5SDimitry Andric instr_iterator I = instr_begin(), E = instr_end(); 190*0b57cec5SDimitry Andric while (I != E && I->isPHI()) 191*0b57cec5SDimitry Andric ++I; 192*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 193*0b57cec5SDimitry Andric "First non-phi MI cannot be inside a bundle!"); 194*0b57cec5SDimitry Andric return I; 195*0b57cec5SDimitry Andric } 196*0b57cec5SDimitry Andric 197*0b57cec5SDimitry Andric MachineBasicBlock::iterator 198*0b57cec5SDimitry Andric MachineBasicBlock::SkipPHIsAndLabels(MachineBasicBlock::iterator I) { 199*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 200*0b57cec5SDimitry Andric 201*0b57cec5SDimitry Andric iterator E = end(); 202*0b57cec5SDimitry Andric while (I != E && (I->isPHI() || I->isPosition() || 203*0b57cec5SDimitry Andric TII->isBasicBlockPrologue(*I))) 204*0b57cec5SDimitry Andric ++I; 205*0b57cec5SDimitry Andric // FIXME: This needs to change if we wish to bundle labels 206*0b57cec5SDimitry Andric // inside the bundle. 207*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 208*0b57cec5SDimitry Andric "First non-phi / non-label instruction is inside a bundle!"); 209*0b57cec5SDimitry Andric return I; 210*0b57cec5SDimitry Andric } 211*0b57cec5SDimitry Andric 212*0b57cec5SDimitry Andric MachineBasicBlock::iterator 213*0b57cec5SDimitry Andric MachineBasicBlock::SkipPHIsLabelsAndDebug(MachineBasicBlock::iterator I) { 214*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 215*0b57cec5SDimitry Andric 216*0b57cec5SDimitry Andric iterator E = end(); 217*0b57cec5SDimitry Andric while (I != E && (I->isPHI() || I->isPosition() || I->isDebugInstr() || 218*0b57cec5SDimitry Andric TII->isBasicBlockPrologue(*I))) 219*0b57cec5SDimitry Andric ++I; 220*0b57cec5SDimitry Andric // FIXME: This needs to change if we wish to bundle labels / dbg_values 221*0b57cec5SDimitry Andric // inside the bundle. 222*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 223*0b57cec5SDimitry Andric "First non-phi / non-label / non-debug " 224*0b57cec5SDimitry Andric "instruction is inside a bundle!"); 225*0b57cec5SDimitry Andric return I; 226*0b57cec5SDimitry Andric } 227*0b57cec5SDimitry Andric 228*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstTerminator() { 229*0b57cec5SDimitry Andric iterator B = begin(), E = end(), I = E; 230*0b57cec5SDimitry Andric while (I != B && ((--I)->isTerminator() || I->isDebugInstr())) 231*0b57cec5SDimitry Andric ; /*noop */ 232*0b57cec5SDimitry Andric while (I != E && !I->isTerminator()) 233*0b57cec5SDimitry Andric ++I; 234*0b57cec5SDimitry Andric return I; 235*0b57cec5SDimitry Andric } 236*0b57cec5SDimitry Andric 237*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator MachineBasicBlock::getFirstInstrTerminator() { 238*0b57cec5SDimitry Andric instr_iterator B = instr_begin(), E = instr_end(), I = E; 239*0b57cec5SDimitry Andric while (I != B && ((--I)->isTerminator() || I->isDebugInstr())) 240*0b57cec5SDimitry Andric ; /*noop */ 241*0b57cec5SDimitry Andric while (I != E && !I->isTerminator()) 242*0b57cec5SDimitry Andric ++I; 243*0b57cec5SDimitry Andric return I; 244*0b57cec5SDimitry Andric } 245*0b57cec5SDimitry Andric 246*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstNonDebugInstr() { 247*0b57cec5SDimitry Andric // Skip over begin-of-block dbg_value instructions. 248*0b57cec5SDimitry Andric return skipDebugInstructionsForward(begin(), end()); 249*0b57cec5SDimitry Andric } 250*0b57cec5SDimitry Andric 251*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getLastNonDebugInstr() { 252*0b57cec5SDimitry Andric // Skip over end-of-block dbg_value instructions. 253*0b57cec5SDimitry Andric instr_iterator B = instr_begin(), I = instr_end(); 254*0b57cec5SDimitry Andric while (I != B) { 255*0b57cec5SDimitry Andric --I; 256*0b57cec5SDimitry Andric // Return instruction that starts a bundle. 257*0b57cec5SDimitry Andric if (I->isDebugInstr() || I->isInsideBundle()) 258*0b57cec5SDimitry Andric continue; 259*0b57cec5SDimitry Andric return I; 260*0b57cec5SDimitry Andric } 261*0b57cec5SDimitry Andric // The block is all debug values. 262*0b57cec5SDimitry Andric return end(); 263*0b57cec5SDimitry Andric } 264*0b57cec5SDimitry Andric 265*0b57cec5SDimitry Andric bool MachineBasicBlock::hasEHPadSuccessor() const { 266*0b57cec5SDimitry Andric for (const_succ_iterator I = succ_begin(), E = succ_end(); I != E; ++I) 267*0b57cec5SDimitry Andric if ((*I)->isEHPad()) 268*0b57cec5SDimitry Andric return true; 269*0b57cec5SDimitry Andric return false; 270*0b57cec5SDimitry Andric } 271*0b57cec5SDimitry Andric 272e8d8bef9SDimitry Andric bool MachineBasicBlock::isEntryBlock() const { 273e8d8bef9SDimitry Andric return getParent()->begin() == getIterator(); 274e8d8bef9SDimitry Andric } 275e8d8bef9SDimitry Andric 276*0b57cec5SDimitry Andric #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 277*0b57cec5SDimitry Andric LLVM_DUMP_METHOD void MachineBasicBlock::dump() const { 278*0b57cec5SDimitry Andric print(dbgs()); 279*0b57cec5SDimitry Andric } 280*0b57cec5SDimitry Andric #endif 281*0b57cec5SDimitry Andric 2825ffd83dbSDimitry Andric bool MachineBasicBlock::mayHaveInlineAsmBr() const { 2835ffd83dbSDimitry Andric for (const MachineBasicBlock *Succ : successors()) { 2845ffd83dbSDimitry Andric if (Succ->isInlineAsmBrIndirectTarget()) 2855ffd83dbSDimitry Andric return true; 2865ffd83dbSDimitry Andric } 2875ffd83dbSDimitry Andric return false; 2885ffd83dbSDimitry Andric } 2895ffd83dbSDimitry Andric 290*0b57cec5SDimitry Andric bool MachineBasicBlock::isLegalToHoistInto() const { 2915ffd83dbSDimitry Andric if (isReturnBlock() || hasEHPadSuccessor() || mayHaveInlineAsmBr()) 292*0b57cec5SDimitry Andric return false; 293*0b57cec5SDimitry Andric return true; 294*0b57cec5SDimitry Andric } 295*0b57cec5SDimitry Andric 296*0b57cec5SDimitry Andric StringRef MachineBasicBlock::getName() const { 297*0b57cec5SDimitry Andric if (const BasicBlock *LBB = getBasicBlock()) 298*0b57cec5SDimitry Andric return LBB->getName(); 299*0b57cec5SDimitry Andric else 300*0b57cec5SDimitry Andric return StringRef("", 0); 301*0b57cec5SDimitry Andric } 302*0b57cec5SDimitry Andric 303*0b57cec5SDimitry Andric /// Return a hopefully unique identifier for this block. 304*0b57cec5SDimitry Andric std::string MachineBasicBlock::getFullName() const { 305*0b57cec5SDimitry Andric std::string Name; 306*0b57cec5SDimitry Andric if (getParent()) 307*0b57cec5SDimitry Andric Name = (getParent()->getName() + ":").str(); 308*0b57cec5SDimitry Andric if (getBasicBlock()) 309*0b57cec5SDimitry Andric Name += getBasicBlock()->getName(); 310*0b57cec5SDimitry Andric else 311*0b57cec5SDimitry Andric Name += ("BB" + Twine(getNumber())).str(); 312*0b57cec5SDimitry Andric return Name; 313*0b57cec5SDimitry Andric } 314*0b57cec5SDimitry Andric 315*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, const SlotIndexes *Indexes, 316*0b57cec5SDimitry Andric bool IsStandalone) const { 317*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 318*0b57cec5SDimitry Andric if (!MF) { 319*0b57cec5SDimitry Andric OS << "Can't print out MachineBasicBlock because parent MachineFunction" 320*0b57cec5SDimitry Andric << " is null\n"; 321*0b57cec5SDimitry Andric return; 322*0b57cec5SDimitry Andric } 323*0b57cec5SDimitry Andric const Function &F = MF->getFunction(); 324*0b57cec5SDimitry Andric const Module *M = F.getParent(); 325*0b57cec5SDimitry Andric ModuleSlotTracker MST(M); 326*0b57cec5SDimitry Andric MST.incorporateFunction(F); 327*0b57cec5SDimitry Andric print(OS, MST, Indexes, IsStandalone); 328*0b57cec5SDimitry Andric } 329*0b57cec5SDimitry Andric 330*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, ModuleSlotTracker &MST, 331*0b57cec5SDimitry Andric const SlotIndexes *Indexes, 332*0b57cec5SDimitry Andric bool IsStandalone) const { 333*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 334*0b57cec5SDimitry Andric if (!MF) { 335*0b57cec5SDimitry Andric OS << "Can't print out MachineBasicBlock because parent MachineFunction" 336*0b57cec5SDimitry Andric << " is null\n"; 337*0b57cec5SDimitry Andric return; 338*0b57cec5SDimitry Andric } 339*0b57cec5SDimitry Andric 3408bcb0991SDimitry Andric if (Indexes && PrintSlotIndexes) 341*0b57cec5SDimitry Andric OS << Indexes->getMBBStartIdx(this) << '\t'; 342*0b57cec5SDimitry Andric 343e8d8bef9SDimitry Andric printName(OS, PrintNameIr | PrintNameAttributes, &MST); 344*0b57cec5SDimitry Andric OS << ":\n"; 345*0b57cec5SDimitry Andric 346*0b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 347*0b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 348*0b57cec5SDimitry Andric const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo(); 349*0b57cec5SDimitry Andric bool HasLineAttributes = false; 350*0b57cec5SDimitry Andric 351*0b57cec5SDimitry Andric // Print the preds of this block according to the CFG. 352*0b57cec5SDimitry Andric if (!pred_empty() && IsStandalone) { 353*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 354*0b57cec5SDimitry Andric // Don't indent(2), align with previous line attributes. 355*0b57cec5SDimitry Andric OS << "; predecessors: "; 356e8d8bef9SDimitry Andric ListSeparator LS; 357e8d8bef9SDimitry Andric for (auto *Pred : predecessors()) 358e8d8bef9SDimitry Andric OS << LS << printMBBReference(*Pred); 359*0b57cec5SDimitry Andric OS << '\n'; 360*0b57cec5SDimitry Andric HasLineAttributes = true; 361*0b57cec5SDimitry Andric } 362*0b57cec5SDimitry Andric 363*0b57cec5SDimitry Andric if (!succ_empty()) { 364*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 365*0b57cec5SDimitry Andric // Print the successors 366*0b57cec5SDimitry Andric OS.indent(2) << "successors: "; 367e8d8bef9SDimitry Andric ListSeparator LS; 368*0b57cec5SDimitry Andric for (auto I = succ_begin(), E = succ_end(); I != E; ++I) { 369e8d8bef9SDimitry Andric OS << LS << printMBBReference(**I); 370*0b57cec5SDimitry Andric if (!Probs.empty()) 371*0b57cec5SDimitry Andric OS << '(' 372*0b57cec5SDimitry Andric << format("0x%08" PRIx32, getSuccProbability(I).getNumerator()) 373*0b57cec5SDimitry Andric << ')'; 374*0b57cec5SDimitry Andric } 375*0b57cec5SDimitry Andric if (!Probs.empty() && IsStandalone) { 376*0b57cec5SDimitry Andric // Print human readable probabilities as comments. 377*0b57cec5SDimitry Andric OS << "; "; 378e8d8bef9SDimitry Andric ListSeparator LS; 379*0b57cec5SDimitry Andric for (auto I = succ_begin(), E = succ_end(); I != E; ++I) { 380*0b57cec5SDimitry Andric const BranchProbability &BP = getSuccProbability(I); 381e8d8bef9SDimitry Andric OS << LS << printMBBReference(**I) << '(' 382*0b57cec5SDimitry Andric << format("%.2f%%", 383*0b57cec5SDimitry Andric rint(((double)BP.getNumerator() / BP.getDenominator()) * 384*0b57cec5SDimitry Andric 100.0 * 100.0) / 385*0b57cec5SDimitry Andric 100.0) 386*0b57cec5SDimitry Andric << ')'; 387*0b57cec5SDimitry Andric } 388*0b57cec5SDimitry Andric } 389*0b57cec5SDimitry Andric 390*0b57cec5SDimitry Andric OS << '\n'; 391*0b57cec5SDimitry Andric HasLineAttributes = true; 392*0b57cec5SDimitry Andric } 393*0b57cec5SDimitry Andric 394*0b57cec5SDimitry Andric if (!livein_empty() && MRI.tracksLiveness()) { 395*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 396*0b57cec5SDimitry Andric OS.indent(2) << "liveins: "; 397*0b57cec5SDimitry Andric 398e8d8bef9SDimitry Andric ListSeparator LS; 399*0b57cec5SDimitry Andric for (const auto &LI : liveins()) { 400e8d8bef9SDimitry Andric OS << LS << printReg(LI.PhysReg, TRI); 401*0b57cec5SDimitry Andric if (!LI.LaneMask.all()) 402*0b57cec5SDimitry Andric OS << ":0x" << PrintLaneMask(LI.LaneMask); 403*0b57cec5SDimitry Andric } 404*0b57cec5SDimitry Andric HasLineAttributes = true; 405*0b57cec5SDimitry Andric } 406*0b57cec5SDimitry Andric 407*0b57cec5SDimitry Andric if (HasLineAttributes) 408*0b57cec5SDimitry Andric OS << '\n'; 409*0b57cec5SDimitry Andric 410*0b57cec5SDimitry Andric bool IsInBundle = false; 411*0b57cec5SDimitry Andric for (const MachineInstr &MI : instrs()) { 4128bcb0991SDimitry Andric if (Indexes && PrintSlotIndexes) { 413*0b57cec5SDimitry Andric if (Indexes->hasIndex(MI)) 414*0b57cec5SDimitry Andric OS << Indexes->getInstructionIndex(MI); 415*0b57cec5SDimitry Andric OS << '\t'; 416*0b57cec5SDimitry Andric } 417*0b57cec5SDimitry Andric 418*0b57cec5SDimitry Andric if (IsInBundle && !MI.isInsideBundle()) { 419*0b57cec5SDimitry Andric OS.indent(2) << "}\n"; 420*0b57cec5SDimitry Andric IsInBundle = false; 421*0b57cec5SDimitry Andric } 422*0b57cec5SDimitry Andric 423*0b57cec5SDimitry Andric OS.indent(IsInBundle ? 4 : 2); 424*0b57cec5SDimitry Andric MI.print(OS, MST, IsStandalone, /*SkipOpers=*/false, /*SkipDebugLoc=*/false, 425*0b57cec5SDimitry Andric /*AddNewLine=*/false, &TII); 426*0b57cec5SDimitry Andric 427*0b57cec5SDimitry Andric if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) { 428*0b57cec5SDimitry Andric OS << " {"; 429*0b57cec5SDimitry Andric IsInBundle = true; 430*0b57cec5SDimitry Andric } 431*0b57cec5SDimitry Andric OS << '\n'; 432*0b57cec5SDimitry Andric } 433*0b57cec5SDimitry Andric 434*0b57cec5SDimitry Andric if (IsInBundle) 435*0b57cec5SDimitry Andric OS.indent(2) << "}\n"; 436*0b57cec5SDimitry Andric 437*0b57cec5SDimitry Andric if (IrrLoopHeaderWeight && IsStandalone) { 438*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 439*0b57cec5SDimitry Andric OS.indent(2) << "; Irreducible loop header weight: " 440*0b57cec5SDimitry Andric << IrrLoopHeaderWeight.getValue() << '\n'; 441*0b57cec5SDimitry Andric } 442*0b57cec5SDimitry Andric } 443*0b57cec5SDimitry Andric 444e8d8bef9SDimitry Andric /// Print the basic block's name as: 445e8d8bef9SDimitry Andric /// 446e8d8bef9SDimitry Andric /// bb.{number}[.{ir-name}] [(attributes...)] 447e8d8bef9SDimitry Andric /// 448e8d8bef9SDimitry Andric /// The {ir-name} is only printed when the \ref PrintNameIr flag is passed 449e8d8bef9SDimitry Andric /// (which is the default). If the IR block has no name, it is identified 450e8d8bef9SDimitry Andric /// numerically using the attribute syntax as "(%ir-block.{ir-slot})". 451e8d8bef9SDimitry Andric /// 452e8d8bef9SDimitry Andric /// When the \ref PrintNameAttributes flag is passed, additional attributes 453e8d8bef9SDimitry Andric /// of the block are printed when set. 454e8d8bef9SDimitry Andric /// 455e8d8bef9SDimitry Andric /// \param printNameFlags Combination of \ref PrintNameFlag flags indicating 456e8d8bef9SDimitry Andric /// the parts to print. 457e8d8bef9SDimitry Andric /// \param moduleSlotTracker Optional ModuleSlotTracker. This method will 458e8d8bef9SDimitry Andric /// incorporate its own tracker when necessary to 459e8d8bef9SDimitry Andric /// determine the block's IR name. 460e8d8bef9SDimitry Andric void MachineBasicBlock::printName(raw_ostream &os, unsigned printNameFlags, 461e8d8bef9SDimitry Andric ModuleSlotTracker *moduleSlotTracker) const { 462e8d8bef9SDimitry Andric os << "bb." << getNumber(); 463e8d8bef9SDimitry Andric bool hasAttributes = false; 464e8d8bef9SDimitry Andric 465e8d8bef9SDimitry Andric if (printNameFlags & PrintNameIr) { 466e8d8bef9SDimitry Andric if (const auto *bb = getBasicBlock()) { 467e8d8bef9SDimitry Andric if (bb->hasName()) { 468e8d8bef9SDimitry Andric os << '.' << bb->getName(); 469e8d8bef9SDimitry Andric } else { 470e8d8bef9SDimitry Andric hasAttributes = true; 471e8d8bef9SDimitry Andric os << " ("; 472e8d8bef9SDimitry Andric 473e8d8bef9SDimitry Andric int slot = -1; 474e8d8bef9SDimitry Andric 475e8d8bef9SDimitry Andric if (moduleSlotTracker) { 476e8d8bef9SDimitry Andric slot = moduleSlotTracker->getLocalSlot(bb); 477e8d8bef9SDimitry Andric } else if (bb->getParent()) { 478e8d8bef9SDimitry Andric ModuleSlotTracker tmpTracker(bb->getModule(), false); 479e8d8bef9SDimitry Andric tmpTracker.incorporateFunction(*bb->getParent()); 480e8d8bef9SDimitry Andric slot = tmpTracker.getLocalSlot(bb); 481e8d8bef9SDimitry Andric } 482e8d8bef9SDimitry Andric 483e8d8bef9SDimitry Andric if (slot == -1) 484e8d8bef9SDimitry Andric os << "<ir-block badref>"; 485e8d8bef9SDimitry Andric else 486e8d8bef9SDimitry Andric os << (Twine("%ir-block.") + Twine(slot)).str(); 487e8d8bef9SDimitry Andric } 488e8d8bef9SDimitry Andric } 489e8d8bef9SDimitry Andric } 490e8d8bef9SDimitry Andric 491e8d8bef9SDimitry Andric if (printNameFlags & PrintNameAttributes) { 492e8d8bef9SDimitry Andric if (hasAddressTaken()) { 493e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 494e8d8bef9SDimitry Andric os << "address-taken"; 495e8d8bef9SDimitry Andric hasAttributes = true; 496e8d8bef9SDimitry Andric } 497e8d8bef9SDimitry Andric if (isEHPad()) { 498e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 499e8d8bef9SDimitry Andric os << "landing-pad"; 500e8d8bef9SDimitry Andric hasAttributes = true; 501e8d8bef9SDimitry Andric } 502e8d8bef9SDimitry Andric if (isEHFuncletEntry()) { 503e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 504e8d8bef9SDimitry Andric os << "ehfunclet-entry"; 505e8d8bef9SDimitry Andric hasAttributes = true; 506e8d8bef9SDimitry Andric } 507e8d8bef9SDimitry Andric if (getAlignment() != Align(1)) { 508e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 509e8d8bef9SDimitry Andric os << "align " << getAlignment().value(); 510e8d8bef9SDimitry Andric hasAttributes = true; 511e8d8bef9SDimitry Andric } 512e8d8bef9SDimitry Andric if (getSectionID() != MBBSectionID(0)) { 513e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 514e8d8bef9SDimitry Andric os << "bbsections "; 515e8d8bef9SDimitry Andric switch (getSectionID().Type) { 516e8d8bef9SDimitry Andric case MBBSectionID::SectionType::Exception: 517e8d8bef9SDimitry Andric os << "Exception"; 518e8d8bef9SDimitry Andric break; 519e8d8bef9SDimitry Andric case MBBSectionID::SectionType::Cold: 520e8d8bef9SDimitry Andric os << "Cold"; 521e8d8bef9SDimitry Andric break; 522e8d8bef9SDimitry Andric default: 523e8d8bef9SDimitry Andric os << getSectionID().Number; 524e8d8bef9SDimitry Andric } 525e8d8bef9SDimitry Andric hasAttributes = true; 526e8d8bef9SDimitry Andric } 527e8d8bef9SDimitry Andric } 528e8d8bef9SDimitry Andric 529e8d8bef9SDimitry Andric if (hasAttributes) 530e8d8bef9SDimitry Andric os << ')'; 531e8d8bef9SDimitry Andric } 532e8d8bef9SDimitry Andric 533*0b57cec5SDimitry Andric void MachineBasicBlock::printAsOperand(raw_ostream &OS, 534*0b57cec5SDimitry Andric bool /*PrintType*/) const { 535e8d8bef9SDimitry Andric OS << '%'; 536e8d8bef9SDimitry Andric printName(OS, 0); 537*0b57cec5SDimitry Andric } 538*0b57cec5SDimitry Andric 539*0b57cec5SDimitry Andric void MachineBasicBlock::removeLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) { 540*0b57cec5SDimitry Andric LiveInVector::iterator I = find_if( 541*0b57cec5SDimitry Andric LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; }); 542*0b57cec5SDimitry Andric if (I == LiveIns.end()) 543*0b57cec5SDimitry Andric return; 544*0b57cec5SDimitry Andric 545*0b57cec5SDimitry Andric I->LaneMask &= ~LaneMask; 546*0b57cec5SDimitry Andric if (I->LaneMask.none()) 547*0b57cec5SDimitry Andric LiveIns.erase(I); 548*0b57cec5SDimitry Andric } 549*0b57cec5SDimitry Andric 550*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator 551*0b57cec5SDimitry Andric MachineBasicBlock::removeLiveIn(MachineBasicBlock::livein_iterator I) { 552*0b57cec5SDimitry Andric // Get non-const version of iterator. 553*0b57cec5SDimitry Andric LiveInVector::iterator LI = LiveIns.begin() + (I - LiveIns.begin()); 554*0b57cec5SDimitry Andric return LiveIns.erase(LI); 555*0b57cec5SDimitry Andric } 556*0b57cec5SDimitry Andric 557*0b57cec5SDimitry Andric bool MachineBasicBlock::isLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) const { 558*0b57cec5SDimitry Andric livein_iterator I = find_if( 559*0b57cec5SDimitry Andric LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; }); 560*0b57cec5SDimitry Andric return I != livein_end() && (I->LaneMask & LaneMask).any(); 561*0b57cec5SDimitry Andric } 562*0b57cec5SDimitry Andric 563*0b57cec5SDimitry Andric void MachineBasicBlock::sortUniqueLiveIns() { 564*0b57cec5SDimitry Andric llvm::sort(LiveIns, 565*0b57cec5SDimitry Andric [](const RegisterMaskPair &LI0, const RegisterMaskPair &LI1) { 566*0b57cec5SDimitry Andric return LI0.PhysReg < LI1.PhysReg; 567*0b57cec5SDimitry Andric }); 568*0b57cec5SDimitry Andric // Liveins are sorted by physreg now we can merge their lanemasks. 569*0b57cec5SDimitry Andric LiveInVector::const_iterator I = LiveIns.begin(); 570*0b57cec5SDimitry Andric LiveInVector::const_iterator J; 571*0b57cec5SDimitry Andric LiveInVector::iterator Out = LiveIns.begin(); 572*0b57cec5SDimitry Andric for (; I != LiveIns.end(); ++Out, I = J) { 5735ffd83dbSDimitry Andric MCRegister PhysReg = I->PhysReg; 574*0b57cec5SDimitry Andric LaneBitmask LaneMask = I->LaneMask; 575*0b57cec5SDimitry Andric for (J = std::next(I); J != LiveIns.end() && J->PhysReg == PhysReg; ++J) 576*0b57cec5SDimitry Andric LaneMask |= J->LaneMask; 577*0b57cec5SDimitry Andric Out->PhysReg = PhysReg; 578*0b57cec5SDimitry Andric Out->LaneMask = LaneMask; 579*0b57cec5SDimitry Andric } 580*0b57cec5SDimitry Andric LiveIns.erase(Out, LiveIns.end()); 581*0b57cec5SDimitry Andric } 582*0b57cec5SDimitry Andric 5835ffd83dbSDimitry Andric Register 5848bcb0991SDimitry Andric MachineBasicBlock::addLiveIn(MCRegister PhysReg, const TargetRegisterClass *RC) { 585*0b57cec5SDimitry Andric assert(getParent() && "MBB must be inserted in function"); 586e8d8bef9SDimitry Andric assert(Register::isPhysicalRegister(PhysReg) && "Expected physreg"); 587*0b57cec5SDimitry Andric assert(RC && "Register class is required"); 588*0b57cec5SDimitry Andric assert((isEHPad() || this == &getParent()->front()) && 589*0b57cec5SDimitry Andric "Only the entry block and landing pads can have physreg live ins"); 590*0b57cec5SDimitry Andric 591*0b57cec5SDimitry Andric bool LiveIn = isLiveIn(PhysReg); 592*0b57cec5SDimitry Andric iterator I = SkipPHIsAndLabels(begin()), E = end(); 593*0b57cec5SDimitry Andric MachineRegisterInfo &MRI = getParent()->getRegInfo(); 594*0b57cec5SDimitry Andric const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo(); 595*0b57cec5SDimitry Andric 596*0b57cec5SDimitry Andric // Look for an existing copy. 597*0b57cec5SDimitry Andric if (LiveIn) 598*0b57cec5SDimitry Andric for (;I != E && I->isCopy(); ++I) 599*0b57cec5SDimitry Andric if (I->getOperand(1).getReg() == PhysReg) { 6008bcb0991SDimitry Andric Register VirtReg = I->getOperand(0).getReg(); 601*0b57cec5SDimitry Andric if (!MRI.constrainRegClass(VirtReg, RC)) 602*0b57cec5SDimitry Andric llvm_unreachable("Incompatible live-in register class."); 603*0b57cec5SDimitry Andric return VirtReg; 604*0b57cec5SDimitry Andric } 605*0b57cec5SDimitry Andric 606*0b57cec5SDimitry Andric // No luck, create a virtual register. 6078bcb0991SDimitry Andric Register VirtReg = MRI.createVirtualRegister(RC); 608*0b57cec5SDimitry Andric BuildMI(*this, I, DebugLoc(), TII.get(TargetOpcode::COPY), VirtReg) 609*0b57cec5SDimitry Andric .addReg(PhysReg, RegState::Kill); 610*0b57cec5SDimitry Andric if (!LiveIn) 611*0b57cec5SDimitry Andric addLiveIn(PhysReg); 612*0b57cec5SDimitry Andric return VirtReg; 613*0b57cec5SDimitry Andric } 614*0b57cec5SDimitry Andric 615*0b57cec5SDimitry Andric void MachineBasicBlock::moveBefore(MachineBasicBlock *NewAfter) { 616*0b57cec5SDimitry Andric getParent()->splice(NewAfter->getIterator(), getIterator()); 617*0b57cec5SDimitry Andric } 618*0b57cec5SDimitry Andric 619*0b57cec5SDimitry Andric void MachineBasicBlock::moveAfter(MachineBasicBlock *NewBefore) { 620*0b57cec5SDimitry Andric getParent()->splice(++NewBefore->getIterator(), getIterator()); 621*0b57cec5SDimitry Andric } 622*0b57cec5SDimitry Andric 6235ffd83dbSDimitry Andric void MachineBasicBlock::updateTerminator( 6245ffd83dbSDimitry Andric MachineBasicBlock *PreviousLayoutSuccessor) { 6255ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Updating terminators on " << printMBBReference(*this) 6265ffd83dbSDimitry Andric << "\n"); 6275ffd83dbSDimitry Andric 628*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 629*0b57cec5SDimitry Andric // A block with no successors has no concerns with fall-through edges. 630*0b57cec5SDimitry Andric if (this->succ_empty()) 631*0b57cec5SDimitry Andric return; 632*0b57cec5SDimitry Andric 633*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 634*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 635*0b57cec5SDimitry Andric DebugLoc DL = findBranchDebugLoc(); 636*0b57cec5SDimitry Andric bool B = TII->analyzeBranch(*this, TBB, FBB, Cond); 637*0b57cec5SDimitry Andric (void) B; 638*0b57cec5SDimitry Andric assert(!B && "UpdateTerminators requires analyzable predecessors!"); 639*0b57cec5SDimitry Andric if (Cond.empty()) { 640*0b57cec5SDimitry Andric if (TBB) { 641*0b57cec5SDimitry Andric // The block has an unconditional branch. If its successor is now its 642*0b57cec5SDimitry Andric // layout successor, delete the branch. 643*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) 644*0b57cec5SDimitry Andric TII->removeBranch(*this); 645*0b57cec5SDimitry Andric } else { 6465ffd83dbSDimitry Andric // The block has an unconditional fallthrough, or the end of the block is 6475ffd83dbSDimitry Andric // unreachable. 648*0b57cec5SDimitry Andric 6495ffd83dbSDimitry Andric // Unfortunately, whether the end of the block is unreachable is not 6505ffd83dbSDimitry Andric // immediately obvious; we must fall back to checking the successor list, 6515ffd83dbSDimitry Andric // and assuming that if the passed in block is in the succesor list and 6525ffd83dbSDimitry Andric // not an EHPad, it must be the intended target. 6535ffd83dbSDimitry Andric if (!PreviousLayoutSuccessor || !isSuccessor(PreviousLayoutSuccessor) || 6545ffd83dbSDimitry Andric PreviousLayoutSuccessor->isEHPad()) 655*0b57cec5SDimitry Andric return; 656*0b57cec5SDimitry Andric 6575ffd83dbSDimitry Andric // If the unconditional successor block is not the current layout 6585ffd83dbSDimitry Andric // successor, insert a branch to jump to it. 6595ffd83dbSDimitry Andric if (!isLayoutSuccessor(PreviousLayoutSuccessor)) 6605ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 661*0b57cec5SDimitry Andric } 662*0b57cec5SDimitry Andric return; 663*0b57cec5SDimitry Andric } 664*0b57cec5SDimitry Andric 665*0b57cec5SDimitry Andric if (FBB) { 666*0b57cec5SDimitry Andric // The block has a non-fallthrough conditional branch. If one of its 667*0b57cec5SDimitry Andric // successors is its layout successor, rewrite it to a fallthrough 668*0b57cec5SDimitry Andric // conditional branch. 669*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) { 670*0b57cec5SDimitry Andric if (TII->reverseBranchCondition(Cond)) 671*0b57cec5SDimitry Andric return; 672*0b57cec5SDimitry Andric TII->removeBranch(*this); 673*0b57cec5SDimitry Andric TII->insertBranch(*this, FBB, nullptr, Cond, DL); 674*0b57cec5SDimitry Andric } else if (isLayoutSuccessor(FBB)) { 675*0b57cec5SDimitry Andric TII->removeBranch(*this); 676*0b57cec5SDimitry Andric TII->insertBranch(*this, TBB, nullptr, Cond, DL); 677*0b57cec5SDimitry Andric } 678*0b57cec5SDimitry Andric return; 679*0b57cec5SDimitry Andric } 680*0b57cec5SDimitry Andric 6815ffd83dbSDimitry Andric // We now know we're going to fallthrough to PreviousLayoutSuccessor. 6825ffd83dbSDimitry Andric assert(PreviousLayoutSuccessor); 6835ffd83dbSDimitry Andric assert(!PreviousLayoutSuccessor->isEHPad()); 6845ffd83dbSDimitry Andric assert(isSuccessor(PreviousLayoutSuccessor)); 685*0b57cec5SDimitry Andric 6865ffd83dbSDimitry Andric if (PreviousLayoutSuccessor == TBB) { 6875ffd83dbSDimitry Andric // We had a fallthrough to the same basic block as the conditional jump 6885ffd83dbSDimitry Andric // targets. Remove the conditional jump, leaving an unconditional 6895ffd83dbSDimitry Andric // fallthrough or an unconditional jump. 690*0b57cec5SDimitry Andric TII->removeBranch(*this); 6915ffd83dbSDimitry Andric if (!isLayoutSuccessor(TBB)) { 692*0b57cec5SDimitry Andric Cond.clear(); 693*0b57cec5SDimitry Andric TII->insertBranch(*this, TBB, nullptr, Cond, DL); 6945ffd83dbSDimitry Andric } 695*0b57cec5SDimitry Andric return; 696*0b57cec5SDimitry Andric } 697*0b57cec5SDimitry Andric 698*0b57cec5SDimitry Andric // The block has a fallthrough conditional branch. 699*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) { 700*0b57cec5SDimitry Andric if (TII->reverseBranchCondition(Cond)) { 701*0b57cec5SDimitry Andric // We can't reverse the condition, add an unconditional branch. 702*0b57cec5SDimitry Andric Cond.clear(); 7035ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 704*0b57cec5SDimitry Andric return; 705*0b57cec5SDimitry Andric } 706*0b57cec5SDimitry Andric TII->removeBranch(*this); 7075ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 7085ffd83dbSDimitry Andric } else if (!isLayoutSuccessor(PreviousLayoutSuccessor)) { 709*0b57cec5SDimitry Andric TII->removeBranch(*this); 7105ffd83dbSDimitry Andric TII->insertBranch(*this, TBB, PreviousLayoutSuccessor, Cond, DL); 711*0b57cec5SDimitry Andric } 712*0b57cec5SDimitry Andric } 713*0b57cec5SDimitry Andric 714*0b57cec5SDimitry Andric void MachineBasicBlock::validateSuccProbs() const { 715*0b57cec5SDimitry Andric #ifndef NDEBUG 716*0b57cec5SDimitry Andric int64_t Sum = 0; 717*0b57cec5SDimitry Andric for (auto Prob : Probs) 718*0b57cec5SDimitry Andric Sum += Prob.getNumerator(); 719*0b57cec5SDimitry Andric // Due to precision issue, we assume that the sum of probabilities is one if 720*0b57cec5SDimitry Andric // the difference between the sum of their numerators and the denominator is 721*0b57cec5SDimitry Andric // no greater than the number of successors. 722*0b57cec5SDimitry Andric assert((uint64_t)std::abs(Sum - BranchProbability::getDenominator()) <= 723*0b57cec5SDimitry Andric Probs.size() && 724*0b57cec5SDimitry Andric "The sum of successors's probabilities exceeds one."); 725*0b57cec5SDimitry Andric #endif // NDEBUG 726*0b57cec5SDimitry Andric } 727*0b57cec5SDimitry Andric 728*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessor(MachineBasicBlock *Succ, 729*0b57cec5SDimitry Andric BranchProbability Prob) { 730*0b57cec5SDimitry Andric // Probability list is either empty (if successor list isn't empty, this means 731*0b57cec5SDimitry Andric // disabled optimization) or has the same size as successor list. 732*0b57cec5SDimitry Andric if (!(Probs.empty() && !Successors.empty())) 733*0b57cec5SDimitry Andric Probs.push_back(Prob); 734*0b57cec5SDimitry Andric Successors.push_back(Succ); 735*0b57cec5SDimitry Andric Succ->addPredecessor(this); 736*0b57cec5SDimitry Andric } 737*0b57cec5SDimitry Andric 738*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessorWithoutProb(MachineBasicBlock *Succ) { 739*0b57cec5SDimitry Andric // We need to make sure probability list is either empty or has the same size 740*0b57cec5SDimitry Andric // of successor list. When this function is called, we can safely delete all 741*0b57cec5SDimitry Andric // probability in the list. 742*0b57cec5SDimitry Andric Probs.clear(); 743*0b57cec5SDimitry Andric Successors.push_back(Succ); 744*0b57cec5SDimitry Andric Succ->addPredecessor(this); 745*0b57cec5SDimitry Andric } 746*0b57cec5SDimitry Andric 747*0b57cec5SDimitry Andric void MachineBasicBlock::splitSuccessor(MachineBasicBlock *Old, 748*0b57cec5SDimitry Andric MachineBasicBlock *New, 749*0b57cec5SDimitry Andric bool NormalizeSuccProbs) { 750*0b57cec5SDimitry Andric succ_iterator OldI = llvm::find(successors(), Old); 751*0b57cec5SDimitry Andric assert(OldI != succ_end() && "Old is not a successor of this block!"); 752e8d8bef9SDimitry Andric assert(!llvm::is_contained(successors(), New) && 753*0b57cec5SDimitry Andric "New is already a successor of this block!"); 754*0b57cec5SDimitry Andric 755*0b57cec5SDimitry Andric // Add a new successor with equal probability as the original one. Note 756*0b57cec5SDimitry Andric // that we directly copy the probability using the iterator rather than 757*0b57cec5SDimitry Andric // getting a potentially synthetic probability computed when unknown. This 758*0b57cec5SDimitry Andric // preserves the probabilities as-is and then we can renormalize them and 759*0b57cec5SDimitry Andric // query them effectively afterward. 760*0b57cec5SDimitry Andric addSuccessor(New, Probs.empty() ? BranchProbability::getUnknown() 761*0b57cec5SDimitry Andric : *getProbabilityIterator(OldI)); 762*0b57cec5SDimitry Andric if (NormalizeSuccProbs) 763*0b57cec5SDimitry Andric normalizeSuccProbs(); 764*0b57cec5SDimitry Andric } 765*0b57cec5SDimitry Andric 766*0b57cec5SDimitry Andric void MachineBasicBlock::removeSuccessor(MachineBasicBlock *Succ, 767*0b57cec5SDimitry Andric bool NormalizeSuccProbs) { 768*0b57cec5SDimitry Andric succ_iterator I = find(Successors, Succ); 769*0b57cec5SDimitry Andric removeSuccessor(I, NormalizeSuccProbs); 770*0b57cec5SDimitry Andric } 771*0b57cec5SDimitry Andric 772*0b57cec5SDimitry Andric MachineBasicBlock::succ_iterator 773*0b57cec5SDimitry Andric MachineBasicBlock::removeSuccessor(succ_iterator I, bool NormalizeSuccProbs) { 774*0b57cec5SDimitry Andric assert(I != Successors.end() && "Not a current successor!"); 775*0b57cec5SDimitry Andric 776*0b57cec5SDimitry Andric // If probability list is empty it means we don't use it (disabled 777*0b57cec5SDimitry Andric // optimization). 778*0b57cec5SDimitry Andric if (!Probs.empty()) { 779*0b57cec5SDimitry Andric probability_iterator WI = getProbabilityIterator(I); 780*0b57cec5SDimitry Andric Probs.erase(WI); 781*0b57cec5SDimitry Andric if (NormalizeSuccProbs) 782*0b57cec5SDimitry Andric normalizeSuccProbs(); 783*0b57cec5SDimitry Andric } 784*0b57cec5SDimitry Andric 785*0b57cec5SDimitry Andric (*I)->removePredecessor(this); 786*0b57cec5SDimitry Andric return Successors.erase(I); 787*0b57cec5SDimitry Andric } 788*0b57cec5SDimitry Andric 789*0b57cec5SDimitry Andric void MachineBasicBlock::replaceSuccessor(MachineBasicBlock *Old, 790*0b57cec5SDimitry Andric MachineBasicBlock *New) { 791*0b57cec5SDimitry Andric if (Old == New) 792*0b57cec5SDimitry Andric return; 793*0b57cec5SDimitry Andric 794*0b57cec5SDimitry Andric succ_iterator E = succ_end(); 795*0b57cec5SDimitry Andric succ_iterator NewI = E; 796*0b57cec5SDimitry Andric succ_iterator OldI = E; 797*0b57cec5SDimitry Andric for (succ_iterator I = succ_begin(); I != E; ++I) { 798*0b57cec5SDimitry Andric if (*I == Old) { 799*0b57cec5SDimitry Andric OldI = I; 800*0b57cec5SDimitry Andric if (NewI != E) 801*0b57cec5SDimitry Andric break; 802*0b57cec5SDimitry Andric } 803*0b57cec5SDimitry Andric if (*I == New) { 804*0b57cec5SDimitry Andric NewI = I; 805*0b57cec5SDimitry Andric if (OldI != E) 806*0b57cec5SDimitry Andric break; 807*0b57cec5SDimitry Andric } 808*0b57cec5SDimitry Andric } 809*0b57cec5SDimitry Andric assert(OldI != E && "Old is not a successor of this block"); 810*0b57cec5SDimitry Andric 811*0b57cec5SDimitry Andric // If New isn't already a successor, let it take Old's place. 812*0b57cec5SDimitry Andric if (NewI == E) { 813*0b57cec5SDimitry Andric Old->removePredecessor(this); 814*0b57cec5SDimitry Andric New->addPredecessor(this); 815*0b57cec5SDimitry Andric *OldI = New; 816*0b57cec5SDimitry Andric return; 817*0b57cec5SDimitry Andric } 818*0b57cec5SDimitry Andric 819*0b57cec5SDimitry Andric // New is already a successor. 820*0b57cec5SDimitry Andric // Update its probability instead of adding a duplicate edge. 821*0b57cec5SDimitry Andric if (!Probs.empty()) { 822*0b57cec5SDimitry Andric auto ProbIter = getProbabilityIterator(NewI); 823*0b57cec5SDimitry Andric if (!ProbIter->isUnknown()) 824*0b57cec5SDimitry Andric *ProbIter += *getProbabilityIterator(OldI); 825*0b57cec5SDimitry Andric } 826*0b57cec5SDimitry Andric removeSuccessor(OldI); 827*0b57cec5SDimitry Andric } 828*0b57cec5SDimitry Andric 829*0b57cec5SDimitry Andric void MachineBasicBlock::copySuccessor(MachineBasicBlock *Orig, 830*0b57cec5SDimitry Andric succ_iterator I) { 831e8d8bef9SDimitry Andric if (!Orig->Probs.empty()) 832*0b57cec5SDimitry Andric addSuccessor(*I, Orig->getSuccProbability(I)); 833*0b57cec5SDimitry Andric else 834*0b57cec5SDimitry Andric addSuccessorWithoutProb(*I); 835*0b57cec5SDimitry Andric } 836*0b57cec5SDimitry Andric 837*0b57cec5SDimitry Andric void MachineBasicBlock::addPredecessor(MachineBasicBlock *Pred) { 838*0b57cec5SDimitry Andric Predecessors.push_back(Pred); 839*0b57cec5SDimitry Andric } 840*0b57cec5SDimitry Andric 841*0b57cec5SDimitry Andric void MachineBasicBlock::removePredecessor(MachineBasicBlock *Pred) { 842*0b57cec5SDimitry Andric pred_iterator I = find(Predecessors, Pred); 843*0b57cec5SDimitry Andric assert(I != Predecessors.end() && "Pred is not a predecessor of this block!"); 844*0b57cec5SDimitry Andric Predecessors.erase(I); 845*0b57cec5SDimitry Andric } 846*0b57cec5SDimitry Andric 847*0b57cec5SDimitry Andric void MachineBasicBlock::transferSuccessors(MachineBasicBlock *FromMBB) { 848*0b57cec5SDimitry Andric if (this == FromMBB) 849*0b57cec5SDimitry Andric return; 850*0b57cec5SDimitry Andric 851*0b57cec5SDimitry Andric while (!FromMBB->succ_empty()) { 852*0b57cec5SDimitry Andric MachineBasicBlock *Succ = *FromMBB->succ_begin(); 853*0b57cec5SDimitry Andric 8548bcb0991SDimitry Andric // If probability list is empty it means we don't use it (disabled 8558bcb0991SDimitry Andric // optimization). 856*0b57cec5SDimitry Andric if (!FromMBB->Probs.empty()) { 857*0b57cec5SDimitry Andric auto Prob = *FromMBB->Probs.begin(); 858*0b57cec5SDimitry Andric addSuccessor(Succ, Prob); 859*0b57cec5SDimitry Andric } else 860*0b57cec5SDimitry Andric addSuccessorWithoutProb(Succ); 861*0b57cec5SDimitry Andric 862*0b57cec5SDimitry Andric FromMBB->removeSuccessor(Succ); 863*0b57cec5SDimitry Andric } 864*0b57cec5SDimitry Andric } 865*0b57cec5SDimitry Andric 866*0b57cec5SDimitry Andric void 867*0b57cec5SDimitry Andric MachineBasicBlock::transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB) { 868*0b57cec5SDimitry Andric if (this == FromMBB) 869*0b57cec5SDimitry Andric return; 870*0b57cec5SDimitry Andric 871*0b57cec5SDimitry Andric while (!FromMBB->succ_empty()) { 872*0b57cec5SDimitry Andric MachineBasicBlock *Succ = *FromMBB->succ_begin(); 873*0b57cec5SDimitry Andric if (!FromMBB->Probs.empty()) { 874*0b57cec5SDimitry Andric auto Prob = *FromMBB->Probs.begin(); 875*0b57cec5SDimitry Andric addSuccessor(Succ, Prob); 876*0b57cec5SDimitry Andric } else 877*0b57cec5SDimitry Andric addSuccessorWithoutProb(Succ); 878*0b57cec5SDimitry Andric FromMBB->removeSuccessor(Succ); 879*0b57cec5SDimitry Andric 880*0b57cec5SDimitry Andric // Fix up any PHI nodes in the successor. 8818bcb0991SDimitry Andric Succ->replacePhiUsesWith(FromMBB, this); 882*0b57cec5SDimitry Andric } 883*0b57cec5SDimitry Andric normalizeSuccProbs(); 884*0b57cec5SDimitry Andric } 885*0b57cec5SDimitry Andric 886*0b57cec5SDimitry Andric bool MachineBasicBlock::isPredecessor(const MachineBasicBlock *MBB) const { 887*0b57cec5SDimitry Andric return is_contained(predecessors(), MBB); 888*0b57cec5SDimitry Andric } 889*0b57cec5SDimitry Andric 890*0b57cec5SDimitry Andric bool MachineBasicBlock::isSuccessor(const MachineBasicBlock *MBB) const { 891*0b57cec5SDimitry Andric return is_contained(successors(), MBB); 892*0b57cec5SDimitry Andric } 893*0b57cec5SDimitry Andric 894*0b57cec5SDimitry Andric bool MachineBasicBlock::isLayoutSuccessor(const MachineBasicBlock *MBB) const { 895*0b57cec5SDimitry Andric MachineFunction::const_iterator I(this); 896*0b57cec5SDimitry Andric return std::next(I) == MachineFunction::const_iterator(MBB); 897*0b57cec5SDimitry Andric } 898*0b57cec5SDimitry Andric 899*0b57cec5SDimitry Andric MachineBasicBlock *MachineBasicBlock::getFallThrough() { 900*0b57cec5SDimitry Andric MachineFunction::iterator Fallthrough = getIterator(); 901*0b57cec5SDimitry Andric ++Fallthrough; 902*0b57cec5SDimitry Andric // If FallthroughBlock is off the end of the function, it can't fall through. 903*0b57cec5SDimitry Andric if (Fallthrough == getParent()->end()) 904*0b57cec5SDimitry Andric return nullptr; 905*0b57cec5SDimitry Andric 906*0b57cec5SDimitry Andric // If FallthroughBlock isn't a successor, no fallthrough is possible. 907*0b57cec5SDimitry Andric if (!isSuccessor(&*Fallthrough)) 908*0b57cec5SDimitry Andric return nullptr; 909*0b57cec5SDimitry Andric 910*0b57cec5SDimitry Andric // Analyze the branches, if any, at the end of the block. 911*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 912*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 913*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 914*0b57cec5SDimitry Andric if (TII->analyzeBranch(*this, TBB, FBB, Cond)) { 915*0b57cec5SDimitry Andric // If we couldn't analyze the branch, examine the last instruction. 916*0b57cec5SDimitry Andric // If the block doesn't end in a known control barrier, assume fallthrough 917*0b57cec5SDimitry Andric // is possible. The isPredicated check is needed because this code can be 918*0b57cec5SDimitry Andric // called during IfConversion, where an instruction which is normally a 919*0b57cec5SDimitry Andric // Barrier is predicated and thus no longer an actual control barrier. 920*0b57cec5SDimitry Andric return (empty() || !back().isBarrier() || TII->isPredicated(back())) 921*0b57cec5SDimitry Andric ? &*Fallthrough 922*0b57cec5SDimitry Andric : nullptr; 923*0b57cec5SDimitry Andric } 924*0b57cec5SDimitry Andric 925*0b57cec5SDimitry Andric // If there is no branch, control always falls through. 926*0b57cec5SDimitry Andric if (!TBB) return &*Fallthrough; 927*0b57cec5SDimitry Andric 928*0b57cec5SDimitry Andric // If there is some explicit branch to the fallthrough block, it can obviously 929*0b57cec5SDimitry Andric // reach, even though the branch should get folded to fall through implicitly. 930*0b57cec5SDimitry Andric if (MachineFunction::iterator(TBB) == Fallthrough || 931*0b57cec5SDimitry Andric MachineFunction::iterator(FBB) == Fallthrough) 932*0b57cec5SDimitry Andric return &*Fallthrough; 933*0b57cec5SDimitry Andric 934*0b57cec5SDimitry Andric // If it's an unconditional branch to some block not the fall through, it 935*0b57cec5SDimitry Andric // doesn't fall through. 936*0b57cec5SDimitry Andric if (Cond.empty()) return nullptr; 937*0b57cec5SDimitry Andric 938*0b57cec5SDimitry Andric // Otherwise, if it is conditional and has no explicit false block, it falls 939*0b57cec5SDimitry Andric // through. 940*0b57cec5SDimitry Andric return (FBB == nullptr) ? &*Fallthrough : nullptr; 941*0b57cec5SDimitry Andric } 942*0b57cec5SDimitry Andric 943*0b57cec5SDimitry Andric bool MachineBasicBlock::canFallThrough() { 944*0b57cec5SDimitry Andric return getFallThrough() != nullptr; 945*0b57cec5SDimitry Andric } 946*0b57cec5SDimitry Andric 947e8d8bef9SDimitry Andric MachineBasicBlock *MachineBasicBlock::splitAt(MachineInstr &MI, 948e8d8bef9SDimitry Andric bool UpdateLiveIns, 949e8d8bef9SDimitry Andric LiveIntervals *LIS) { 950e8d8bef9SDimitry Andric MachineBasicBlock::iterator SplitPoint(&MI); 951e8d8bef9SDimitry Andric ++SplitPoint; 952e8d8bef9SDimitry Andric 953e8d8bef9SDimitry Andric if (SplitPoint == end()) { 954e8d8bef9SDimitry Andric // Don't bother with a new block. 955e8d8bef9SDimitry Andric return this; 956e8d8bef9SDimitry Andric } 957e8d8bef9SDimitry Andric 958e8d8bef9SDimitry Andric MachineFunction *MF = getParent(); 959e8d8bef9SDimitry Andric 960e8d8bef9SDimitry Andric LivePhysRegs LiveRegs; 961e8d8bef9SDimitry Andric if (UpdateLiveIns) { 962e8d8bef9SDimitry Andric // Make sure we add any physregs we define in the block as liveins to the 963e8d8bef9SDimitry Andric // new block. 964e8d8bef9SDimitry Andric MachineBasicBlock::iterator Prev(&MI); 965e8d8bef9SDimitry Andric LiveRegs.init(*MF->getSubtarget().getRegisterInfo()); 966e8d8bef9SDimitry Andric LiveRegs.addLiveOuts(*this); 967e8d8bef9SDimitry Andric for (auto I = rbegin(), E = Prev.getReverse(); I != E; ++I) 968e8d8bef9SDimitry Andric LiveRegs.stepBackward(*I); 969e8d8bef9SDimitry Andric } 970e8d8bef9SDimitry Andric 971e8d8bef9SDimitry Andric MachineBasicBlock *SplitBB = MF->CreateMachineBasicBlock(getBasicBlock()); 972e8d8bef9SDimitry Andric 973e8d8bef9SDimitry Andric MF->insert(++MachineFunction::iterator(this), SplitBB); 974e8d8bef9SDimitry Andric SplitBB->splice(SplitBB->begin(), this, SplitPoint, end()); 975e8d8bef9SDimitry Andric 976e8d8bef9SDimitry Andric SplitBB->transferSuccessorsAndUpdatePHIs(this); 977e8d8bef9SDimitry Andric addSuccessor(SplitBB); 978e8d8bef9SDimitry Andric 979e8d8bef9SDimitry Andric if (UpdateLiveIns) 980e8d8bef9SDimitry Andric addLiveIns(*SplitBB, LiveRegs); 981e8d8bef9SDimitry Andric 982e8d8bef9SDimitry Andric if (LIS) 983e8d8bef9SDimitry Andric LIS->insertMBBInMaps(SplitBB); 984e8d8bef9SDimitry Andric 985e8d8bef9SDimitry Andric return SplitBB; 986e8d8bef9SDimitry Andric } 987e8d8bef9SDimitry Andric 9885ffd83dbSDimitry Andric MachineBasicBlock *MachineBasicBlock::SplitCriticalEdge( 9895ffd83dbSDimitry Andric MachineBasicBlock *Succ, Pass &P, 9905ffd83dbSDimitry Andric std::vector<SparseBitVector<>> *LiveInSets) { 991*0b57cec5SDimitry Andric if (!canSplitCriticalEdge(Succ)) 992*0b57cec5SDimitry Andric return nullptr; 993*0b57cec5SDimitry Andric 994*0b57cec5SDimitry Andric MachineFunction *MF = getParent(); 9955ffd83dbSDimitry Andric MachineBasicBlock *PrevFallthrough = getNextNode(); 996*0b57cec5SDimitry Andric DebugLoc DL; // FIXME: this is nowhere 997*0b57cec5SDimitry Andric 998*0b57cec5SDimitry Andric MachineBasicBlock *NMBB = MF->CreateMachineBasicBlock(); 999*0b57cec5SDimitry Andric MF->insert(std::next(MachineFunction::iterator(this)), NMBB); 1000*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Splitting critical edge: " << printMBBReference(*this) 1001*0b57cec5SDimitry Andric << " -- " << printMBBReference(*NMBB) << " -- " 1002*0b57cec5SDimitry Andric << printMBBReference(*Succ) << '\n'); 1003*0b57cec5SDimitry Andric 1004*0b57cec5SDimitry Andric LiveIntervals *LIS = P.getAnalysisIfAvailable<LiveIntervals>(); 1005*0b57cec5SDimitry Andric SlotIndexes *Indexes = P.getAnalysisIfAvailable<SlotIndexes>(); 1006*0b57cec5SDimitry Andric if (LIS) 1007*0b57cec5SDimitry Andric LIS->insertMBBInMaps(NMBB); 1008*0b57cec5SDimitry Andric else if (Indexes) 1009*0b57cec5SDimitry Andric Indexes->insertMBBInMaps(NMBB); 1010*0b57cec5SDimitry Andric 1011*0b57cec5SDimitry Andric // On some targets like Mips, branches may kill virtual registers. Make sure 1012*0b57cec5SDimitry Andric // that LiveVariables is properly updated after updateTerminator replaces the 1013*0b57cec5SDimitry Andric // terminators. 1014*0b57cec5SDimitry Andric LiveVariables *LV = P.getAnalysisIfAvailable<LiveVariables>(); 1015*0b57cec5SDimitry Andric 1016*0b57cec5SDimitry Andric // Collect a list of virtual registers killed by the terminators. 10175ffd83dbSDimitry Andric SmallVector<Register, 4> KilledRegs; 1018*0b57cec5SDimitry Andric if (LV) 1019*0b57cec5SDimitry Andric for (instr_iterator I = getFirstInstrTerminator(), E = instr_end(); 1020*0b57cec5SDimitry Andric I != E; ++I) { 1021*0b57cec5SDimitry Andric MachineInstr *MI = &*I; 1022*0b57cec5SDimitry Andric for (MachineInstr::mop_iterator OI = MI->operands_begin(), 1023*0b57cec5SDimitry Andric OE = MI->operands_end(); OI != OE; ++OI) { 1024*0b57cec5SDimitry Andric if (!OI->isReg() || OI->getReg() == 0 || 1025*0b57cec5SDimitry Andric !OI->isUse() || !OI->isKill() || OI->isUndef()) 1026*0b57cec5SDimitry Andric continue; 10278bcb0991SDimitry Andric Register Reg = OI->getReg(); 10288bcb0991SDimitry Andric if (Register::isPhysicalRegister(Reg) || 1029*0b57cec5SDimitry Andric LV->getVarInfo(Reg).removeKill(*MI)) { 1030*0b57cec5SDimitry Andric KilledRegs.push_back(Reg); 1031*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Removing terminator kill: " << *MI); 1032*0b57cec5SDimitry Andric OI->setIsKill(false); 1033*0b57cec5SDimitry Andric } 1034*0b57cec5SDimitry Andric } 1035*0b57cec5SDimitry Andric } 1036*0b57cec5SDimitry Andric 10375ffd83dbSDimitry Andric SmallVector<Register, 4> UsedRegs; 1038*0b57cec5SDimitry Andric if (LIS) { 1039*0b57cec5SDimitry Andric for (instr_iterator I = getFirstInstrTerminator(), E = instr_end(); 1040*0b57cec5SDimitry Andric I != E; ++I) { 1041*0b57cec5SDimitry Andric MachineInstr *MI = &*I; 1042*0b57cec5SDimitry Andric 1043*0b57cec5SDimitry Andric for (MachineInstr::mop_iterator OI = MI->operands_begin(), 1044*0b57cec5SDimitry Andric OE = MI->operands_end(); OI != OE; ++OI) { 1045*0b57cec5SDimitry Andric if (!OI->isReg() || OI->getReg() == 0) 1046*0b57cec5SDimitry Andric continue; 1047*0b57cec5SDimitry Andric 10488bcb0991SDimitry Andric Register Reg = OI->getReg(); 1049*0b57cec5SDimitry Andric if (!is_contained(UsedRegs, Reg)) 1050*0b57cec5SDimitry Andric UsedRegs.push_back(Reg); 1051*0b57cec5SDimitry Andric } 1052*0b57cec5SDimitry Andric } 1053*0b57cec5SDimitry Andric } 1054*0b57cec5SDimitry Andric 1055*0b57cec5SDimitry Andric ReplaceUsesOfBlockWith(Succ, NMBB); 1056*0b57cec5SDimitry Andric 1057*0b57cec5SDimitry Andric // If updateTerminator() removes instructions, we need to remove them from 1058*0b57cec5SDimitry Andric // SlotIndexes. 1059*0b57cec5SDimitry Andric SmallVector<MachineInstr*, 4> Terminators; 1060*0b57cec5SDimitry Andric if (Indexes) { 1061*0b57cec5SDimitry Andric for (instr_iterator I = getFirstInstrTerminator(), E = instr_end(); 1062*0b57cec5SDimitry Andric I != E; ++I) 1063*0b57cec5SDimitry Andric Terminators.push_back(&*I); 1064*0b57cec5SDimitry Andric } 1065*0b57cec5SDimitry Andric 10665ffd83dbSDimitry Andric // Since we replaced all uses of Succ with NMBB, that should also be treated 10675ffd83dbSDimitry Andric // as the fallthrough successor 10685ffd83dbSDimitry Andric if (Succ == PrevFallthrough) 10695ffd83dbSDimitry Andric PrevFallthrough = NMBB; 10705ffd83dbSDimitry Andric updateTerminator(PrevFallthrough); 1071*0b57cec5SDimitry Andric 1072*0b57cec5SDimitry Andric if (Indexes) { 1073*0b57cec5SDimitry Andric SmallVector<MachineInstr*, 4> NewTerminators; 1074*0b57cec5SDimitry Andric for (instr_iterator I = getFirstInstrTerminator(), E = instr_end(); 1075*0b57cec5SDimitry Andric I != E; ++I) 1076*0b57cec5SDimitry Andric NewTerminators.push_back(&*I); 1077*0b57cec5SDimitry Andric 1078*0b57cec5SDimitry Andric for (SmallVectorImpl<MachineInstr*>::iterator I = Terminators.begin(), 1079*0b57cec5SDimitry Andric E = Terminators.end(); I != E; ++I) { 1080*0b57cec5SDimitry Andric if (!is_contained(NewTerminators, *I)) 1081*0b57cec5SDimitry Andric Indexes->removeMachineInstrFromMaps(**I); 1082*0b57cec5SDimitry Andric } 1083*0b57cec5SDimitry Andric } 1084*0b57cec5SDimitry Andric 1085*0b57cec5SDimitry Andric // Insert unconditional "jump Succ" instruction in NMBB if necessary. 1086*0b57cec5SDimitry Andric NMBB->addSuccessor(Succ); 1087*0b57cec5SDimitry Andric if (!NMBB->isLayoutSuccessor(Succ)) { 1088*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 1089*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 1090*0b57cec5SDimitry Andric TII->insertBranch(*NMBB, Succ, nullptr, Cond, DL); 1091*0b57cec5SDimitry Andric 1092*0b57cec5SDimitry Andric if (Indexes) { 1093*0b57cec5SDimitry Andric for (MachineInstr &MI : NMBB->instrs()) { 1094*0b57cec5SDimitry Andric // Some instructions may have been moved to NMBB by updateTerminator(), 1095*0b57cec5SDimitry Andric // so we first remove any instruction that already has an index. 1096*0b57cec5SDimitry Andric if (Indexes->hasIndex(MI)) 1097*0b57cec5SDimitry Andric Indexes->removeMachineInstrFromMaps(MI); 1098*0b57cec5SDimitry Andric Indexes->insertMachineInstrInMaps(MI); 1099*0b57cec5SDimitry Andric } 1100*0b57cec5SDimitry Andric } 1101*0b57cec5SDimitry Andric } 1102*0b57cec5SDimitry Andric 11038bcb0991SDimitry Andric // Fix PHI nodes in Succ so they refer to NMBB instead of this. 11048bcb0991SDimitry Andric Succ->replacePhiUsesWith(this, NMBB); 1105*0b57cec5SDimitry Andric 1106*0b57cec5SDimitry Andric // Inherit live-ins from the successor 1107*0b57cec5SDimitry Andric for (const auto &LI : Succ->liveins()) 1108*0b57cec5SDimitry Andric NMBB->addLiveIn(LI); 1109*0b57cec5SDimitry Andric 1110*0b57cec5SDimitry Andric // Update LiveVariables. 1111*0b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 1112*0b57cec5SDimitry Andric if (LV) { 1113*0b57cec5SDimitry Andric // Restore kills of virtual registers that were killed by the terminators. 1114*0b57cec5SDimitry Andric while (!KilledRegs.empty()) { 11155ffd83dbSDimitry Andric Register Reg = KilledRegs.pop_back_val(); 1116*0b57cec5SDimitry Andric for (instr_iterator I = instr_end(), E = instr_begin(); I != E;) { 1117*0b57cec5SDimitry Andric if (!(--I)->addRegisterKilled(Reg, TRI, /* AddIfNotFound= */ false)) 1118*0b57cec5SDimitry Andric continue; 11198bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) 1120*0b57cec5SDimitry Andric LV->getVarInfo(Reg).Kills.push_back(&*I); 1121*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Restored terminator kill: " << *I); 1122*0b57cec5SDimitry Andric break; 1123*0b57cec5SDimitry Andric } 1124*0b57cec5SDimitry Andric } 1125*0b57cec5SDimitry Andric // Update relevant live-through information. 11265ffd83dbSDimitry Andric if (LiveInSets != nullptr) 11275ffd83dbSDimitry Andric LV->addNewBlock(NMBB, this, Succ, *LiveInSets); 11285ffd83dbSDimitry Andric else 1129*0b57cec5SDimitry Andric LV->addNewBlock(NMBB, this, Succ); 1130*0b57cec5SDimitry Andric } 1131*0b57cec5SDimitry Andric 1132*0b57cec5SDimitry Andric if (LIS) { 1133*0b57cec5SDimitry Andric // After splitting the edge and updating SlotIndexes, live intervals may be 1134*0b57cec5SDimitry Andric // in one of two situations, depending on whether this block was the last in 1135*0b57cec5SDimitry Andric // the function. If the original block was the last in the function, all 1136*0b57cec5SDimitry Andric // live intervals will end prior to the beginning of the new split block. If 1137*0b57cec5SDimitry Andric // the original block was not at the end of the function, all live intervals 1138*0b57cec5SDimitry Andric // will extend to the end of the new split block. 1139*0b57cec5SDimitry Andric 1140*0b57cec5SDimitry Andric bool isLastMBB = 1141*0b57cec5SDimitry Andric std::next(MachineFunction::iterator(NMBB)) == getParent()->end(); 1142*0b57cec5SDimitry Andric 1143*0b57cec5SDimitry Andric SlotIndex StartIndex = Indexes->getMBBEndIdx(this); 1144*0b57cec5SDimitry Andric SlotIndex PrevIndex = StartIndex.getPrevSlot(); 1145*0b57cec5SDimitry Andric SlotIndex EndIndex = Indexes->getMBBEndIdx(NMBB); 1146*0b57cec5SDimitry Andric 1147*0b57cec5SDimitry Andric // Find the registers used from NMBB in PHIs in Succ. 11485ffd83dbSDimitry Andric SmallSet<Register, 8> PHISrcRegs; 1149*0b57cec5SDimitry Andric for (MachineBasicBlock::instr_iterator 1150*0b57cec5SDimitry Andric I = Succ->instr_begin(), E = Succ->instr_end(); 1151*0b57cec5SDimitry Andric I != E && I->isPHI(); ++I) { 1152*0b57cec5SDimitry Andric for (unsigned ni = 1, ne = I->getNumOperands(); ni != ne; ni += 2) { 1153*0b57cec5SDimitry Andric if (I->getOperand(ni+1).getMBB() == NMBB) { 1154*0b57cec5SDimitry Andric MachineOperand &MO = I->getOperand(ni); 11558bcb0991SDimitry Andric Register Reg = MO.getReg(); 1156*0b57cec5SDimitry Andric PHISrcRegs.insert(Reg); 1157*0b57cec5SDimitry Andric if (MO.isUndef()) 1158*0b57cec5SDimitry Andric continue; 1159*0b57cec5SDimitry Andric 1160*0b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 1161*0b57cec5SDimitry Andric VNInfo *VNI = LI.getVNInfoAt(PrevIndex); 1162*0b57cec5SDimitry Andric assert(VNI && 1163*0b57cec5SDimitry Andric "PHI sources should be live out of their predecessors."); 1164*0b57cec5SDimitry Andric LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI)); 1165*0b57cec5SDimitry Andric } 1166*0b57cec5SDimitry Andric } 1167*0b57cec5SDimitry Andric } 1168*0b57cec5SDimitry Andric 1169*0b57cec5SDimitry Andric MachineRegisterInfo *MRI = &getParent()->getRegInfo(); 1170*0b57cec5SDimitry Andric for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 11715ffd83dbSDimitry Andric Register Reg = Register::index2VirtReg(i); 1172*0b57cec5SDimitry Andric if (PHISrcRegs.count(Reg) || !LIS->hasInterval(Reg)) 1173*0b57cec5SDimitry Andric continue; 1174*0b57cec5SDimitry Andric 1175*0b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 1176*0b57cec5SDimitry Andric if (!LI.liveAt(PrevIndex)) 1177*0b57cec5SDimitry Andric continue; 1178*0b57cec5SDimitry Andric 1179*0b57cec5SDimitry Andric bool isLiveOut = LI.liveAt(LIS->getMBBStartIdx(Succ)); 1180*0b57cec5SDimitry Andric if (isLiveOut && isLastMBB) { 1181*0b57cec5SDimitry Andric VNInfo *VNI = LI.getVNInfoAt(PrevIndex); 1182*0b57cec5SDimitry Andric assert(VNI && "LiveInterval should have VNInfo where it is live."); 1183*0b57cec5SDimitry Andric LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI)); 1184*0b57cec5SDimitry Andric } else if (!isLiveOut && !isLastMBB) { 1185*0b57cec5SDimitry Andric LI.removeSegment(StartIndex, EndIndex); 1186*0b57cec5SDimitry Andric } 1187*0b57cec5SDimitry Andric } 1188*0b57cec5SDimitry Andric 1189*0b57cec5SDimitry Andric // Update all intervals for registers whose uses may have been modified by 1190*0b57cec5SDimitry Andric // updateTerminator(). 1191*0b57cec5SDimitry Andric LIS->repairIntervalsInRange(this, getFirstTerminator(), end(), UsedRegs); 1192*0b57cec5SDimitry Andric } 1193*0b57cec5SDimitry Andric 1194*0b57cec5SDimitry Andric if (MachineDominatorTree *MDT = 1195*0b57cec5SDimitry Andric P.getAnalysisIfAvailable<MachineDominatorTree>()) 1196*0b57cec5SDimitry Andric MDT->recordSplitCriticalEdge(this, Succ, NMBB); 1197*0b57cec5SDimitry Andric 1198*0b57cec5SDimitry Andric if (MachineLoopInfo *MLI = P.getAnalysisIfAvailable<MachineLoopInfo>()) 1199*0b57cec5SDimitry Andric if (MachineLoop *TIL = MLI->getLoopFor(this)) { 1200*0b57cec5SDimitry Andric // If one or the other blocks were not in a loop, the new block is not 1201*0b57cec5SDimitry Andric // either, and thus LI doesn't need to be updated. 1202*0b57cec5SDimitry Andric if (MachineLoop *DestLoop = MLI->getLoopFor(Succ)) { 1203*0b57cec5SDimitry Andric if (TIL == DestLoop) { 1204*0b57cec5SDimitry Andric // Both in the same loop, the NMBB joins loop. 1205*0b57cec5SDimitry Andric DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase()); 1206*0b57cec5SDimitry Andric } else if (TIL->contains(DestLoop)) { 1207*0b57cec5SDimitry Andric // Edge from an outer loop to an inner loop. Add to the outer loop. 1208*0b57cec5SDimitry Andric TIL->addBasicBlockToLoop(NMBB, MLI->getBase()); 1209*0b57cec5SDimitry Andric } else if (DestLoop->contains(TIL)) { 1210*0b57cec5SDimitry Andric // Edge from an inner loop to an outer loop. Add to the outer loop. 1211*0b57cec5SDimitry Andric DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase()); 1212*0b57cec5SDimitry Andric } else { 1213*0b57cec5SDimitry Andric // Edge from two loops with no containment relation. Because these 1214*0b57cec5SDimitry Andric // are natural loops, we know that the destination block must be the 1215*0b57cec5SDimitry Andric // header of its loop (adding a branch into a loop elsewhere would 1216*0b57cec5SDimitry Andric // create an irreducible loop). 1217*0b57cec5SDimitry Andric assert(DestLoop->getHeader() == Succ && 1218*0b57cec5SDimitry Andric "Should not create irreducible loops!"); 1219*0b57cec5SDimitry Andric if (MachineLoop *P = DestLoop->getParentLoop()) 1220*0b57cec5SDimitry Andric P->addBasicBlockToLoop(NMBB, MLI->getBase()); 1221*0b57cec5SDimitry Andric } 1222*0b57cec5SDimitry Andric } 1223*0b57cec5SDimitry Andric } 1224*0b57cec5SDimitry Andric 1225*0b57cec5SDimitry Andric return NMBB; 1226*0b57cec5SDimitry Andric } 1227*0b57cec5SDimitry Andric 1228*0b57cec5SDimitry Andric bool MachineBasicBlock::canSplitCriticalEdge( 1229*0b57cec5SDimitry Andric const MachineBasicBlock *Succ) const { 1230*0b57cec5SDimitry Andric // Splitting the critical edge to a landing pad block is non-trivial. Don't do 1231*0b57cec5SDimitry Andric // it in this generic function. 1232*0b57cec5SDimitry Andric if (Succ->isEHPad()) 1233*0b57cec5SDimitry Andric return false; 1234*0b57cec5SDimitry Andric 12355ffd83dbSDimitry Andric // Splitting the critical edge to a callbr's indirect block isn't advised. 12365ffd83dbSDimitry Andric // Don't do it in this generic function. 12375ffd83dbSDimitry Andric if (Succ->isInlineAsmBrIndirectTarget()) 12385ffd83dbSDimitry Andric return false; 1239*0b57cec5SDimitry Andric 12405ffd83dbSDimitry Andric const MachineFunction *MF = getParent(); 1241*0b57cec5SDimitry Andric // Performance might be harmed on HW that implements branching using exec mask 1242*0b57cec5SDimitry Andric // where both sides of the branches are always executed. 1243*0b57cec5SDimitry Andric if (MF->getTarget().requiresStructuredCFG()) 1244*0b57cec5SDimitry Andric return false; 1245*0b57cec5SDimitry Andric 1246*0b57cec5SDimitry Andric // We may need to update this's terminator, but we can't do that if 12475ffd83dbSDimitry Andric // analyzeBranch fails. If this uses a jump table, we won't touch it. 1248*0b57cec5SDimitry Andric const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo(); 1249*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 1250*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 1251*0b57cec5SDimitry Andric // AnalyzeBanch should modify this, since we did not allow modification. 1252*0b57cec5SDimitry Andric if (TII->analyzeBranch(*const_cast<MachineBasicBlock *>(this), TBB, FBB, Cond, 1253*0b57cec5SDimitry Andric /*AllowModify*/ false)) 1254*0b57cec5SDimitry Andric return false; 1255*0b57cec5SDimitry Andric 1256*0b57cec5SDimitry Andric // Avoid bugpoint weirdness: A block may end with a conditional branch but 1257*0b57cec5SDimitry Andric // jumps to the same MBB is either case. We have duplicate CFG edges in that 1258*0b57cec5SDimitry Andric // case that we can't handle. Since this never happens in properly optimized 1259*0b57cec5SDimitry Andric // code, just skip those edges. 1260*0b57cec5SDimitry Andric if (TBB && TBB == FBB) { 1261*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Won't split critical edge after degenerate " 1262*0b57cec5SDimitry Andric << printMBBReference(*this) << '\n'); 1263*0b57cec5SDimitry Andric return false; 1264*0b57cec5SDimitry Andric } 1265*0b57cec5SDimitry Andric return true; 1266*0b57cec5SDimitry Andric } 1267*0b57cec5SDimitry Andric 1268*0b57cec5SDimitry Andric /// Prepare MI to be removed from its bundle. This fixes bundle flags on MI's 1269*0b57cec5SDimitry Andric /// neighboring instructions so the bundle won't be broken by removing MI. 1270*0b57cec5SDimitry Andric static void unbundleSingleMI(MachineInstr *MI) { 1271*0b57cec5SDimitry Andric // Removing the first instruction in a bundle. 1272*0b57cec5SDimitry Andric if (MI->isBundledWithSucc() && !MI->isBundledWithPred()) 1273*0b57cec5SDimitry Andric MI->unbundleFromSucc(); 1274*0b57cec5SDimitry Andric // Removing the last instruction in a bundle. 1275*0b57cec5SDimitry Andric if (MI->isBundledWithPred() && !MI->isBundledWithSucc()) 1276*0b57cec5SDimitry Andric MI->unbundleFromPred(); 1277*0b57cec5SDimitry Andric // If MI is not bundled, or if it is internal to a bundle, the neighbor flags 1278*0b57cec5SDimitry Andric // are already fine. 1279*0b57cec5SDimitry Andric } 1280*0b57cec5SDimitry Andric 1281*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator 1282*0b57cec5SDimitry Andric MachineBasicBlock::erase(MachineBasicBlock::instr_iterator I) { 1283*0b57cec5SDimitry Andric unbundleSingleMI(&*I); 1284*0b57cec5SDimitry Andric return Insts.erase(I); 1285*0b57cec5SDimitry Andric } 1286*0b57cec5SDimitry Andric 1287*0b57cec5SDimitry Andric MachineInstr *MachineBasicBlock::remove_instr(MachineInstr *MI) { 1288*0b57cec5SDimitry Andric unbundleSingleMI(MI); 1289*0b57cec5SDimitry Andric MI->clearFlag(MachineInstr::BundledPred); 1290*0b57cec5SDimitry Andric MI->clearFlag(MachineInstr::BundledSucc); 1291*0b57cec5SDimitry Andric return Insts.remove(MI); 1292*0b57cec5SDimitry Andric } 1293*0b57cec5SDimitry Andric 1294*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator 1295*0b57cec5SDimitry Andric MachineBasicBlock::insert(instr_iterator I, MachineInstr *MI) { 1296*0b57cec5SDimitry Andric assert(!MI->isBundledWithPred() && !MI->isBundledWithSucc() && 1297*0b57cec5SDimitry Andric "Cannot insert instruction with bundle flags"); 1298*0b57cec5SDimitry Andric // Set the bundle flags when inserting inside a bundle. 1299*0b57cec5SDimitry Andric if (I != instr_end() && I->isBundledWithPred()) { 1300*0b57cec5SDimitry Andric MI->setFlag(MachineInstr::BundledPred); 1301*0b57cec5SDimitry Andric MI->setFlag(MachineInstr::BundledSucc); 1302*0b57cec5SDimitry Andric } 1303*0b57cec5SDimitry Andric return Insts.insert(I, MI); 1304*0b57cec5SDimitry Andric } 1305*0b57cec5SDimitry Andric 1306*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and returns it, but 1307*0b57cec5SDimitry Andric /// does not delete it. 1308*0b57cec5SDimitry Andric MachineBasicBlock *MachineBasicBlock::removeFromParent() { 1309*0b57cec5SDimitry Andric assert(getParent() && "Not embedded in a function!"); 1310*0b57cec5SDimitry Andric getParent()->remove(this); 1311*0b57cec5SDimitry Andric return this; 1312*0b57cec5SDimitry Andric } 1313*0b57cec5SDimitry Andric 1314*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and deletes it. 1315*0b57cec5SDimitry Andric void MachineBasicBlock::eraseFromParent() { 1316*0b57cec5SDimitry Andric assert(getParent() && "Not embedded in a function!"); 1317*0b57cec5SDimitry Andric getParent()->erase(this); 1318*0b57cec5SDimitry Andric } 1319*0b57cec5SDimitry Andric 1320*0b57cec5SDimitry Andric /// Given a machine basic block that branched to 'Old', change the code and CFG 1321*0b57cec5SDimitry Andric /// so that it branches to 'New' instead. 1322*0b57cec5SDimitry Andric void MachineBasicBlock::ReplaceUsesOfBlockWith(MachineBasicBlock *Old, 1323*0b57cec5SDimitry Andric MachineBasicBlock *New) { 1324*0b57cec5SDimitry Andric assert(Old != New && "Cannot replace self with self!"); 1325*0b57cec5SDimitry Andric 1326*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator I = instr_end(); 1327*0b57cec5SDimitry Andric while (I != instr_begin()) { 1328*0b57cec5SDimitry Andric --I; 1329*0b57cec5SDimitry Andric if (!I->isTerminator()) break; 1330*0b57cec5SDimitry Andric 1331*0b57cec5SDimitry Andric // Scan the operands of this machine instruction, replacing any uses of Old 1332*0b57cec5SDimitry Andric // with New. 1333*0b57cec5SDimitry Andric for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) 1334*0b57cec5SDimitry Andric if (I->getOperand(i).isMBB() && 1335*0b57cec5SDimitry Andric I->getOperand(i).getMBB() == Old) 1336*0b57cec5SDimitry Andric I->getOperand(i).setMBB(New); 1337*0b57cec5SDimitry Andric } 1338*0b57cec5SDimitry Andric 1339*0b57cec5SDimitry Andric // Update the successor information. 1340*0b57cec5SDimitry Andric replaceSuccessor(Old, New); 1341*0b57cec5SDimitry Andric } 1342*0b57cec5SDimitry Andric 13438bcb0991SDimitry Andric void MachineBasicBlock::replacePhiUsesWith(MachineBasicBlock *Old, 13448bcb0991SDimitry Andric MachineBasicBlock *New) { 13458bcb0991SDimitry Andric for (MachineInstr &MI : phis()) 13468bcb0991SDimitry Andric for (unsigned i = 2, e = MI.getNumOperands() + 1; i != e; i += 2) { 13478bcb0991SDimitry Andric MachineOperand &MO = MI.getOperand(i); 13488bcb0991SDimitry Andric if (MO.getMBB() == Old) 13498bcb0991SDimitry Andric MO.setMBB(New); 13508bcb0991SDimitry Andric } 13518bcb0991SDimitry Andric } 13528bcb0991SDimitry Andric 1353*0b57cec5SDimitry Andric /// Find the next valid DebugLoc starting at MBBI, skipping any DBG_VALUE 1354*0b57cec5SDimitry Andric /// instructions. Return UnknownLoc if there is none. 1355*0b57cec5SDimitry Andric DebugLoc 1356*0b57cec5SDimitry Andric MachineBasicBlock::findDebugLoc(instr_iterator MBBI) { 1357*0b57cec5SDimitry Andric // Skip debug declarations, we don't want a DebugLoc from them. 1358*0b57cec5SDimitry Andric MBBI = skipDebugInstructionsForward(MBBI, instr_end()); 1359*0b57cec5SDimitry Andric if (MBBI != instr_end()) 1360*0b57cec5SDimitry Andric return MBBI->getDebugLoc(); 1361*0b57cec5SDimitry Andric return {}; 1362*0b57cec5SDimitry Andric } 1363*0b57cec5SDimitry Andric 1364*0b57cec5SDimitry Andric /// Find the previous valid DebugLoc preceding MBBI, skipping and DBG_VALUE 1365*0b57cec5SDimitry Andric /// instructions. Return UnknownLoc if there is none. 1366*0b57cec5SDimitry Andric DebugLoc MachineBasicBlock::findPrevDebugLoc(instr_iterator MBBI) { 1367*0b57cec5SDimitry Andric if (MBBI == instr_begin()) return {}; 13685ffd83dbSDimitry Andric // Skip debug instructions, we don't want a DebugLoc from them. 13695ffd83dbSDimitry Andric MBBI = prev_nodbg(MBBI, instr_begin()); 1370*0b57cec5SDimitry Andric if (!MBBI->isDebugInstr()) return MBBI->getDebugLoc(); 1371*0b57cec5SDimitry Andric return {}; 1372*0b57cec5SDimitry Andric } 1373*0b57cec5SDimitry Andric 1374*0b57cec5SDimitry Andric /// Find and return the merged DebugLoc of the branch instructions of the block. 1375*0b57cec5SDimitry Andric /// Return UnknownLoc if there is none. 1376*0b57cec5SDimitry Andric DebugLoc 1377*0b57cec5SDimitry Andric MachineBasicBlock::findBranchDebugLoc() { 1378*0b57cec5SDimitry Andric DebugLoc DL; 1379*0b57cec5SDimitry Andric auto TI = getFirstTerminator(); 1380*0b57cec5SDimitry Andric while (TI != end() && !TI->isBranch()) 1381*0b57cec5SDimitry Andric ++TI; 1382*0b57cec5SDimitry Andric 1383*0b57cec5SDimitry Andric if (TI != end()) { 1384*0b57cec5SDimitry Andric DL = TI->getDebugLoc(); 1385*0b57cec5SDimitry Andric for (++TI ; TI != end() ; ++TI) 1386*0b57cec5SDimitry Andric if (TI->isBranch()) 1387*0b57cec5SDimitry Andric DL = DILocation::getMergedLocation(DL, TI->getDebugLoc()); 1388*0b57cec5SDimitry Andric } 1389*0b57cec5SDimitry Andric return DL; 1390*0b57cec5SDimitry Andric } 1391*0b57cec5SDimitry Andric 1392*0b57cec5SDimitry Andric /// Return probability of the edge from this block to MBB. 1393*0b57cec5SDimitry Andric BranchProbability 1394*0b57cec5SDimitry Andric MachineBasicBlock::getSuccProbability(const_succ_iterator Succ) const { 1395*0b57cec5SDimitry Andric if (Probs.empty()) 1396*0b57cec5SDimitry Andric return BranchProbability(1, succ_size()); 1397*0b57cec5SDimitry Andric 1398*0b57cec5SDimitry Andric const auto &Prob = *getProbabilityIterator(Succ); 1399*0b57cec5SDimitry Andric if (Prob.isUnknown()) { 1400*0b57cec5SDimitry Andric // For unknown probabilities, collect the sum of all known ones, and evenly 1401*0b57cec5SDimitry Andric // ditribute the complemental of the sum to each unknown probability. 1402*0b57cec5SDimitry Andric unsigned KnownProbNum = 0; 1403*0b57cec5SDimitry Andric auto Sum = BranchProbability::getZero(); 1404*0b57cec5SDimitry Andric for (auto &P : Probs) { 1405*0b57cec5SDimitry Andric if (!P.isUnknown()) { 1406*0b57cec5SDimitry Andric Sum += P; 1407*0b57cec5SDimitry Andric KnownProbNum++; 1408*0b57cec5SDimitry Andric } 1409*0b57cec5SDimitry Andric } 1410*0b57cec5SDimitry Andric return Sum.getCompl() / (Probs.size() - KnownProbNum); 1411*0b57cec5SDimitry Andric } else 1412*0b57cec5SDimitry Andric return Prob; 1413*0b57cec5SDimitry Andric } 1414*0b57cec5SDimitry Andric 1415*0b57cec5SDimitry Andric /// Set successor probability of a given iterator. 1416*0b57cec5SDimitry Andric void MachineBasicBlock::setSuccProbability(succ_iterator I, 1417*0b57cec5SDimitry Andric BranchProbability Prob) { 1418*0b57cec5SDimitry Andric assert(!Prob.isUnknown()); 1419*0b57cec5SDimitry Andric if (Probs.empty()) 1420*0b57cec5SDimitry Andric return; 1421*0b57cec5SDimitry Andric *getProbabilityIterator(I) = Prob; 1422*0b57cec5SDimitry Andric } 1423*0b57cec5SDimitry Andric 1424*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator 1425*0b57cec5SDimitry Andric MachineBasicBlock::const_probability_iterator 1426*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator( 1427*0b57cec5SDimitry Andric MachineBasicBlock::const_succ_iterator I) const { 1428*0b57cec5SDimitry Andric assert(Probs.size() == Successors.size() && "Async probability list!"); 1429*0b57cec5SDimitry Andric const size_t index = std::distance(Successors.begin(), I); 1430*0b57cec5SDimitry Andric assert(index < Probs.size() && "Not a current successor!"); 1431*0b57cec5SDimitry Andric return Probs.begin() + index; 1432*0b57cec5SDimitry Andric } 1433*0b57cec5SDimitry Andric 1434*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator. 1435*0b57cec5SDimitry Andric MachineBasicBlock::probability_iterator 1436*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator(MachineBasicBlock::succ_iterator I) { 1437*0b57cec5SDimitry Andric assert(Probs.size() == Successors.size() && "Async probability list!"); 1438*0b57cec5SDimitry Andric const size_t index = std::distance(Successors.begin(), I); 1439*0b57cec5SDimitry Andric assert(index < Probs.size() && "Not a current successor!"); 1440*0b57cec5SDimitry Andric return Probs.begin() + index; 1441*0b57cec5SDimitry Andric } 1442*0b57cec5SDimitry Andric 1443*0b57cec5SDimitry Andric /// Return whether (physical) register "Reg" has been <def>ined and not <kill>ed 1444*0b57cec5SDimitry Andric /// as of just before "MI". 1445*0b57cec5SDimitry Andric /// 1446*0b57cec5SDimitry Andric /// Search is localised to a neighborhood of 1447*0b57cec5SDimitry Andric /// Neighborhood instructions before (searching for defs or kills) and N 1448*0b57cec5SDimitry Andric /// instructions after (searching just for defs) MI. 1449*0b57cec5SDimitry Andric MachineBasicBlock::LivenessQueryResult 1450*0b57cec5SDimitry Andric MachineBasicBlock::computeRegisterLiveness(const TargetRegisterInfo *TRI, 14515ffd83dbSDimitry Andric MCRegister Reg, const_iterator Before, 1452*0b57cec5SDimitry Andric unsigned Neighborhood) const { 1453*0b57cec5SDimitry Andric unsigned N = Neighborhood; 1454*0b57cec5SDimitry Andric 1455*0b57cec5SDimitry Andric // Try searching forwards from Before, looking for reads or defs. 1456*0b57cec5SDimitry Andric const_iterator I(Before); 1457*0b57cec5SDimitry Andric for (; I != end() && N > 0; ++I) { 1458*0b57cec5SDimitry Andric if (I->isDebugInstr()) 1459*0b57cec5SDimitry Andric continue; 1460*0b57cec5SDimitry Andric 1461*0b57cec5SDimitry Andric --N; 1462*0b57cec5SDimitry Andric 1463480093f4SDimitry Andric PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI); 1464*0b57cec5SDimitry Andric 1465*0b57cec5SDimitry Andric // Register is live when we read it here. 1466*0b57cec5SDimitry Andric if (Info.Read) 1467*0b57cec5SDimitry Andric return LQR_Live; 1468*0b57cec5SDimitry Andric // Register is dead if we can fully overwrite or clobber it here. 1469*0b57cec5SDimitry Andric if (Info.FullyDefined || Info.Clobbered) 1470*0b57cec5SDimitry Andric return LQR_Dead; 1471*0b57cec5SDimitry Andric } 1472*0b57cec5SDimitry Andric 1473*0b57cec5SDimitry Andric // If we reached the end, it is safe to clobber Reg at the end of a block of 1474*0b57cec5SDimitry Andric // no successor has it live in. 1475*0b57cec5SDimitry Andric if (I == end()) { 1476*0b57cec5SDimitry Andric for (MachineBasicBlock *S : successors()) { 1477*0b57cec5SDimitry Andric for (const MachineBasicBlock::RegisterMaskPair &LI : S->liveins()) { 1478*0b57cec5SDimitry Andric if (TRI->regsOverlap(LI.PhysReg, Reg)) 1479*0b57cec5SDimitry Andric return LQR_Live; 1480*0b57cec5SDimitry Andric } 1481*0b57cec5SDimitry Andric } 1482*0b57cec5SDimitry Andric 1483*0b57cec5SDimitry Andric return LQR_Dead; 1484*0b57cec5SDimitry Andric } 1485*0b57cec5SDimitry Andric 1486*0b57cec5SDimitry Andric 1487*0b57cec5SDimitry Andric N = Neighborhood; 1488*0b57cec5SDimitry Andric 1489*0b57cec5SDimitry Andric // Start by searching backwards from Before, looking for kills, reads or defs. 1490*0b57cec5SDimitry Andric I = const_iterator(Before); 1491*0b57cec5SDimitry Andric // If this is the first insn in the block, don't search backwards. 1492*0b57cec5SDimitry Andric if (I != begin()) { 1493*0b57cec5SDimitry Andric do { 1494*0b57cec5SDimitry Andric --I; 1495*0b57cec5SDimitry Andric 1496*0b57cec5SDimitry Andric if (I->isDebugInstr()) 1497*0b57cec5SDimitry Andric continue; 1498*0b57cec5SDimitry Andric 1499*0b57cec5SDimitry Andric --N; 1500*0b57cec5SDimitry Andric 1501480093f4SDimitry Andric PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI); 1502*0b57cec5SDimitry Andric 1503*0b57cec5SDimitry Andric // Defs happen after uses so they take precedence if both are present. 1504*0b57cec5SDimitry Andric 1505*0b57cec5SDimitry Andric // Register is dead after a dead def of the full register. 1506*0b57cec5SDimitry Andric if (Info.DeadDef) 1507*0b57cec5SDimitry Andric return LQR_Dead; 1508*0b57cec5SDimitry Andric // Register is (at least partially) live after a def. 1509*0b57cec5SDimitry Andric if (Info.Defined) { 1510*0b57cec5SDimitry Andric if (!Info.PartialDeadDef) 1511*0b57cec5SDimitry Andric return LQR_Live; 1512*0b57cec5SDimitry Andric // As soon as we saw a partial definition (dead or not), 1513*0b57cec5SDimitry Andric // we cannot tell if the value is partial live without 1514*0b57cec5SDimitry Andric // tracking the lanemasks. We are not going to do this, 1515*0b57cec5SDimitry Andric // so fall back on the remaining of the analysis. 1516*0b57cec5SDimitry Andric break; 1517*0b57cec5SDimitry Andric } 1518*0b57cec5SDimitry Andric // Register is dead after a full kill or clobber and no def. 1519*0b57cec5SDimitry Andric if (Info.Killed || Info.Clobbered) 1520*0b57cec5SDimitry Andric return LQR_Dead; 1521*0b57cec5SDimitry Andric // Register must be live if we read it. 1522*0b57cec5SDimitry Andric if (Info.Read) 1523*0b57cec5SDimitry Andric return LQR_Live; 1524*0b57cec5SDimitry Andric 1525*0b57cec5SDimitry Andric } while (I != begin() && N > 0); 1526*0b57cec5SDimitry Andric } 1527*0b57cec5SDimitry Andric 1528480093f4SDimitry Andric // If all the instructions before this in the block are debug instructions, 1529480093f4SDimitry Andric // skip over them. 1530480093f4SDimitry Andric while (I != begin() && std::prev(I)->isDebugInstr()) 1531480093f4SDimitry Andric --I; 1532480093f4SDimitry Andric 1533*0b57cec5SDimitry Andric // Did we get to the start of the block? 1534*0b57cec5SDimitry Andric if (I == begin()) { 1535*0b57cec5SDimitry Andric // If so, the register's state is definitely defined by the live-in state. 1536*0b57cec5SDimitry Andric for (const MachineBasicBlock::RegisterMaskPair &LI : liveins()) 1537*0b57cec5SDimitry Andric if (TRI->regsOverlap(LI.PhysReg, Reg)) 1538*0b57cec5SDimitry Andric return LQR_Live; 1539*0b57cec5SDimitry Andric 1540*0b57cec5SDimitry Andric return LQR_Dead; 1541*0b57cec5SDimitry Andric } 1542*0b57cec5SDimitry Andric 1543*0b57cec5SDimitry Andric // At this point we have no idea of the liveness of the register. 1544*0b57cec5SDimitry Andric return LQR_Unknown; 1545*0b57cec5SDimitry Andric } 1546*0b57cec5SDimitry Andric 1547*0b57cec5SDimitry Andric const uint32_t * 1548*0b57cec5SDimitry Andric MachineBasicBlock::getBeginClobberMask(const TargetRegisterInfo *TRI) const { 1549*0b57cec5SDimitry Andric // EH funclet entry does not preserve any registers. 1550*0b57cec5SDimitry Andric return isEHFuncletEntry() ? TRI->getNoPreservedMask() : nullptr; 1551*0b57cec5SDimitry Andric } 1552*0b57cec5SDimitry Andric 1553*0b57cec5SDimitry Andric const uint32_t * 1554*0b57cec5SDimitry Andric MachineBasicBlock::getEndClobberMask(const TargetRegisterInfo *TRI) const { 1555*0b57cec5SDimitry Andric // If we see a return block with successors, this must be a funclet return, 1556*0b57cec5SDimitry Andric // which does not preserve any registers. If there are no successors, we don't 1557*0b57cec5SDimitry Andric // care what kind of return it is, putting a mask after it is a no-op. 1558*0b57cec5SDimitry Andric return isReturnBlock() && !succ_empty() ? TRI->getNoPreservedMask() : nullptr; 1559*0b57cec5SDimitry Andric } 1560*0b57cec5SDimitry Andric 1561*0b57cec5SDimitry Andric void MachineBasicBlock::clearLiveIns() { 1562*0b57cec5SDimitry Andric LiveIns.clear(); 1563*0b57cec5SDimitry Andric } 1564*0b57cec5SDimitry Andric 1565*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator MachineBasicBlock::livein_begin() const { 1566*0b57cec5SDimitry Andric assert(getParent()->getProperties().hasProperty( 1567*0b57cec5SDimitry Andric MachineFunctionProperties::Property::TracksLiveness) && 1568*0b57cec5SDimitry Andric "Liveness information is accurate"); 1569*0b57cec5SDimitry Andric return LiveIns.begin(); 1570*0b57cec5SDimitry Andric } 15715ffd83dbSDimitry Andric 15725ffd83dbSDimitry Andric const MBBSectionID MBBSectionID::ColdSectionID(MBBSectionID::SectionType::Cold); 15735ffd83dbSDimitry Andric const MBBSectionID 15745ffd83dbSDimitry Andric MBBSectionID::ExceptionSectionID(MBBSectionID::SectionType::Exception); 1575