1*0b57cec5SDimitry Andric //===-- llvm/CodeGen/MachineBasicBlock.cpp ----------------------*- C++ -*-===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric // 9*0b57cec5SDimitry Andric // Collect the sequence of machine instructions for a basic block. 10*0b57cec5SDimitry Andric // 11*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 14bdd1243dSDimitry Andric #include "llvm/ADT/STLExtras.h" 15*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 1681ad6265SDimitry Andric #include "llvm/CodeGen/LivePhysRegs.h" 17*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 18*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 19*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 20*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 21*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineLoopInfo.h" 22*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 23*0b57cec5SDimitry Andric #include "llvm/CodeGen/SlotIndexes.h" 24*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 25fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 26*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 27*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 28*0b57cec5SDimitry Andric #include "llvm/Config/llvm-config.h" 29*0b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h" 30*0b57cec5SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h" 31*0b57cec5SDimitry Andric #include "llvm/IR/ModuleSlotTracker.h" 32*0b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 33*0b57cec5SDimitry Andric #include "llvm/MC/MCContext.h" 34*0b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 35*0b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 36*0b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 37*0b57cec5SDimitry Andric #include <algorithm> 38bdd1243dSDimitry Andric #include <cmath> 39*0b57cec5SDimitry Andric using namespace llvm; 40*0b57cec5SDimitry Andric 41*0b57cec5SDimitry Andric #define DEBUG_TYPE "codegen" 42*0b57cec5SDimitry Andric 438bcb0991SDimitry Andric static cl::opt<bool> PrintSlotIndexes( 448bcb0991SDimitry Andric "print-slotindexes", 458bcb0991SDimitry Andric cl::desc("When printing machine IR, annotate instructions and blocks with " 468bcb0991SDimitry Andric "SlotIndexes when available"), 478bcb0991SDimitry Andric cl::init(true), cl::Hidden); 488bcb0991SDimitry Andric 49*0b57cec5SDimitry Andric MachineBasicBlock::MachineBasicBlock(MachineFunction &MF, const BasicBlock *B) 50*0b57cec5SDimitry Andric : BB(B), Number(-1), xParent(&MF) { 51*0b57cec5SDimitry Andric Insts.Parent = this; 52*0b57cec5SDimitry Andric if (B) 53*0b57cec5SDimitry Andric IrrLoopHeaderWeight = B->getIrrLoopHeaderWeight(); 54*0b57cec5SDimitry Andric } 55*0b57cec5SDimitry Andric 5681ad6265SDimitry Andric MachineBasicBlock::~MachineBasicBlock() = default; 57*0b57cec5SDimitry Andric 58*0b57cec5SDimitry Andric /// Return the MCSymbol for this basic block. 59*0b57cec5SDimitry Andric MCSymbol *MachineBasicBlock::getSymbol() const { 60*0b57cec5SDimitry Andric if (!CachedMCSymbol) { 61*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 62*0b57cec5SDimitry Andric MCContext &Ctx = MF->getContext(); 635ffd83dbSDimitry Andric 64e8d8bef9SDimitry Andric // We emit a non-temporary symbol -- with a descriptive name -- if it begins 65e8d8bef9SDimitry Andric // a section (with basic block sections). Otherwise we fall back to use temp 66e8d8bef9SDimitry Andric // label. 67e8d8bef9SDimitry Andric if (MF->hasBBSections() && isBeginSection()) { 685ffd83dbSDimitry Andric SmallString<5> Suffix; 695ffd83dbSDimitry Andric if (SectionID == MBBSectionID::ColdSectionID) { 705ffd83dbSDimitry Andric Suffix += ".cold"; 715ffd83dbSDimitry Andric } else if (SectionID == MBBSectionID::ExceptionSectionID) { 725ffd83dbSDimitry Andric Suffix += ".eh"; 735ffd83dbSDimitry Andric } else { 74e8d8bef9SDimitry Andric // For symbols that represent basic block sections, we add ".__part." to 75e8d8bef9SDimitry Andric // allow tools like symbolizers to know that this represents a part of 76e8d8bef9SDimitry Andric // the original function. 77e8d8bef9SDimitry Andric Suffix = (Suffix + Twine(".__part.") + Twine(SectionID.Number)).str(); 785ffd83dbSDimitry Andric } 795ffd83dbSDimitry Andric CachedMCSymbol = Ctx.getOrCreateSymbol(MF->getName() + Suffix); 805ffd83dbSDimitry Andric } else { 81e8d8bef9SDimitry Andric const StringRef Prefix = Ctx.getAsmInfo()->getPrivateLabelPrefix(); 82*0b57cec5SDimitry Andric CachedMCSymbol = Ctx.getOrCreateSymbol(Twine(Prefix) + "BB" + 83*0b57cec5SDimitry Andric Twine(MF->getFunctionNumber()) + 84*0b57cec5SDimitry Andric "_" + Twine(getNumber())); 85*0b57cec5SDimitry Andric } 865ffd83dbSDimitry Andric } 87*0b57cec5SDimitry Andric return CachedMCSymbol; 88*0b57cec5SDimitry Andric } 89*0b57cec5SDimitry Andric 90fe6060f1SDimitry Andric MCSymbol *MachineBasicBlock::getEHCatchretSymbol() const { 91fe6060f1SDimitry Andric if (!CachedEHCatchretMCSymbol) { 92fe6060f1SDimitry Andric const MachineFunction *MF = getParent(); 93fe6060f1SDimitry Andric SmallString<128> SymbolName; 94fe6060f1SDimitry Andric raw_svector_ostream(SymbolName) 95fe6060f1SDimitry Andric << "$ehgcr_" << MF->getFunctionNumber() << '_' << getNumber(); 96fe6060f1SDimitry Andric CachedEHCatchretMCSymbol = MF->getContext().getOrCreateSymbol(SymbolName); 97fe6060f1SDimitry Andric } 98fe6060f1SDimitry Andric return CachedEHCatchretMCSymbol; 99fe6060f1SDimitry Andric } 100fe6060f1SDimitry Andric 101e8d8bef9SDimitry Andric MCSymbol *MachineBasicBlock::getEndSymbol() const { 102e8d8bef9SDimitry Andric if (!CachedEndMCSymbol) { 103e8d8bef9SDimitry Andric const MachineFunction *MF = getParent(); 104e8d8bef9SDimitry Andric MCContext &Ctx = MF->getContext(); 105e8d8bef9SDimitry Andric auto Prefix = Ctx.getAsmInfo()->getPrivateLabelPrefix(); 106e8d8bef9SDimitry Andric CachedEndMCSymbol = Ctx.getOrCreateSymbol(Twine(Prefix) + "BB_END" + 107e8d8bef9SDimitry Andric Twine(MF->getFunctionNumber()) + 108e8d8bef9SDimitry Andric "_" + Twine(getNumber())); 109e8d8bef9SDimitry Andric } 110e8d8bef9SDimitry Andric return CachedEndMCSymbol; 111e8d8bef9SDimitry Andric } 112*0b57cec5SDimitry Andric 113*0b57cec5SDimitry Andric raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineBasicBlock &MBB) { 114*0b57cec5SDimitry Andric MBB.print(OS); 115*0b57cec5SDimitry Andric return OS; 116*0b57cec5SDimitry Andric } 117*0b57cec5SDimitry Andric 118*0b57cec5SDimitry Andric Printable llvm::printMBBReference(const MachineBasicBlock &MBB) { 119*0b57cec5SDimitry Andric return Printable([&MBB](raw_ostream &OS) { return MBB.printAsOperand(OS); }); 120*0b57cec5SDimitry Andric } 121*0b57cec5SDimitry Andric 122*0b57cec5SDimitry Andric /// When an MBB is added to an MF, we need to update the parent pointer of the 123*0b57cec5SDimitry Andric /// MBB, the MBB numbering, and any instructions in the MBB to be on the right 124*0b57cec5SDimitry Andric /// operand list for registers. 125*0b57cec5SDimitry Andric /// 126*0b57cec5SDimitry Andric /// MBBs start out as #-1. When a MBB is added to a MachineFunction, it 127*0b57cec5SDimitry Andric /// gets the next available unique MBB number. If it is removed from a 128*0b57cec5SDimitry Andric /// MachineFunction, it goes back to being #-1. 129*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::addNodeToList( 130*0b57cec5SDimitry Andric MachineBasicBlock *N) { 131*0b57cec5SDimitry Andric MachineFunction &MF = *N->getParent(); 132*0b57cec5SDimitry Andric N->Number = MF.addToMBBNumbering(N); 133*0b57cec5SDimitry Andric 134*0b57cec5SDimitry Andric // Make sure the instructions have their operands in the reginfo lists. 135*0b57cec5SDimitry Andric MachineRegisterInfo &RegInfo = MF.getRegInfo(); 136349cc55cSDimitry Andric for (MachineInstr &MI : N->instrs()) 13781ad6265SDimitry Andric MI.addRegOperandsToUseLists(RegInfo); 138*0b57cec5SDimitry Andric } 139*0b57cec5SDimitry Andric 140*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::removeNodeFromList( 141*0b57cec5SDimitry Andric MachineBasicBlock *N) { 142*0b57cec5SDimitry Andric N->getParent()->removeFromMBBNumbering(N->Number); 143*0b57cec5SDimitry Andric N->Number = -1; 144*0b57cec5SDimitry Andric } 145*0b57cec5SDimitry Andric 146*0b57cec5SDimitry Andric /// When we add an instruction to a basic block list, we update its parent 147*0b57cec5SDimitry Andric /// pointer and add its operands from reg use/def lists if appropriate. 148*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::addNodeToList(MachineInstr *N) { 149*0b57cec5SDimitry Andric assert(!N->getParent() && "machine instruction already in a basic block"); 150*0b57cec5SDimitry Andric N->setParent(Parent); 151*0b57cec5SDimitry Andric 152*0b57cec5SDimitry Andric // Add the instruction's register operands to their corresponding 153*0b57cec5SDimitry Andric // use/def lists. 154*0b57cec5SDimitry Andric MachineFunction *MF = Parent->getParent(); 15581ad6265SDimitry Andric N->addRegOperandsToUseLists(MF->getRegInfo()); 156*0b57cec5SDimitry Andric MF->handleInsertion(*N); 157*0b57cec5SDimitry Andric } 158*0b57cec5SDimitry Andric 159*0b57cec5SDimitry Andric /// When we remove an instruction from a basic block list, we update its parent 160*0b57cec5SDimitry Andric /// pointer and remove its operands from reg use/def lists if appropriate. 161*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::removeNodeFromList(MachineInstr *N) { 162*0b57cec5SDimitry Andric assert(N->getParent() && "machine instruction not in a basic block"); 163*0b57cec5SDimitry Andric 164*0b57cec5SDimitry Andric // Remove from the use/def lists. 165*0b57cec5SDimitry Andric if (MachineFunction *MF = N->getMF()) { 166*0b57cec5SDimitry Andric MF->handleRemoval(*N); 16781ad6265SDimitry Andric N->removeRegOperandsFromUseLists(MF->getRegInfo()); 168*0b57cec5SDimitry Andric } 169*0b57cec5SDimitry Andric 170*0b57cec5SDimitry Andric N->setParent(nullptr); 171*0b57cec5SDimitry Andric } 172*0b57cec5SDimitry Andric 173*0b57cec5SDimitry Andric /// When moving a range of instructions from one MBB list to another, we need to 174*0b57cec5SDimitry Andric /// update the parent pointers and the use/def lists. 175*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::transferNodesFromList(ilist_traits &FromList, 176*0b57cec5SDimitry Andric instr_iterator First, 177*0b57cec5SDimitry Andric instr_iterator Last) { 178*0b57cec5SDimitry Andric assert(Parent->getParent() == FromList.Parent->getParent() && 179*0b57cec5SDimitry Andric "cannot transfer MachineInstrs between MachineFunctions"); 180*0b57cec5SDimitry Andric 181*0b57cec5SDimitry Andric // If it's within the same BB, there's nothing to do. 182*0b57cec5SDimitry Andric if (this == &FromList) 183*0b57cec5SDimitry Andric return; 184*0b57cec5SDimitry Andric 185*0b57cec5SDimitry Andric assert(Parent != FromList.Parent && "Two lists have the same parent?"); 186*0b57cec5SDimitry Andric 187*0b57cec5SDimitry Andric // If splicing between two blocks within the same function, just update the 188*0b57cec5SDimitry Andric // parent pointers. 189*0b57cec5SDimitry Andric for (; First != Last; ++First) 190*0b57cec5SDimitry Andric First->setParent(Parent); 191*0b57cec5SDimitry Andric } 192*0b57cec5SDimitry Andric 193*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::deleteNode(MachineInstr *MI) { 194*0b57cec5SDimitry Andric assert(!MI->getParent() && "MI is still in a block!"); 1950eae32dcSDimitry Andric Parent->getParent()->deleteMachineInstr(MI); 196*0b57cec5SDimitry Andric } 197*0b57cec5SDimitry Andric 198*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstNonPHI() { 199*0b57cec5SDimitry Andric instr_iterator I = instr_begin(), E = instr_end(); 200*0b57cec5SDimitry Andric while (I != E && I->isPHI()) 201*0b57cec5SDimitry Andric ++I; 202*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 203*0b57cec5SDimitry Andric "First non-phi MI cannot be inside a bundle!"); 204*0b57cec5SDimitry Andric return I; 205*0b57cec5SDimitry Andric } 206*0b57cec5SDimitry Andric 207*0b57cec5SDimitry Andric MachineBasicBlock::iterator 208*0b57cec5SDimitry Andric MachineBasicBlock::SkipPHIsAndLabels(MachineBasicBlock::iterator I) { 209*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 210*0b57cec5SDimitry Andric 211*0b57cec5SDimitry Andric iterator E = end(); 212*0b57cec5SDimitry Andric while (I != E && (I->isPHI() || I->isPosition() || 213*0b57cec5SDimitry Andric TII->isBasicBlockPrologue(*I))) 214*0b57cec5SDimitry Andric ++I; 215*0b57cec5SDimitry Andric // FIXME: This needs to change if we wish to bundle labels 216*0b57cec5SDimitry Andric // inside the bundle. 217*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 218*0b57cec5SDimitry Andric "First non-phi / non-label instruction is inside a bundle!"); 219*0b57cec5SDimitry Andric return I; 220*0b57cec5SDimitry Andric } 221*0b57cec5SDimitry Andric 222*0b57cec5SDimitry Andric MachineBasicBlock::iterator 223fe6060f1SDimitry Andric MachineBasicBlock::SkipPHIsLabelsAndDebug(MachineBasicBlock::iterator I, 224fe6060f1SDimitry Andric bool SkipPseudoOp) { 225*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 226*0b57cec5SDimitry Andric 227*0b57cec5SDimitry Andric iterator E = end(); 228*0b57cec5SDimitry Andric while (I != E && (I->isPHI() || I->isPosition() || I->isDebugInstr() || 229fe6060f1SDimitry Andric (SkipPseudoOp && I->isPseudoProbe()) || 230*0b57cec5SDimitry Andric TII->isBasicBlockPrologue(*I))) 231*0b57cec5SDimitry Andric ++I; 232*0b57cec5SDimitry Andric // FIXME: This needs to change if we wish to bundle labels / dbg_values 233*0b57cec5SDimitry Andric // inside the bundle. 234*0b57cec5SDimitry Andric assert((I == E || !I->isInsideBundle()) && 235*0b57cec5SDimitry Andric "First non-phi / non-label / non-debug " 236*0b57cec5SDimitry Andric "instruction is inside a bundle!"); 237*0b57cec5SDimitry Andric return I; 238*0b57cec5SDimitry Andric } 239*0b57cec5SDimitry Andric 240*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstTerminator() { 241*0b57cec5SDimitry Andric iterator B = begin(), E = end(), I = E; 242*0b57cec5SDimitry Andric while (I != B && ((--I)->isTerminator() || I->isDebugInstr())) 243*0b57cec5SDimitry Andric ; /*noop */ 244*0b57cec5SDimitry Andric while (I != E && !I->isTerminator()) 245*0b57cec5SDimitry Andric ++I; 246*0b57cec5SDimitry Andric return I; 247*0b57cec5SDimitry Andric } 248*0b57cec5SDimitry Andric 249*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator MachineBasicBlock::getFirstInstrTerminator() { 250*0b57cec5SDimitry Andric instr_iterator B = instr_begin(), E = instr_end(), I = E; 251*0b57cec5SDimitry Andric while (I != B && ((--I)->isTerminator() || I->isDebugInstr())) 252*0b57cec5SDimitry Andric ; /*noop */ 253*0b57cec5SDimitry Andric while (I != E && !I->isTerminator()) 254*0b57cec5SDimitry Andric ++I; 255*0b57cec5SDimitry Andric return I; 256*0b57cec5SDimitry Andric } 257*0b57cec5SDimitry Andric 258bdd1243dSDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstTerminatorForward() { 259bdd1243dSDimitry Andric return find_if(instrs(), [](auto &II) { return II.isTerminator(); }); 260bdd1243dSDimitry Andric } 261bdd1243dSDimitry Andric 262fe6060f1SDimitry Andric MachineBasicBlock::iterator 263fe6060f1SDimitry Andric MachineBasicBlock::getFirstNonDebugInstr(bool SkipPseudoOp) { 264*0b57cec5SDimitry Andric // Skip over begin-of-block dbg_value instructions. 265fe6060f1SDimitry Andric return skipDebugInstructionsForward(begin(), end(), SkipPseudoOp); 266*0b57cec5SDimitry Andric } 267*0b57cec5SDimitry Andric 268fe6060f1SDimitry Andric MachineBasicBlock::iterator 269fe6060f1SDimitry Andric MachineBasicBlock::getLastNonDebugInstr(bool SkipPseudoOp) { 270*0b57cec5SDimitry Andric // Skip over end-of-block dbg_value instructions. 271*0b57cec5SDimitry Andric instr_iterator B = instr_begin(), I = instr_end(); 272*0b57cec5SDimitry Andric while (I != B) { 273*0b57cec5SDimitry Andric --I; 274*0b57cec5SDimitry Andric // Return instruction that starts a bundle. 275*0b57cec5SDimitry Andric if (I->isDebugInstr() || I->isInsideBundle()) 276*0b57cec5SDimitry Andric continue; 277fe6060f1SDimitry Andric if (SkipPseudoOp && I->isPseudoProbe()) 278fe6060f1SDimitry Andric continue; 279*0b57cec5SDimitry Andric return I; 280*0b57cec5SDimitry Andric } 281*0b57cec5SDimitry Andric // The block is all debug values. 282*0b57cec5SDimitry Andric return end(); 283*0b57cec5SDimitry Andric } 284*0b57cec5SDimitry Andric 285*0b57cec5SDimitry Andric bool MachineBasicBlock::hasEHPadSuccessor() const { 286349cc55cSDimitry Andric for (const MachineBasicBlock *Succ : successors()) 287349cc55cSDimitry Andric if (Succ->isEHPad()) 288*0b57cec5SDimitry Andric return true; 289*0b57cec5SDimitry Andric return false; 290*0b57cec5SDimitry Andric } 291*0b57cec5SDimitry Andric 292e8d8bef9SDimitry Andric bool MachineBasicBlock::isEntryBlock() const { 293e8d8bef9SDimitry Andric return getParent()->begin() == getIterator(); 294e8d8bef9SDimitry Andric } 295e8d8bef9SDimitry Andric 296*0b57cec5SDimitry Andric #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 297*0b57cec5SDimitry Andric LLVM_DUMP_METHOD void MachineBasicBlock::dump() const { 298*0b57cec5SDimitry Andric print(dbgs()); 299*0b57cec5SDimitry Andric } 300*0b57cec5SDimitry Andric #endif 301*0b57cec5SDimitry Andric 3025ffd83dbSDimitry Andric bool MachineBasicBlock::mayHaveInlineAsmBr() const { 3035ffd83dbSDimitry Andric for (const MachineBasicBlock *Succ : successors()) { 3045ffd83dbSDimitry Andric if (Succ->isInlineAsmBrIndirectTarget()) 3055ffd83dbSDimitry Andric return true; 3065ffd83dbSDimitry Andric } 3075ffd83dbSDimitry Andric return false; 3085ffd83dbSDimitry Andric } 3095ffd83dbSDimitry Andric 310*0b57cec5SDimitry Andric bool MachineBasicBlock::isLegalToHoistInto() const { 3115ffd83dbSDimitry Andric if (isReturnBlock() || hasEHPadSuccessor() || mayHaveInlineAsmBr()) 312*0b57cec5SDimitry Andric return false; 313*0b57cec5SDimitry Andric return true; 314*0b57cec5SDimitry Andric } 315*0b57cec5SDimitry Andric 316*0b57cec5SDimitry Andric StringRef MachineBasicBlock::getName() const { 317*0b57cec5SDimitry Andric if (const BasicBlock *LBB = getBasicBlock()) 318*0b57cec5SDimitry Andric return LBB->getName(); 319*0b57cec5SDimitry Andric else 320*0b57cec5SDimitry Andric return StringRef("", 0); 321*0b57cec5SDimitry Andric } 322*0b57cec5SDimitry Andric 323*0b57cec5SDimitry Andric /// Return a hopefully unique identifier for this block. 324*0b57cec5SDimitry Andric std::string MachineBasicBlock::getFullName() const { 325*0b57cec5SDimitry Andric std::string Name; 326*0b57cec5SDimitry Andric if (getParent()) 327*0b57cec5SDimitry Andric Name = (getParent()->getName() + ":").str(); 328*0b57cec5SDimitry Andric if (getBasicBlock()) 329*0b57cec5SDimitry Andric Name += getBasicBlock()->getName(); 330*0b57cec5SDimitry Andric else 331*0b57cec5SDimitry Andric Name += ("BB" + Twine(getNumber())).str(); 332*0b57cec5SDimitry Andric return Name; 333*0b57cec5SDimitry Andric } 334*0b57cec5SDimitry Andric 335*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, const SlotIndexes *Indexes, 336*0b57cec5SDimitry Andric bool IsStandalone) const { 337*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 338*0b57cec5SDimitry Andric if (!MF) { 339*0b57cec5SDimitry Andric OS << "Can't print out MachineBasicBlock because parent MachineFunction" 340*0b57cec5SDimitry Andric << " is null\n"; 341*0b57cec5SDimitry Andric return; 342*0b57cec5SDimitry Andric } 343*0b57cec5SDimitry Andric const Function &F = MF->getFunction(); 344*0b57cec5SDimitry Andric const Module *M = F.getParent(); 345*0b57cec5SDimitry Andric ModuleSlotTracker MST(M); 346*0b57cec5SDimitry Andric MST.incorporateFunction(F); 347*0b57cec5SDimitry Andric print(OS, MST, Indexes, IsStandalone); 348*0b57cec5SDimitry Andric } 349*0b57cec5SDimitry Andric 350*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, ModuleSlotTracker &MST, 351*0b57cec5SDimitry Andric const SlotIndexes *Indexes, 352*0b57cec5SDimitry Andric bool IsStandalone) const { 353*0b57cec5SDimitry Andric const MachineFunction *MF = getParent(); 354*0b57cec5SDimitry Andric if (!MF) { 355*0b57cec5SDimitry Andric OS << "Can't print out MachineBasicBlock because parent MachineFunction" 356*0b57cec5SDimitry Andric << " is null\n"; 357*0b57cec5SDimitry Andric return; 358*0b57cec5SDimitry Andric } 359*0b57cec5SDimitry Andric 3608bcb0991SDimitry Andric if (Indexes && PrintSlotIndexes) 361*0b57cec5SDimitry Andric OS << Indexes->getMBBStartIdx(this) << '\t'; 362*0b57cec5SDimitry Andric 363e8d8bef9SDimitry Andric printName(OS, PrintNameIr | PrintNameAttributes, &MST); 364*0b57cec5SDimitry Andric OS << ":\n"; 365*0b57cec5SDimitry Andric 366*0b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 367*0b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 368*0b57cec5SDimitry Andric const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo(); 369*0b57cec5SDimitry Andric bool HasLineAttributes = false; 370*0b57cec5SDimitry Andric 371*0b57cec5SDimitry Andric // Print the preds of this block according to the CFG. 372*0b57cec5SDimitry Andric if (!pred_empty() && IsStandalone) { 373*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 374*0b57cec5SDimitry Andric // Don't indent(2), align with previous line attributes. 375*0b57cec5SDimitry Andric OS << "; predecessors: "; 376e8d8bef9SDimitry Andric ListSeparator LS; 377e8d8bef9SDimitry Andric for (auto *Pred : predecessors()) 378e8d8bef9SDimitry Andric OS << LS << printMBBReference(*Pred); 379*0b57cec5SDimitry Andric OS << '\n'; 380*0b57cec5SDimitry Andric HasLineAttributes = true; 381*0b57cec5SDimitry Andric } 382*0b57cec5SDimitry Andric 383*0b57cec5SDimitry Andric if (!succ_empty()) { 384*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 385*0b57cec5SDimitry Andric // Print the successors 386*0b57cec5SDimitry Andric OS.indent(2) << "successors: "; 387e8d8bef9SDimitry Andric ListSeparator LS; 388*0b57cec5SDimitry Andric for (auto I = succ_begin(), E = succ_end(); I != E; ++I) { 389e8d8bef9SDimitry Andric OS << LS << printMBBReference(**I); 390*0b57cec5SDimitry Andric if (!Probs.empty()) 391*0b57cec5SDimitry Andric OS << '(' 392*0b57cec5SDimitry Andric << format("0x%08" PRIx32, getSuccProbability(I).getNumerator()) 393*0b57cec5SDimitry Andric << ')'; 394*0b57cec5SDimitry Andric } 395*0b57cec5SDimitry Andric if (!Probs.empty() && IsStandalone) { 396*0b57cec5SDimitry Andric // Print human readable probabilities as comments. 397*0b57cec5SDimitry Andric OS << "; "; 398e8d8bef9SDimitry Andric ListSeparator LS; 399*0b57cec5SDimitry Andric for (auto I = succ_begin(), E = succ_end(); I != E; ++I) { 400*0b57cec5SDimitry Andric const BranchProbability &BP = getSuccProbability(I); 401e8d8bef9SDimitry Andric OS << LS << printMBBReference(**I) << '(' 402*0b57cec5SDimitry Andric << format("%.2f%%", 403*0b57cec5SDimitry Andric rint(((double)BP.getNumerator() / BP.getDenominator()) * 404*0b57cec5SDimitry Andric 100.0 * 100.0) / 405*0b57cec5SDimitry Andric 100.0) 406*0b57cec5SDimitry Andric << ')'; 407*0b57cec5SDimitry Andric } 408*0b57cec5SDimitry Andric } 409*0b57cec5SDimitry Andric 410*0b57cec5SDimitry Andric OS << '\n'; 411*0b57cec5SDimitry Andric HasLineAttributes = true; 412*0b57cec5SDimitry Andric } 413*0b57cec5SDimitry Andric 414*0b57cec5SDimitry Andric if (!livein_empty() && MRI.tracksLiveness()) { 415*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 416*0b57cec5SDimitry Andric OS.indent(2) << "liveins: "; 417*0b57cec5SDimitry Andric 418e8d8bef9SDimitry Andric ListSeparator LS; 419*0b57cec5SDimitry Andric for (const auto &LI : liveins()) { 420e8d8bef9SDimitry Andric OS << LS << printReg(LI.PhysReg, TRI); 421*0b57cec5SDimitry Andric if (!LI.LaneMask.all()) 422*0b57cec5SDimitry Andric OS << ":0x" << PrintLaneMask(LI.LaneMask); 423*0b57cec5SDimitry Andric } 424*0b57cec5SDimitry Andric HasLineAttributes = true; 425*0b57cec5SDimitry Andric } 426*0b57cec5SDimitry Andric 427*0b57cec5SDimitry Andric if (HasLineAttributes) 428*0b57cec5SDimitry Andric OS << '\n'; 429*0b57cec5SDimitry Andric 430*0b57cec5SDimitry Andric bool IsInBundle = false; 431*0b57cec5SDimitry Andric for (const MachineInstr &MI : instrs()) { 4328bcb0991SDimitry Andric if (Indexes && PrintSlotIndexes) { 433*0b57cec5SDimitry Andric if (Indexes->hasIndex(MI)) 434*0b57cec5SDimitry Andric OS << Indexes->getInstructionIndex(MI); 435*0b57cec5SDimitry Andric OS << '\t'; 436*0b57cec5SDimitry Andric } 437*0b57cec5SDimitry Andric 438*0b57cec5SDimitry Andric if (IsInBundle && !MI.isInsideBundle()) { 439*0b57cec5SDimitry Andric OS.indent(2) << "}\n"; 440*0b57cec5SDimitry Andric IsInBundle = false; 441*0b57cec5SDimitry Andric } 442*0b57cec5SDimitry Andric 443*0b57cec5SDimitry Andric OS.indent(IsInBundle ? 4 : 2); 444*0b57cec5SDimitry Andric MI.print(OS, MST, IsStandalone, /*SkipOpers=*/false, /*SkipDebugLoc=*/false, 445*0b57cec5SDimitry Andric /*AddNewLine=*/false, &TII); 446*0b57cec5SDimitry Andric 447*0b57cec5SDimitry Andric if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) { 448*0b57cec5SDimitry Andric OS << " {"; 449*0b57cec5SDimitry Andric IsInBundle = true; 450*0b57cec5SDimitry Andric } 451*0b57cec5SDimitry Andric OS << '\n'; 452*0b57cec5SDimitry Andric } 453*0b57cec5SDimitry Andric 454*0b57cec5SDimitry Andric if (IsInBundle) 455*0b57cec5SDimitry Andric OS.indent(2) << "}\n"; 456*0b57cec5SDimitry Andric 457*0b57cec5SDimitry Andric if (IrrLoopHeaderWeight && IsStandalone) { 458*0b57cec5SDimitry Andric if (Indexes) OS << '\t'; 459bdd1243dSDimitry Andric OS.indent(2) << "; Irreducible loop header weight: " << *IrrLoopHeaderWeight 460bdd1243dSDimitry Andric << '\n'; 461*0b57cec5SDimitry Andric } 462*0b57cec5SDimitry Andric } 463*0b57cec5SDimitry Andric 464e8d8bef9SDimitry Andric /// Print the basic block's name as: 465e8d8bef9SDimitry Andric /// 466e8d8bef9SDimitry Andric /// bb.{number}[.{ir-name}] [(attributes...)] 467e8d8bef9SDimitry Andric /// 468e8d8bef9SDimitry Andric /// The {ir-name} is only printed when the \ref PrintNameIr flag is passed 469e8d8bef9SDimitry Andric /// (which is the default). If the IR block has no name, it is identified 470e8d8bef9SDimitry Andric /// numerically using the attribute syntax as "(%ir-block.{ir-slot})". 471e8d8bef9SDimitry Andric /// 472e8d8bef9SDimitry Andric /// When the \ref PrintNameAttributes flag is passed, additional attributes 473e8d8bef9SDimitry Andric /// of the block are printed when set. 474e8d8bef9SDimitry Andric /// 475e8d8bef9SDimitry Andric /// \param printNameFlags Combination of \ref PrintNameFlag flags indicating 476e8d8bef9SDimitry Andric /// the parts to print. 477e8d8bef9SDimitry Andric /// \param moduleSlotTracker Optional ModuleSlotTracker. This method will 478e8d8bef9SDimitry Andric /// incorporate its own tracker when necessary to 479e8d8bef9SDimitry Andric /// determine the block's IR name. 480e8d8bef9SDimitry Andric void MachineBasicBlock::printName(raw_ostream &os, unsigned printNameFlags, 481e8d8bef9SDimitry Andric ModuleSlotTracker *moduleSlotTracker) const { 482e8d8bef9SDimitry Andric os << "bb." << getNumber(); 483e8d8bef9SDimitry Andric bool hasAttributes = false; 484e8d8bef9SDimitry Andric 485bdd1243dSDimitry Andric auto PrintBBRef = [&](const BasicBlock *bb) { 486bdd1243dSDimitry Andric os << "%ir-block."; 487e8d8bef9SDimitry Andric if (bb->hasName()) { 488bdd1243dSDimitry Andric os << bb->getName(); 489e8d8bef9SDimitry Andric } else { 490e8d8bef9SDimitry Andric int slot = -1; 491e8d8bef9SDimitry Andric 492e8d8bef9SDimitry Andric if (moduleSlotTracker) { 493e8d8bef9SDimitry Andric slot = moduleSlotTracker->getLocalSlot(bb); 494e8d8bef9SDimitry Andric } else if (bb->getParent()) { 495e8d8bef9SDimitry Andric ModuleSlotTracker tmpTracker(bb->getModule(), false); 496e8d8bef9SDimitry Andric tmpTracker.incorporateFunction(*bb->getParent()); 497e8d8bef9SDimitry Andric slot = tmpTracker.getLocalSlot(bb); 498e8d8bef9SDimitry Andric } 499e8d8bef9SDimitry Andric 500e8d8bef9SDimitry Andric if (slot == -1) 501e8d8bef9SDimitry Andric os << "<ir-block badref>"; 502e8d8bef9SDimitry Andric else 503bdd1243dSDimitry Andric os << slot; 504bdd1243dSDimitry Andric } 505bdd1243dSDimitry Andric }; 506bdd1243dSDimitry Andric 507bdd1243dSDimitry Andric if (printNameFlags & PrintNameIr) { 508bdd1243dSDimitry Andric if (const auto *bb = getBasicBlock()) { 509bdd1243dSDimitry Andric if (bb->hasName()) { 510bdd1243dSDimitry Andric os << '.' << bb->getName(); 511bdd1243dSDimitry Andric } else { 512bdd1243dSDimitry Andric hasAttributes = true; 513bdd1243dSDimitry Andric os << " ("; 514bdd1243dSDimitry Andric PrintBBRef(bb); 515e8d8bef9SDimitry Andric } 516e8d8bef9SDimitry Andric } 517e8d8bef9SDimitry Andric } 518e8d8bef9SDimitry Andric 519e8d8bef9SDimitry Andric if (printNameFlags & PrintNameAttributes) { 520bdd1243dSDimitry Andric if (isMachineBlockAddressTaken()) { 521e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 522bdd1243dSDimitry Andric os << "machine-block-address-taken"; 523bdd1243dSDimitry Andric hasAttributes = true; 524bdd1243dSDimitry Andric } 525bdd1243dSDimitry Andric if (isIRBlockAddressTaken()) { 526bdd1243dSDimitry Andric os << (hasAttributes ? ", " : " ("); 527bdd1243dSDimitry Andric os << "ir-block-address-taken "; 528bdd1243dSDimitry Andric PrintBBRef(getAddressTakenIRBlock()); 529e8d8bef9SDimitry Andric hasAttributes = true; 530e8d8bef9SDimitry Andric } 531e8d8bef9SDimitry Andric if (isEHPad()) { 532e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 533e8d8bef9SDimitry Andric os << "landing-pad"; 534e8d8bef9SDimitry Andric hasAttributes = true; 535e8d8bef9SDimitry Andric } 536349cc55cSDimitry Andric if (isInlineAsmBrIndirectTarget()) { 537349cc55cSDimitry Andric os << (hasAttributes ? ", " : " ("); 538349cc55cSDimitry Andric os << "inlineasm-br-indirect-target"; 539349cc55cSDimitry Andric hasAttributes = true; 540349cc55cSDimitry Andric } 541e8d8bef9SDimitry Andric if (isEHFuncletEntry()) { 542e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 543e8d8bef9SDimitry Andric os << "ehfunclet-entry"; 544e8d8bef9SDimitry Andric hasAttributes = true; 545e8d8bef9SDimitry Andric } 546e8d8bef9SDimitry Andric if (getAlignment() != Align(1)) { 547e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 548e8d8bef9SDimitry Andric os << "align " << getAlignment().value(); 549e8d8bef9SDimitry Andric hasAttributes = true; 550e8d8bef9SDimitry Andric } 551e8d8bef9SDimitry Andric if (getSectionID() != MBBSectionID(0)) { 552e8d8bef9SDimitry Andric os << (hasAttributes ? ", " : " ("); 553e8d8bef9SDimitry Andric os << "bbsections "; 554e8d8bef9SDimitry Andric switch (getSectionID().Type) { 555e8d8bef9SDimitry Andric case MBBSectionID::SectionType::Exception: 556e8d8bef9SDimitry Andric os << "Exception"; 557e8d8bef9SDimitry Andric break; 558e8d8bef9SDimitry Andric case MBBSectionID::SectionType::Cold: 559e8d8bef9SDimitry Andric os << "Cold"; 560e8d8bef9SDimitry Andric break; 561e8d8bef9SDimitry Andric default: 562e8d8bef9SDimitry Andric os << getSectionID().Number; 563e8d8bef9SDimitry Andric } 564e8d8bef9SDimitry Andric hasAttributes = true; 565e8d8bef9SDimitry Andric } 566bdd1243dSDimitry Andric if (getBBID().has_value()) { 567bdd1243dSDimitry Andric os << (hasAttributes ? ", " : " ("); 568bdd1243dSDimitry Andric os << "bb_id " << *getBBID(); 569bdd1243dSDimitry Andric hasAttributes = true; 570bdd1243dSDimitry Andric } 571e8d8bef9SDimitry Andric } 572e8d8bef9SDimitry Andric 573e8d8bef9SDimitry Andric if (hasAttributes) 574e8d8bef9SDimitry Andric os << ')'; 575e8d8bef9SDimitry Andric } 576e8d8bef9SDimitry Andric 577*0b57cec5SDimitry Andric void MachineBasicBlock::printAsOperand(raw_ostream &OS, 578*0b57cec5SDimitry Andric bool /*PrintType*/) const { 579e8d8bef9SDimitry Andric OS << '%'; 580e8d8bef9SDimitry Andric printName(OS, 0); 581*0b57cec5SDimitry Andric } 582*0b57cec5SDimitry Andric 583*0b57cec5SDimitry Andric void MachineBasicBlock::removeLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) { 584*0b57cec5SDimitry Andric LiveInVector::iterator I = find_if( 585*0b57cec5SDimitry Andric LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; }); 586*0b57cec5SDimitry Andric if (I == LiveIns.end()) 587*0b57cec5SDimitry Andric return; 588*0b57cec5SDimitry Andric 589*0b57cec5SDimitry Andric I->LaneMask &= ~LaneMask; 590*0b57cec5SDimitry Andric if (I->LaneMask.none()) 591*0b57cec5SDimitry Andric LiveIns.erase(I); 592*0b57cec5SDimitry Andric } 593*0b57cec5SDimitry Andric 594*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator 595*0b57cec5SDimitry Andric MachineBasicBlock::removeLiveIn(MachineBasicBlock::livein_iterator I) { 596*0b57cec5SDimitry Andric // Get non-const version of iterator. 597*0b57cec5SDimitry Andric LiveInVector::iterator LI = LiveIns.begin() + (I - LiveIns.begin()); 598*0b57cec5SDimitry Andric return LiveIns.erase(LI); 599*0b57cec5SDimitry Andric } 600*0b57cec5SDimitry Andric 601*0b57cec5SDimitry Andric bool MachineBasicBlock::isLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) const { 602*0b57cec5SDimitry Andric livein_iterator I = find_if( 603*0b57cec5SDimitry Andric LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; }); 604*0b57cec5SDimitry Andric return I != livein_end() && (I->LaneMask & LaneMask).any(); 605*0b57cec5SDimitry Andric } 606*0b57cec5SDimitry Andric 607*0b57cec5SDimitry Andric void MachineBasicBlock::sortUniqueLiveIns() { 608*0b57cec5SDimitry Andric llvm::sort(LiveIns, 609*0b57cec5SDimitry Andric [](const RegisterMaskPair &LI0, const RegisterMaskPair &LI1) { 610*0b57cec5SDimitry Andric return LI0.PhysReg < LI1.PhysReg; 611*0b57cec5SDimitry Andric }); 612*0b57cec5SDimitry Andric // Liveins are sorted by physreg now we can merge their lanemasks. 613*0b57cec5SDimitry Andric LiveInVector::const_iterator I = LiveIns.begin(); 614*0b57cec5SDimitry Andric LiveInVector::const_iterator J; 615*0b57cec5SDimitry Andric LiveInVector::iterator Out = LiveIns.begin(); 616*0b57cec5SDimitry Andric for (; I != LiveIns.end(); ++Out, I = J) { 6175ffd83dbSDimitry Andric MCRegister PhysReg = I->PhysReg; 618*0b57cec5SDimitry Andric LaneBitmask LaneMask = I->LaneMask; 619*0b57cec5SDimitry Andric for (J = std::next(I); J != LiveIns.end() && J->PhysReg == PhysReg; ++J) 620*0b57cec5SDimitry Andric LaneMask |= J->LaneMask; 621*0b57cec5SDimitry Andric Out->PhysReg = PhysReg; 622*0b57cec5SDimitry Andric Out->LaneMask = LaneMask; 623*0b57cec5SDimitry Andric } 624*0b57cec5SDimitry Andric LiveIns.erase(Out, LiveIns.end()); 625*0b57cec5SDimitry Andric } 626*0b57cec5SDimitry Andric 6275ffd83dbSDimitry Andric Register 6288bcb0991SDimitry Andric MachineBasicBlock::addLiveIn(MCRegister PhysReg, const TargetRegisterClass *RC) { 629*0b57cec5SDimitry Andric assert(getParent() && "MBB must be inserted in function"); 630e8d8bef9SDimitry Andric assert(Register::isPhysicalRegister(PhysReg) && "Expected physreg"); 631*0b57cec5SDimitry Andric assert(RC && "Register class is required"); 632*0b57cec5SDimitry Andric assert((isEHPad() || this == &getParent()->front()) && 633*0b57cec5SDimitry Andric "Only the entry block and landing pads can have physreg live ins"); 634*0b57cec5SDimitry Andric 635*0b57cec5SDimitry Andric bool LiveIn = isLiveIn(PhysReg); 636*0b57cec5SDimitry Andric iterator I = SkipPHIsAndLabels(begin()), E = end(); 637*0b57cec5SDimitry Andric MachineRegisterInfo &MRI = getParent()->getRegInfo(); 638*0b57cec5SDimitry Andric const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo(); 639*0b57cec5SDimitry Andric 640*0b57cec5SDimitry Andric // Look for an existing copy. 641*0b57cec5SDimitry Andric if (LiveIn) 642*0b57cec5SDimitry Andric for (;I != E && I->isCopy(); ++I) 643*0b57cec5SDimitry Andric if (I->getOperand(1).getReg() == PhysReg) { 6448bcb0991SDimitry Andric Register VirtReg = I->getOperand(0).getReg(); 645*0b57cec5SDimitry Andric if (!MRI.constrainRegClass(VirtReg, RC)) 646*0b57cec5SDimitry Andric llvm_unreachable("Incompatible live-in register class."); 647*0b57cec5SDimitry Andric return VirtReg; 648*0b57cec5SDimitry Andric } 649*0b57cec5SDimitry Andric 650*0b57cec5SDimitry Andric // No luck, create a virtual register. 6518bcb0991SDimitry Andric Register VirtReg = MRI.createVirtualRegister(RC); 652*0b57cec5SDimitry Andric BuildMI(*this, I, DebugLoc(), TII.get(TargetOpcode::COPY), VirtReg) 653*0b57cec5SDimitry Andric .addReg(PhysReg, RegState::Kill); 654*0b57cec5SDimitry Andric if (!LiveIn) 655*0b57cec5SDimitry Andric addLiveIn(PhysReg); 656*0b57cec5SDimitry Andric return VirtReg; 657*0b57cec5SDimitry Andric } 658*0b57cec5SDimitry Andric 659*0b57cec5SDimitry Andric void MachineBasicBlock::moveBefore(MachineBasicBlock *NewAfter) { 660*0b57cec5SDimitry Andric getParent()->splice(NewAfter->getIterator(), getIterator()); 661*0b57cec5SDimitry Andric } 662*0b57cec5SDimitry Andric 663*0b57cec5SDimitry Andric void MachineBasicBlock::moveAfter(MachineBasicBlock *NewBefore) { 664*0b57cec5SDimitry Andric getParent()->splice(++NewBefore->getIterator(), getIterator()); 665*0b57cec5SDimitry Andric } 666*0b57cec5SDimitry Andric 6675ffd83dbSDimitry Andric void MachineBasicBlock::updateTerminator( 6685ffd83dbSDimitry Andric MachineBasicBlock *PreviousLayoutSuccessor) { 6695ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Updating terminators on " << printMBBReference(*this) 6705ffd83dbSDimitry Andric << "\n"); 6715ffd83dbSDimitry Andric 672*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 673*0b57cec5SDimitry Andric // A block with no successors has no concerns with fall-through edges. 674*0b57cec5SDimitry Andric if (this->succ_empty()) 675*0b57cec5SDimitry Andric return; 676*0b57cec5SDimitry Andric 677*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 678*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 679*0b57cec5SDimitry Andric DebugLoc DL = findBranchDebugLoc(); 680*0b57cec5SDimitry Andric bool B = TII->analyzeBranch(*this, TBB, FBB, Cond); 681*0b57cec5SDimitry Andric (void) B; 682*0b57cec5SDimitry Andric assert(!B && "UpdateTerminators requires analyzable predecessors!"); 683*0b57cec5SDimitry Andric if (Cond.empty()) { 684*0b57cec5SDimitry Andric if (TBB) { 685*0b57cec5SDimitry Andric // The block has an unconditional branch. If its successor is now its 686*0b57cec5SDimitry Andric // layout successor, delete the branch. 687*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) 688*0b57cec5SDimitry Andric TII->removeBranch(*this); 689*0b57cec5SDimitry Andric } else { 6905ffd83dbSDimitry Andric // The block has an unconditional fallthrough, or the end of the block is 6915ffd83dbSDimitry Andric // unreachable. 692*0b57cec5SDimitry Andric 6935ffd83dbSDimitry Andric // Unfortunately, whether the end of the block is unreachable is not 6945ffd83dbSDimitry Andric // immediately obvious; we must fall back to checking the successor list, 6955ffd83dbSDimitry Andric // and assuming that if the passed in block is in the succesor list and 6965ffd83dbSDimitry Andric // not an EHPad, it must be the intended target. 6975ffd83dbSDimitry Andric if (!PreviousLayoutSuccessor || !isSuccessor(PreviousLayoutSuccessor) || 6985ffd83dbSDimitry Andric PreviousLayoutSuccessor->isEHPad()) 699*0b57cec5SDimitry Andric return; 700*0b57cec5SDimitry Andric 7015ffd83dbSDimitry Andric // If the unconditional successor block is not the current layout 7025ffd83dbSDimitry Andric // successor, insert a branch to jump to it. 7035ffd83dbSDimitry Andric if (!isLayoutSuccessor(PreviousLayoutSuccessor)) 7045ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 705*0b57cec5SDimitry Andric } 706*0b57cec5SDimitry Andric return; 707*0b57cec5SDimitry Andric } 708*0b57cec5SDimitry Andric 709*0b57cec5SDimitry Andric if (FBB) { 710*0b57cec5SDimitry Andric // The block has a non-fallthrough conditional branch. If one of its 711*0b57cec5SDimitry Andric // successors is its layout successor, rewrite it to a fallthrough 712*0b57cec5SDimitry Andric // conditional branch. 713*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) { 714*0b57cec5SDimitry Andric if (TII->reverseBranchCondition(Cond)) 715*0b57cec5SDimitry Andric return; 716*0b57cec5SDimitry Andric TII->removeBranch(*this); 717*0b57cec5SDimitry Andric TII->insertBranch(*this, FBB, nullptr, Cond, DL); 718*0b57cec5SDimitry Andric } else if (isLayoutSuccessor(FBB)) { 719*0b57cec5SDimitry Andric TII->removeBranch(*this); 720*0b57cec5SDimitry Andric TII->insertBranch(*this, TBB, nullptr, Cond, DL); 721*0b57cec5SDimitry Andric } 722*0b57cec5SDimitry Andric return; 723*0b57cec5SDimitry Andric } 724*0b57cec5SDimitry Andric 7255ffd83dbSDimitry Andric // We now know we're going to fallthrough to PreviousLayoutSuccessor. 7265ffd83dbSDimitry Andric assert(PreviousLayoutSuccessor); 7275ffd83dbSDimitry Andric assert(!PreviousLayoutSuccessor->isEHPad()); 7285ffd83dbSDimitry Andric assert(isSuccessor(PreviousLayoutSuccessor)); 729*0b57cec5SDimitry Andric 7305ffd83dbSDimitry Andric if (PreviousLayoutSuccessor == TBB) { 7315ffd83dbSDimitry Andric // We had a fallthrough to the same basic block as the conditional jump 7325ffd83dbSDimitry Andric // targets. Remove the conditional jump, leaving an unconditional 7335ffd83dbSDimitry Andric // fallthrough or an unconditional jump. 734*0b57cec5SDimitry Andric TII->removeBranch(*this); 7355ffd83dbSDimitry Andric if (!isLayoutSuccessor(TBB)) { 736*0b57cec5SDimitry Andric Cond.clear(); 737*0b57cec5SDimitry Andric TII->insertBranch(*this, TBB, nullptr, Cond, DL); 7385ffd83dbSDimitry Andric } 739*0b57cec5SDimitry Andric return; 740*0b57cec5SDimitry Andric } 741*0b57cec5SDimitry Andric 742*0b57cec5SDimitry Andric // The block has a fallthrough conditional branch. 743*0b57cec5SDimitry Andric if (isLayoutSuccessor(TBB)) { 744*0b57cec5SDimitry Andric if (TII->reverseBranchCondition(Cond)) { 745*0b57cec5SDimitry Andric // We can't reverse the condition, add an unconditional branch. 746*0b57cec5SDimitry Andric Cond.clear(); 7475ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 748*0b57cec5SDimitry Andric return; 749*0b57cec5SDimitry Andric } 750*0b57cec5SDimitry Andric TII->removeBranch(*this); 7515ffd83dbSDimitry Andric TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL); 7525ffd83dbSDimitry Andric } else if (!isLayoutSuccessor(PreviousLayoutSuccessor)) { 753*0b57cec5SDimitry Andric TII->removeBranch(*this); 7545ffd83dbSDimitry Andric TII->insertBranch(*this, TBB, PreviousLayoutSuccessor, Cond, DL); 755*0b57cec5SDimitry Andric } 756*0b57cec5SDimitry Andric } 757*0b57cec5SDimitry Andric 758*0b57cec5SDimitry Andric void MachineBasicBlock::validateSuccProbs() const { 759*0b57cec5SDimitry Andric #ifndef NDEBUG 760*0b57cec5SDimitry Andric int64_t Sum = 0; 761*0b57cec5SDimitry Andric for (auto Prob : Probs) 762*0b57cec5SDimitry Andric Sum += Prob.getNumerator(); 763*0b57cec5SDimitry Andric // Due to precision issue, we assume that the sum of probabilities is one if 764*0b57cec5SDimitry Andric // the difference between the sum of their numerators and the denominator is 765*0b57cec5SDimitry Andric // no greater than the number of successors. 766*0b57cec5SDimitry Andric assert((uint64_t)std::abs(Sum - BranchProbability::getDenominator()) <= 767*0b57cec5SDimitry Andric Probs.size() && 768*0b57cec5SDimitry Andric "The sum of successors's probabilities exceeds one."); 769*0b57cec5SDimitry Andric #endif // NDEBUG 770*0b57cec5SDimitry Andric } 771*0b57cec5SDimitry Andric 772*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessor(MachineBasicBlock *Succ, 773*0b57cec5SDimitry Andric BranchProbability Prob) { 774*0b57cec5SDimitry Andric // Probability list is either empty (if successor list isn't empty, this means 775*0b57cec5SDimitry Andric // disabled optimization) or has the same size as successor list. 776*0b57cec5SDimitry Andric if (!(Probs.empty() && !Successors.empty())) 777*0b57cec5SDimitry Andric Probs.push_back(Prob); 778*0b57cec5SDimitry Andric Successors.push_back(Succ); 779*0b57cec5SDimitry Andric Succ->addPredecessor(this); 780*0b57cec5SDimitry Andric } 781*0b57cec5SDimitry Andric 782*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessorWithoutProb(MachineBasicBlock *Succ) { 783*0b57cec5SDimitry Andric // We need to make sure probability list is either empty or has the same size 784*0b57cec5SDimitry Andric // of successor list. When this function is called, we can safely delete all 785*0b57cec5SDimitry Andric // probability in the list. 786*0b57cec5SDimitry Andric Probs.clear(); 787*0b57cec5SDimitry Andric Successors.push_back(Succ); 788*0b57cec5SDimitry Andric Succ->addPredecessor(this); 789*0b57cec5SDimitry Andric } 790*0b57cec5SDimitry Andric 791*0b57cec5SDimitry Andric void MachineBasicBlock::splitSuccessor(MachineBasicBlock *Old, 792*0b57cec5SDimitry Andric MachineBasicBlock *New, 793*0b57cec5SDimitry Andric bool NormalizeSuccProbs) { 794*0b57cec5SDimitry Andric succ_iterator OldI = llvm::find(successors(), Old); 795*0b57cec5SDimitry Andric assert(OldI != succ_end() && "Old is not a successor of this block!"); 796e8d8bef9SDimitry Andric assert(!llvm::is_contained(successors(), New) && 797*0b57cec5SDimitry Andric "New is already a successor of this block!"); 798*0b57cec5SDimitry Andric 799*0b57cec5SDimitry Andric // Add a new successor with equal probability as the original one. Note 800*0b57cec5SDimitry Andric // that we directly copy the probability using the iterator rather than 801*0b57cec5SDimitry Andric // getting a potentially synthetic probability computed when unknown. This 802*0b57cec5SDimitry Andric // preserves the probabilities as-is and then we can renormalize them and 803*0b57cec5SDimitry Andric // query them effectively afterward. 804*0b57cec5SDimitry Andric addSuccessor(New, Probs.empty() ? BranchProbability::getUnknown() 805*0b57cec5SDimitry Andric : *getProbabilityIterator(OldI)); 806*0b57cec5SDimitry Andric if (NormalizeSuccProbs) 807*0b57cec5SDimitry Andric normalizeSuccProbs(); 808*0b57cec5SDimitry Andric } 809*0b57cec5SDimitry Andric 810*0b57cec5SDimitry Andric void MachineBasicBlock::removeSuccessor(MachineBasicBlock *Succ, 811*0b57cec5SDimitry Andric bool NormalizeSuccProbs) { 812*0b57cec5SDimitry Andric succ_iterator I = find(Successors, Succ); 813*0b57cec5SDimitry Andric removeSuccessor(I, NormalizeSuccProbs); 814*0b57cec5SDimitry Andric } 815*0b57cec5SDimitry Andric 816*0b57cec5SDimitry Andric MachineBasicBlock::succ_iterator 817*0b57cec5SDimitry Andric MachineBasicBlock::removeSuccessor(succ_iterator I, bool NormalizeSuccProbs) { 818*0b57cec5SDimitry Andric assert(I != Successors.end() && "Not a current successor!"); 819*0b57cec5SDimitry Andric 820*0b57cec5SDimitry Andric // If probability list is empty it means we don't use it (disabled 821*0b57cec5SDimitry Andric // optimization). 822*0b57cec5SDimitry Andric if (!Probs.empty()) { 823*0b57cec5SDimitry Andric probability_iterator WI = getProbabilityIterator(I); 824*0b57cec5SDimitry Andric Probs.erase(WI); 825*0b57cec5SDimitry Andric if (NormalizeSuccProbs) 826*0b57cec5SDimitry Andric normalizeSuccProbs(); 827*0b57cec5SDimitry Andric } 828*0b57cec5SDimitry Andric 829*0b57cec5SDimitry Andric (*I)->removePredecessor(this); 830*0b57cec5SDimitry Andric return Successors.erase(I); 831*0b57cec5SDimitry Andric } 832*0b57cec5SDimitry Andric 833*0b57cec5SDimitry Andric void MachineBasicBlock::replaceSuccessor(MachineBasicBlock *Old, 834*0b57cec5SDimitry Andric MachineBasicBlock *New) { 835*0b57cec5SDimitry Andric if (Old == New) 836*0b57cec5SDimitry Andric return; 837*0b57cec5SDimitry Andric 838*0b57cec5SDimitry Andric succ_iterator E = succ_end(); 839*0b57cec5SDimitry Andric succ_iterator NewI = E; 840*0b57cec5SDimitry Andric succ_iterator OldI = E; 841*0b57cec5SDimitry Andric for (succ_iterator I = succ_begin(); I != E; ++I) { 842*0b57cec5SDimitry Andric if (*I == Old) { 843*0b57cec5SDimitry Andric OldI = I; 844*0b57cec5SDimitry Andric if (NewI != E) 845*0b57cec5SDimitry Andric break; 846*0b57cec5SDimitry Andric } 847*0b57cec5SDimitry Andric if (*I == New) { 848*0b57cec5SDimitry Andric NewI = I; 849*0b57cec5SDimitry Andric if (OldI != E) 850*0b57cec5SDimitry Andric break; 851*0b57cec5SDimitry Andric } 852*0b57cec5SDimitry Andric } 853*0b57cec5SDimitry Andric assert(OldI != E && "Old is not a successor of this block"); 854*0b57cec5SDimitry Andric 855*0b57cec5SDimitry Andric // If New isn't already a successor, let it take Old's place. 856*0b57cec5SDimitry Andric if (NewI == E) { 857*0b57cec5SDimitry Andric Old->removePredecessor(this); 858*0b57cec5SDimitry Andric New->addPredecessor(this); 859*0b57cec5SDimitry Andric *OldI = New; 860*0b57cec5SDimitry Andric return; 861*0b57cec5SDimitry Andric } 862*0b57cec5SDimitry Andric 863*0b57cec5SDimitry Andric // New is already a successor. 864*0b57cec5SDimitry Andric // Update its probability instead of adding a duplicate edge. 865*0b57cec5SDimitry Andric if (!Probs.empty()) { 866*0b57cec5SDimitry Andric auto ProbIter = getProbabilityIterator(NewI); 867*0b57cec5SDimitry Andric if (!ProbIter->isUnknown()) 868*0b57cec5SDimitry Andric *ProbIter += *getProbabilityIterator(OldI); 869*0b57cec5SDimitry Andric } 870*0b57cec5SDimitry Andric removeSuccessor(OldI); 871*0b57cec5SDimitry Andric } 872*0b57cec5SDimitry Andric 873*0b57cec5SDimitry Andric void MachineBasicBlock::copySuccessor(MachineBasicBlock *Orig, 874*0b57cec5SDimitry Andric succ_iterator I) { 875e8d8bef9SDimitry Andric if (!Orig->Probs.empty()) 876*0b57cec5SDimitry Andric addSuccessor(*I, Orig->getSuccProbability(I)); 877*0b57cec5SDimitry Andric else 878*0b57cec5SDimitry Andric addSuccessorWithoutProb(*I); 879*0b57cec5SDimitry Andric } 880*0b57cec5SDimitry Andric 881*0b57cec5SDimitry Andric void MachineBasicBlock::addPredecessor(MachineBasicBlock *Pred) { 882*0b57cec5SDimitry Andric Predecessors.push_back(Pred); 883*0b57cec5SDimitry Andric } 884*0b57cec5SDimitry Andric 885*0b57cec5SDimitry Andric void MachineBasicBlock::removePredecessor(MachineBasicBlock *Pred) { 886*0b57cec5SDimitry Andric pred_iterator I = find(Predecessors, Pred); 887*0b57cec5SDimitry Andric assert(I != Predecessors.end() && "Pred is not a predecessor of this block!"); 888*0b57cec5SDimitry Andric Predecessors.erase(I); 889*0b57cec5SDimitry Andric } 890*0b57cec5SDimitry Andric 891*0b57cec5SDimitry Andric void MachineBasicBlock::transferSuccessors(MachineBasicBlock *FromMBB) { 892*0b57cec5SDimitry Andric if (this == FromMBB) 893*0b57cec5SDimitry Andric return; 894*0b57cec5SDimitry Andric 895*0b57cec5SDimitry Andric while (!FromMBB->succ_empty()) { 896*0b57cec5SDimitry Andric MachineBasicBlock *Succ = *FromMBB->succ_begin(); 897*0b57cec5SDimitry Andric 8988bcb0991SDimitry Andric // If probability list is empty it means we don't use it (disabled 8998bcb0991SDimitry Andric // optimization). 900*0b57cec5SDimitry Andric if (!FromMBB->Probs.empty()) { 901*0b57cec5SDimitry Andric auto Prob = *FromMBB->Probs.begin(); 902*0b57cec5SDimitry Andric addSuccessor(Succ, Prob); 903*0b57cec5SDimitry Andric } else 904*0b57cec5SDimitry Andric addSuccessorWithoutProb(Succ); 905*0b57cec5SDimitry Andric 906*0b57cec5SDimitry Andric FromMBB->removeSuccessor(Succ); 907*0b57cec5SDimitry Andric } 908*0b57cec5SDimitry Andric } 909*0b57cec5SDimitry Andric 910*0b57cec5SDimitry Andric void 911*0b57cec5SDimitry Andric MachineBasicBlock::transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB) { 912*0b57cec5SDimitry Andric if (this == FromMBB) 913*0b57cec5SDimitry Andric return; 914*0b57cec5SDimitry Andric 915*0b57cec5SDimitry Andric while (!FromMBB->succ_empty()) { 916*0b57cec5SDimitry Andric MachineBasicBlock *Succ = *FromMBB->succ_begin(); 917*0b57cec5SDimitry Andric if (!FromMBB->Probs.empty()) { 918*0b57cec5SDimitry Andric auto Prob = *FromMBB->Probs.begin(); 919*0b57cec5SDimitry Andric addSuccessor(Succ, Prob); 920*0b57cec5SDimitry Andric } else 921*0b57cec5SDimitry Andric addSuccessorWithoutProb(Succ); 922*0b57cec5SDimitry Andric FromMBB->removeSuccessor(Succ); 923*0b57cec5SDimitry Andric 924*0b57cec5SDimitry Andric // Fix up any PHI nodes in the successor. 9258bcb0991SDimitry Andric Succ->replacePhiUsesWith(FromMBB, this); 926*0b57cec5SDimitry Andric } 927*0b57cec5SDimitry Andric normalizeSuccProbs(); 928*0b57cec5SDimitry Andric } 929*0b57cec5SDimitry Andric 930*0b57cec5SDimitry Andric bool MachineBasicBlock::isPredecessor(const MachineBasicBlock *MBB) const { 931*0b57cec5SDimitry Andric return is_contained(predecessors(), MBB); 932*0b57cec5SDimitry Andric } 933*0b57cec5SDimitry Andric 934*0b57cec5SDimitry Andric bool MachineBasicBlock::isSuccessor(const MachineBasicBlock *MBB) const { 935*0b57cec5SDimitry Andric return is_contained(successors(), MBB); 936*0b57cec5SDimitry Andric } 937*0b57cec5SDimitry Andric 938*0b57cec5SDimitry Andric bool MachineBasicBlock::isLayoutSuccessor(const MachineBasicBlock *MBB) const { 939*0b57cec5SDimitry Andric MachineFunction::const_iterator I(this); 940*0b57cec5SDimitry Andric return std::next(I) == MachineFunction::const_iterator(MBB); 941*0b57cec5SDimitry Andric } 942*0b57cec5SDimitry Andric 94381ad6265SDimitry Andric const MachineBasicBlock *MachineBasicBlock::getSingleSuccessor() const { 94481ad6265SDimitry Andric return Successors.size() == 1 ? Successors[0] : nullptr; 94581ad6265SDimitry Andric } 94681ad6265SDimitry Andric 947bdd1243dSDimitry Andric MachineBasicBlock *MachineBasicBlock::getFallThrough(bool JumpToFallThrough) { 948*0b57cec5SDimitry Andric MachineFunction::iterator Fallthrough = getIterator(); 949*0b57cec5SDimitry Andric ++Fallthrough; 950*0b57cec5SDimitry Andric // If FallthroughBlock is off the end of the function, it can't fall through. 951*0b57cec5SDimitry Andric if (Fallthrough == getParent()->end()) 952*0b57cec5SDimitry Andric return nullptr; 953*0b57cec5SDimitry Andric 954*0b57cec5SDimitry Andric // If FallthroughBlock isn't a successor, no fallthrough is possible. 955*0b57cec5SDimitry Andric if (!isSuccessor(&*Fallthrough)) 956*0b57cec5SDimitry Andric return nullptr; 957*0b57cec5SDimitry Andric 958*0b57cec5SDimitry Andric // Analyze the branches, if any, at the end of the block. 959*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 960*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 961*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 962*0b57cec5SDimitry Andric if (TII->analyzeBranch(*this, TBB, FBB, Cond)) { 963*0b57cec5SDimitry Andric // If we couldn't analyze the branch, examine the last instruction. 964*0b57cec5SDimitry Andric // If the block doesn't end in a known control barrier, assume fallthrough 965*0b57cec5SDimitry Andric // is possible. The isPredicated check is needed because this code can be 966*0b57cec5SDimitry Andric // called during IfConversion, where an instruction which is normally a 967*0b57cec5SDimitry Andric // Barrier is predicated and thus no longer an actual control barrier. 968*0b57cec5SDimitry Andric return (empty() || !back().isBarrier() || TII->isPredicated(back())) 969*0b57cec5SDimitry Andric ? &*Fallthrough 970*0b57cec5SDimitry Andric : nullptr; 971*0b57cec5SDimitry Andric } 972*0b57cec5SDimitry Andric 973*0b57cec5SDimitry Andric // If there is no branch, control always falls through. 974*0b57cec5SDimitry Andric if (!TBB) return &*Fallthrough; 975*0b57cec5SDimitry Andric 976*0b57cec5SDimitry Andric // If there is some explicit branch to the fallthrough block, it can obviously 977*0b57cec5SDimitry Andric // reach, even though the branch should get folded to fall through implicitly. 978bdd1243dSDimitry Andric if (!JumpToFallThrough && (MachineFunction::iterator(TBB) == Fallthrough || 979bdd1243dSDimitry Andric MachineFunction::iterator(FBB) == Fallthrough)) 980*0b57cec5SDimitry Andric return &*Fallthrough; 981*0b57cec5SDimitry Andric 982*0b57cec5SDimitry Andric // If it's an unconditional branch to some block not the fall through, it 983*0b57cec5SDimitry Andric // doesn't fall through. 984*0b57cec5SDimitry Andric if (Cond.empty()) return nullptr; 985*0b57cec5SDimitry Andric 986*0b57cec5SDimitry Andric // Otherwise, if it is conditional and has no explicit false block, it falls 987*0b57cec5SDimitry Andric // through. 988*0b57cec5SDimitry Andric return (FBB == nullptr) ? &*Fallthrough : nullptr; 989*0b57cec5SDimitry Andric } 990*0b57cec5SDimitry Andric 991*0b57cec5SDimitry Andric bool MachineBasicBlock::canFallThrough() { 992*0b57cec5SDimitry Andric return getFallThrough() != nullptr; 993*0b57cec5SDimitry Andric } 994*0b57cec5SDimitry Andric 995e8d8bef9SDimitry Andric MachineBasicBlock *MachineBasicBlock::splitAt(MachineInstr &MI, 996e8d8bef9SDimitry Andric bool UpdateLiveIns, 997e8d8bef9SDimitry Andric LiveIntervals *LIS) { 998e8d8bef9SDimitry Andric MachineBasicBlock::iterator SplitPoint(&MI); 999e8d8bef9SDimitry Andric ++SplitPoint; 1000e8d8bef9SDimitry Andric 1001e8d8bef9SDimitry Andric if (SplitPoint == end()) { 1002e8d8bef9SDimitry Andric // Don't bother with a new block. 1003e8d8bef9SDimitry Andric return this; 1004e8d8bef9SDimitry Andric } 1005e8d8bef9SDimitry Andric 1006e8d8bef9SDimitry Andric MachineFunction *MF = getParent(); 1007e8d8bef9SDimitry Andric 1008e8d8bef9SDimitry Andric LivePhysRegs LiveRegs; 1009e8d8bef9SDimitry Andric if (UpdateLiveIns) { 1010e8d8bef9SDimitry Andric // Make sure we add any physregs we define in the block as liveins to the 1011e8d8bef9SDimitry Andric // new block. 1012e8d8bef9SDimitry Andric MachineBasicBlock::iterator Prev(&MI); 1013e8d8bef9SDimitry Andric LiveRegs.init(*MF->getSubtarget().getRegisterInfo()); 1014e8d8bef9SDimitry Andric LiveRegs.addLiveOuts(*this); 1015e8d8bef9SDimitry Andric for (auto I = rbegin(), E = Prev.getReverse(); I != E; ++I) 1016e8d8bef9SDimitry Andric LiveRegs.stepBackward(*I); 1017e8d8bef9SDimitry Andric } 1018e8d8bef9SDimitry Andric 1019e8d8bef9SDimitry Andric MachineBasicBlock *SplitBB = MF->CreateMachineBasicBlock(getBasicBlock()); 1020e8d8bef9SDimitry Andric 1021e8d8bef9SDimitry Andric MF->insert(++MachineFunction::iterator(this), SplitBB); 1022e8d8bef9SDimitry Andric SplitBB->splice(SplitBB->begin(), this, SplitPoint, end()); 1023e8d8bef9SDimitry Andric 1024e8d8bef9SDimitry Andric SplitBB->transferSuccessorsAndUpdatePHIs(this); 1025e8d8bef9SDimitry Andric addSuccessor(SplitBB); 1026e8d8bef9SDimitry Andric 1027e8d8bef9SDimitry Andric if (UpdateLiveIns) 1028e8d8bef9SDimitry Andric addLiveIns(*SplitBB, LiveRegs); 1029e8d8bef9SDimitry Andric 1030e8d8bef9SDimitry Andric if (LIS) 1031e8d8bef9SDimitry Andric LIS->insertMBBInMaps(SplitBB); 1032e8d8bef9SDimitry Andric 1033e8d8bef9SDimitry Andric return SplitBB; 1034e8d8bef9SDimitry Andric } 1035e8d8bef9SDimitry Andric 10365ffd83dbSDimitry Andric MachineBasicBlock *MachineBasicBlock::SplitCriticalEdge( 10375ffd83dbSDimitry Andric MachineBasicBlock *Succ, Pass &P, 10385ffd83dbSDimitry Andric std::vector<SparseBitVector<>> *LiveInSets) { 1039*0b57cec5SDimitry Andric if (!canSplitCriticalEdge(Succ)) 1040*0b57cec5SDimitry Andric return nullptr; 1041*0b57cec5SDimitry Andric 1042*0b57cec5SDimitry Andric MachineFunction *MF = getParent(); 10435ffd83dbSDimitry Andric MachineBasicBlock *PrevFallthrough = getNextNode(); 1044*0b57cec5SDimitry Andric DebugLoc DL; // FIXME: this is nowhere 1045*0b57cec5SDimitry Andric 1046*0b57cec5SDimitry Andric MachineBasicBlock *NMBB = MF->CreateMachineBasicBlock(); 1047*0b57cec5SDimitry Andric MF->insert(std::next(MachineFunction::iterator(this)), NMBB); 1048*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Splitting critical edge: " << printMBBReference(*this) 1049*0b57cec5SDimitry Andric << " -- " << printMBBReference(*NMBB) << " -- " 1050*0b57cec5SDimitry Andric << printMBBReference(*Succ) << '\n'); 1051*0b57cec5SDimitry Andric 1052*0b57cec5SDimitry Andric LiveIntervals *LIS = P.getAnalysisIfAvailable<LiveIntervals>(); 1053*0b57cec5SDimitry Andric SlotIndexes *Indexes = P.getAnalysisIfAvailable<SlotIndexes>(); 1054*0b57cec5SDimitry Andric if (LIS) 1055*0b57cec5SDimitry Andric LIS->insertMBBInMaps(NMBB); 1056*0b57cec5SDimitry Andric else if (Indexes) 1057*0b57cec5SDimitry Andric Indexes->insertMBBInMaps(NMBB); 1058*0b57cec5SDimitry Andric 1059*0b57cec5SDimitry Andric // On some targets like Mips, branches may kill virtual registers. Make sure 1060*0b57cec5SDimitry Andric // that LiveVariables is properly updated after updateTerminator replaces the 1061*0b57cec5SDimitry Andric // terminators. 1062*0b57cec5SDimitry Andric LiveVariables *LV = P.getAnalysisIfAvailable<LiveVariables>(); 1063*0b57cec5SDimitry Andric 1064*0b57cec5SDimitry Andric // Collect a list of virtual registers killed by the terminators. 10655ffd83dbSDimitry Andric SmallVector<Register, 4> KilledRegs; 1066*0b57cec5SDimitry Andric if (LV) 10670eae32dcSDimitry Andric for (MachineInstr &MI : 10680eae32dcSDimitry Andric llvm::make_range(getFirstInstrTerminator(), instr_end())) { 10690eae32dcSDimitry Andric for (MachineOperand &MO : MI.operands()) { 1070349cc55cSDimitry Andric if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse() || !MO.isKill() || 1071349cc55cSDimitry Andric MO.isUndef()) 1072*0b57cec5SDimitry Andric continue; 1073349cc55cSDimitry Andric Register Reg = MO.getReg(); 1074bdd1243dSDimitry Andric if (Reg.isPhysical() || LV->getVarInfo(Reg).removeKill(MI)) { 1075*0b57cec5SDimitry Andric KilledRegs.push_back(Reg); 1076349cc55cSDimitry Andric LLVM_DEBUG(dbgs() << "Removing terminator kill: " << MI); 1077349cc55cSDimitry Andric MO.setIsKill(false); 1078*0b57cec5SDimitry Andric } 1079*0b57cec5SDimitry Andric } 1080*0b57cec5SDimitry Andric } 1081*0b57cec5SDimitry Andric 10825ffd83dbSDimitry Andric SmallVector<Register, 4> UsedRegs; 1083*0b57cec5SDimitry Andric if (LIS) { 10840eae32dcSDimitry Andric for (MachineInstr &MI : 10850eae32dcSDimitry Andric llvm::make_range(getFirstInstrTerminator(), instr_end())) { 10860eae32dcSDimitry Andric for (const MachineOperand &MO : MI.operands()) { 1087349cc55cSDimitry Andric if (!MO.isReg() || MO.getReg() == 0) 1088*0b57cec5SDimitry Andric continue; 1089*0b57cec5SDimitry Andric 1090349cc55cSDimitry Andric Register Reg = MO.getReg(); 1091*0b57cec5SDimitry Andric if (!is_contained(UsedRegs, Reg)) 1092*0b57cec5SDimitry Andric UsedRegs.push_back(Reg); 1093*0b57cec5SDimitry Andric } 1094*0b57cec5SDimitry Andric } 1095*0b57cec5SDimitry Andric } 1096*0b57cec5SDimitry Andric 1097*0b57cec5SDimitry Andric ReplaceUsesOfBlockWith(Succ, NMBB); 1098*0b57cec5SDimitry Andric 1099*0b57cec5SDimitry Andric // If updateTerminator() removes instructions, we need to remove them from 1100*0b57cec5SDimitry Andric // SlotIndexes. 1101*0b57cec5SDimitry Andric SmallVector<MachineInstr*, 4> Terminators; 1102*0b57cec5SDimitry Andric if (Indexes) { 11030eae32dcSDimitry Andric for (MachineInstr &MI : 11040eae32dcSDimitry Andric llvm::make_range(getFirstInstrTerminator(), instr_end())) 11050eae32dcSDimitry Andric Terminators.push_back(&MI); 1106*0b57cec5SDimitry Andric } 1107*0b57cec5SDimitry Andric 11085ffd83dbSDimitry Andric // Since we replaced all uses of Succ with NMBB, that should also be treated 11095ffd83dbSDimitry Andric // as the fallthrough successor 11105ffd83dbSDimitry Andric if (Succ == PrevFallthrough) 11115ffd83dbSDimitry Andric PrevFallthrough = NMBB; 11125ffd83dbSDimitry Andric updateTerminator(PrevFallthrough); 1113*0b57cec5SDimitry Andric 1114*0b57cec5SDimitry Andric if (Indexes) { 1115*0b57cec5SDimitry Andric SmallVector<MachineInstr*, 4> NewTerminators; 11160eae32dcSDimitry Andric for (MachineInstr &MI : 11170eae32dcSDimitry Andric llvm::make_range(getFirstInstrTerminator(), instr_end())) 11180eae32dcSDimitry Andric NewTerminators.push_back(&MI); 1119*0b57cec5SDimitry Andric 1120fe6060f1SDimitry Andric for (MachineInstr *Terminator : Terminators) { 1121fe6060f1SDimitry Andric if (!is_contained(NewTerminators, Terminator)) 1122fe6060f1SDimitry Andric Indexes->removeMachineInstrFromMaps(*Terminator); 1123*0b57cec5SDimitry Andric } 1124*0b57cec5SDimitry Andric } 1125*0b57cec5SDimitry Andric 1126*0b57cec5SDimitry Andric // Insert unconditional "jump Succ" instruction in NMBB if necessary. 1127*0b57cec5SDimitry Andric NMBB->addSuccessor(Succ); 1128*0b57cec5SDimitry Andric if (!NMBB->isLayoutSuccessor(Succ)) { 1129*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 1130*0b57cec5SDimitry Andric const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo(); 1131*0b57cec5SDimitry Andric TII->insertBranch(*NMBB, Succ, nullptr, Cond, DL); 1132*0b57cec5SDimitry Andric 1133*0b57cec5SDimitry Andric if (Indexes) { 1134*0b57cec5SDimitry Andric for (MachineInstr &MI : NMBB->instrs()) { 1135*0b57cec5SDimitry Andric // Some instructions may have been moved to NMBB by updateTerminator(), 1136*0b57cec5SDimitry Andric // so we first remove any instruction that already has an index. 1137*0b57cec5SDimitry Andric if (Indexes->hasIndex(MI)) 1138*0b57cec5SDimitry Andric Indexes->removeMachineInstrFromMaps(MI); 1139*0b57cec5SDimitry Andric Indexes->insertMachineInstrInMaps(MI); 1140*0b57cec5SDimitry Andric } 1141*0b57cec5SDimitry Andric } 1142*0b57cec5SDimitry Andric } 1143*0b57cec5SDimitry Andric 11448bcb0991SDimitry Andric // Fix PHI nodes in Succ so they refer to NMBB instead of this. 11458bcb0991SDimitry Andric Succ->replacePhiUsesWith(this, NMBB); 1146*0b57cec5SDimitry Andric 1147*0b57cec5SDimitry Andric // Inherit live-ins from the successor 1148*0b57cec5SDimitry Andric for (const auto &LI : Succ->liveins()) 1149*0b57cec5SDimitry Andric NMBB->addLiveIn(LI); 1150*0b57cec5SDimitry Andric 1151*0b57cec5SDimitry Andric // Update LiveVariables. 1152*0b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 1153*0b57cec5SDimitry Andric if (LV) { 1154*0b57cec5SDimitry Andric // Restore kills of virtual registers that were killed by the terminators. 1155*0b57cec5SDimitry Andric while (!KilledRegs.empty()) { 11565ffd83dbSDimitry Andric Register Reg = KilledRegs.pop_back_val(); 1157*0b57cec5SDimitry Andric for (instr_iterator I = instr_end(), E = instr_begin(); I != E;) { 1158*0b57cec5SDimitry Andric if (!(--I)->addRegisterKilled(Reg, TRI, /* AddIfNotFound= */ false)) 1159*0b57cec5SDimitry Andric continue; 1160bdd1243dSDimitry Andric if (Reg.isVirtual()) 1161*0b57cec5SDimitry Andric LV->getVarInfo(Reg).Kills.push_back(&*I); 1162*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Restored terminator kill: " << *I); 1163*0b57cec5SDimitry Andric break; 1164*0b57cec5SDimitry Andric } 1165*0b57cec5SDimitry Andric } 1166*0b57cec5SDimitry Andric // Update relevant live-through information. 11675ffd83dbSDimitry Andric if (LiveInSets != nullptr) 11685ffd83dbSDimitry Andric LV->addNewBlock(NMBB, this, Succ, *LiveInSets); 11695ffd83dbSDimitry Andric else 1170*0b57cec5SDimitry Andric LV->addNewBlock(NMBB, this, Succ); 1171*0b57cec5SDimitry Andric } 1172*0b57cec5SDimitry Andric 1173*0b57cec5SDimitry Andric if (LIS) { 1174*0b57cec5SDimitry Andric // After splitting the edge and updating SlotIndexes, live intervals may be 1175*0b57cec5SDimitry Andric // in one of two situations, depending on whether this block was the last in 1176*0b57cec5SDimitry Andric // the function. If the original block was the last in the function, all 1177*0b57cec5SDimitry Andric // live intervals will end prior to the beginning of the new split block. If 1178*0b57cec5SDimitry Andric // the original block was not at the end of the function, all live intervals 1179*0b57cec5SDimitry Andric // will extend to the end of the new split block. 1180*0b57cec5SDimitry Andric 1181*0b57cec5SDimitry Andric bool isLastMBB = 1182*0b57cec5SDimitry Andric std::next(MachineFunction::iterator(NMBB)) == getParent()->end(); 1183*0b57cec5SDimitry Andric 1184*0b57cec5SDimitry Andric SlotIndex StartIndex = Indexes->getMBBEndIdx(this); 1185*0b57cec5SDimitry Andric SlotIndex PrevIndex = StartIndex.getPrevSlot(); 1186*0b57cec5SDimitry Andric SlotIndex EndIndex = Indexes->getMBBEndIdx(NMBB); 1187*0b57cec5SDimitry Andric 1188*0b57cec5SDimitry Andric // Find the registers used from NMBB in PHIs in Succ. 11895ffd83dbSDimitry Andric SmallSet<Register, 8> PHISrcRegs; 1190*0b57cec5SDimitry Andric for (MachineBasicBlock::instr_iterator 1191*0b57cec5SDimitry Andric I = Succ->instr_begin(), E = Succ->instr_end(); 1192*0b57cec5SDimitry Andric I != E && I->isPHI(); ++I) { 1193*0b57cec5SDimitry Andric for (unsigned ni = 1, ne = I->getNumOperands(); ni != ne; ni += 2) { 1194*0b57cec5SDimitry Andric if (I->getOperand(ni+1).getMBB() == NMBB) { 1195*0b57cec5SDimitry Andric MachineOperand &MO = I->getOperand(ni); 11968bcb0991SDimitry Andric Register Reg = MO.getReg(); 1197*0b57cec5SDimitry Andric PHISrcRegs.insert(Reg); 1198*0b57cec5SDimitry Andric if (MO.isUndef()) 1199*0b57cec5SDimitry Andric continue; 1200*0b57cec5SDimitry Andric 1201*0b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 1202*0b57cec5SDimitry Andric VNInfo *VNI = LI.getVNInfoAt(PrevIndex); 1203*0b57cec5SDimitry Andric assert(VNI && 1204*0b57cec5SDimitry Andric "PHI sources should be live out of their predecessors."); 1205*0b57cec5SDimitry Andric LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI)); 1206*0b57cec5SDimitry Andric } 1207*0b57cec5SDimitry Andric } 1208*0b57cec5SDimitry Andric } 1209*0b57cec5SDimitry Andric 1210*0b57cec5SDimitry Andric MachineRegisterInfo *MRI = &getParent()->getRegInfo(); 1211*0b57cec5SDimitry Andric for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 12125ffd83dbSDimitry Andric Register Reg = Register::index2VirtReg(i); 1213*0b57cec5SDimitry Andric if (PHISrcRegs.count(Reg) || !LIS->hasInterval(Reg)) 1214*0b57cec5SDimitry Andric continue; 1215*0b57cec5SDimitry Andric 1216*0b57cec5SDimitry Andric LiveInterval &LI = LIS->getInterval(Reg); 1217*0b57cec5SDimitry Andric if (!LI.liveAt(PrevIndex)) 1218*0b57cec5SDimitry Andric continue; 1219*0b57cec5SDimitry Andric 1220*0b57cec5SDimitry Andric bool isLiveOut = LI.liveAt(LIS->getMBBStartIdx(Succ)); 1221*0b57cec5SDimitry Andric if (isLiveOut && isLastMBB) { 1222*0b57cec5SDimitry Andric VNInfo *VNI = LI.getVNInfoAt(PrevIndex); 1223*0b57cec5SDimitry Andric assert(VNI && "LiveInterval should have VNInfo where it is live."); 1224*0b57cec5SDimitry Andric LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI)); 1225*0b57cec5SDimitry Andric } else if (!isLiveOut && !isLastMBB) { 1226*0b57cec5SDimitry Andric LI.removeSegment(StartIndex, EndIndex); 1227*0b57cec5SDimitry Andric } 1228*0b57cec5SDimitry Andric } 1229*0b57cec5SDimitry Andric 1230*0b57cec5SDimitry Andric // Update all intervals for registers whose uses may have been modified by 1231*0b57cec5SDimitry Andric // updateTerminator(). 1232*0b57cec5SDimitry Andric LIS->repairIntervalsInRange(this, getFirstTerminator(), end(), UsedRegs); 1233*0b57cec5SDimitry Andric } 1234*0b57cec5SDimitry Andric 1235*0b57cec5SDimitry Andric if (MachineDominatorTree *MDT = 1236*0b57cec5SDimitry Andric P.getAnalysisIfAvailable<MachineDominatorTree>()) 1237*0b57cec5SDimitry Andric MDT->recordSplitCriticalEdge(this, Succ, NMBB); 1238*0b57cec5SDimitry Andric 1239*0b57cec5SDimitry Andric if (MachineLoopInfo *MLI = P.getAnalysisIfAvailable<MachineLoopInfo>()) 1240*0b57cec5SDimitry Andric if (MachineLoop *TIL = MLI->getLoopFor(this)) { 1241*0b57cec5SDimitry Andric // If one or the other blocks were not in a loop, the new block is not 1242*0b57cec5SDimitry Andric // either, and thus LI doesn't need to be updated. 1243*0b57cec5SDimitry Andric if (MachineLoop *DestLoop = MLI->getLoopFor(Succ)) { 1244*0b57cec5SDimitry Andric if (TIL == DestLoop) { 1245*0b57cec5SDimitry Andric // Both in the same loop, the NMBB joins loop. 1246*0b57cec5SDimitry Andric DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase()); 1247*0b57cec5SDimitry Andric } else if (TIL->contains(DestLoop)) { 1248*0b57cec5SDimitry Andric // Edge from an outer loop to an inner loop. Add to the outer loop. 1249*0b57cec5SDimitry Andric TIL->addBasicBlockToLoop(NMBB, MLI->getBase()); 1250*0b57cec5SDimitry Andric } else if (DestLoop->contains(TIL)) { 1251*0b57cec5SDimitry Andric // Edge from an inner loop to an outer loop. Add to the outer loop. 1252*0b57cec5SDimitry Andric DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase()); 1253*0b57cec5SDimitry Andric } else { 1254*0b57cec5SDimitry Andric // Edge from two loops with no containment relation. Because these 1255*0b57cec5SDimitry Andric // are natural loops, we know that the destination block must be the 1256*0b57cec5SDimitry Andric // header of its loop (adding a branch into a loop elsewhere would 1257*0b57cec5SDimitry Andric // create an irreducible loop). 1258*0b57cec5SDimitry Andric assert(DestLoop->getHeader() == Succ && 1259*0b57cec5SDimitry Andric "Should not create irreducible loops!"); 1260*0b57cec5SDimitry Andric if (MachineLoop *P = DestLoop->getParentLoop()) 1261*0b57cec5SDimitry Andric P->addBasicBlockToLoop(NMBB, MLI->getBase()); 1262*0b57cec5SDimitry Andric } 1263*0b57cec5SDimitry Andric } 1264*0b57cec5SDimitry Andric } 1265*0b57cec5SDimitry Andric 1266*0b57cec5SDimitry Andric return NMBB; 1267*0b57cec5SDimitry Andric } 1268*0b57cec5SDimitry Andric 1269*0b57cec5SDimitry Andric bool MachineBasicBlock::canSplitCriticalEdge( 1270*0b57cec5SDimitry Andric const MachineBasicBlock *Succ) const { 1271*0b57cec5SDimitry Andric // Splitting the critical edge to a landing pad block is non-trivial. Don't do 1272*0b57cec5SDimitry Andric // it in this generic function. 1273*0b57cec5SDimitry Andric if (Succ->isEHPad()) 1274*0b57cec5SDimitry Andric return false; 1275*0b57cec5SDimitry Andric 12765ffd83dbSDimitry Andric // Splitting the critical edge to a callbr's indirect block isn't advised. 12775ffd83dbSDimitry Andric // Don't do it in this generic function. 12785ffd83dbSDimitry Andric if (Succ->isInlineAsmBrIndirectTarget()) 12795ffd83dbSDimitry Andric return false; 1280*0b57cec5SDimitry Andric 12815ffd83dbSDimitry Andric const MachineFunction *MF = getParent(); 1282*0b57cec5SDimitry Andric // Performance might be harmed on HW that implements branching using exec mask 1283*0b57cec5SDimitry Andric // where both sides of the branches are always executed. 1284*0b57cec5SDimitry Andric if (MF->getTarget().requiresStructuredCFG()) 1285*0b57cec5SDimitry Andric return false; 1286*0b57cec5SDimitry Andric 1287*0b57cec5SDimitry Andric // We may need to update this's terminator, but we can't do that if 12885ffd83dbSDimitry Andric // analyzeBranch fails. If this uses a jump table, we won't touch it. 1289*0b57cec5SDimitry Andric const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo(); 1290*0b57cec5SDimitry Andric MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 1291*0b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Cond; 1292*0b57cec5SDimitry Andric // AnalyzeBanch should modify this, since we did not allow modification. 1293*0b57cec5SDimitry Andric if (TII->analyzeBranch(*const_cast<MachineBasicBlock *>(this), TBB, FBB, Cond, 1294*0b57cec5SDimitry Andric /*AllowModify*/ false)) 1295*0b57cec5SDimitry Andric return false; 1296*0b57cec5SDimitry Andric 1297*0b57cec5SDimitry Andric // Avoid bugpoint weirdness: A block may end with a conditional branch but 1298*0b57cec5SDimitry Andric // jumps to the same MBB is either case. We have duplicate CFG edges in that 1299*0b57cec5SDimitry Andric // case that we can't handle. Since this never happens in properly optimized 1300*0b57cec5SDimitry Andric // code, just skip those edges. 1301*0b57cec5SDimitry Andric if (TBB && TBB == FBB) { 1302*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Won't split critical edge after degenerate " 1303*0b57cec5SDimitry Andric << printMBBReference(*this) << '\n'); 1304*0b57cec5SDimitry Andric return false; 1305*0b57cec5SDimitry Andric } 1306*0b57cec5SDimitry Andric return true; 1307*0b57cec5SDimitry Andric } 1308*0b57cec5SDimitry Andric 1309*0b57cec5SDimitry Andric /// Prepare MI to be removed from its bundle. This fixes bundle flags on MI's 1310*0b57cec5SDimitry Andric /// neighboring instructions so the bundle won't be broken by removing MI. 1311*0b57cec5SDimitry Andric static void unbundleSingleMI(MachineInstr *MI) { 1312*0b57cec5SDimitry Andric // Removing the first instruction in a bundle. 1313*0b57cec5SDimitry Andric if (MI->isBundledWithSucc() && !MI->isBundledWithPred()) 1314*0b57cec5SDimitry Andric MI->unbundleFromSucc(); 1315*0b57cec5SDimitry Andric // Removing the last instruction in a bundle. 1316*0b57cec5SDimitry Andric if (MI->isBundledWithPred() && !MI->isBundledWithSucc()) 1317*0b57cec5SDimitry Andric MI->unbundleFromPred(); 1318*0b57cec5SDimitry Andric // If MI is not bundled, or if it is internal to a bundle, the neighbor flags 1319*0b57cec5SDimitry Andric // are already fine. 1320*0b57cec5SDimitry Andric } 1321*0b57cec5SDimitry Andric 1322*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator 1323*0b57cec5SDimitry Andric MachineBasicBlock::erase(MachineBasicBlock::instr_iterator I) { 1324*0b57cec5SDimitry Andric unbundleSingleMI(&*I); 1325*0b57cec5SDimitry Andric return Insts.erase(I); 1326*0b57cec5SDimitry Andric } 1327*0b57cec5SDimitry Andric 1328*0b57cec5SDimitry Andric MachineInstr *MachineBasicBlock::remove_instr(MachineInstr *MI) { 1329*0b57cec5SDimitry Andric unbundleSingleMI(MI); 1330*0b57cec5SDimitry Andric MI->clearFlag(MachineInstr::BundledPred); 1331*0b57cec5SDimitry Andric MI->clearFlag(MachineInstr::BundledSucc); 1332*0b57cec5SDimitry Andric return Insts.remove(MI); 1333*0b57cec5SDimitry Andric } 1334*0b57cec5SDimitry Andric 1335*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator 1336*0b57cec5SDimitry Andric MachineBasicBlock::insert(instr_iterator I, MachineInstr *MI) { 1337*0b57cec5SDimitry Andric assert(!MI->isBundledWithPred() && !MI->isBundledWithSucc() && 1338*0b57cec5SDimitry Andric "Cannot insert instruction with bundle flags"); 1339*0b57cec5SDimitry Andric // Set the bundle flags when inserting inside a bundle. 1340*0b57cec5SDimitry Andric if (I != instr_end() && I->isBundledWithPred()) { 1341*0b57cec5SDimitry Andric MI->setFlag(MachineInstr::BundledPred); 1342*0b57cec5SDimitry Andric MI->setFlag(MachineInstr::BundledSucc); 1343*0b57cec5SDimitry Andric } 1344*0b57cec5SDimitry Andric return Insts.insert(I, MI); 1345*0b57cec5SDimitry Andric } 1346*0b57cec5SDimitry Andric 1347*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and returns it, but 1348*0b57cec5SDimitry Andric /// does not delete it. 1349*0b57cec5SDimitry Andric MachineBasicBlock *MachineBasicBlock::removeFromParent() { 1350*0b57cec5SDimitry Andric assert(getParent() && "Not embedded in a function!"); 1351*0b57cec5SDimitry Andric getParent()->remove(this); 1352*0b57cec5SDimitry Andric return this; 1353*0b57cec5SDimitry Andric } 1354*0b57cec5SDimitry Andric 1355*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and deletes it. 1356*0b57cec5SDimitry Andric void MachineBasicBlock::eraseFromParent() { 1357*0b57cec5SDimitry Andric assert(getParent() && "Not embedded in a function!"); 1358*0b57cec5SDimitry Andric getParent()->erase(this); 1359*0b57cec5SDimitry Andric } 1360*0b57cec5SDimitry Andric 1361*0b57cec5SDimitry Andric /// Given a machine basic block that branched to 'Old', change the code and CFG 1362*0b57cec5SDimitry Andric /// so that it branches to 'New' instead. 1363*0b57cec5SDimitry Andric void MachineBasicBlock::ReplaceUsesOfBlockWith(MachineBasicBlock *Old, 1364*0b57cec5SDimitry Andric MachineBasicBlock *New) { 1365*0b57cec5SDimitry Andric assert(Old != New && "Cannot replace self with self!"); 1366*0b57cec5SDimitry Andric 1367*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator I = instr_end(); 1368*0b57cec5SDimitry Andric while (I != instr_begin()) { 1369*0b57cec5SDimitry Andric --I; 1370*0b57cec5SDimitry Andric if (!I->isTerminator()) break; 1371*0b57cec5SDimitry Andric 1372*0b57cec5SDimitry Andric // Scan the operands of this machine instruction, replacing any uses of Old 1373*0b57cec5SDimitry Andric // with New. 1374*0b57cec5SDimitry Andric for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) 1375*0b57cec5SDimitry Andric if (I->getOperand(i).isMBB() && 1376*0b57cec5SDimitry Andric I->getOperand(i).getMBB() == Old) 1377*0b57cec5SDimitry Andric I->getOperand(i).setMBB(New); 1378*0b57cec5SDimitry Andric } 1379*0b57cec5SDimitry Andric 1380*0b57cec5SDimitry Andric // Update the successor information. 1381*0b57cec5SDimitry Andric replaceSuccessor(Old, New); 1382*0b57cec5SDimitry Andric } 1383*0b57cec5SDimitry Andric 13848bcb0991SDimitry Andric void MachineBasicBlock::replacePhiUsesWith(MachineBasicBlock *Old, 13858bcb0991SDimitry Andric MachineBasicBlock *New) { 13868bcb0991SDimitry Andric for (MachineInstr &MI : phis()) 13878bcb0991SDimitry Andric for (unsigned i = 2, e = MI.getNumOperands() + 1; i != e; i += 2) { 13888bcb0991SDimitry Andric MachineOperand &MO = MI.getOperand(i); 13898bcb0991SDimitry Andric if (MO.getMBB() == Old) 13908bcb0991SDimitry Andric MO.setMBB(New); 13918bcb0991SDimitry Andric } 13928bcb0991SDimitry Andric } 13938bcb0991SDimitry Andric 1394*0b57cec5SDimitry Andric /// Find the next valid DebugLoc starting at MBBI, skipping any DBG_VALUE 1395*0b57cec5SDimitry Andric /// instructions. Return UnknownLoc if there is none. 1396*0b57cec5SDimitry Andric DebugLoc 1397*0b57cec5SDimitry Andric MachineBasicBlock::findDebugLoc(instr_iterator MBBI) { 1398*0b57cec5SDimitry Andric // Skip debug declarations, we don't want a DebugLoc from them. 1399*0b57cec5SDimitry Andric MBBI = skipDebugInstructionsForward(MBBI, instr_end()); 1400*0b57cec5SDimitry Andric if (MBBI != instr_end()) 1401*0b57cec5SDimitry Andric return MBBI->getDebugLoc(); 1402*0b57cec5SDimitry Andric return {}; 1403*0b57cec5SDimitry Andric } 1404*0b57cec5SDimitry Andric 1405fe6060f1SDimitry Andric DebugLoc MachineBasicBlock::rfindDebugLoc(reverse_instr_iterator MBBI) { 1406fe6060f1SDimitry Andric // Skip debug declarations, we don't want a DebugLoc from them. 1407fe6060f1SDimitry Andric MBBI = skipDebugInstructionsBackward(MBBI, instr_rbegin()); 1408fe6060f1SDimitry Andric if (!MBBI->isDebugInstr()) 1409fe6060f1SDimitry Andric return MBBI->getDebugLoc(); 1410fe6060f1SDimitry Andric return {}; 1411fe6060f1SDimitry Andric } 1412fe6060f1SDimitry Andric 1413*0b57cec5SDimitry Andric /// Find the previous valid DebugLoc preceding MBBI, skipping and DBG_VALUE 1414*0b57cec5SDimitry Andric /// instructions. Return UnknownLoc if there is none. 1415*0b57cec5SDimitry Andric DebugLoc MachineBasicBlock::findPrevDebugLoc(instr_iterator MBBI) { 1416*0b57cec5SDimitry Andric if (MBBI == instr_begin()) return {}; 14175ffd83dbSDimitry Andric // Skip debug instructions, we don't want a DebugLoc from them. 14185ffd83dbSDimitry Andric MBBI = prev_nodbg(MBBI, instr_begin()); 1419*0b57cec5SDimitry Andric if (!MBBI->isDebugInstr()) return MBBI->getDebugLoc(); 1420*0b57cec5SDimitry Andric return {}; 1421*0b57cec5SDimitry Andric } 1422*0b57cec5SDimitry Andric 1423fe6060f1SDimitry Andric DebugLoc MachineBasicBlock::rfindPrevDebugLoc(reverse_instr_iterator MBBI) { 1424fe6060f1SDimitry Andric if (MBBI == instr_rend()) 1425fe6060f1SDimitry Andric return {}; 1426fe6060f1SDimitry Andric // Skip debug declarations, we don't want a DebugLoc from them. 1427fe6060f1SDimitry Andric MBBI = next_nodbg(MBBI, instr_rend()); 1428fe6060f1SDimitry Andric if (MBBI != instr_rend()) 1429fe6060f1SDimitry Andric return MBBI->getDebugLoc(); 1430fe6060f1SDimitry Andric return {}; 1431fe6060f1SDimitry Andric } 1432fe6060f1SDimitry Andric 1433*0b57cec5SDimitry Andric /// Find and return the merged DebugLoc of the branch instructions of the block. 1434*0b57cec5SDimitry Andric /// Return UnknownLoc if there is none. 1435*0b57cec5SDimitry Andric DebugLoc 1436*0b57cec5SDimitry Andric MachineBasicBlock::findBranchDebugLoc() { 1437*0b57cec5SDimitry Andric DebugLoc DL; 1438*0b57cec5SDimitry Andric auto TI = getFirstTerminator(); 1439*0b57cec5SDimitry Andric while (TI != end() && !TI->isBranch()) 1440*0b57cec5SDimitry Andric ++TI; 1441*0b57cec5SDimitry Andric 1442*0b57cec5SDimitry Andric if (TI != end()) { 1443*0b57cec5SDimitry Andric DL = TI->getDebugLoc(); 1444*0b57cec5SDimitry Andric for (++TI ; TI != end() ; ++TI) 1445*0b57cec5SDimitry Andric if (TI->isBranch()) 1446*0b57cec5SDimitry Andric DL = DILocation::getMergedLocation(DL, TI->getDebugLoc()); 1447*0b57cec5SDimitry Andric } 1448*0b57cec5SDimitry Andric return DL; 1449*0b57cec5SDimitry Andric } 1450*0b57cec5SDimitry Andric 1451*0b57cec5SDimitry Andric /// Return probability of the edge from this block to MBB. 1452*0b57cec5SDimitry Andric BranchProbability 1453*0b57cec5SDimitry Andric MachineBasicBlock::getSuccProbability(const_succ_iterator Succ) const { 1454*0b57cec5SDimitry Andric if (Probs.empty()) 1455*0b57cec5SDimitry Andric return BranchProbability(1, succ_size()); 1456*0b57cec5SDimitry Andric 1457*0b57cec5SDimitry Andric const auto &Prob = *getProbabilityIterator(Succ); 1458*0b57cec5SDimitry Andric if (Prob.isUnknown()) { 1459*0b57cec5SDimitry Andric // For unknown probabilities, collect the sum of all known ones, and evenly 1460*0b57cec5SDimitry Andric // ditribute the complemental of the sum to each unknown probability. 1461*0b57cec5SDimitry Andric unsigned KnownProbNum = 0; 1462*0b57cec5SDimitry Andric auto Sum = BranchProbability::getZero(); 1463fcaf7f86SDimitry Andric for (const auto &P : Probs) { 1464*0b57cec5SDimitry Andric if (!P.isUnknown()) { 1465*0b57cec5SDimitry Andric Sum += P; 1466*0b57cec5SDimitry Andric KnownProbNum++; 1467*0b57cec5SDimitry Andric } 1468*0b57cec5SDimitry Andric } 1469*0b57cec5SDimitry Andric return Sum.getCompl() / (Probs.size() - KnownProbNum); 1470*0b57cec5SDimitry Andric } else 1471*0b57cec5SDimitry Andric return Prob; 1472*0b57cec5SDimitry Andric } 1473*0b57cec5SDimitry Andric 1474*0b57cec5SDimitry Andric /// Set successor probability of a given iterator. 1475*0b57cec5SDimitry Andric void MachineBasicBlock::setSuccProbability(succ_iterator I, 1476*0b57cec5SDimitry Andric BranchProbability Prob) { 1477*0b57cec5SDimitry Andric assert(!Prob.isUnknown()); 1478*0b57cec5SDimitry Andric if (Probs.empty()) 1479*0b57cec5SDimitry Andric return; 1480*0b57cec5SDimitry Andric *getProbabilityIterator(I) = Prob; 1481*0b57cec5SDimitry Andric } 1482*0b57cec5SDimitry Andric 1483*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator 1484*0b57cec5SDimitry Andric MachineBasicBlock::const_probability_iterator 1485*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator( 1486*0b57cec5SDimitry Andric MachineBasicBlock::const_succ_iterator I) const { 1487*0b57cec5SDimitry Andric assert(Probs.size() == Successors.size() && "Async probability list!"); 1488*0b57cec5SDimitry Andric const size_t index = std::distance(Successors.begin(), I); 1489*0b57cec5SDimitry Andric assert(index < Probs.size() && "Not a current successor!"); 1490*0b57cec5SDimitry Andric return Probs.begin() + index; 1491*0b57cec5SDimitry Andric } 1492*0b57cec5SDimitry Andric 1493*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator. 1494*0b57cec5SDimitry Andric MachineBasicBlock::probability_iterator 1495*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator(MachineBasicBlock::succ_iterator I) { 1496*0b57cec5SDimitry Andric assert(Probs.size() == Successors.size() && "Async probability list!"); 1497*0b57cec5SDimitry Andric const size_t index = std::distance(Successors.begin(), I); 1498*0b57cec5SDimitry Andric assert(index < Probs.size() && "Not a current successor!"); 1499*0b57cec5SDimitry Andric return Probs.begin() + index; 1500*0b57cec5SDimitry Andric } 1501*0b57cec5SDimitry Andric 1502*0b57cec5SDimitry Andric /// Return whether (physical) register "Reg" has been <def>ined and not <kill>ed 1503*0b57cec5SDimitry Andric /// as of just before "MI". 1504*0b57cec5SDimitry Andric /// 1505*0b57cec5SDimitry Andric /// Search is localised to a neighborhood of 1506*0b57cec5SDimitry Andric /// Neighborhood instructions before (searching for defs or kills) and N 1507*0b57cec5SDimitry Andric /// instructions after (searching just for defs) MI. 1508*0b57cec5SDimitry Andric MachineBasicBlock::LivenessQueryResult 1509*0b57cec5SDimitry Andric MachineBasicBlock::computeRegisterLiveness(const TargetRegisterInfo *TRI, 15105ffd83dbSDimitry Andric MCRegister Reg, const_iterator Before, 1511*0b57cec5SDimitry Andric unsigned Neighborhood) const { 1512*0b57cec5SDimitry Andric unsigned N = Neighborhood; 1513*0b57cec5SDimitry Andric 1514*0b57cec5SDimitry Andric // Try searching forwards from Before, looking for reads or defs. 1515*0b57cec5SDimitry Andric const_iterator I(Before); 1516*0b57cec5SDimitry Andric for (; I != end() && N > 0; ++I) { 1517fe6060f1SDimitry Andric if (I->isDebugOrPseudoInstr()) 1518*0b57cec5SDimitry Andric continue; 1519*0b57cec5SDimitry Andric 1520*0b57cec5SDimitry Andric --N; 1521*0b57cec5SDimitry Andric 1522480093f4SDimitry Andric PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI); 1523*0b57cec5SDimitry Andric 1524*0b57cec5SDimitry Andric // Register is live when we read it here. 1525*0b57cec5SDimitry Andric if (Info.Read) 1526*0b57cec5SDimitry Andric return LQR_Live; 1527*0b57cec5SDimitry Andric // Register is dead if we can fully overwrite or clobber it here. 1528*0b57cec5SDimitry Andric if (Info.FullyDefined || Info.Clobbered) 1529*0b57cec5SDimitry Andric return LQR_Dead; 1530*0b57cec5SDimitry Andric } 1531*0b57cec5SDimitry Andric 1532*0b57cec5SDimitry Andric // If we reached the end, it is safe to clobber Reg at the end of a block of 1533*0b57cec5SDimitry Andric // no successor has it live in. 1534*0b57cec5SDimitry Andric if (I == end()) { 1535*0b57cec5SDimitry Andric for (MachineBasicBlock *S : successors()) { 1536*0b57cec5SDimitry Andric for (const MachineBasicBlock::RegisterMaskPair &LI : S->liveins()) { 1537*0b57cec5SDimitry Andric if (TRI->regsOverlap(LI.PhysReg, Reg)) 1538*0b57cec5SDimitry Andric return LQR_Live; 1539*0b57cec5SDimitry Andric } 1540*0b57cec5SDimitry Andric } 1541*0b57cec5SDimitry Andric 1542*0b57cec5SDimitry Andric return LQR_Dead; 1543*0b57cec5SDimitry Andric } 1544*0b57cec5SDimitry Andric 1545*0b57cec5SDimitry Andric 1546*0b57cec5SDimitry Andric N = Neighborhood; 1547*0b57cec5SDimitry Andric 1548*0b57cec5SDimitry Andric // Start by searching backwards from Before, looking for kills, reads or defs. 1549*0b57cec5SDimitry Andric I = const_iterator(Before); 1550*0b57cec5SDimitry Andric // If this is the first insn in the block, don't search backwards. 1551*0b57cec5SDimitry Andric if (I != begin()) { 1552*0b57cec5SDimitry Andric do { 1553*0b57cec5SDimitry Andric --I; 1554*0b57cec5SDimitry Andric 1555fe6060f1SDimitry Andric if (I->isDebugOrPseudoInstr()) 1556*0b57cec5SDimitry Andric continue; 1557*0b57cec5SDimitry Andric 1558*0b57cec5SDimitry Andric --N; 1559*0b57cec5SDimitry Andric 1560480093f4SDimitry Andric PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI); 1561*0b57cec5SDimitry Andric 1562*0b57cec5SDimitry Andric // Defs happen after uses so they take precedence if both are present. 1563*0b57cec5SDimitry Andric 1564*0b57cec5SDimitry Andric // Register is dead after a dead def of the full register. 1565*0b57cec5SDimitry Andric if (Info.DeadDef) 1566*0b57cec5SDimitry Andric return LQR_Dead; 1567*0b57cec5SDimitry Andric // Register is (at least partially) live after a def. 1568*0b57cec5SDimitry Andric if (Info.Defined) { 1569*0b57cec5SDimitry Andric if (!Info.PartialDeadDef) 1570*0b57cec5SDimitry Andric return LQR_Live; 1571*0b57cec5SDimitry Andric // As soon as we saw a partial definition (dead or not), 1572*0b57cec5SDimitry Andric // we cannot tell if the value is partial live without 1573*0b57cec5SDimitry Andric // tracking the lanemasks. We are not going to do this, 1574*0b57cec5SDimitry Andric // so fall back on the remaining of the analysis. 1575*0b57cec5SDimitry Andric break; 1576*0b57cec5SDimitry Andric } 1577*0b57cec5SDimitry Andric // Register is dead after a full kill or clobber and no def. 1578*0b57cec5SDimitry Andric if (Info.Killed || Info.Clobbered) 1579*0b57cec5SDimitry Andric return LQR_Dead; 1580*0b57cec5SDimitry Andric // Register must be live if we read it. 1581*0b57cec5SDimitry Andric if (Info.Read) 1582*0b57cec5SDimitry Andric return LQR_Live; 1583*0b57cec5SDimitry Andric 1584*0b57cec5SDimitry Andric } while (I != begin() && N > 0); 1585*0b57cec5SDimitry Andric } 1586*0b57cec5SDimitry Andric 1587480093f4SDimitry Andric // If all the instructions before this in the block are debug instructions, 1588480093f4SDimitry Andric // skip over them. 1589fe6060f1SDimitry Andric while (I != begin() && std::prev(I)->isDebugOrPseudoInstr()) 1590480093f4SDimitry Andric --I; 1591480093f4SDimitry Andric 1592*0b57cec5SDimitry Andric // Did we get to the start of the block? 1593*0b57cec5SDimitry Andric if (I == begin()) { 1594*0b57cec5SDimitry Andric // If so, the register's state is definitely defined by the live-in state. 1595*0b57cec5SDimitry Andric for (const MachineBasicBlock::RegisterMaskPair &LI : liveins()) 1596*0b57cec5SDimitry Andric if (TRI->regsOverlap(LI.PhysReg, Reg)) 1597*0b57cec5SDimitry Andric return LQR_Live; 1598*0b57cec5SDimitry Andric 1599*0b57cec5SDimitry Andric return LQR_Dead; 1600*0b57cec5SDimitry Andric } 1601*0b57cec5SDimitry Andric 1602*0b57cec5SDimitry Andric // At this point we have no idea of the liveness of the register. 1603*0b57cec5SDimitry Andric return LQR_Unknown; 1604*0b57cec5SDimitry Andric } 1605*0b57cec5SDimitry Andric 1606*0b57cec5SDimitry Andric const uint32_t * 1607*0b57cec5SDimitry Andric MachineBasicBlock::getBeginClobberMask(const TargetRegisterInfo *TRI) const { 1608*0b57cec5SDimitry Andric // EH funclet entry does not preserve any registers. 1609*0b57cec5SDimitry Andric return isEHFuncletEntry() ? TRI->getNoPreservedMask() : nullptr; 1610*0b57cec5SDimitry Andric } 1611*0b57cec5SDimitry Andric 1612*0b57cec5SDimitry Andric const uint32_t * 1613*0b57cec5SDimitry Andric MachineBasicBlock::getEndClobberMask(const TargetRegisterInfo *TRI) const { 1614*0b57cec5SDimitry Andric // If we see a return block with successors, this must be a funclet return, 1615*0b57cec5SDimitry Andric // which does not preserve any registers. If there are no successors, we don't 1616*0b57cec5SDimitry Andric // care what kind of return it is, putting a mask after it is a no-op. 1617*0b57cec5SDimitry Andric return isReturnBlock() && !succ_empty() ? TRI->getNoPreservedMask() : nullptr; 1618*0b57cec5SDimitry Andric } 1619*0b57cec5SDimitry Andric 1620*0b57cec5SDimitry Andric void MachineBasicBlock::clearLiveIns() { 1621*0b57cec5SDimitry Andric LiveIns.clear(); 1622*0b57cec5SDimitry Andric } 1623*0b57cec5SDimitry Andric 1624*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator MachineBasicBlock::livein_begin() const { 1625*0b57cec5SDimitry Andric assert(getParent()->getProperties().hasProperty( 1626*0b57cec5SDimitry Andric MachineFunctionProperties::Property::TracksLiveness) && 1627*0b57cec5SDimitry Andric "Liveness information is accurate"); 1628*0b57cec5SDimitry Andric return LiveIns.begin(); 1629*0b57cec5SDimitry Andric } 16305ffd83dbSDimitry Andric 1631fe6060f1SDimitry Andric MachineBasicBlock::liveout_iterator MachineBasicBlock::liveout_begin() const { 1632fe6060f1SDimitry Andric const MachineFunction &MF = *getParent(); 1633fe6060f1SDimitry Andric assert(MF.getProperties().hasProperty( 1634fe6060f1SDimitry Andric MachineFunctionProperties::Property::TracksLiveness) && 1635fe6060f1SDimitry Andric "Liveness information is accurate"); 1636fe6060f1SDimitry Andric 1637fe6060f1SDimitry Andric const TargetLowering &TLI = *MF.getSubtarget().getTargetLowering(); 1638fe6060f1SDimitry Andric MCPhysReg ExceptionPointer = 0, ExceptionSelector = 0; 1639fe6060f1SDimitry Andric if (MF.getFunction().hasPersonalityFn()) { 1640fe6060f1SDimitry Andric auto PersonalityFn = MF.getFunction().getPersonalityFn(); 1641fe6060f1SDimitry Andric ExceptionPointer = TLI.getExceptionPointerRegister(PersonalityFn); 1642fe6060f1SDimitry Andric ExceptionSelector = TLI.getExceptionSelectorRegister(PersonalityFn); 1643fe6060f1SDimitry Andric } 1644fe6060f1SDimitry Andric 1645fe6060f1SDimitry Andric return liveout_iterator(*this, ExceptionPointer, ExceptionSelector, false); 1646fe6060f1SDimitry Andric } 1647fe6060f1SDimitry Andric 164881ad6265SDimitry Andric bool MachineBasicBlock::sizeWithoutDebugLargerThan(unsigned Limit) const { 164981ad6265SDimitry Andric unsigned Cntr = 0; 165081ad6265SDimitry Andric auto R = instructionsWithoutDebug(begin(), end()); 165181ad6265SDimitry Andric for (auto I = R.begin(), E = R.end(); I != E; ++I) { 165281ad6265SDimitry Andric if (++Cntr > Limit) 165381ad6265SDimitry Andric return true; 165481ad6265SDimitry Andric } 165581ad6265SDimitry Andric return false; 165681ad6265SDimitry Andric } 165781ad6265SDimitry Andric 1658bdd1243dSDimitry Andric unsigned MachineBasicBlock::getBBIDOrNumber() const { 1659bdd1243dSDimitry Andric uint8_t BBAddrMapVersion = getParent()->getContext().getBBAddrMapVersion(); 1660bdd1243dSDimitry Andric return BBAddrMapVersion < 2 ? getNumber() : *getBBID(); 1661bdd1243dSDimitry Andric } 1662bdd1243dSDimitry Andric 16635ffd83dbSDimitry Andric const MBBSectionID MBBSectionID::ColdSectionID(MBBSectionID::SectionType::Cold); 16645ffd83dbSDimitry Andric const MBBSectionID 16655ffd83dbSDimitry Andric MBBSectionID::ExceptionSectionID(MBBSectionID::SectionType::Exception); 1666