1*0b57cec5SDimitry Andric //===-- llvm/CodeGen/MachineBasicBlock.cpp ----------------------*- C++ -*-===//
2*0b57cec5SDimitry Andric //
3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*0b57cec5SDimitry Andric //
7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
8*0b57cec5SDimitry Andric //
9*0b57cec5SDimitry Andric // Collect the sequence of machine instructions for a basic block.
10*0b57cec5SDimitry Andric //
11*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
12*0b57cec5SDimitry Andric 
13*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
14*0b57cec5SDimitry Andric #include "llvm/ADT/SmallPtrSet.h"
15*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h"
16*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveVariables.h"
17*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
18*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
19*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
20*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineLoopInfo.h"
21*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
22*0b57cec5SDimitry Andric #include "llvm/CodeGen/SlotIndexes.h"
23*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
24*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
25*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
26*0b57cec5SDimitry Andric #include "llvm/Config/llvm-config.h"
27*0b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h"
28*0b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h"
29*0b57cec5SDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
30*0b57cec5SDimitry Andric #include "llvm/IR/ModuleSlotTracker.h"
31*0b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
32*0b57cec5SDimitry Andric #include "llvm/MC/MCContext.h"
33*0b57cec5SDimitry Andric #include "llvm/Support/DataTypes.h"
34*0b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
35*0b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
36*0b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h"
37*0b57cec5SDimitry Andric #include <algorithm>
38*0b57cec5SDimitry Andric using namespace llvm;
39*0b57cec5SDimitry Andric 
40*0b57cec5SDimitry Andric #define DEBUG_TYPE "codegen"
41*0b57cec5SDimitry Andric 
428bcb0991SDimitry Andric static cl::opt<bool> PrintSlotIndexes(
438bcb0991SDimitry Andric     "print-slotindexes",
448bcb0991SDimitry Andric     cl::desc("When printing machine IR, annotate instructions and blocks with "
458bcb0991SDimitry Andric              "SlotIndexes when available"),
468bcb0991SDimitry Andric     cl::init(true), cl::Hidden);
478bcb0991SDimitry Andric 
48*0b57cec5SDimitry Andric MachineBasicBlock::MachineBasicBlock(MachineFunction &MF, const BasicBlock *B)
49*0b57cec5SDimitry Andric     : BB(B), Number(-1), xParent(&MF) {
50*0b57cec5SDimitry Andric   Insts.Parent = this;
51*0b57cec5SDimitry Andric   if (B)
52*0b57cec5SDimitry Andric     IrrLoopHeaderWeight = B->getIrrLoopHeaderWeight();
53*0b57cec5SDimitry Andric }
54*0b57cec5SDimitry Andric 
55*0b57cec5SDimitry Andric MachineBasicBlock::~MachineBasicBlock() {
56*0b57cec5SDimitry Andric }
57*0b57cec5SDimitry Andric 
58*0b57cec5SDimitry Andric /// Return the MCSymbol for this basic block.
59*0b57cec5SDimitry Andric MCSymbol *MachineBasicBlock::getSymbol() const {
60*0b57cec5SDimitry Andric   if (!CachedMCSymbol) {
61*0b57cec5SDimitry Andric     const MachineFunction *MF = getParent();
62*0b57cec5SDimitry Andric     MCContext &Ctx = MF->getContext();
63*0b57cec5SDimitry Andric     auto Prefix = Ctx.getAsmInfo()->getPrivateLabelPrefix();
645ffd83dbSDimitry Andric 
65*0b57cec5SDimitry Andric     assert(getNumber() >= 0 && "cannot get label for unreachable MBB");
665ffd83dbSDimitry Andric 
675ffd83dbSDimitry Andric     // We emit a non-temporary symbol for every basic block if we have BBLabels
685ffd83dbSDimitry Andric     // or -- with basic block sections -- when a basic block begins a section.
695ffd83dbSDimitry Andric     // With basic block symbols, we use a unary encoding which can
705ffd83dbSDimitry Andric     // compress the symbol names significantly. For basic block sections where
715ffd83dbSDimitry Andric     // this block is the first in a cluster, we use a non-temp descriptive name.
725ffd83dbSDimitry Andric     // Otherwise we fall back to use temp label.
735ffd83dbSDimitry Andric     if (MF->hasBBLabels()) {
745ffd83dbSDimitry Andric       auto Iter = MF->getBBSectionsSymbolPrefix().begin();
755ffd83dbSDimitry Andric       if (getNumber() < 0 ||
765ffd83dbSDimitry Andric           getNumber() >= (int)MF->getBBSectionsSymbolPrefix().size())
775ffd83dbSDimitry Andric         report_fatal_error("Unreachable MBB: " + Twine(getNumber()));
785ffd83dbSDimitry Andric       // The basic blocks for function foo are named a.BB.foo, aa.BB.foo, and
795ffd83dbSDimitry Andric       // so on.
805ffd83dbSDimitry Andric       std::string Prefix(Iter + 1, Iter + getNumber() + 1);
815ffd83dbSDimitry Andric       std::reverse(Prefix.begin(), Prefix.end());
825ffd83dbSDimitry Andric       CachedMCSymbol =
835ffd83dbSDimitry Andric           Ctx.getOrCreateSymbol(Twine(Prefix) + ".BB." + Twine(MF->getName()));
845ffd83dbSDimitry Andric     } else if (MF->hasBBSections() && isBeginSection()) {
855ffd83dbSDimitry Andric       SmallString<5> Suffix;
865ffd83dbSDimitry Andric       if (SectionID == MBBSectionID::ColdSectionID) {
875ffd83dbSDimitry Andric         Suffix += ".cold";
885ffd83dbSDimitry Andric       } else if (SectionID == MBBSectionID::ExceptionSectionID) {
895ffd83dbSDimitry Andric         Suffix += ".eh";
905ffd83dbSDimitry Andric       } else {
915ffd83dbSDimitry Andric         Suffix += "." + std::to_string(SectionID.Number);
925ffd83dbSDimitry Andric       }
935ffd83dbSDimitry Andric       CachedMCSymbol = Ctx.getOrCreateSymbol(MF->getName() + Suffix);
945ffd83dbSDimitry Andric     } else {
95*0b57cec5SDimitry Andric       CachedMCSymbol = Ctx.getOrCreateSymbol(Twine(Prefix) + "BB" +
96*0b57cec5SDimitry Andric                                              Twine(MF->getFunctionNumber()) +
97*0b57cec5SDimitry Andric                                              "_" + Twine(getNumber()));
98*0b57cec5SDimitry Andric     }
995ffd83dbSDimitry Andric   }
100*0b57cec5SDimitry Andric   return CachedMCSymbol;
101*0b57cec5SDimitry Andric }
102*0b57cec5SDimitry Andric 
103*0b57cec5SDimitry Andric 
104*0b57cec5SDimitry Andric raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineBasicBlock &MBB) {
105*0b57cec5SDimitry Andric   MBB.print(OS);
106*0b57cec5SDimitry Andric   return OS;
107*0b57cec5SDimitry Andric }
108*0b57cec5SDimitry Andric 
109*0b57cec5SDimitry Andric Printable llvm::printMBBReference(const MachineBasicBlock &MBB) {
110*0b57cec5SDimitry Andric   return Printable([&MBB](raw_ostream &OS) { return MBB.printAsOperand(OS); });
111*0b57cec5SDimitry Andric }
112*0b57cec5SDimitry Andric 
113*0b57cec5SDimitry Andric /// When an MBB is added to an MF, we need to update the parent pointer of the
114*0b57cec5SDimitry Andric /// MBB, the MBB numbering, and any instructions in the MBB to be on the right
115*0b57cec5SDimitry Andric /// operand list for registers.
116*0b57cec5SDimitry Andric ///
117*0b57cec5SDimitry Andric /// MBBs start out as #-1. When a MBB is added to a MachineFunction, it
118*0b57cec5SDimitry Andric /// gets the next available unique MBB number. If it is removed from a
119*0b57cec5SDimitry Andric /// MachineFunction, it goes back to being #-1.
120*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::addNodeToList(
121*0b57cec5SDimitry Andric     MachineBasicBlock *N) {
122*0b57cec5SDimitry Andric   MachineFunction &MF = *N->getParent();
123*0b57cec5SDimitry Andric   N->Number = MF.addToMBBNumbering(N);
124*0b57cec5SDimitry Andric 
125*0b57cec5SDimitry Andric   // Make sure the instructions have their operands in the reginfo lists.
126*0b57cec5SDimitry Andric   MachineRegisterInfo &RegInfo = MF.getRegInfo();
127*0b57cec5SDimitry Andric   for (MachineBasicBlock::instr_iterator
128*0b57cec5SDimitry Andric          I = N->instr_begin(), E = N->instr_end(); I != E; ++I)
129*0b57cec5SDimitry Andric     I->AddRegOperandsToUseLists(RegInfo);
130*0b57cec5SDimitry Andric }
131*0b57cec5SDimitry Andric 
132*0b57cec5SDimitry Andric void ilist_callback_traits<MachineBasicBlock>::removeNodeFromList(
133*0b57cec5SDimitry Andric     MachineBasicBlock *N) {
134*0b57cec5SDimitry Andric   N->getParent()->removeFromMBBNumbering(N->Number);
135*0b57cec5SDimitry Andric   N->Number = -1;
136*0b57cec5SDimitry Andric }
137*0b57cec5SDimitry Andric 
138*0b57cec5SDimitry Andric /// When we add an instruction to a basic block list, we update its parent
139*0b57cec5SDimitry Andric /// pointer and add its operands from reg use/def lists if appropriate.
140*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::addNodeToList(MachineInstr *N) {
141*0b57cec5SDimitry Andric   assert(!N->getParent() && "machine instruction already in a basic block");
142*0b57cec5SDimitry Andric   N->setParent(Parent);
143*0b57cec5SDimitry Andric 
144*0b57cec5SDimitry Andric   // Add the instruction's register operands to their corresponding
145*0b57cec5SDimitry Andric   // use/def lists.
146*0b57cec5SDimitry Andric   MachineFunction *MF = Parent->getParent();
147*0b57cec5SDimitry Andric   N->AddRegOperandsToUseLists(MF->getRegInfo());
148*0b57cec5SDimitry Andric   MF->handleInsertion(*N);
149*0b57cec5SDimitry Andric }
150*0b57cec5SDimitry Andric 
151*0b57cec5SDimitry Andric /// When we remove an instruction from a basic block list, we update its parent
152*0b57cec5SDimitry Andric /// pointer and remove its operands from reg use/def lists if appropriate.
153*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::removeNodeFromList(MachineInstr *N) {
154*0b57cec5SDimitry Andric   assert(N->getParent() && "machine instruction not in a basic block");
155*0b57cec5SDimitry Andric 
156*0b57cec5SDimitry Andric   // Remove from the use/def lists.
157*0b57cec5SDimitry Andric   if (MachineFunction *MF = N->getMF()) {
158*0b57cec5SDimitry Andric     MF->handleRemoval(*N);
159*0b57cec5SDimitry Andric     N->RemoveRegOperandsFromUseLists(MF->getRegInfo());
160*0b57cec5SDimitry Andric   }
161*0b57cec5SDimitry Andric 
162*0b57cec5SDimitry Andric   N->setParent(nullptr);
163*0b57cec5SDimitry Andric }
164*0b57cec5SDimitry Andric 
165*0b57cec5SDimitry Andric /// When moving a range of instructions from one MBB list to another, we need to
166*0b57cec5SDimitry Andric /// update the parent pointers and the use/def lists.
167*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::transferNodesFromList(ilist_traits &FromList,
168*0b57cec5SDimitry Andric                                                        instr_iterator First,
169*0b57cec5SDimitry Andric                                                        instr_iterator Last) {
170*0b57cec5SDimitry Andric   assert(Parent->getParent() == FromList.Parent->getParent() &&
171*0b57cec5SDimitry Andric          "cannot transfer MachineInstrs between MachineFunctions");
172*0b57cec5SDimitry Andric 
173*0b57cec5SDimitry Andric   // If it's within the same BB, there's nothing to do.
174*0b57cec5SDimitry Andric   if (this == &FromList)
175*0b57cec5SDimitry Andric     return;
176*0b57cec5SDimitry Andric 
177*0b57cec5SDimitry Andric   assert(Parent != FromList.Parent && "Two lists have the same parent?");
178*0b57cec5SDimitry Andric 
179*0b57cec5SDimitry Andric   // If splicing between two blocks within the same function, just update the
180*0b57cec5SDimitry Andric   // parent pointers.
181*0b57cec5SDimitry Andric   for (; First != Last; ++First)
182*0b57cec5SDimitry Andric     First->setParent(Parent);
183*0b57cec5SDimitry Andric }
184*0b57cec5SDimitry Andric 
185*0b57cec5SDimitry Andric void ilist_traits<MachineInstr>::deleteNode(MachineInstr *MI) {
186*0b57cec5SDimitry Andric   assert(!MI->getParent() && "MI is still in a block!");
187*0b57cec5SDimitry Andric   Parent->getParent()->DeleteMachineInstr(MI);
188*0b57cec5SDimitry Andric }
189*0b57cec5SDimitry Andric 
190*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstNonPHI() {
191*0b57cec5SDimitry Andric   instr_iterator I = instr_begin(), E = instr_end();
192*0b57cec5SDimitry Andric   while (I != E && I->isPHI())
193*0b57cec5SDimitry Andric     ++I;
194*0b57cec5SDimitry Andric   assert((I == E || !I->isInsideBundle()) &&
195*0b57cec5SDimitry Andric          "First non-phi MI cannot be inside a bundle!");
196*0b57cec5SDimitry Andric   return I;
197*0b57cec5SDimitry Andric }
198*0b57cec5SDimitry Andric 
199*0b57cec5SDimitry Andric MachineBasicBlock::iterator
200*0b57cec5SDimitry Andric MachineBasicBlock::SkipPHIsAndLabels(MachineBasicBlock::iterator I) {
201*0b57cec5SDimitry Andric   const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo();
202*0b57cec5SDimitry Andric 
203*0b57cec5SDimitry Andric   iterator E = end();
204*0b57cec5SDimitry Andric   while (I != E && (I->isPHI() || I->isPosition() ||
205*0b57cec5SDimitry Andric                     TII->isBasicBlockPrologue(*I)))
206*0b57cec5SDimitry Andric     ++I;
207*0b57cec5SDimitry Andric   // FIXME: This needs to change if we wish to bundle labels
208*0b57cec5SDimitry Andric   // inside the bundle.
209*0b57cec5SDimitry Andric   assert((I == E || !I->isInsideBundle()) &&
210*0b57cec5SDimitry Andric          "First non-phi / non-label instruction is inside a bundle!");
211*0b57cec5SDimitry Andric   return I;
212*0b57cec5SDimitry Andric }
213*0b57cec5SDimitry Andric 
214*0b57cec5SDimitry Andric MachineBasicBlock::iterator
215*0b57cec5SDimitry Andric MachineBasicBlock::SkipPHIsLabelsAndDebug(MachineBasicBlock::iterator I) {
216*0b57cec5SDimitry Andric   const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo();
217*0b57cec5SDimitry Andric 
218*0b57cec5SDimitry Andric   iterator E = end();
219*0b57cec5SDimitry Andric   while (I != E && (I->isPHI() || I->isPosition() || I->isDebugInstr() ||
220*0b57cec5SDimitry Andric                     TII->isBasicBlockPrologue(*I)))
221*0b57cec5SDimitry Andric     ++I;
222*0b57cec5SDimitry Andric   // FIXME: This needs to change if we wish to bundle labels / dbg_values
223*0b57cec5SDimitry Andric   // inside the bundle.
224*0b57cec5SDimitry Andric   assert((I == E || !I->isInsideBundle()) &&
225*0b57cec5SDimitry Andric          "First non-phi / non-label / non-debug "
226*0b57cec5SDimitry Andric          "instruction is inside a bundle!");
227*0b57cec5SDimitry Andric   return I;
228*0b57cec5SDimitry Andric }
229*0b57cec5SDimitry Andric 
230*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstTerminator() {
231*0b57cec5SDimitry Andric   iterator B = begin(), E = end(), I = E;
232*0b57cec5SDimitry Andric   while (I != B && ((--I)->isTerminator() || I->isDebugInstr()))
233*0b57cec5SDimitry Andric     ; /*noop */
234*0b57cec5SDimitry Andric   while (I != E && !I->isTerminator())
235*0b57cec5SDimitry Andric     ++I;
236*0b57cec5SDimitry Andric   return I;
237*0b57cec5SDimitry Andric }
238*0b57cec5SDimitry Andric 
239*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator MachineBasicBlock::getFirstInstrTerminator() {
240*0b57cec5SDimitry Andric   instr_iterator B = instr_begin(), E = instr_end(), I = E;
241*0b57cec5SDimitry Andric   while (I != B && ((--I)->isTerminator() || I->isDebugInstr()))
242*0b57cec5SDimitry Andric     ; /*noop */
243*0b57cec5SDimitry Andric   while (I != E && !I->isTerminator())
244*0b57cec5SDimitry Andric     ++I;
245*0b57cec5SDimitry Andric   return I;
246*0b57cec5SDimitry Andric }
247*0b57cec5SDimitry Andric 
248*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getFirstNonDebugInstr() {
249*0b57cec5SDimitry Andric   // Skip over begin-of-block dbg_value instructions.
250*0b57cec5SDimitry Andric   return skipDebugInstructionsForward(begin(), end());
251*0b57cec5SDimitry Andric }
252*0b57cec5SDimitry Andric 
253*0b57cec5SDimitry Andric MachineBasicBlock::iterator MachineBasicBlock::getLastNonDebugInstr() {
254*0b57cec5SDimitry Andric   // Skip over end-of-block dbg_value instructions.
255*0b57cec5SDimitry Andric   instr_iterator B = instr_begin(), I = instr_end();
256*0b57cec5SDimitry Andric   while (I != B) {
257*0b57cec5SDimitry Andric     --I;
258*0b57cec5SDimitry Andric     // Return instruction that starts a bundle.
259*0b57cec5SDimitry Andric     if (I->isDebugInstr() || I->isInsideBundle())
260*0b57cec5SDimitry Andric       continue;
261*0b57cec5SDimitry Andric     return I;
262*0b57cec5SDimitry Andric   }
263*0b57cec5SDimitry Andric   // The block is all debug values.
264*0b57cec5SDimitry Andric   return end();
265*0b57cec5SDimitry Andric }
266*0b57cec5SDimitry Andric 
267*0b57cec5SDimitry Andric bool MachineBasicBlock::hasEHPadSuccessor() const {
268*0b57cec5SDimitry Andric   for (const_succ_iterator I = succ_begin(), E = succ_end(); I != E; ++I)
269*0b57cec5SDimitry Andric     if ((*I)->isEHPad())
270*0b57cec5SDimitry Andric       return true;
271*0b57cec5SDimitry Andric   return false;
272*0b57cec5SDimitry Andric }
273*0b57cec5SDimitry Andric 
274*0b57cec5SDimitry Andric #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
275*0b57cec5SDimitry Andric LLVM_DUMP_METHOD void MachineBasicBlock::dump() const {
276*0b57cec5SDimitry Andric   print(dbgs());
277*0b57cec5SDimitry Andric }
278*0b57cec5SDimitry Andric #endif
279*0b57cec5SDimitry Andric 
2805ffd83dbSDimitry Andric bool MachineBasicBlock::mayHaveInlineAsmBr() const {
2815ffd83dbSDimitry Andric   for (const MachineBasicBlock *Succ : successors()) {
2825ffd83dbSDimitry Andric     if (Succ->isInlineAsmBrIndirectTarget())
2835ffd83dbSDimitry Andric       return true;
2845ffd83dbSDimitry Andric   }
2855ffd83dbSDimitry Andric   return false;
2865ffd83dbSDimitry Andric }
2875ffd83dbSDimitry Andric 
288*0b57cec5SDimitry Andric bool MachineBasicBlock::isLegalToHoistInto() const {
2895ffd83dbSDimitry Andric   if (isReturnBlock() || hasEHPadSuccessor() || mayHaveInlineAsmBr())
290*0b57cec5SDimitry Andric     return false;
291*0b57cec5SDimitry Andric   return true;
292*0b57cec5SDimitry Andric }
293*0b57cec5SDimitry Andric 
294*0b57cec5SDimitry Andric StringRef MachineBasicBlock::getName() const {
295*0b57cec5SDimitry Andric   if (const BasicBlock *LBB = getBasicBlock())
296*0b57cec5SDimitry Andric     return LBB->getName();
297*0b57cec5SDimitry Andric   else
298*0b57cec5SDimitry Andric     return StringRef("", 0);
299*0b57cec5SDimitry Andric }
300*0b57cec5SDimitry Andric 
301*0b57cec5SDimitry Andric /// Return a hopefully unique identifier for this block.
302*0b57cec5SDimitry Andric std::string MachineBasicBlock::getFullName() const {
303*0b57cec5SDimitry Andric   std::string Name;
304*0b57cec5SDimitry Andric   if (getParent())
305*0b57cec5SDimitry Andric     Name = (getParent()->getName() + ":").str();
306*0b57cec5SDimitry Andric   if (getBasicBlock())
307*0b57cec5SDimitry Andric     Name += getBasicBlock()->getName();
308*0b57cec5SDimitry Andric   else
309*0b57cec5SDimitry Andric     Name += ("BB" + Twine(getNumber())).str();
310*0b57cec5SDimitry Andric   return Name;
311*0b57cec5SDimitry Andric }
312*0b57cec5SDimitry Andric 
313*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, const SlotIndexes *Indexes,
314*0b57cec5SDimitry Andric                               bool IsStandalone) const {
315*0b57cec5SDimitry Andric   const MachineFunction *MF = getParent();
316*0b57cec5SDimitry Andric   if (!MF) {
317*0b57cec5SDimitry Andric     OS << "Can't print out MachineBasicBlock because parent MachineFunction"
318*0b57cec5SDimitry Andric        << " is null\n";
319*0b57cec5SDimitry Andric     return;
320*0b57cec5SDimitry Andric   }
321*0b57cec5SDimitry Andric   const Function &F = MF->getFunction();
322*0b57cec5SDimitry Andric   const Module *M = F.getParent();
323*0b57cec5SDimitry Andric   ModuleSlotTracker MST(M);
324*0b57cec5SDimitry Andric   MST.incorporateFunction(F);
325*0b57cec5SDimitry Andric   print(OS, MST, Indexes, IsStandalone);
326*0b57cec5SDimitry Andric }
327*0b57cec5SDimitry Andric 
328*0b57cec5SDimitry Andric void MachineBasicBlock::print(raw_ostream &OS, ModuleSlotTracker &MST,
329*0b57cec5SDimitry Andric                               const SlotIndexes *Indexes,
330*0b57cec5SDimitry Andric                               bool IsStandalone) const {
331*0b57cec5SDimitry Andric   const MachineFunction *MF = getParent();
332*0b57cec5SDimitry Andric   if (!MF) {
333*0b57cec5SDimitry Andric     OS << "Can't print out MachineBasicBlock because parent MachineFunction"
334*0b57cec5SDimitry Andric        << " is null\n";
335*0b57cec5SDimitry Andric     return;
336*0b57cec5SDimitry Andric   }
337*0b57cec5SDimitry Andric 
3388bcb0991SDimitry Andric   if (Indexes && PrintSlotIndexes)
339*0b57cec5SDimitry Andric     OS << Indexes->getMBBStartIdx(this) << '\t';
340*0b57cec5SDimitry Andric 
341*0b57cec5SDimitry Andric   OS << "bb." << getNumber();
342*0b57cec5SDimitry Andric   bool HasAttributes = false;
343*0b57cec5SDimitry Andric   if (const auto *BB = getBasicBlock()) {
344*0b57cec5SDimitry Andric     if (BB->hasName()) {
345*0b57cec5SDimitry Andric       OS << "." << BB->getName();
346*0b57cec5SDimitry Andric     } else {
347*0b57cec5SDimitry Andric       HasAttributes = true;
348*0b57cec5SDimitry Andric       OS << " (";
349*0b57cec5SDimitry Andric       int Slot = MST.getLocalSlot(BB);
350*0b57cec5SDimitry Andric       if (Slot == -1)
351*0b57cec5SDimitry Andric         OS << "<ir-block badref>";
352*0b57cec5SDimitry Andric       else
353*0b57cec5SDimitry Andric         OS << (Twine("%ir-block.") + Twine(Slot)).str();
354*0b57cec5SDimitry Andric     }
355*0b57cec5SDimitry Andric   }
356*0b57cec5SDimitry Andric 
357*0b57cec5SDimitry Andric   if (hasAddressTaken()) {
358*0b57cec5SDimitry Andric     OS << (HasAttributes ? ", " : " (");
359*0b57cec5SDimitry Andric     OS << "address-taken";
360*0b57cec5SDimitry Andric     HasAttributes = true;
361*0b57cec5SDimitry Andric   }
362*0b57cec5SDimitry Andric   if (isEHPad()) {
363*0b57cec5SDimitry Andric     OS << (HasAttributes ? ", " : " (");
364*0b57cec5SDimitry Andric     OS << "landing-pad";
365*0b57cec5SDimitry Andric     HasAttributes = true;
366*0b57cec5SDimitry Andric   }
3675ffd83dbSDimitry Andric   if (getAlignment() != Align(1)) {
368*0b57cec5SDimitry Andric     OS << (HasAttributes ? ", " : " (");
3698bcb0991SDimitry Andric     OS << "align " << Log2(getAlignment());
370*0b57cec5SDimitry Andric     HasAttributes = true;
371*0b57cec5SDimitry Andric   }
372*0b57cec5SDimitry Andric   if (HasAttributes)
373*0b57cec5SDimitry Andric     OS << ")";
374*0b57cec5SDimitry Andric   OS << ":\n";
375*0b57cec5SDimitry Andric 
376*0b57cec5SDimitry Andric   const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
377*0b57cec5SDimitry Andric   const MachineRegisterInfo &MRI = MF->getRegInfo();
378*0b57cec5SDimitry Andric   const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo();
379*0b57cec5SDimitry Andric   bool HasLineAttributes = false;
380*0b57cec5SDimitry Andric 
381*0b57cec5SDimitry Andric   // Print the preds of this block according to the CFG.
382*0b57cec5SDimitry Andric   if (!pred_empty() && IsStandalone) {
383*0b57cec5SDimitry Andric     if (Indexes) OS << '\t';
384*0b57cec5SDimitry Andric     // Don't indent(2), align with previous line attributes.
385*0b57cec5SDimitry Andric     OS << "; predecessors: ";
386*0b57cec5SDimitry Andric     for (auto I = pred_begin(), E = pred_end(); I != E; ++I) {
387*0b57cec5SDimitry Andric       if (I != pred_begin())
388*0b57cec5SDimitry Andric         OS << ", ";
389*0b57cec5SDimitry Andric       OS << printMBBReference(**I);
390*0b57cec5SDimitry Andric     }
391*0b57cec5SDimitry Andric     OS << '\n';
392*0b57cec5SDimitry Andric     HasLineAttributes = true;
393*0b57cec5SDimitry Andric   }
394*0b57cec5SDimitry Andric 
395*0b57cec5SDimitry Andric   if (!succ_empty()) {
396*0b57cec5SDimitry Andric     if (Indexes) OS << '\t';
397*0b57cec5SDimitry Andric     // Print the successors
398*0b57cec5SDimitry Andric     OS.indent(2) << "successors: ";
399*0b57cec5SDimitry Andric     for (auto I = succ_begin(), E = succ_end(); I != E; ++I) {
400*0b57cec5SDimitry Andric       if (I != succ_begin())
401*0b57cec5SDimitry Andric         OS << ", ";
402*0b57cec5SDimitry Andric       OS << printMBBReference(**I);
403*0b57cec5SDimitry Andric       if (!Probs.empty())
404*0b57cec5SDimitry Andric         OS << '('
405*0b57cec5SDimitry Andric            << format("0x%08" PRIx32, getSuccProbability(I).getNumerator())
406*0b57cec5SDimitry Andric            << ')';
407*0b57cec5SDimitry Andric     }
408*0b57cec5SDimitry Andric     if (!Probs.empty() && IsStandalone) {
409*0b57cec5SDimitry Andric       // Print human readable probabilities as comments.
410*0b57cec5SDimitry Andric       OS << "; ";
411*0b57cec5SDimitry Andric       for (auto I = succ_begin(), E = succ_end(); I != E; ++I) {
412*0b57cec5SDimitry Andric         const BranchProbability &BP = getSuccProbability(I);
413*0b57cec5SDimitry Andric         if (I != succ_begin())
414*0b57cec5SDimitry Andric           OS << ", ";
415*0b57cec5SDimitry Andric         OS << printMBBReference(**I) << '('
416*0b57cec5SDimitry Andric            << format("%.2f%%",
417*0b57cec5SDimitry Andric                      rint(((double)BP.getNumerator() / BP.getDenominator()) *
418*0b57cec5SDimitry Andric                           100.0 * 100.0) /
419*0b57cec5SDimitry Andric                          100.0)
420*0b57cec5SDimitry Andric            << ')';
421*0b57cec5SDimitry Andric       }
422*0b57cec5SDimitry Andric     }
423*0b57cec5SDimitry Andric 
424*0b57cec5SDimitry Andric     OS << '\n';
425*0b57cec5SDimitry Andric     HasLineAttributes = true;
426*0b57cec5SDimitry Andric   }
427*0b57cec5SDimitry Andric 
428*0b57cec5SDimitry Andric   if (!livein_empty() && MRI.tracksLiveness()) {
429*0b57cec5SDimitry Andric     if (Indexes) OS << '\t';
430*0b57cec5SDimitry Andric     OS.indent(2) << "liveins: ";
431*0b57cec5SDimitry Andric 
432*0b57cec5SDimitry Andric     bool First = true;
433*0b57cec5SDimitry Andric     for (const auto &LI : liveins()) {
434*0b57cec5SDimitry Andric       if (!First)
435*0b57cec5SDimitry Andric         OS << ", ";
436*0b57cec5SDimitry Andric       First = false;
437*0b57cec5SDimitry Andric       OS << printReg(LI.PhysReg, TRI);
438*0b57cec5SDimitry Andric       if (!LI.LaneMask.all())
439*0b57cec5SDimitry Andric         OS << ":0x" << PrintLaneMask(LI.LaneMask);
440*0b57cec5SDimitry Andric     }
441*0b57cec5SDimitry Andric     HasLineAttributes = true;
442*0b57cec5SDimitry Andric   }
443*0b57cec5SDimitry Andric 
444*0b57cec5SDimitry Andric   if (HasLineAttributes)
445*0b57cec5SDimitry Andric     OS << '\n';
446*0b57cec5SDimitry Andric 
447*0b57cec5SDimitry Andric   bool IsInBundle = false;
448*0b57cec5SDimitry Andric   for (const MachineInstr &MI : instrs()) {
4498bcb0991SDimitry Andric     if (Indexes && PrintSlotIndexes) {
450*0b57cec5SDimitry Andric       if (Indexes->hasIndex(MI))
451*0b57cec5SDimitry Andric         OS << Indexes->getInstructionIndex(MI);
452*0b57cec5SDimitry Andric       OS << '\t';
453*0b57cec5SDimitry Andric     }
454*0b57cec5SDimitry Andric 
455*0b57cec5SDimitry Andric     if (IsInBundle && !MI.isInsideBundle()) {
456*0b57cec5SDimitry Andric       OS.indent(2) << "}\n";
457*0b57cec5SDimitry Andric       IsInBundle = false;
458*0b57cec5SDimitry Andric     }
459*0b57cec5SDimitry Andric 
460*0b57cec5SDimitry Andric     OS.indent(IsInBundle ? 4 : 2);
461*0b57cec5SDimitry Andric     MI.print(OS, MST, IsStandalone, /*SkipOpers=*/false, /*SkipDebugLoc=*/false,
462*0b57cec5SDimitry Andric              /*AddNewLine=*/false, &TII);
463*0b57cec5SDimitry Andric 
464*0b57cec5SDimitry Andric     if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
465*0b57cec5SDimitry Andric       OS << " {";
466*0b57cec5SDimitry Andric       IsInBundle = true;
467*0b57cec5SDimitry Andric     }
468*0b57cec5SDimitry Andric     OS << '\n';
469*0b57cec5SDimitry Andric   }
470*0b57cec5SDimitry Andric 
471*0b57cec5SDimitry Andric   if (IsInBundle)
472*0b57cec5SDimitry Andric     OS.indent(2) << "}\n";
473*0b57cec5SDimitry Andric 
474*0b57cec5SDimitry Andric   if (IrrLoopHeaderWeight && IsStandalone) {
475*0b57cec5SDimitry Andric     if (Indexes) OS << '\t';
476*0b57cec5SDimitry Andric     OS.indent(2) << "; Irreducible loop header weight: "
477*0b57cec5SDimitry Andric                  << IrrLoopHeaderWeight.getValue() << '\n';
478*0b57cec5SDimitry Andric   }
479*0b57cec5SDimitry Andric }
480*0b57cec5SDimitry Andric 
481*0b57cec5SDimitry Andric void MachineBasicBlock::printAsOperand(raw_ostream &OS,
482*0b57cec5SDimitry Andric                                        bool /*PrintType*/) const {
483*0b57cec5SDimitry Andric   OS << "%bb." << getNumber();
484*0b57cec5SDimitry Andric }
485*0b57cec5SDimitry Andric 
486*0b57cec5SDimitry Andric void MachineBasicBlock::removeLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) {
487*0b57cec5SDimitry Andric   LiveInVector::iterator I = find_if(
488*0b57cec5SDimitry Andric       LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; });
489*0b57cec5SDimitry Andric   if (I == LiveIns.end())
490*0b57cec5SDimitry Andric     return;
491*0b57cec5SDimitry Andric 
492*0b57cec5SDimitry Andric   I->LaneMask &= ~LaneMask;
493*0b57cec5SDimitry Andric   if (I->LaneMask.none())
494*0b57cec5SDimitry Andric     LiveIns.erase(I);
495*0b57cec5SDimitry Andric }
496*0b57cec5SDimitry Andric 
497*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator
498*0b57cec5SDimitry Andric MachineBasicBlock::removeLiveIn(MachineBasicBlock::livein_iterator I) {
499*0b57cec5SDimitry Andric   // Get non-const version of iterator.
500*0b57cec5SDimitry Andric   LiveInVector::iterator LI = LiveIns.begin() + (I - LiveIns.begin());
501*0b57cec5SDimitry Andric   return LiveIns.erase(LI);
502*0b57cec5SDimitry Andric }
503*0b57cec5SDimitry Andric 
504*0b57cec5SDimitry Andric bool MachineBasicBlock::isLiveIn(MCPhysReg Reg, LaneBitmask LaneMask) const {
505*0b57cec5SDimitry Andric   livein_iterator I = find_if(
506*0b57cec5SDimitry Andric       LiveIns, [Reg](const RegisterMaskPair &LI) { return LI.PhysReg == Reg; });
507*0b57cec5SDimitry Andric   return I != livein_end() && (I->LaneMask & LaneMask).any();
508*0b57cec5SDimitry Andric }
509*0b57cec5SDimitry Andric 
510*0b57cec5SDimitry Andric void MachineBasicBlock::sortUniqueLiveIns() {
511*0b57cec5SDimitry Andric   llvm::sort(LiveIns,
512*0b57cec5SDimitry Andric              [](const RegisterMaskPair &LI0, const RegisterMaskPair &LI1) {
513*0b57cec5SDimitry Andric                return LI0.PhysReg < LI1.PhysReg;
514*0b57cec5SDimitry Andric              });
515*0b57cec5SDimitry Andric   // Liveins are sorted by physreg now we can merge their lanemasks.
516*0b57cec5SDimitry Andric   LiveInVector::const_iterator I = LiveIns.begin();
517*0b57cec5SDimitry Andric   LiveInVector::const_iterator J;
518*0b57cec5SDimitry Andric   LiveInVector::iterator Out = LiveIns.begin();
519*0b57cec5SDimitry Andric   for (; I != LiveIns.end(); ++Out, I = J) {
5205ffd83dbSDimitry Andric     MCRegister PhysReg = I->PhysReg;
521*0b57cec5SDimitry Andric     LaneBitmask LaneMask = I->LaneMask;
522*0b57cec5SDimitry Andric     for (J = std::next(I); J != LiveIns.end() && J->PhysReg == PhysReg; ++J)
523*0b57cec5SDimitry Andric       LaneMask |= J->LaneMask;
524*0b57cec5SDimitry Andric     Out->PhysReg = PhysReg;
525*0b57cec5SDimitry Andric     Out->LaneMask = LaneMask;
526*0b57cec5SDimitry Andric   }
527*0b57cec5SDimitry Andric   LiveIns.erase(Out, LiveIns.end());
528*0b57cec5SDimitry Andric }
529*0b57cec5SDimitry Andric 
5305ffd83dbSDimitry Andric Register
5318bcb0991SDimitry Andric MachineBasicBlock::addLiveIn(MCRegister PhysReg, const TargetRegisterClass *RC) {
532*0b57cec5SDimitry Andric   assert(getParent() && "MBB must be inserted in function");
5338bcb0991SDimitry Andric   assert(PhysReg.isPhysical() && "Expected physreg");
534*0b57cec5SDimitry Andric   assert(RC && "Register class is required");
535*0b57cec5SDimitry Andric   assert((isEHPad() || this == &getParent()->front()) &&
536*0b57cec5SDimitry Andric          "Only the entry block and landing pads can have physreg live ins");
537*0b57cec5SDimitry Andric 
538*0b57cec5SDimitry Andric   bool LiveIn = isLiveIn(PhysReg);
539*0b57cec5SDimitry Andric   iterator I = SkipPHIsAndLabels(begin()), E = end();
540*0b57cec5SDimitry Andric   MachineRegisterInfo &MRI = getParent()->getRegInfo();
541*0b57cec5SDimitry Andric   const TargetInstrInfo &TII = *getParent()->getSubtarget().getInstrInfo();
542*0b57cec5SDimitry Andric 
543*0b57cec5SDimitry Andric   // Look for an existing copy.
544*0b57cec5SDimitry Andric   if (LiveIn)
545*0b57cec5SDimitry Andric     for (;I != E && I->isCopy(); ++I)
546*0b57cec5SDimitry Andric       if (I->getOperand(1).getReg() == PhysReg) {
5478bcb0991SDimitry Andric         Register VirtReg = I->getOperand(0).getReg();
548*0b57cec5SDimitry Andric         if (!MRI.constrainRegClass(VirtReg, RC))
549*0b57cec5SDimitry Andric           llvm_unreachable("Incompatible live-in register class.");
550*0b57cec5SDimitry Andric         return VirtReg;
551*0b57cec5SDimitry Andric       }
552*0b57cec5SDimitry Andric 
553*0b57cec5SDimitry Andric   // No luck, create a virtual register.
5548bcb0991SDimitry Andric   Register VirtReg = MRI.createVirtualRegister(RC);
555*0b57cec5SDimitry Andric   BuildMI(*this, I, DebugLoc(), TII.get(TargetOpcode::COPY), VirtReg)
556*0b57cec5SDimitry Andric     .addReg(PhysReg, RegState::Kill);
557*0b57cec5SDimitry Andric   if (!LiveIn)
558*0b57cec5SDimitry Andric     addLiveIn(PhysReg);
559*0b57cec5SDimitry Andric   return VirtReg;
560*0b57cec5SDimitry Andric }
561*0b57cec5SDimitry Andric 
562*0b57cec5SDimitry Andric void MachineBasicBlock::moveBefore(MachineBasicBlock *NewAfter) {
563*0b57cec5SDimitry Andric   getParent()->splice(NewAfter->getIterator(), getIterator());
564*0b57cec5SDimitry Andric }
565*0b57cec5SDimitry Andric 
566*0b57cec5SDimitry Andric void MachineBasicBlock::moveAfter(MachineBasicBlock *NewBefore) {
567*0b57cec5SDimitry Andric   getParent()->splice(++NewBefore->getIterator(), getIterator());
568*0b57cec5SDimitry Andric }
569*0b57cec5SDimitry Andric 
5705ffd83dbSDimitry Andric void MachineBasicBlock::updateTerminator(
5715ffd83dbSDimitry Andric     MachineBasicBlock *PreviousLayoutSuccessor) {
5725ffd83dbSDimitry Andric   LLVM_DEBUG(dbgs() << "Updating terminators on " << printMBBReference(*this)
5735ffd83dbSDimitry Andric                     << "\n");
5745ffd83dbSDimitry Andric 
575*0b57cec5SDimitry Andric   const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo();
576*0b57cec5SDimitry Andric   // A block with no successors has no concerns with fall-through edges.
577*0b57cec5SDimitry Andric   if (this->succ_empty())
578*0b57cec5SDimitry Andric     return;
579*0b57cec5SDimitry Andric 
580*0b57cec5SDimitry Andric   MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
581*0b57cec5SDimitry Andric   SmallVector<MachineOperand, 4> Cond;
582*0b57cec5SDimitry Andric   DebugLoc DL = findBranchDebugLoc();
583*0b57cec5SDimitry Andric   bool B = TII->analyzeBranch(*this, TBB, FBB, Cond);
584*0b57cec5SDimitry Andric   (void) B;
585*0b57cec5SDimitry Andric   assert(!B && "UpdateTerminators requires analyzable predecessors!");
586*0b57cec5SDimitry Andric   if (Cond.empty()) {
587*0b57cec5SDimitry Andric     if (TBB) {
588*0b57cec5SDimitry Andric       // The block has an unconditional branch. If its successor is now its
589*0b57cec5SDimitry Andric       // layout successor, delete the branch.
590*0b57cec5SDimitry Andric       if (isLayoutSuccessor(TBB))
591*0b57cec5SDimitry Andric         TII->removeBranch(*this);
592*0b57cec5SDimitry Andric     } else {
5935ffd83dbSDimitry Andric       // The block has an unconditional fallthrough, or the end of the block is
5945ffd83dbSDimitry Andric       // unreachable.
595*0b57cec5SDimitry Andric 
5965ffd83dbSDimitry Andric       // Unfortunately, whether the end of the block is unreachable is not
5975ffd83dbSDimitry Andric       // immediately obvious; we must fall back to checking the successor list,
5985ffd83dbSDimitry Andric       // and assuming that if the passed in block is in the succesor list and
5995ffd83dbSDimitry Andric       // not an EHPad, it must be the intended target.
6005ffd83dbSDimitry Andric       if (!PreviousLayoutSuccessor || !isSuccessor(PreviousLayoutSuccessor) ||
6015ffd83dbSDimitry Andric           PreviousLayoutSuccessor->isEHPad())
602*0b57cec5SDimitry Andric         return;
603*0b57cec5SDimitry Andric 
6045ffd83dbSDimitry Andric       // If the unconditional successor block is not the current layout
6055ffd83dbSDimitry Andric       // successor, insert a branch to jump to it.
6065ffd83dbSDimitry Andric       if (!isLayoutSuccessor(PreviousLayoutSuccessor))
6075ffd83dbSDimitry Andric         TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL);
608*0b57cec5SDimitry Andric     }
609*0b57cec5SDimitry Andric     return;
610*0b57cec5SDimitry Andric   }
611*0b57cec5SDimitry Andric 
612*0b57cec5SDimitry Andric   if (FBB) {
613*0b57cec5SDimitry Andric     // The block has a non-fallthrough conditional branch. If one of its
614*0b57cec5SDimitry Andric     // successors is its layout successor, rewrite it to a fallthrough
615*0b57cec5SDimitry Andric     // conditional branch.
616*0b57cec5SDimitry Andric     if (isLayoutSuccessor(TBB)) {
617*0b57cec5SDimitry Andric       if (TII->reverseBranchCondition(Cond))
618*0b57cec5SDimitry Andric         return;
619*0b57cec5SDimitry Andric       TII->removeBranch(*this);
620*0b57cec5SDimitry Andric       TII->insertBranch(*this, FBB, nullptr, Cond, DL);
621*0b57cec5SDimitry Andric     } else if (isLayoutSuccessor(FBB)) {
622*0b57cec5SDimitry Andric       TII->removeBranch(*this);
623*0b57cec5SDimitry Andric       TII->insertBranch(*this, TBB, nullptr, Cond, DL);
624*0b57cec5SDimitry Andric     }
625*0b57cec5SDimitry Andric     return;
626*0b57cec5SDimitry Andric   }
627*0b57cec5SDimitry Andric 
6285ffd83dbSDimitry Andric   // We now know we're going to fallthrough to PreviousLayoutSuccessor.
6295ffd83dbSDimitry Andric   assert(PreviousLayoutSuccessor);
6305ffd83dbSDimitry Andric   assert(!PreviousLayoutSuccessor->isEHPad());
6315ffd83dbSDimitry Andric   assert(isSuccessor(PreviousLayoutSuccessor));
632*0b57cec5SDimitry Andric 
6335ffd83dbSDimitry Andric   if (PreviousLayoutSuccessor == TBB) {
6345ffd83dbSDimitry Andric     // We had a fallthrough to the same basic block as the conditional jump
6355ffd83dbSDimitry Andric     // targets.  Remove the conditional jump, leaving an unconditional
6365ffd83dbSDimitry Andric     // fallthrough or an unconditional jump.
637*0b57cec5SDimitry Andric     TII->removeBranch(*this);
6385ffd83dbSDimitry Andric     if (!isLayoutSuccessor(TBB)) {
639*0b57cec5SDimitry Andric       Cond.clear();
640*0b57cec5SDimitry Andric       TII->insertBranch(*this, TBB, nullptr, Cond, DL);
6415ffd83dbSDimitry Andric     }
642*0b57cec5SDimitry Andric     return;
643*0b57cec5SDimitry Andric   }
644*0b57cec5SDimitry Andric 
645*0b57cec5SDimitry Andric   // The block has a fallthrough conditional branch.
646*0b57cec5SDimitry Andric   if (isLayoutSuccessor(TBB)) {
647*0b57cec5SDimitry Andric     if (TII->reverseBranchCondition(Cond)) {
648*0b57cec5SDimitry Andric       // We can't reverse the condition, add an unconditional branch.
649*0b57cec5SDimitry Andric       Cond.clear();
6505ffd83dbSDimitry Andric       TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL);
651*0b57cec5SDimitry Andric       return;
652*0b57cec5SDimitry Andric     }
653*0b57cec5SDimitry Andric     TII->removeBranch(*this);
6545ffd83dbSDimitry Andric     TII->insertBranch(*this, PreviousLayoutSuccessor, nullptr, Cond, DL);
6555ffd83dbSDimitry Andric   } else if (!isLayoutSuccessor(PreviousLayoutSuccessor)) {
656*0b57cec5SDimitry Andric     TII->removeBranch(*this);
6575ffd83dbSDimitry Andric     TII->insertBranch(*this, TBB, PreviousLayoutSuccessor, Cond, DL);
658*0b57cec5SDimitry Andric   }
659*0b57cec5SDimitry Andric }
660*0b57cec5SDimitry Andric 
661*0b57cec5SDimitry Andric void MachineBasicBlock::validateSuccProbs() const {
662*0b57cec5SDimitry Andric #ifndef NDEBUG
663*0b57cec5SDimitry Andric   int64_t Sum = 0;
664*0b57cec5SDimitry Andric   for (auto Prob : Probs)
665*0b57cec5SDimitry Andric     Sum += Prob.getNumerator();
666*0b57cec5SDimitry Andric   // Due to precision issue, we assume that the sum of probabilities is one if
667*0b57cec5SDimitry Andric   // the difference between the sum of their numerators and the denominator is
668*0b57cec5SDimitry Andric   // no greater than the number of successors.
669*0b57cec5SDimitry Andric   assert((uint64_t)std::abs(Sum - BranchProbability::getDenominator()) <=
670*0b57cec5SDimitry Andric              Probs.size() &&
671*0b57cec5SDimitry Andric          "The sum of successors's probabilities exceeds one.");
672*0b57cec5SDimitry Andric #endif // NDEBUG
673*0b57cec5SDimitry Andric }
674*0b57cec5SDimitry Andric 
675*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessor(MachineBasicBlock *Succ,
676*0b57cec5SDimitry Andric                                      BranchProbability Prob) {
677*0b57cec5SDimitry Andric   // Probability list is either empty (if successor list isn't empty, this means
678*0b57cec5SDimitry Andric   // disabled optimization) or has the same size as successor list.
679*0b57cec5SDimitry Andric   if (!(Probs.empty() && !Successors.empty()))
680*0b57cec5SDimitry Andric     Probs.push_back(Prob);
681*0b57cec5SDimitry Andric   Successors.push_back(Succ);
682*0b57cec5SDimitry Andric   Succ->addPredecessor(this);
683*0b57cec5SDimitry Andric }
684*0b57cec5SDimitry Andric 
685*0b57cec5SDimitry Andric void MachineBasicBlock::addSuccessorWithoutProb(MachineBasicBlock *Succ) {
686*0b57cec5SDimitry Andric   // We need to make sure probability list is either empty or has the same size
687*0b57cec5SDimitry Andric   // of successor list. When this function is called, we can safely delete all
688*0b57cec5SDimitry Andric   // probability in the list.
689*0b57cec5SDimitry Andric   Probs.clear();
690*0b57cec5SDimitry Andric   Successors.push_back(Succ);
691*0b57cec5SDimitry Andric   Succ->addPredecessor(this);
692*0b57cec5SDimitry Andric }
693*0b57cec5SDimitry Andric 
694*0b57cec5SDimitry Andric void MachineBasicBlock::splitSuccessor(MachineBasicBlock *Old,
695*0b57cec5SDimitry Andric                                        MachineBasicBlock *New,
696*0b57cec5SDimitry Andric                                        bool NormalizeSuccProbs) {
697*0b57cec5SDimitry Andric   succ_iterator OldI = llvm::find(successors(), Old);
698*0b57cec5SDimitry Andric   assert(OldI != succ_end() && "Old is not a successor of this block!");
699*0b57cec5SDimitry Andric   assert(llvm::find(successors(), New) == succ_end() &&
700*0b57cec5SDimitry Andric          "New is already a successor of this block!");
701*0b57cec5SDimitry Andric 
702*0b57cec5SDimitry Andric   // Add a new successor with equal probability as the original one. Note
703*0b57cec5SDimitry Andric   // that we directly copy the probability using the iterator rather than
704*0b57cec5SDimitry Andric   // getting a potentially synthetic probability computed when unknown. This
705*0b57cec5SDimitry Andric   // preserves the probabilities as-is and then we can renormalize them and
706*0b57cec5SDimitry Andric   // query them effectively afterward.
707*0b57cec5SDimitry Andric   addSuccessor(New, Probs.empty() ? BranchProbability::getUnknown()
708*0b57cec5SDimitry Andric                                   : *getProbabilityIterator(OldI));
709*0b57cec5SDimitry Andric   if (NormalizeSuccProbs)
710*0b57cec5SDimitry Andric     normalizeSuccProbs();
711*0b57cec5SDimitry Andric }
712*0b57cec5SDimitry Andric 
713*0b57cec5SDimitry Andric void MachineBasicBlock::removeSuccessor(MachineBasicBlock *Succ,
714*0b57cec5SDimitry Andric                                         bool NormalizeSuccProbs) {
715*0b57cec5SDimitry Andric   succ_iterator I = find(Successors, Succ);
716*0b57cec5SDimitry Andric   removeSuccessor(I, NormalizeSuccProbs);
717*0b57cec5SDimitry Andric }
718*0b57cec5SDimitry Andric 
719*0b57cec5SDimitry Andric MachineBasicBlock::succ_iterator
720*0b57cec5SDimitry Andric MachineBasicBlock::removeSuccessor(succ_iterator I, bool NormalizeSuccProbs) {
721*0b57cec5SDimitry Andric   assert(I != Successors.end() && "Not a current successor!");
722*0b57cec5SDimitry Andric 
723*0b57cec5SDimitry Andric   // If probability list is empty it means we don't use it (disabled
724*0b57cec5SDimitry Andric   // optimization).
725*0b57cec5SDimitry Andric   if (!Probs.empty()) {
726*0b57cec5SDimitry Andric     probability_iterator WI = getProbabilityIterator(I);
727*0b57cec5SDimitry Andric     Probs.erase(WI);
728*0b57cec5SDimitry Andric     if (NormalizeSuccProbs)
729*0b57cec5SDimitry Andric       normalizeSuccProbs();
730*0b57cec5SDimitry Andric   }
731*0b57cec5SDimitry Andric 
732*0b57cec5SDimitry Andric   (*I)->removePredecessor(this);
733*0b57cec5SDimitry Andric   return Successors.erase(I);
734*0b57cec5SDimitry Andric }
735*0b57cec5SDimitry Andric 
736*0b57cec5SDimitry Andric void MachineBasicBlock::replaceSuccessor(MachineBasicBlock *Old,
737*0b57cec5SDimitry Andric                                          MachineBasicBlock *New) {
738*0b57cec5SDimitry Andric   if (Old == New)
739*0b57cec5SDimitry Andric     return;
740*0b57cec5SDimitry Andric 
741*0b57cec5SDimitry Andric   succ_iterator E = succ_end();
742*0b57cec5SDimitry Andric   succ_iterator NewI = E;
743*0b57cec5SDimitry Andric   succ_iterator OldI = E;
744*0b57cec5SDimitry Andric   for (succ_iterator I = succ_begin(); I != E; ++I) {
745*0b57cec5SDimitry Andric     if (*I == Old) {
746*0b57cec5SDimitry Andric       OldI = I;
747*0b57cec5SDimitry Andric       if (NewI != E)
748*0b57cec5SDimitry Andric         break;
749*0b57cec5SDimitry Andric     }
750*0b57cec5SDimitry Andric     if (*I == New) {
751*0b57cec5SDimitry Andric       NewI = I;
752*0b57cec5SDimitry Andric       if (OldI != E)
753*0b57cec5SDimitry Andric         break;
754*0b57cec5SDimitry Andric     }
755*0b57cec5SDimitry Andric   }
756*0b57cec5SDimitry Andric   assert(OldI != E && "Old is not a successor of this block");
757*0b57cec5SDimitry Andric 
758*0b57cec5SDimitry Andric   // If New isn't already a successor, let it take Old's place.
759*0b57cec5SDimitry Andric   if (NewI == E) {
760*0b57cec5SDimitry Andric     Old->removePredecessor(this);
761*0b57cec5SDimitry Andric     New->addPredecessor(this);
762*0b57cec5SDimitry Andric     *OldI = New;
763*0b57cec5SDimitry Andric     return;
764*0b57cec5SDimitry Andric   }
765*0b57cec5SDimitry Andric 
766*0b57cec5SDimitry Andric   // New is already a successor.
767*0b57cec5SDimitry Andric   // Update its probability instead of adding a duplicate edge.
768*0b57cec5SDimitry Andric   if (!Probs.empty()) {
769*0b57cec5SDimitry Andric     auto ProbIter = getProbabilityIterator(NewI);
770*0b57cec5SDimitry Andric     if (!ProbIter->isUnknown())
771*0b57cec5SDimitry Andric       *ProbIter += *getProbabilityIterator(OldI);
772*0b57cec5SDimitry Andric   }
773*0b57cec5SDimitry Andric   removeSuccessor(OldI);
774*0b57cec5SDimitry Andric }
775*0b57cec5SDimitry Andric 
776*0b57cec5SDimitry Andric void MachineBasicBlock::copySuccessor(MachineBasicBlock *Orig,
777*0b57cec5SDimitry Andric                                       succ_iterator I) {
778*0b57cec5SDimitry Andric   if (Orig->Probs.empty())
779*0b57cec5SDimitry Andric     addSuccessor(*I, Orig->getSuccProbability(I));
780*0b57cec5SDimitry Andric   else
781*0b57cec5SDimitry Andric     addSuccessorWithoutProb(*I);
782*0b57cec5SDimitry Andric }
783*0b57cec5SDimitry Andric 
784*0b57cec5SDimitry Andric void MachineBasicBlock::addPredecessor(MachineBasicBlock *Pred) {
785*0b57cec5SDimitry Andric   Predecessors.push_back(Pred);
786*0b57cec5SDimitry Andric }
787*0b57cec5SDimitry Andric 
788*0b57cec5SDimitry Andric void MachineBasicBlock::removePredecessor(MachineBasicBlock *Pred) {
789*0b57cec5SDimitry Andric   pred_iterator I = find(Predecessors, Pred);
790*0b57cec5SDimitry Andric   assert(I != Predecessors.end() && "Pred is not a predecessor of this block!");
791*0b57cec5SDimitry Andric   Predecessors.erase(I);
792*0b57cec5SDimitry Andric }
793*0b57cec5SDimitry Andric 
794*0b57cec5SDimitry Andric void MachineBasicBlock::transferSuccessors(MachineBasicBlock *FromMBB) {
795*0b57cec5SDimitry Andric   if (this == FromMBB)
796*0b57cec5SDimitry Andric     return;
797*0b57cec5SDimitry Andric 
798*0b57cec5SDimitry Andric   while (!FromMBB->succ_empty()) {
799*0b57cec5SDimitry Andric     MachineBasicBlock *Succ = *FromMBB->succ_begin();
800*0b57cec5SDimitry Andric 
8018bcb0991SDimitry Andric     // If probability list is empty it means we don't use it (disabled
8028bcb0991SDimitry Andric     // optimization).
803*0b57cec5SDimitry Andric     if (!FromMBB->Probs.empty()) {
804*0b57cec5SDimitry Andric       auto Prob = *FromMBB->Probs.begin();
805*0b57cec5SDimitry Andric       addSuccessor(Succ, Prob);
806*0b57cec5SDimitry Andric     } else
807*0b57cec5SDimitry Andric       addSuccessorWithoutProb(Succ);
808*0b57cec5SDimitry Andric 
809*0b57cec5SDimitry Andric     FromMBB->removeSuccessor(Succ);
810*0b57cec5SDimitry Andric   }
811*0b57cec5SDimitry Andric }
812*0b57cec5SDimitry Andric 
813*0b57cec5SDimitry Andric void
814*0b57cec5SDimitry Andric MachineBasicBlock::transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB) {
815*0b57cec5SDimitry Andric   if (this == FromMBB)
816*0b57cec5SDimitry Andric     return;
817*0b57cec5SDimitry Andric 
818*0b57cec5SDimitry Andric   while (!FromMBB->succ_empty()) {
819*0b57cec5SDimitry Andric     MachineBasicBlock *Succ = *FromMBB->succ_begin();
820*0b57cec5SDimitry Andric     if (!FromMBB->Probs.empty()) {
821*0b57cec5SDimitry Andric       auto Prob = *FromMBB->Probs.begin();
822*0b57cec5SDimitry Andric       addSuccessor(Succ, Prob);
823*0b57cec5SDimitry Andric     } else
824*0b57cec5SDimitry Andric       addSuccessorWithoutProb(Succ);
825*0b57cec5SDimitry Andric     FromMBB->removeSuccessor(Succ);
826*0b57cec5SDimitry Andric 
827*0b57cec5SDimitry Andric     // Fix up any PHI nodes in the successor.
8288bcb0991SDimitry Andric     Succ->replacePhiUsesWith(FromMBB, this);
829*0b57cec5SDimitry Andric   }
830*0b57cec5SDimitry Andric   normalizeSuccProbs();
831*0b57cec5SDimitry Andric }
832*0b57cec5SDimitry Andric 
833*0b57cec5SDimitry Andric bool MachineBasicBlock::isPredecessor(const MachineBasicBlock *MBB) const {
834*0b57cec5SDimitry Andric   return is_contained(predecessors(), MBB);
835*0b57cec5SDimitry Andric }
836*0b57cec5SDimitry Andric 
837*0b57cec5SDimitry Andric bool MachineBasicBlock::isSuccessor(const MachineBasicBlock *MBB) const {
838*0b57cec5SDimitry Andric   return is_contained(successors(), MBB);
839*0b57cec5SDimitry Andric }
840*0b57cec5SDimitry Andric 
841*0b57cec5SDimitry Andric bool MachineBasicBlock::isLayoutSuccessor(const MachineBasicBlock *MBB) const {
842*0b57cec5SDimitry Andric   MachineFunction::const_iterator I(this);
843*0b57cec5SDimitry Andric   return std::next(I) == MachineFunction::const_iterator(MBB);
844*0b57cec5SDimitry Andric }
845*0b57cec5SDimitry Andric 
846*0b57cec5SDimitry Andric MachineBasicBlock *MachineBasicBlock::getFallThrough() {
847*0b57cec5SDimitry Andric   MachineFunction::iterator Fallthrough = getIterator();
848*0b57cec5SDimitry Andric   ++Fallthrough;
849*0b57cec5SDimitry Andric   // If FallthroughBlock is off the end of the function, it can't fall through.
850*0b57cec5SDimitry Andric   if (Fallthrough == getParent()->end())
851*0b57cec5SDimitry Andric     return nullptr;
852*0b57cec5SDimitry Andric 
853*0b57cec5SDimitry Andric   // If FallthroughBlock isn't a successor, no fallthrough is possible.
854*0b57cec5SDimitry Andric   if (!isSuccessor(&*Fallthrough))
855*0b57cec5SDimitry Andric     return nullptr;
856*0b57cec5SDimitry Andric 
857*0b57cec5SDimitry Andric   // Analyze the branches, if any, at the end of the block.
858*0b57cec5SDimitry Andric   MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
859*0b57cec5SDimitry Andric   SmallVector<MachineOperand, 4> Cond;
860*0b57cec5SDimitry Andric   const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo();
861*0b57cec5SDimitry Andric   if (TII->analyzeBranch(*this, TBB, FBB, Cond)) {
862*0b57cec5SDimitry Andric     // If we couldn't analyze the branch, examine the last instruction.
863*0b57cec5SDimitry Andric     // If the block doesn't end in a known control barrier, assume fallthrough
864*0b57cec5SDimitry Andric     // is possible. The isPredicated check is needed because this code can be
865*0b57cec5SDimitry Andric     // called during IfConversion, where an instruction which is normally a
866*0b57cec5SDimitry Andric     // Barrier is predicated and thus no longer an actual control barrier.
867*0b57cec5SDimitry Andric     return (empty() || !back().isBarrier() || TII->isPredicated(back()))
868*0b57cec5SDimitry Andric                ? &*Fallthrough
869*0b57cec5SDimitry Andric                : nullptr;
870*0b57cec5SDimitry Andric   }
871*0b57cec5SDimitry Andric 
872*0b57cec5SDimitry Andric   // If there is no branch, control always falls through.
873*0b57cec5SDimitry Andric   if (!TBB) return &*Fallthrough;
874*0b57cec5SDimitry Andric 
875*0b57cec5SDimitry Andric   // If there is some explicit branch to the fallthrough block, it can obviously
876*0b57cec5SDimitry Andric   // reach, even though the branch should get folded to fall through implicitly.
877*0b57cec5SDimitry Andric   if (MachineFunction::iterator(TBB) == Fallthrough ||
878*0b57cec5SDimitry Andric       MachineFunction::iterator(FBB) == Fallthrough)
879*0b57cec5SDimitry Andric     return &*Fallthrough;
880*0b57cec5SDimitry Andric 
881*0b57cec5SDimitry Andric   // If it's an unconditional branch to some block not the fall through, it
882*0b57cec5SDimitry Andric   // doesn't fall through.
883*0b57cec5SDimitry Andric   if (Cond.empty()) return nullptr;
884*0b57cec5SDimitry Andric 
885*0b57cec5SDimitry Andric   // Otherwise, if it is conditional and has no explicit false block, it falls
886*0b57cec5SDimitry Andric   // through.
887*0b57cec5SDimitry Andric   return (FBB == nullptr) ? &*Fallthrough : nullptr;
888*0b57cec5SDimitry Andric }
889*0b57cec5SDimitry Andric 
890*0b57cec5SDimitry Andric bool MachineBasicBlock::canFallThrough() {
891*0b57cec5SDimitry Andric   return getFallThrough() != nullptr;
892*0b57cec5SDimitry Andric }
893*0b57cec5SDimitry Andric 
8945ffd83dbSDimitry Andric MachineBasicBlock *MachineBasicBlock::SplitCriticalEdge(
8955ffd83dbSDimitry Andric     MachineBasicBlock *Succ, Pass &P,
8965ffd83dbSDimitry Andric     std::vector<SparseBitVector<>> *LiveInSets) {
897*0b57cec5SDimitry Andric   if (!canSplitCriticalEdge(Succ))
898*0b57cec5SDimitry Andric     return nullptr;
899*0b57cec5SDimitry Andric 
900*0b57cec5SDimitry Andric   MachineFunction *MF = getParent();
9015ffd83dbSDimitry Andric   MachineBasicBlock *PrevFallthrough = getNextNode();
902*0b57cec5SDimitry Andric   DebugLoc DL;  // FIXME: this is nowhere
903*0b57cec5SDimitry Andric 
904*0b57cec5SDimitry Andric   MachineBasicBlock *NMBB = MF->CreateMachineBasicBlock();
905*0b57cec5SDimitry Andric   MF->insert(std::next(MachineFunction::iterator(this)), NMBB);
906*0b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Splitting critical edge: " << printMBBReference(*this)
907*0b57cec5SDimitry Andric                     << " -- " << printMBBReference(*NMBB) << " -- "
908*0b57cec5SDimitry Andric                     << printMBBReference(*Succ) << '\n');
909*0b57cec5SDimitry Andric 
910*0b57cec5SDimitry Andric   LiveIntervals *LIS = P.getAnalysisIfAvailable<LiveIntervals>();
911*0b57cec5SDimitry Andric   SlotIndexes *Indexes = P.getAnalysisIfAvailable<SlotIndexes>();
912*0b57cec5SDimitry Andric   if (LIS)
913*0b57cec5SDimitry Andric     LIS->insertMBBInMaps(NMBB);
914*0b57cec5SDimitry Andric   else if (Indexes)
915*0b57cec5SDimitry Andric     Indexes->insertMBBInMaps(NMBB);
916*0b57cec5SDimitry Andric 
917*0b57cec5SDimitry Andric   // On some targets like Mips, branches may kill virtual registers. Make sure
918*0b57cec5SDimitry Andric   // that LiveVariables is properly updated after updateTerminator replaces the
919*0b57cec5SDimitry Andric   // terminators.
920*0b57cec5SDimitry Andric   LiveVariables *LV = P.getAnalysisIfAvailable<LiveVariables>();
921*0b57cec5SDimitry Andric 
922*0b57cec5SDimitry Andric   // Collect a list of virtual registers killed by the terminators.
9235ffd83dbSDimitry Andric   SmallVector<Register, 4> KilledRegs;
924*0b57cec5SDimitry Andric   if (LV)
925*0b57cec5SDimitry Andric     for (instr_iterator I = getFirstInstrTerminator(), E = instr_end();
926*0b57cec5SDimitry Andric          I != E; ++I) {
927*0b57cec5SDimitry Andric       MachineInstr *MI = &*I;
928*0b57cec5SDimitry Andric       for (MachineInstr::mop_iterator OI = MI->operands_begin(),
929*0b57cec5SDimitry Andric            OE = MI->operands_end(); OI != OE; ++OI) {
930*0b57cec5SDimitry Andric         if (!OI->isReg() || OI->getReg() == 0 ||
931*0b57cec5SDimitry Andric             !OI->isUse() || !OI->isKill() || OI->isUndef())
932*0b57cec5SDimitry Andric           continue;
9338bcb0991SDimitry Andric         Register Reg = OI->getReg();
9348bcb0991SDimitry Andric         if (Register::isPhysicalRegister(Reg) ||
935*0b57cec5SDimitry Andric             LV->getVarInfo(Reg).removeKill(*MI)) {
936*0b57cec5SDimitry Andric           KilledRegs.push_back(Reg);
937*0b57cec5SDimitry Andric           LLVM_DEBUG(dbgs() << "Removing terminator kill: " << *MI);
938*0b57cec5SDimitry Andric           OI->setIsKill(false);
939*0b57cec5SDimitry Andric         }
940*0b57cec5SDimitry Andric       }
941*0b57cec5SDimitry Andric     }
942*0b57cec5SDimitry Andric 
9435ffd83dbSDimitry Andric   SmallVector<Register, 4> UsedRegs;
944*0b57cec5SDimitry Andric   if (LIS) {
945*0b57cec5SDimitry Andric     for (instr_iterator I = getFirstInstrTerminator(), E = instr_end();
946*0b57cec5SDimitry Andric          I != E; ++I) {
947*0b57cec5SDimitry Andric       MachineInstr *MI = &*I;
948*0b57cec5SDimitry Andric 
949*0b57cec5SDimitry Andric       for (MachineInstr::mop_iterator OI = MI->operands_begin(),
950*0b57cec5SDimitry Andric            OE = MI->operands_end(); OI != OE; ++OI) {
951*0b57cec5SDimitry Andric         if (!OI->isReg() || OI->getReg() == 0)
952*0b57cec5SDimitry Andric           continue;
953*0b57cec5SDimitry Andric 
9548bcb0991SDimitry Andric         Register Reg = OI->getReg();
955*0b57cec5SDimitry Andric         if (!is_contained(UsedRegs, Reg))
956*0b57cec5SDimitry Andric           UsedRegs.push_back(Reg);
957*0b57cec5SDimitry Andric       }
958*0b57cec5SDimitry Andric     }
959*0b57cec5SDimitry Andric   }
960*0b57cec5SDimitry Andric 
961*0b57cec5SDimitry Andric   ReplaceUsesOfBlockWith(Succ, NMBB);
962*0b57cec5SDimitry Andric 
963*0b57cec5SDimitry Andric   // If updateTerminator() removes instructions, we need to remove them from
964*0b57cec5SDimitry Andric   // SlotIndexes.
965*0b57cec5SDimitry Andric   SmallVector<MachineInstr*, 4> Terminators;
966*0b57cec5SDimitry Andric   if (Indexes) {
967*0b57cec5SDimitry Andric     for (instr_iterator I = getFirstInstrTerminator(), E = instr_end();
968*0b57cec5SDimitry Andric          I != E; ++I)
969*0b57cec5SDimitry Andric       Terminators.push_back(&*I);
970*0b57cec5SDimitry Andric   }
971*0b57cec5SDimitry Andric 
9725ffd83dbSDimitry Andric   // Since we replaced all uses of Succ with NMBB, that should also be treated
9735ffd83dbSDimitry Andric   // as the fallthrough successor
9745ffd83dbSDimitry Andric   if (Succ == PrevFallthrough)
9755ffd83dbSDimitry Andric     PrevFallthrough = NMBB;
9765ffd83dbSDimitry Andric   updateTerminator(PrevFallthrough);
977*0b57cec5SDimitry Andric 
978*0b57cec5SDimitry Andric   if (Indexes) {
979*0b57cec5SDimitry Andric     SmallVector<MachineInstr*, 4> NewTerminators;
980*0b57cec5SDimitry Andric     for (instr_iterator I = getFirstInstrTerminator(), E = instr_end();
981*0b57cec5SDimitry Andric          I != E; ++I)
982*0b57cec5SDimitry Andric       NewTerminators.push_back(&*I);
983*0b57cec5SDimitry Andric 
984*0b57cec5SDimitry Andric     for (SmallVectorImpl<MachineInstr*>::iterator I = Terminators.begin(),
985*0b57cec5SDimitry Andric         E = Terminators.end(); I != E; ++I) {
986*0b57cec5SDimitry Andric       if (!is_contained(NewTerminators, *I))
987*0b57cec5SDimitry Andric         Indexes->removeMachineInstrFromMaps(**I);
988*0b57cec5SDimitry Andric     }
989*0b57cec5SDimitry Andric   }
990*0b57cec5SDimitry Andric 
991*0b57cec5SDimitry Andric   // Insert unconditional "jump Succ" instruction in NMBB if necessary.
992*0b57cec5SDimitry Andric   NMBB->addSuccessor(Succ);
993*0b57cec5SDimitry Andric   if (!NMBB->isLayoutSuccessor(Succ)) {
994*0b57cec5SDimitry Andric     SmallVector<MachineOperand, 4> Cond;
995*0b57cec5SDimitry Andric     const TargetInstrInfo *TII = getParent()->getSubtarget().getInstrInfo();
996*0b57cec5SDimitry Andric     TII->insertBranch(*NMBB, Succ, nullptr, Cond, DL);
997*0b57cec5SDimitry Andric 
998*0b57cec5SDimitry Andric     if (Indexes) {
999*0b57cec5SDimitry Andric       for (MachineInstr &MI : NMBB->instrs()) {
1000*0b57cec5SDimitry Andric         // Some instructions may have been moved to NMBB by updateTerminator(),
1001*0b57cec5SDimitry Andric         // so we first remove any instruction that already has an index.
1002*0b57cec5SDimitry Andric         if (Indexes->hasIndex(MI))
1003*0b57cec5SDimitry Andric           Indexes->removeMachineInstrFromMaps(MI);
1004*0b57cec5SDimitry Andric         Indexes->insertMachineInstrInMaps(MI);
1005*0b57cec5SDimitry Andric       }
1006*0b57cec5SDimitry Andric     }
1007*0b57cec5SDimitry Andric   }
1008*0b57cec5SDimitry Andric 
10098bcb0991SDimitry Andric   // Fix PHI nodes in Succ so they refer to NMBB instead of this.
10108bcb0991SDimitry Andric   Succ->replacePhiUsesWith(this, NMBB);
1011*0b57cec5SDimitry Andric 
1012*0b57cec5SDimitry Andric   // Inherit live-ins from the successor
1013*0b57cec5SDimitry Andric   for (const auto &LI : Succ->liveins())
1014*0b57cec5SDimitry Andric     NMBB->addLiveIn(LI);
1015*0b57cec5SDimitry Andric 
1016*0b57cec5SDimitry Andric   // Update LiveVariables.
1017*0b57cec5SDimitry Andric   const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
1018*0b57cec5SDimitry Andric   if (LV) {
1019*0b57cec5SDimitry Andric     // Restore kills of virtual registers that were killed by the terminators.
1020*0b57cec5SDimitry Andric     while (!KilledRegs.empty()) {
10215ffd83dbSDimitry Andric       Register Reg = KilledRegs.pop_back_val();
1022*0b57cec5SDimitry Andric       for (instr_iterator I = instr_end(), E = instr_begin(); I != E;) {
1023*0b57cec5SDimitry Andric         if (!(--I)->addRegisterKilled(Reg, TRI, /* AddIfNotFound= */ false))
1024*0b57cec5SDimitry Andric           continue;
10258bcb0991SDimitry Andric         if (Register::isVirtualRegister(Reg))
1026*0b57cec5SDimitry Andric           LV->getVarInfo(Reg).Kills.push_back(&*I);
1027*0b57cec5SDimitry Andric         LLVM_DEBUG(dbgs() << "Restored terminator kill: " << *I);
1028*0b57cec5SDimitry Andric         break;
1029*0b57cec5SDimitry Andric       }
1030*0b57cec5SDimitry Andric     }
1031*0b57cec5SDimitry Andric     // Update relevant live-through information.
10325ffd83dbSDimitry Andric     if (LiveInSets != nullptr)
10335ffd83dbSDimitry Andric       LV->addNewBlock(NMBB, this, Succ, *LiveInSets);
10345ffd83dbSDimitry Andric     else
1035*0b57cec5SDimitry Andric       LV->addNewBlock(NMBB, this, Succ);
1036*0b57cec5SDimitry Andric   }
1037*0b57cec5SDimitry Andric 
1038*0b57cec5SDimitry Andric   if (LIS) {
1039*0b57cec5SDimitry Andric     // After splitting the edge and updating SlotIndexes, live intervals may be
1040*0b57cec5SDimitry Andric     // in one of two situations, depending on whether this block was the last in
1041*0b57cec5SDimitry Andric     // the function. If the original block was the last in the function, all
1042*0b57cec5SDimitry Andric     // live intervals will end prior to the beginning of the new split block. If
1043*0b57cec5SDimitry Andric     // the original block was not at the end of the function, all live intervals
1044*0b57cec5SDimitry Andric     // will extend to the end of the new split block.
1045*0b57cec5SDimitry Andric 
1046*0b57cec5SDimitry Andric     bool isLastMBB =
1047*0b57cec5SDimitry Andric       std::next(MachineFunction::iterator(NMBB)) == getParent()->end();
1048*0b57cec5SDimitry Andric 
1049*0b57cec5SDimitry Andric     SlotIndex StartIndex = Indexes->getMBBEndIdx(this);
1050*0b57cec5SDimitry Andric     SlotIndex PrevIndex = StartIndex.getPrevSlot();
1051*0b57cec5SDimitry Andric     SlotIndex EndIndex = Indexes->getMBBEndIdx(NMBB);
1052*0b57cec5SDimitry Andric 
1053*0b57cec5SDimitry Andric     // Find the registers used from NMBB in PHIs in Succ.
10545ffd83dbSDimitry Andric     SmallSet<Register, 8> PHISrcRegs;
1055*0b57cec5SDimitry Andric     for (MachineBasicBlock::instr_iterator
1056*0b57cec5SDimitry Andric          I = Succ->instr_begin(), E = Succ->instr_end();
1057*0b57cec5SDimitry Andric          I != E && I->isPHI(); ++I) {
1058*0b57cec5SDimitry Andric       for (unsigned ni = 1, ne = I->getNumOperands(); ni != ne; ni += 2) {
1059*0b57cec5SDimitry Andric         if (I->getOperand(ni+1).getMBB() == NMBB) {
1060*0b57cec5SDimitry Andric           MachineOperand &MO = I->getOperand(ni);
10618bcb0991SDimitry Andric           Register Reg = MO.getReg();
1062*0b57cec5SDimitry Andric           PHISrcRegs.insert(Reg);
1063*0b57cec5SDimitry Andric           if (MO.isUndef())
1064*0b57cec5SDimitry Andric             continue;
1065*0b57cec5SDimitry Andric 
1066*0b57cec5SDimitry Andric           LiveInterval &LI = LIS->getInterval(Reg);
1067*0b57cec5SDimitry Andric           VNInfo *VNI = LI.getVNInfoAt(PrevIndex);
1068*0b57cec5SDimitry Andric           assert(VNI &&
1069*0b57cec5SDimitry Andric                  "PHI sources should be live out of their predecessors.");
1070*0b57cec5SDimitry Andric           LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI));
1071*0b57cec5SDimitry Andric         }
1072*0b57cec5SDimitry Andric       }
1073*0b57cec5SDimitry Andric     }
1074*0b57cec5SDimitry Andric 
1075*0b57cec5SDimitry Andric     MachineRegisterInfo *MRI = &getParent()->getRegInfo();
1076*0b57cec5SDimitry Andric     for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
10775ffd83dbSDimitry Andric       Register Reg = Register::index2VirtReg(i);
1078*0b57cec5SDimitry Andric       if (PHISrcRegs.count(Reg) || !LIS->hasInterval(Reg))
1079*0b57cec5SDimitry Andric         continue;
1080*0b57cec5SDimitry Andric 
1081*0b57cec5SDimitry Andric       LiveInterval &LI = LIS->getInterval(Reg);
1082*0b57cec5SDimitry Andric       if (!LI.liveAt(PrevIndex))
1083*0b57cec5SDimitry Andric         continue;
1084*0b57cec5SDimitry Andric 
1085*0b57cec5SDimitry Andric       bool isLiveOut = LI.liveAt(LIS->getMBBStartIdx(Succ));
1086*0b57cec5SDimitry Andric       if (isLiveOut && isLastMBB) {
1087*0b57cec5SDimitry Andric         VNInfo *VNI = LI.getVNInfoAt(PrevIndex);
1088*0b57cec5SDimitry Andric         assert(VNI && "LiveInterval should have VNInfo where it is live.");
1089*0b57cec5SDimitry Andric         LI.addSegment(LiveInterval::Segment(StartIndex, EndIndex, VNI));
1090*0b57cec5SDimitry Andric       } else if (!isLiveOut && !isLastMBB) {
1091*0b57cec5SDimitry Andric         LI.removeSegment(StartIndex, EndIndex);
1092*0b57cec5SDimitry Andric       }
1093*0b57cec5SDimitry Andric     }
1094*0b57cec5SDimitry Andric 
1095*0b57cec5SDimitry Andric     // Update all intervals for registers whose uses may have been modified by
1096*0b57cec5SDimitry Andric     // updateTerminator().
1097*0b57cec5SDimitry Andric     LIS->repairIntervalsInRange(this, getFirstTerminator(), end(), UsedRegs);
1098*0b57cec5SDimitry Andric   }
1099*0b57cec5SDimitry Andric 
1100*0b57cec5SDimitry Andric   if (MachineDominatorTree *MDT =
1101*0b57cec5SDimitry Andric           P.getAnalysisIfAvailable<MachineDominatorTree>())
1102*0b57cec5SDimitry Andric     MDT->recordSplitCriticalEdge(this, Succ, NMBB);
1103*0b57cec5SDimitry Andric 
1104*0b57cec5SDimitry Andric   if (MachineLoopInfo *MLI = P.getAnalysisIfAvailable<MachineLoopInfo>())
1105*0b57cec5SDimitry Andric     if (MachineLoop *TIL = MLI->getLoopFor(this)) {
1106*0b57cec5SDimitry Andric       // If one or the other blocks were not in a loop, the new block is not
1107*0b57cec5SDimitry Andric       // either, and thus LI doesn't need to be updated.
1108*0b57cec5SDimitry Andric       if (MachineLoop *DestLoop = MLI->getLoopFor(Succ)) {
1109*0b57cec5SDimitry Andric         if (TIL == DestLoop) {
1110*0b57cec5SDimitry Andric           // Both in the same loop, the NMBB joins loop.
1111*0b57cec5SDimitry Andric           DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase());
1112*0b57cec5SDimitry Andric         } else if (TIL->contains(DestLoop)) {
1113*0b57cec5SDimitry Andric           // Edge from an outer loop to an inner loop.  Add to the outer loop.
1114*0b57cec5SDimitry Andric           TIL->addBasicBlockToLoop(NMBB, MLI->getBase());
1115*0b57cec5SDimitry Andric         } else if (DestLoop->contains(TIL)) {
1116*0b57cec5SDimitry Andric           // Edge from an inner loop to an outer loop.  Add to the outer loop.
1117*0b57cec5SDimitry Andric           DestLoop->addBasicBlockToLoop(NMBB, MLI->getBase());
1118*0b57cec5SDimitry Andric         } else {
1119*0b57cec5SDimitry Andric           // Edge from two loops with no containment relation.  Because these
1120*0b57cec5SDimitry Andric           // are natural loops, we know that the destination block must be the
1121*0b57cec5SDimitry Andric           // header of its loop (adding a branch into a loop elsewhere would
1122*0b57cec5SDimitry Andric           // create an irreducible loop).
1123*0b57cec5SDimitry Andric           assert(DestLoop->getHeader() == Succ &&
1124*0b57cec5SDimitry Andric                  "Should not create irreducible loops!");
1125*0b57cec5SDimitry Andric           if (MachineLoop *P = DestLoop->getParentLoop())
1126*0b57cec5SDimitry Andric             P->addBasicBlockToLoop(NMBB, MLI->getBase());
1127*0b57cec5SDimitry Andric         }
1128*0b57cec5SDimitry Andric       }
1129*0b57cec5SDimitry Andric     }
1130*0b57cec5SDimitry Andric 
1131*0b57cec5SDimitry Andric   return NMBB;
1132*0b57cec5SDimitry Andric }
1133*0b57cec5SDimitry Andric 
1134*0b57cec5SDimitry Andric bool MachineBasicBlock::canSplitCriticalEdge(
1135*0b57cec5SDimitry Andric     const MachineBasicBlock *Succ) const {
1136*0b57cec5SDimitry Andric   // Splitting the critical edge to a landing pad block is non-trivial. Don't do
1137*0b57cec5SDimitry Andric   // it in this generic function.
1138*0b57cec5SDimitry Andric   if (Succ->isEHPad())
1139*0b57cec5SDimitry Andric     return false;
1140*0b57cec5SDimitry Andric 
11415ffd83dbSDimitry Andric   // Splitting the critical edge to a callbr's indirect block isn't advised.
11425ffd83dbSDimitry Andric   // Don't do it in this generic function.
11435ffd83dbSDimitry Andric   if (Succ->isInlineAsmBrIndirectTarget())
11445ffd83dbSDimitry Andric     return false;
1145*0b57cec5SDimitry Andric 
11465ffd83dbSDimitry Andric   const MachineFunction *MF = getParent();
1147*0b57cec5SDimitry Andric   // Performance might be harmed on HW that implements branching using exec mask
1148*0b57cec5SDimitry Andric   // where both sides of the branches are always executed.
1149*0b57cec5SDimitry Andric   if (MF->getTarget().requiresStructuredCFG())
1150*0b57cec5SDimitry Andric     return false;
1151*0b57cec5SDimitry Andric 
1152*0b57cec5SDimitry Andric   // We may need to update this's terminator, but we can't do that if
11535ffd83dbSDimitry Andric   // analyzeBranch fails. If this uses a jump table, we won't touch it.
1154*0b57cec5SDimitry Andric   const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1155*0b57cec5SDimitry Andric   MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
1156*0b57cec5SDimitry Andric   SmallVector<MachineOperand, 4> Cond;
1157*0b57cec5SDimitry Andric   // AnalyzeBanch should modify this, since we did not allow modification.
1158*0b57cec5SDimitry Andric   if (TII->analyzeBranch(*const_cast<MachineBasicBlock *>(this), TBB, FBB, Cond,
1159*0b57cec5SDimitry Andric                          /*AllowModify*/ false))
1160*0b57cec5SDimitry Andric     return false;
1161*0b57cec5SDimitry Andric 
1162*0b57cec5SDimitry Andric   // Avoid bugpoint weirdness: A block may end with a conditional branch but
1163*0b57cec5SDimitry Andric   // jumps to the same MBB is either case. We have duplicate CFG edges in that
1164*0b57cec5SDimitry Andric   // case that we can't handle. Since this never happens in properly optimized
1165*0b57cec5SDimitry Andric   // code, just skip those edges.
1166*0b57cec5SDimitry Andric   if (TBB && TBB == FBB) {
1167*0b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "Won't split critical edge after degenerate "
1168*0b57cec5SDimitry Andric                       << printMBBReference(*this) << '\n');
1169*0b57cec5SDimitry Andric     return false;
1170*0b57cec5SDimitry Andric   }
1171*0b57cec5SDimitry Andric   return true;
1172*0b57cec5SDimitry Andric }
1173*0b57cec5SDimitry Andric 
1174*0b57cec5SDimitry Andric /// Prepare MI to be removed from its bundle. This fixes bundle flags on MI's
1175*0b57cec5SDimitry Andric /// neighboring instructions so the bundle won't be broken by removing MI.
1176*0b57cec5SDimitry Andric static void unbundleSingleMI(MachineInstr *MI) {
1177*0b57cec5SDimitry Andric   // Removing the first instruction in a bundle.
1178*0b57cec5SDimitry Andric   if (MI->isBundledWithSucc() && !MI->isBundledWithPred())
1179*0b57cec5SDimitry Andric     MI->unbundleFromSucc();
1180*0b57cec5SDimitry Andric   // Removing the last instruction in a bundle.
1181*0b57cec5SDimitry Andric   if (MI->isBundledWithPred() && !MI->isBundledWithSucc())
1182*0b57cec5SDimitry Andric     MI->unbundleFromPred();
1183*0b57cec5SDimitry Andric   // If MI is not bundled, or if it is internal to a bundle, the neighbor flags
1184*0b57cec5SDimitry Andric   // are already fine.
1185*0b57cec5SDimitry Andric }
1186*0b57cec5SDimitry Andric 
1187*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator
1188*0b57cec5SDimitry Andric MachineBasicBlock::erase(MachineBasicBlock::instr_iterator I) {
1189*0b57cec5SDimitry Andric   unbundleSingleMI(&*I);
1190*0b57cec5SDimitry Andric   return Insts.erase(I);
1191*0b57cec5SDimitry Andric }
1192*0b57cec5SDimitry Andric 
1193*0b57cec5SDimitry Andric MachineInstr *MachineBasicBlock::remove_instr(MachineInstr *MI) {
1194*0b57cec5SDimitry Andric   unbundleSingleMI(MI);
1195*0b57cec5SDimitry Andric   MI->clearFlag(MachineInstr::BundledPred);
1196*0b57cec5SDimitry Andric   MI->clearFlag(MachineInstr::BundledSucc);
1197*0b57cec5SDimitry Andric   return Insts.remove(MI);
1198*0b57cec5SDimitry Andric }
1199*0b57cec5SDimitry Andric 
1200*0b57cec5SDimitry Andric MachineBasicBlock::instr_iterator
1201*0b57cec5SDimitry Andric MachineBasicBlock::insert(instr_iterator I, MachineInstr *MI) {
1202*0b57cec5SDimitry Andric   assert(!MI->isBundledWithPred() && !MI->isBundledWithSucc() &&
1203*0b57cec5SDimitry Andric          "Cannot insert instruction with bundle flags");
1204*0b57cec5SDimitry Andric   // Set the bundle flags when inserting inside a bundle.
1205*0b57cec5SDimitry Andric   if (I != instr_end() && I->isBundledWithPred()) {
1206*0b57cec5SDimitry Andric     MI->setFlag(MachineInstr::BundledPred);
1207*0b57cec5SDimitry Andric     MI->setFlag(MachineInstr::BundledSucc);
1208*0b57cec5SDimitry Andric   }
1209*0b57cec5SDimitry Andric   return Insts.insert(I, MI);
1210*0b57cec5SDimitry Andric }
1211*0b57cec5SDimitry Andric 
1212*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and returns it, but
1213*0b57cec5SDimitry Andric /// does not delete it.
1214*0b57cec5SDimitry Andric MachineBasicBlock *MachineBasicBlock::removeFromParent() {
1215*0b57cec5SDimitry Andric   assert(getParent() && "Not embedded in a function!");
1216*0b57cec5SDimitry Andric   getParent()->remove(this);
1217*0b57cec5SDimitry Andric   return this;
1218*0b57cec5SDimitry Andric }
1219*0b57cec5SDimitry Andric 
1220*0b57cec5SDimitry Andric /// This method unlinks 'this' from the containing function, and deletes it.
1221*0b57cec5SDimitry Andric void MachineBasicBlock::eraseFromParent() {
1222*0b57cec5SDimitry Andric   assert(getParent() && "Not embedded in a function!");
1223*0b57cec5SDimitry Andric   getParent()->erase(this);
1224*0b57cec5SDimitry Andric }
1225*0b57cec5SDimitry Andric 
1226*0b57cec5SDimitry Andric /// Given a machine basic block that branched to 'Old', change the code and CFG
1227*0b57cec5SDimitry Andric /// so that it branches to 'New' instead.
1228*0b57cec5SDimitry Andric void MachineBasicBlock::ReplaceUsesOfBlockWith(MachineBasicBlock *Old,
1229*0b57cec5SDimitry Andric                                                MachineBasicBlock *New) {
1230*0b57cec5SDimitry Andric   assert(Old != New && "Cannot replace self with self!");
1231*0b57cec5SDimitry Andric 
1232*0b57cec5SDimitry Andric   MachineBasicBlock::instr_iterator I = instr_end();
1233*0b57cec5SDimitry Andric   while (I != instr_begin()) {
1234*0b57cec5SDimitry Andric     --I;
1235*0b57cec5SDimitry Andric     if (!I->isTerminator()) break;
1236*0b57cec5SDimitry Andric 
1237*0b57cec5SDimitry Andric     // Scan the operands of this machine instruction, replacing any uses of Old
1238*0b57cec5SDimitry Andric     // with New.
1239*0b57cec5SDimitry Andric     for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i)
1240*0b57cec5SDimitry Andric       if (I->getOperand(i).isMBB() &&
1241*0b57cec5SDimitry Andric           I->getOperand(i).getMBB() == Old)
1242*0b57cec5SDimitry Andric         I->getOperand(i).setMBB(New);
1243*0b57cec5SDimitry Andric   }
1244*0b57cec5SDimitry Andric 
1245*0b57cec5SDimitry Andric   // Update the successor information.
1246*0b57cec5SDimitry Andric   replaceSuccessor(Old, New);
1247*0b57cec5SDimitry Andric }
1248*0b57cec5SDimitry Andric 
12498bcb0991SDimitry Andric void MachineBasicBlock::replacePhiUsesWith(MachineBasicBlock *Old,
12508bcb0991SDimitry Andric                                            MachineBasicBlock *New) {
12518bcb0991SDimitry Andric   for (MachineInstr &MI : phis())
12528bcb0991SDimitry Andric     for (unsigned i = 2, e = MI.getNumOperands() + 1; i != e; i += 2) {
12538bcb0991SDimitry Andric       MachineOperand &MO = MI.getOperand(i);
12548bcb0991SDimitry Andric       if (MO.getMBB() == Old)
12558bcb0991SDimitry Andric         MO.setMBB(New);
12568bcb0991SDimitry Andric     }
12578bcb0991SDimitry Andric }
12588bcb0991SDimitry Andric 
1259*0b57cec5SDimitry Andric /// Find the next valid DebugLoc starting at MBBI, skipping any DBG_VALUE
1260*0b57cec5SDimitry Andric /// instructions.  Return UnknownLoc if there is none.
1261*0b57cec5SDimitry Andric DebugLoc
1262*0b57cec5SDimitry Andric MachineBasicBlock::findDebugLoc(instr_iterator MBBI) {
1263*0b57cec5SDimitry Andric   // Skip debug declarations, we don't want a DebugLoc from them.
1264*0b57cec5SDimitry Andric   MBBI = skipDebugInstructionsForward(MBBI, instr_end());
1265*0b57cec5SDimitry Andric   if (MBBI != instr_end())
1266*0b57cec5SDimitry Andric     return MBBI->getDebugLoc();
1267*0b57cec5SDimitry Andric   return {};
1268*0b57cec5SDimitry Andric }
1269*0b57cec5SDimitry Andric 
1270*0b57cec5SDimitry Andric /// Find the previous valid DebugLoc preceding MBBI, skipping and DBG_VALUE
1271*0b57cec5SDimitry Andric /// instructions.  Return UnknownLoc if there is none.
1272*0b57cec5SDimitry Andric DebugLoc MachineBasicBlock::findPrevDebugLoc(instr_iterator MBBI) {
1273*0b57cec5SDimitry Andric   if (MBBI == instr_begin()) return {};
12745ffd83dbSDimitry Andric   // Skip debug instructions, we don't want a DebugLoc from them.
12755ffd83dbSDimitry Andric   MBBI = prev_nodbg(MBBI, instr_begin());
1276*0b57cec5SDimitry Andric   if (!MBBI->isDebugInstr()) return MBBI->getDebugLoc();
1277*0b57cec5SDimitry Andric   return {};
1278*0b57cec5SDimitry Andric }
1279*0b57cec5SDimitry Andric 
1280*0b57cec5SDimitry Andric /// Find and return the merged DebugLoc of the branch instructions of the block.
1281*0b57cec5SDimitry Andric /// Return UnknownLoc if there is none.
1282*0b57cec5SDimitry Andric DebugLoc
1283*0b57cec5SDimitry Andric MachineBasicBlock::findBranchDebugLoc() {
1284*0b57cec5SDimitry Andric   DebugLoc DL;
1285*0b57cec5SDimitry Andric   auto TI = getFirstTerminator();
1286*0b57cec5SDimitry Andric   while (TI != end() && !TI->isBranch())
1287*0b57cec5SDimitry Andric     ++TI;
1288*0b57cec5SDimitry Andric 
1289*0b57cec5SDimitry Andric   if (TI != end()) {
1290*0b57cec5SDimitry Andric     DL = TI->getDebugLoc();
1291*0b57cec5SDimitry Andric     for (++TI ; TI != end() ; ++TI)
1292*0b57cec5SDimitry Andric       if (TI->isBranch())
1293*0b57cec5SDimitry Andric         DL = DILocation::getMergedLocation(DL, TI->getDebugLoc());
1294*0b57cec5SDimitry Andric   }
1295*0b57cec5SDimitry Andric   return DL;
1296*0b57cec5SDimitry Andric }
1297*0b57cec5SDimitry Andric 
1298*0b57cec5SDimitry Andric /// Return probability of the edge from this block to MBB.
1299*0b57cec5SDimitry Andric BranchProbability
1300*0b57cec5SDimitry Andric MachineBasicBlock::getSuccProbability(const_succ_iterator Succ) const {
1301*0b57cec5SDimitry Andric   if (Probs.empty())
1302*0b57cec5SDimitry Andric     return BranchProbability(1, succ_size());
1303*0b57cec5SDimitry Andric 
1304*0b57cec5SDimitry Andric   const auto &Prob = *getProbabilityIterator(Succ);
1305*0b57cec5SDimitry Andric   if (Prob.isUnknown()) {
1306*0b57cec5SDimitry Andric     // For unknown probabilities, collect the sum of all known ones, and evenly
1307*0b57cec5SDimitry Andric     // ditribute the complemental of the sum to each unknown probability.
1308*0b57cec5SDimitry Andric     unsigned KnownProbNum = 0;
1309*0b57cec5SDimitry Andric     auto Sum = BranchProbability::getZero();
1310*0b57cec5SDimitry Andric     for (auto &P : Probs) {
1311*0b57cec5SDimitry Andric       if (!P.isUnknown()) {
1312*0b57cec5SDimitry Andric         Sum += P;
1313*0b57cec5SDimitry Andric         KnownProbNum++;
1314*0b57cec5SDimitry Andric       }
1315*0b57cec5SDimitry Andric     }
1316*0b57cec5SDimitry Andric     return Sum.getCompl() / (Probs.size() - KnownProbNum);
1317*0b57cec5SDimitry Andric   } else
1318*0b57cec5SDimitry Andric     return Prob;
1319*0b57cec5SDimitry Andric }
1320*0b57cec5SDimitry Andric 
1321*0b57cec5SDimitry Andric /// Set successor probability of a given iterator.
1322*0b57cec5SDimitry Andric void MachineBasicBlock::setSuccProbability(succ_iterator I,
1323*0b57cec5SDimitry Andric                                            BranchProbability Prob) {
1324*0b57cec5SDimitry Andric   assert(!Prob.isUnknown());
1325*0b57cec5SDimitry Andric   if (Probs.empty())
1326*0b57cec5SDimitry Andric     return;
1327*0b57cec5SDimitry Andric   *getProbabilityIterator(I) = Prob;
1328*0b57cec5SDimitry Andric }
1329*0b57cec5SDimitry Andric 
1330*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator
1331*0b57cec5SDimitry Andric MachineBasicBlock::const_probability_iterator
1332*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator(
1333*0b57cec5SDimitry Andric     MachineBasicBlock::const_succ_iterator I) const {
1334*0b57cec5SDimitry Andric   assert(Probs.size() == Successors.size() && "Async probability list!");
1335*0b57cec5SDimitry Andric   const size_t index = std::distance(Successors.begin(), I);
1336*0b57cec5SDimitry Andric   assert(index < Probs.size() && "Not a current successor!");
1337*0b57cec5SDimitry Andric   return Probs.begin() + index;
1338*0b57cec5SDimitry Andric }
1339*0b57cec5SDimitry Andric 
1340*0b57cec5SDimitry Andric /// Return probability iterator corresonding to the I successor iterator.
1341*0b57cec5SDimitry Andric MachineBasicBlock::probability_iterator
1342*0b57cec5SDimitry Andric MachineBasicBlock::getProbabilityIterator(MachineBasicBlock::succ_iterator I) {
1343*0b57cec5SDimitry Andric   assert(Probs.size() == Successors.size() && "Async probability list!");
1344*0b57cec5SDimitry Andric   const size_t index = std::distance(Successors.begin(), I);
1345*0b57cec5SDimitry Andric   assert(index < Probs.size() && "Not a current successor!");
1346*0b57cec5SDimitry Andric   return Probs.begin() + index;
1347*0b57cec5SDimitry Andric }
1348*0b57cec5SDimitry Andric 
1349*0b57cec5SDimitry Andric /// Return whether (physical) register "Reg" has been <def>ined and not <kill>ed
1350*0b57cec5SDimitry Andric /// as of just before "MI".
1351*0b57cec5SDimitry Andric ///
1352*0b57cec5SDimitry Andric /// Search is localised to a neighborhood of
1353*0b57cec5SDimitry Andric /// Neighborhood instructions before (searching for defs or kills) and N
1354*0b57cec5SDimitry Andric /// instructions after (searching just for defs) MI.
1355*0b57cec5SDimitry Andric MachineBasicBlock::LivenessQueryResult
1356*0b57cec5SDimitry Andric MachineBasicBlock::computeRegisterLiveness(const TargetRegisterInfo *TRI,
13575ffd83dbSDimitry Andric                                            MCRegister Reg, const_iterator Before,
1358*0b57cec5SDimitry Andric                                            unsigned Neighborhood) const {
1359*0b57cec5SDimitry Andric   unsigned N = Neighborhood;
1360*0b57cec5SDimitry Andric 
1361*0b57cec5SDimitry Andric   // Try searching forwards from Before, looking for reads or defs.
1362*0b57cec5SDimitry Andric   const_iterator I(Before);
1363*0b57cec5SDimitry Andric   for (; I != end() && N > 0; ++I) {
1364*0b57cec5SDimitry Andric     if (I->isDebugInstr())
1365*0b57cec5SDimitry Andric       continue;
1366*0b57cec5SDimitry Andric 
1367*0b57cec5SDimitry Andric     --N;
1368*0b57cec5SDimitry Andric 
1369480093f4SDimitry Andric     PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI);
1370*0b57cec5SDimitry Andric 
1371*0b57cec5SDimitry Andric     // Register is live when we read it here.
1372*0b57cec5SDimitry Andric     if (Info.Read)
1373*0b57cec5SDimitry Andric       return LQR_Live;
1374*0b57cec5SDimitry Andric     // Register is dead if we can fully overwrite or clobber it here.
1375*0b57cec5SDimitry Andric     if (Info.FullyDefined || Info.Clobbered)
1376*0b57cec5SDimitry Andric       return LQR_Dead;
1377*0b57cec5SDimitry Andric   }
1378*0b57cec5SDimitry Andric 
1379*0b57cec5SDimitry Andric   // If we reached the end, it is safe to clobber Reg at the end of a block of
1380*0b57cec5SDimitry Andric   // no successor has it live in.
1381*0b57cec5SDimitry Andric   if (I == end()) {
1382*0b57cec5SDimitry Andric     for (MachineBasicBlock *S : successors()) {
1383*0b57cec5SDimitry Andric       for (const MachineBasicBlock::RegisterMaskPair &LI : S->liveins()) {
1384*0b57cec5SDimitry Andric         if (TRI->regsOverlap(LI.PhysReg, Reg))
1385*0b57cec5SDimitry Andric           return LQR_Live;
1386*0b57cec5SDimitry Andric       }
1387*0b57cec5SDimitry Andric     }
1388*0b57cec5SDimitry Andric 
1389*0b57cec5SDimitry Andric     return LQR_Dead;
1390*0b57cec5SDimitry Andric   }
1391*0b57cec5SDimitry Andric 
1392*0b57cec5SDimitry Andric 
1393*0b57cec5SDimitry Andric   N = Neighborhood;
1394*0b57cec5SDimitry Andric 
1395*0b57cec5SDimitry Andric   // Start by searching backwards from Before, looking for kills, reads or defs.
1396*0b57cec5SDimitry Andric   I = const_iterator(Before);
1397*0b57cec5SDimitry Andric   // If this is the first insn in the block, don't search backwards.
1398*0b57cec5SDimitry Andric   if (I != begin()) {
1399*0b57cec5SDimitry Andric     do {
1400*0b57cec5SDimitry Andric       --I;
1401*0b57cec5SDimitry Andric 
1402*0b57cec5SDimitry Andric       if (I->isDebugInstr())
1403*0b57cec5SDimitry Andric         continue;
1404*0b57cec5SDimitry Andric 
1405*0b57cec5SDimitry Andric       --N;
1406*0b57cec5SDimitry Andric 
1407480093f4SDimitry Andric       PhysRegInfo Info = AnalyzePhysRegInBundle(*I, Reg, TRI);
1408*0b57cec5SDimitry Andric 
1409*0b57cec5SDimitry Andric       // Defs happen after uses so they take precedence if both are present.
1410*0b57cec5SDimitry Andric 
1411*0b57cec5SDimitry Andric       // Register is dead after a dead def of the full register.
1412*0b57cec5SDimitry Andric       if (Info.DeadDef)
1413*0b57cec5SDimitry Andric         return LQR_Dead;
1414*0b57cec5SDimitry Andric       // Register is (at least partially) live after a def.
1415*0b57cec5SDimitry Andric       if (Info.Defined) {
1416*0b57cec5SDimitry Andric         if (!Info.PartialDeadDef)
1417*0b57cec5SDimitry Andric           return LQR_Live;
1418*0b57cec5SDimitry Andric         // As soon as we saw a partial definition (dead or not),
1419*0b57cec5SDimitry Andric         // we cannot tell if the value is partial live without
1420*0b57cec5SDimitry Andric         // tracking the lanemasks. We are not going to do this,
1421*0b57cec5SDimitry Andric         // so fall back on the remaining of the analysis.
1422*0b57cec5SDimitry Andric         break;
1423*0b57cec5SDimitry Andric       }
1424*0b57cec5SDimitry Andric       // Register is dead after a full kill or clobber and no def.
1425*0b57cec5SDimitry Andric       if (Info.Killed || Info.Clobbered)
1426*0b57cec5SDimitry Andric         return LQR_Dead;
1427*0b57cec5SDimitry Andric       // Register must be live if we read it.
1428*0b57cec5SDimitry Andric       if (Info.Read)
1429*0b57cec5SDimitry Andric         return LQR_Live;
1430*0b57cec5SDimitry Andric 
1431*0b57cec5SDimitry Andric     } while (I != begin() && N > 0);
1432*0b57cec5SDimitry Andric   }
1433*0b57cec5SDimitry Andric 
1434480093f4SDimitry Andric   // If all the instructions before this in the block are debug instructions,
1435480093f4SDimitry Andric   // skip over them.
1436480093f4SDimitry Andric   while (I != begin() && std::prev(I)->isDebugInstr())
1437480093f4SDimitry Andric     --I;
1438480093f4SDimitry Andric 
1439*0b57cec5SDimitry Andric   // Did we get to the start of the block?
1440*0b57cec5SDimitry Andric   if (I == begin()) {
1441*0b57cec5SDimitry Andric     // If so, the register's state is definitely defined by the live-in state.
1442*0b57cec5SDimitry Andric     for (const MachineBasicBlock::RegisterMaskPair &LI : liveins())
1443*0b57cec5SDimitry Andric       if (TRI->regsOverlap(LI.PhysReg, Reg))
1444*0b57cec5SDimitry Andric         return LQR_Live;
1445*0b57cec5SDimitry Andric 
1446*0b57cec5SDimitry Andric     return LQR_Dead;
1447*0b57cec5SDimitry Andric   }
1448*0b57cec5SDimitry Andric 
1449*0b57cec5SDimitry Andric   // At this point we have no idea of the liveness of the register.
1450*0b57cec5SDimitry Andric   return LQR_Unknown;
1451*0b57cec5SDimitry Andric }
1452*0b57cec5SDimitry Andric 
1453*0b57cec5SDimitry Andric const uint32_t *
1454*0b57cec5SDimitry Andric MachineBasicBlock::getBeginClobberMask(const TargetRegisterInfo *TRI) const {
1455*0b57cec5SDimitry Andric   // EH funclet entry does not preserve any registers.
1456*0b57cec5SDimitry Andric   return isEHFuncletEntry() ? TRI->getNoPreservedMask() : nullptr;
1457*0b57cec5SDimitry Andric }
1458*0b57cec5SDimitry Andric 
1459*0b57cec5SDimitry Andric const uint32_t *
1460*0b57cec5SDimitry Andric MachineBasicBlock::getEndClobberMask(const TargetRegisterInfo *TRI) const {
1461*0b57cec5SDimitry Andric   // If we see a return block with successors, this must be a funclet return,
1462*0b57cec5SDimitry Andric   // which does not preserve any registers. If there are no successors, we don't
1463*0b57cec5SDimitry Andric   // care what kind of return it is, putting a mask after it is a no-op.
1464*0b57cec5SDimitry Andric   return isReturnBlock() && !succ_empty() ? TRI->getNoPreservedMask() : nullptr;
1465*0b57cec5SDimitry Andric }
1466*0b57cec5SDimitry Andric 
1467*0b57cec5SDimitry Andric void MachineBasicBlock::clearLiveIns() {
1468*0b57cec5SDimitry Andric   LiveIns.clear();
1469*0b57cec5SDimitry Andric }
1470*0b57cec5SDimitry Andric 
1471*0b57cec5SDimitry Andric MachineBasicBlock::livein_iterator MachineBasicBlock::livein_begin() const {
1472*0b57cec5SDimitry Andric   assert(getParent()->getProperties().hasProperty(
1473*0b57cec5SDimitry Andric       MachineFunctionProperties::Property::TracksLiveness) &&
1474*0b57cec5SDimitry Andric       "Liveness information is accurate");
1475*0b57cec5SDimitry Andric   return LiveIns.begin();
1476*0b57cec5SDimitry Andric }
14775ffd83dbSDimitry Andric 
14785ffd83dbSDimitry Andric const MBBSectionID MBBSectionID::ColdSectionID(MBBSectionID::SectionType::Cold);
14795ffd83dbSDimitry Andric const MBBSectionID
14805ffd83dbSDimitry Andric     MBBSectionID::ExceptionSectionID(MBBSectionID::SectionType::Exception);
1481