xref: /freebsd-13.1/sys/dev/uart/uart_dev_imx.h (revision 94e6d144)
1*a90f1975SIan Lepore /*-
2*a90f1975SIan Lepore  * Copyright (c) 2012 The FreeBSD Foundation
3*a90f1975SIan Lepore  *
4*a90f1975SIan Lepore  * This software was developed by Oleksandr Rybalko under sponsorship
5*a90f1975SIan Lepore  * from the FreeBSD Foundation.
6*a90f1975SIan Lepore  *
7*a90f1975SIan Lepore  * Redistribution and use in source and binary forms, with or without
8*a90f1975SIan Lepore  * modification, are permitted provided that the following conditions
9*a90f1975SIan Lepore  * are met:
10*a90f1975SIan Lepore  * 1.	Redistributions of source code must retain the above copyright
11*a90f1975SIan Lepore  *	notice, this list of conditions and the following disclaimer.
12*a90f1975SIan Lepore  * 2.	Redistributions in binary form must reproduce the above copyright
13*a90f1975SIan Lepore  *	notice, this list of conditions and the following disclaimer in the
14*a90f1975SIan Lepore  *	documentation and/or other materials provided with the distribution.
15*a90f1975SIan Lepore  *
16*a90f1975SIan Lepore  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17*a90f1975SIan Lepore  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18*a90f1975SIan Lepore  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19*a90f1975SIan Lepore  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20*a90f1975SIan Lepore  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21*a90f1975SIan Lepore  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22*a90f1975SIan Lepore  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23*a90f1975SIan Lepore  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24*a90f1975SIan Lepore  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25*a90f1975SIan Lepore  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26*a90f1975SIan Lepore  * SUCH DAMAGE.
27*a90f1975SIan Lepore  *
28*a90f1975SIan Lepore  * $FreeBSD$
29*a90f1975SIan Lepore  */
30*a90f1975SIan Lepore 
31*a90f1975SIan Lepore #ifndef	_UART_DEV_IMX5XX_H
32*a90f1975SIan Lepore #define	_UART_DEV_IMX5XX_H
33*a90f1975SIan Lepore 
34*a90f1975SIan Lepore #define	IMXUART_URXD_REG	0x0000 /* UART Receiver Register */
35*a90f1975SIan Lepore #define		IMXUART_URXD_CHARRDY		(1 << 15)
36*a90f1975SIan Lepore #define		IMXUART_URXD_ERR		(1 << 14)
37*a90f1975SIan Lepore #define		IMXUART_URXD_OVRRUN		(1 << 13)
38*a90f1975SIan Lepore #define		IMXUART_URXD_FRMERR		(1 << 12)
39*a90f1975SIan Lepore #define		IMXUART_URXD_BRK		(1 << 11)
40*a90f1975SIan Lepore #define		IMXUART_URXD_PRERR		(1 << 10)
41*a90f1975SIan Lepore #define		IMXUART_URXD_RX_DATA_MASK	0xff
42*a90f1975SIan Lepore 
43*a90f1975SIan Lepore #define	IMXUART_UTXD_REG	0x0040 /* UART Transmitter Register */
44*a90f1975SIan Lepore #define		IMXUART_UTXD_TX_DATA_MASK	0xff
45*a90f1975SIan Lepore 
46*a90f1975SIan Lepore #define	IMXUART_UCR1_REG	0x0080 /* UART Control Register 1 */
47*a90f1975SIan Lepore #define		IMXUART_UCR1_ADEN		(1 << 15)
48*a90f1975SIan Lepore #define		IMXUART_UCR1_ADBR		(1 << 14)
49*a90f1975SIan Lepore #define		IMXUART_UCR1_TRDYEN		(1 << 13)
50*a90f1975SIan Lepore #define		IMXUART_UCR1_IDEN		(1 << 12)
51*a90f1975SIan Lepore #define		IMXUART_UCR1_ICD_MASK		(3 << 10)
52*a90f1975SIan Lepore #define		IMXUART_UCR1_ICD_IDLE4		(0 << 10)
53*a90f1975SIan Lepore #define		IMXUART_UCR1_ICD_IDLE8		(1 << 10)
54*a90f1975SIan Lepore #define		IMXUART_UCR1_ICD_IDLE16		(2 << 10)
55*a90f1975SIan Lepore #define		IMXUART_UCR1_ICD_IDLE32		(3 << 10)
56*a90f1975SIan Lepore #define		IMXUART_UCR1_RRDYEN		(1 << 9)
57*a90f1975SIan Lepore #define		IMXUART_UCR1_RXDMAEN		(1 << 8)
58*a90f1975SIan Lepore #define		IMXUART_UCR1_IREN		(1 << 7)
59*a90f1975SIan Lepore #define		IMXUART_UCR1_TXMPTYEN		(1 << 6)
60*a90f1975SIan Lepore #define		IMXUART_UCR1_RTSDEN		(1 << 5)
61*a90f1975SIan Lepore #define		IMXUART_UCR1_SNDBRK		(1 << 4)
62*a90f1975SIan Lepore #define		IMXUART_UCR1_TXDMAEN		(1 << 3)
63*a90f1975SIan Lepore #define		IMXUART_UCR1_ATDMAEN		(1 << 2)
64*a90f1975SIan Lepore #define		IMXUART_UCR1_DOZE		(1 << 1)
65*a90f1975SIan Lepore #define		IMXUART_UCR1_UARTEN		(1 << 0)
66*a90f1975SIan Lepore 
67*a90f1975SIan Lepore #define	IMXUART_UCR2_REG	0x0084 /* UART Control Register 2 */
68*a90f1975SIan Lepore #define		IMXUART_UCR2_ESCI		(1 << 15)
69*a90f1975SIan Lepore #define		IMXUART_UCR2_IRTS		(1 << 14)
70*a90f1975SIan Lepore #define		IMXUART_UCR2_CTSC		(1 << 13)
71*a90f1975SIan Lepore #define		IMXUART_UCR2_CTS		(1 << 12)
72*a90f1975SIan Lepore #define		IMXUART_UCR2_ESCEN		(1 << 11)
73*a90f1975SIan Lepore #define		IMXUART_UCR2_RTEC_MASK		(3 << 9)
74*a90f1975SIan Lepore #define		IMXUART_UCR2_RTEC_REDGE		(0 << 9)
75*a90f1975SIan Lepore #define		IMXUART_UCR2_RTEC_FEDGE		(1 << 9)
76*a90f1975SIan Lepore #define		IMXUART_UCR2_RTEC_EDGE		(2 << 9)
77*a90f1975SIan Lepore #define		IMXUART_UCR2_PREN		(1 << 8)
78*a90f1975SIan Lepore #define		IMXUART_UCR2_PROE		(1 << 7)
79*a90f1975SIan Lepore #define		IMXUART_UCR2_STPB		(1 << 6)
80*a90f1975SIan Lepore #define		IMXUART_UCR2_WS			(1 << 5)
81*a90f1975SIan Lepore #define		IMXUART_UCR2_RTSEN		(1 << 4)
82*a90f1975SIan Lepore #define		IMXUART_UCR2_ATEN		(1 << 3)
83*a90f1975SIan Lepore #define		IMXUART_UCR2_TXEN		(1 << 2)
84*a90f1975SIan Lepore #define		IMXUART_UCR2_RXEN		(1 << 1)
85*a90f1975SIan Lepore #define		IMXUART_UCR2_N_SRST		(1 << 0)
86*a90f1975SIan Lepore 
87*a90f1975SIan Lepore #define	IMXUART_UCR3_REG	0x0088 /* UART Control Register 3 */
88*a90f1975SIan Lepore #define		IMXUART_UCR3_DPEC_MASK		(3 << 14)
89*a90f1975SIan Lepore #define		IMXUART_UCR3_DPEC_REDGE		(0 << 14)
90*a90f1975SIan Lepore #define		IMXUART_UCR3_DPEC_FEDGE		(1 << 14)
91*a90f1975SIan Lepore #define		IMXUART_UCR3_DPEC_EDGE		(2 << 14)
92*a90f1975SIan Lepore #define		IMXUART_UCR3_DTREN		(1 << 13)
93*a90f1975SIan Lepore #define		IMXUART_UCR3_PARERREN		(1 << 12)
94*a90f1975SIan Lepore #define		IMXUART_UCR3_FRAERREN		(1 << 11)
95*a90f1975SIan Lepore #define		IMXUART_UCR3_DSR		(1 << 10)
96*a90f1975SIan Lepore #define		IMXUART_UCR3_DCD		(1 << 9)
97*a90f1975SIan Lepore #define		IMXUART_UCR3_RI			(1 << 8)
98*a90f1975SIan Lepore #define		IMXUART_UCR3_ADNIMP		(1 << 7)
99*a90f1975SIan Lepore #define		IMXUART_UCR3_RXDSEN		(1 << 6)
100*a90f1975SIan Lepore #define		IMXUART_UCR3_AIRINTEN		(1 << 5)
101*a90f1975SIan Lepore #define		IMXUART_UCR3_AWAKEN		(1 << 4)
102*a90f1975SIan Lepore #define		IMXUART_UCR3_DTRDEN		(1 << 3)
103*a90f1975SIan Lepore #define		IMXUART_UCR3_RXDMUXSEL		(1 << 2)
104*a90f1975SIan Lepore #define		IMXUART_UCR3_INVT		(1 << 1)
105*a90f1975SIan Lepore #define		IMXUART_UCR3_ACIEN		(1 << 0)
106*a90f1975SIan Lepore 
107*a90f1975SIan Lepore #define	IMXUART_UCR4_REG	0x008c /* UART Control Register 4 */
108*a90f1975SIan Lepore #define		IMXUART_UCR4_CTSTL_MASK		(0x3f << 10)
109*a90f1975SIan Lepore #define		IMXUART_UCR4_CTSTL_SHIFT	10
110*a90f1975SIan Lepore #define		IMXUART_UCR4_INVR		(1 << 9)
111*a90f1975SIan Lepore #define		IMXUART_UCR4_ENIRI		(1 << 8)
112*a90f1975SIan Lepore #define		IMXUART_UCR4_WKEN		(1 << 7)
113*a90f1975SIan Lepore #define		IMXUART_UCR4_IDDMAEN		(1 << 6)
114*a90f1975SIan Lepore #define		IMXUART_UCR4_IRSC		(1 << 5)
115*a90f1975SIan Lepore #define		IMXUART_UCR4_LPBYP		(1 << 4)
116*a90f1975SIan Lepore #define		IMXUART_UCR4_TCEN		(1 << 3)
117*a90f1975SIan Lepore #define		IMXUART_UCR4_BKEN		(1 << 2)
118*a90f1975SIan Lepore #define		IMXUART_UCR4_OREN		(1 << 1)
119*a90f1975SIan Lepore #define		IMXUART_UCR4_DREN		(1 << 0)
120*a90f1975SIan Lepore 
121*a90f1975SIan Lepore #define	IMXUART_UFCR_REG	0x0090 /* UART FIFO Control Register */
122*a90f1975SIan Lepore #define		IMXUART_UFCR_TXTL_MASK		(0x3f << 10)
123*a90f1975SIan Lepore #define		IMXUART_UFCR_TXTL_SHIFT		10
124*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_MASK		(0x07 << 7)
125*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_SHIFT	7
126*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV6		(0 << 7)
127*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV5		(1 << 7)
128*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV4		(2 << 7)
129*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV3		(3 << 7)
130*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV2		(4 << 7)
131*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV1		(5 << 7)
132*a90f1975SIan Lepore #define		IMXUART_UFCR_RFDIV_DIV7		(6 << 7)
133*a90f1975SIan Lepore #define		IMXUART_UFCR_DCEDTE		(1 << 6)
134*a90f1975SIan Lepore #define		IMXUART_UFCR_RXTL_MASK		0x0000003f
135*a90f1975SIan Lepore #define		IMXUART_UFCR_RXTL_SHIFT		0
136*a90f1975SIan Lepore 
137*a90f1975SIan Lepore #define	IMXUART_USR1_REG	0x0094 /* UART Status Register 1 */
138*a90f1975SIan Lepore #define		IMXUART_USR1_PARITYERR		(1 << 15)
139*a90f1975SIan Lepore #define		IMXUART_USR1_RTSS		(1 << 14)
140*a90f1975SIan Lepore #define		IMXUART_USR1_TRDY		(1 << 13)
141*a90f1975SIan Lepore #define		IMXUART_USR1_RTSD		(1 << 12)
142*a90f1975SIan Lepore #define		IMXUART_USR1_ESCF		(1 << 11)
143*a90f1975SIan Lepore #define		IMXUART_USR1_FRAMERR		(1 << 10)
144*a90f1975SIan Lepore #define		IMXUART_USR1_RRDY		(1 << 9)
145*a90f1975SIan Lepore #define		IMXUART_USR1_AGTIM		(1 << 8)
146*a90f1975SIan Lepore #define		IMXUART_USR1_DTRD		(1 << 7)
147*a90f1975SIan Lepore #define		IMXUART_USR1_RXDS		(1 << 6)
148*a90f1975SIan Lepore #define		IMXUART_USR1_AIRINT		(1 << 5)
149*a90f1975SIan Lepore #define		IMXUART_USR1_AWAKE		(1 << 4)
150*a90f1975SIan Lepore /* 6040 5008 XXX */
151*a90f1975SIan Lepore 
152*a90f1975SIan Lepore #define	IMXUART_USR2_REG	0x0098 /* UART Status Register 2 */
153*a90f1975SIan Lepore #define		IMXUART_USR2_ADET		(1 << 15)
154*a90f1975SIan Lepore #define		IMXUART_USR2_TXFE		(1 << 14)
155*a90f1975SIan Lepore #define		IMXUART_USR2_DTRF		(1 << 13)
156*a90f1975SIan Lepore #define		IMXUART_USR2_IDLE		(1 << 12)
157*a90f1975SIan Lepore #define		IMXUART_USR2_ACST		(1 << 11)
158*a90f1975SIan Lepore #define		IMXUART_USR2_RIDELT		(1 << 10)
159*a90f1975SIan Lepore #define		IMXUART_USR2_RIIN		(1 << 9)
160*a90f1975SIan Lepore #define		IMXUART_USR2_IRINT		(1 << 8)
161*a90f1975SIan Lepore #define		IMXUART_USR2_WAKE		(1 << 7)
162*a90f1975SIan Lepore #define		IMXUART_USR2_DCDDELT		(1 << 6)
163*a90f1975SIan Lepore #define		IMXUART_USR2_DCDIN		(1 << 5)
164*a90f1975SIan Lepore #define		IMXUART_USR2_RTSF		(1 << 4)
165*a90f1975SIan Lepore #define		IMXUART_USR2_TXDC		(1 << 3)
166*a90f1975SIan Lepore #define		IMXUART_USR2_BRCD		(1 << 2)
167*a90f1975SIan Lepore #define		IMXUART_USR2_ORE		(1 << 1)
168*a90f1975SIan Lepore #define		IMXUART_USR2_RDR		(1 << 0)
169*a90f1975SIan Lepore 
170*a90f1975SIan Lepore #define	IMXUART_UESC_REG	0x009c /* UART Escape Character Register */
171*a90f1975SIan Lepore #define		IMXUART_UESC_ESC_CHAR_MASK	0x000000ff
172*a90f1975SIan Lepore 
173*a90f1975SIan Lepore #define	IMXUART_UTIM_REG	0x00a0 /* UART Escape Timer Register */
174*a90f1975SIan Lepore #define		IMXUART_UTIM_TIM_MASK		0x00000fff
175*a90f1975SIan Lepore 
176*a90f1975SIan Lepore #define	IMXUART_UBIR_REG	0x00a4 /* UART BRM Incremental Register */
177*a90f1975SIan Lepore #define		IMXUART_UBIR_INC_MASK		0x0000ffff
178*a90f1975SIan Lepore 
179*a90f1975SIan Lepore #define	IMXUART_UBMR_REG	0x00a8 /* UART BRM Modulator Register */
180*a90f1975SIan Lepore #define		IMXUART_UBMR_MOD_MASK		0x0000ffff
181*a90f1975SIan Lepore 
182*a90f1975SIan Lepore #define	IMXUART_UBRC_REG	0x00ac /* UART Baud Rate Count Register */
183*a90f1975SIan Lepore #define		IMXUART_UBRC_BCNT_MASK		0x0000ffff
184*a90f1975SIan Lepore 
185*a90f1975SIan Lepore #define	IMXUART_ONEMS_REG	0x00b0 /* UART One Millisecond Register */
186*a90f1975SIan Lepore #define		IMXUART_ONEMS_ONEMS_MASK	0x00ffffff
187*a90f1975SIan Lepore 
188*a90f1975SIan Lepore #define	IMXUART_UTS_REG		0x00b4 /* UART Test Register */
189*a90f1975SIan Lepore #define		IMXUART_UTS_FRCPERR		(1 << 13)
190*a90f1975SIan Lepore #define		IMXUART_UTS_LOOP		(1 << 12)
191*a90f1975SIan Lepore #define		IMXUART_UTS_DBGEN		(1 << 11)
192*a90f1975SIan Lepore #define		IMXUART_UTS_LOOPIR		(1 << 10)
193*a90f1975SIan Lepore #define		IMXUART_UTS_RXDBG		(1 << 9)
194*a90f1975SIan Lepore #define		IMXUART_UTS_TXEMPTY		(1 << 6)
195*a90f1975SIan Lepore #define		IMXUART_UTS_RXEMPTY		(1 << 5)
196*a90f1975SIan Lepore #define		IMXUART_UTS_TXFULL		(1 << 4)
197*a90f1975SIan Lepore #define		IMXUART_UTS_RXFULL		(1 << 3)
198*a90f1975SIan Lepore #define		IMXUART_UTS_SOFTRST		(1 << 0)
199*a90f1975SIan Lepore 
200*a90f1975SIan Lepore #define	REG(_r)		IMXUART_ ## _r ## _REG
201*a90f1975SIan Lepore #define	FLD(_r, _v)	IMXUART_ ## _r ## _ ## _v
202*a90f1975SIan Lepore 
203*a90f1975SIan Lepore #define	GETREG(bas, reg)						\
204*a90f1975SIan Lepore 		bus_space_read_4((bas)->bst, (bas)->bsh, (reg))
205*a90f1975SIan Lepore #define	SETREG(bas, reg, value)						\
206*a90f1975SIan Lepore 		bus_space_write_4((bas)->bst, (bas)->bsh, (reg), (value))
207*a90f1975SIan Lepore 
208*a90f1975SIan Lepore #define	CLR(_bas, _r, _b)						\
209*a90f1975SIan Lepore 		SETREG((_bas), (_r), GETREG((_bas), (_r)) & ~(_b))
210*a90f1975SIan Lepore #define	SET(_bas, _r, _b)						\
211*a90f1975SIan Lepore 		SETREG((_bas), (_r), GETREG((_bas), (_r)) | (_b))
212*a90f1975SIan Lepore #define	IS_SET(_bas, _r, _b)						\
213*a90f1975SIan Lepore 		((GETREG((_bas), (_r)) & (_b)) ? 1 : 0)
214*a90f1975SIan Lepore 
215*a90f1975SIan Lepore #define	ENA(_bas, _r, _b)	SET((_bas), REG(_r), FLD(_r, _b))
216*a90f1975SIan Lepore #define	DIS(_bas, _r, _b)	CLR((_bas), REG(_r), FLD(_r, _b))
217*a90f1975SIan Lepore #define	IS(_bas, _r, _b)	IS_SET((_bas), REG(_r), FLD(_r, _b))
218*a90f1975SIan Lepore 
219*a90f1975SIan Lepore #endif	/* _UART_DEV_IMX5XX_H */
220