10b57cec5SDimitry Andric //===-- WebAssemblyInstrInfo.cpp - WebAssembly Instruction Information ----===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric ///
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This file contains the WebAssembly implementation of the
110b57cec5SDimitry Andric /// TargetInstrInfo class.
120b57cec5SDimitry Andric ///
130b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric
150b57cec5SDimitry Andric #include "WebAssemblyInstrInfo.h"
160b57cec5SDimitry Andric #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17*5f7ddb14SDimitry Andric #include "Utils/WebAssemblyUtilities.h"
18480093f4SDimitry Andric #include "WebAssembly.h"
190b57cec5SDimitry Andric #include "WebAssemblyMachineFunctionInfo.h"
200b57cec5SDimitry Andric #include "WebAssemblySubtarget.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
250b57cec5SDimitry Andric using namespace llvm;
260b57cec5SDimitry Andric
270b57cec5SDimitry Andric #define DEBUG_TYPE "wasm-instr-info"
280b57cec5SDimitry Andric
290b57cec5SDimitry Andric #define GET_INSTRINFO_CTOR_DTOR
300b57cec5SDimitry Andric #include "WebAssemblyGenInstrInfo.inc"
310b57cec5SDimitry Andric
320b57cec5SDimitry Andric // defines WebAssembly::getNamedOperandIdx
330b57cec5SDimitry Andric #define GET_INSTRINFO_NAMED_OPS
340b57cec5SDimitry Andric #include "WebAssemblyGenInstrInfo.inc"
350b57cec5SDimitry Andric
WebAssemblyInstrInfo(const WebAssemblySubtarget & STI)360b57cec5SDimitry Andric WebAssemblyInstrInfo::WebAssemblyInstrInfo(const WebAssemblySubtarget &STI)
370b57cec5SDimitry Andric : WebAssemblyGenInstrInfo(WebAssembly::ADJCALLSTACKDOWN,
380b57cec5SDimitry Andric WebAssembly::ADJCALLSTACKUP,
390b57cec5SDimitry Andric WebAssembly::CATCHRET),
400b57cec5SDimitry Andric RI(STI.getTargetTriple()) {}
410b57cec5SDimitry Andric
isReallyTriviallyReMaterializable(const MachineInstr & MI,AAResults * AA) const420b57cec5SDimitry Andric bool WebAssemblyInstrInfo::isReallyTriviallyReMaterializable(
438bcb0991SDimitry Andric const MachineInstr &MI, AAResults *AA) const {
440b57cec5SDimitry Andric switch (MI.getOpcode()) {
450b57cec5SDimitry Andric case WebAssembly::CONST_I32:
460b57cec5SDimitry Andric case WebAssembly::CONST_I64:
470b57cec5SDimitry Andric case WebAssembly::CONST_F32:
480b57cec5SDimitry Andric case WebAssembly::CONST_F64:
490b57cec5SDimitry Andric // isReallyTriviallyReMaterializableGeneric misses these because of the
500b57cec5SDimitry Andric // ARGUMENTS implicit def, so we manualy override it here.
510b57cec5SDimitry Andric return true;
520b57cec5SDimitry Andric default:
530b57cec5SDimitry Andric return false;
540b57cec5SDimitry Andric }
550b57cec5SDimitry Andric }
560b57cec5SDimitry Andric
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,MCRegister DestReg,MCRegister SrcReg,bool KillSrc) const570b57cec5SDimitry Andric void WebAssemblyInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
580b57cec5SDimitry Andric MachineBasicBlock::iterator I,
59480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg,
60480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) const {
610b57cec5SDimitry Andric // This method is called by post-RA expansion, which expects only pregs to
620b57cec5SDimitry Andric // exist. However we need to handle both here.
630b57cec5SDimitry Andric auto &MRI = MBB.getParent()->getRegInfo();
640b57cec5SDimitry Andric const TargetRegisterClass *RC =
658bcb0991SDimitry Andric Register::isVirtualRegister(DestReg)
660b57cec5SDimitry Andric ? MRI.getRegClass(DestReg)
670b57cec5SDimitry Andric : MRI.getTargetRegisterInfo()->getMinimalPhysRegClass(DestReg);
680b57cec5SDimitry Andric
690b57cec5SDimitry Andric unsigned CopyOpcode;
700b57cec5SDimitry Andric if (RC == &WebAssembly::I32RegClass)
710b57cec5SDimitry Andric CopyOpcode = WebAssembly::COPY_I32;
720b57cec5SDimitry Andric else if (RC == &WebAssembly::I64RegClass)
730b57cec5SDimitry Andric CopyOpcode = WebAssembly::COPY_I64;
740b57cec5SDimitry Andric else if (RC == &WebAssembly::F32RegClass)
750b57cec5SDimitry Andric CopyOpcode = WebAssembly::COPY_F32;
760b57cec5SDimitry Andric else if (RC == &WebAssembly::F64RegClass)
770b57cec5SDimitry Andric CopyOpcode = WebAssembly::COPY_F64;
780b57cec5SDimitry Andric else if (RC == &WebAssembly::V128RegClass)
790b57cec5SDimitry Andric CopyOpcode = WebAssembly::COPY_V128;
80af732203SDimitry Andric else if (RC == &WebAssembly::FUNCREFRegClass)
81af732203SDimitry Andric CopyOpcode = WebAssembly::COPY_FUNCREF;
82af732203SDimitry Andric else if (RC == &WebAssembly::EXTERNREFRegClass)
83af732203SDimitry Andric CopyOpcode = WebAssembly::COPY_EXTERNREF;
840b57cec5SDimitry Andric else
850b57cec5SDimitry Andric llvm_unreachable("Unexpected register class");
860b57cec5SDimitry Andric
870b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(CopyOpcode), DestReg)
880b57cec5SDimitry Andric .addReg(SrcReg, KillSrc ? RegState::Kill : 0);
890b57cec5SDimitry Andric }
900b57cec5SDimitry Andric
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx1,unsigned OpIdx2) const910b57cec5SDimitry Andric MachineInstr *WebAssemblyInstrInfo::commuteInstructionImpl(
920b57cec5SDimitry Andric MachineInstr &MI, bool NewMI, unsigned OpIdx1, unsigned OpIdx2) const {
930b57cec5SDimitry Andric // If the operands are stackified, we can't reorder them.
940b57cec5SDimitry Andric WebAssemblyFunctionInfo &MFI =
950b57cec5SDimitry Andric *MI.getParent()->getParent()->getInfo<WebAssemblyFunctionInfo>();
960b57cec5SDimitry Andric if (MFI.isVRegStackified(MI.getOperand(OpIdx1).getReg()) ||
970b57cec5SDimitry Andric MFI.isVRegStackified(MI.getOperand(OpIdx2).getReg()))
980b57cec5SDimitry Andric return nullptr;
990b57cec5SDimitry Andric
1000b57cec5SDimitry Andric // Otherwise use the default implementation.
1010b57cec5SDimitry Andric return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
1020b57cec5SDimitry Andric }
1030b57cec5SDimitry Andric
1040b57cec5SDimitry Andric // Branch analysis.
analyzeBranch(MachineBasicBlock & MBB,MachineBasicBlock * & TBB,MachineBasicBlock * & FBB,SmallVectorImpl<MachineOperand> & Cond,bool) const1050b57cec5SDimitry Andric bool WebAssemblyInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
1060b57cec5SDimitry Andric MachineBasicBlock *&TBB,
1070b57cec5SDimitry Andric MachineBasicBlock *&FBB,
1080b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond,
1090b57cec5SDimitry Andric bool /*AllowModify*/) const {
1100b57cec5SDimitry Andric const auto &MFI = *MBB.getParent()->getInfo<WebAssemblyFunctionInfo>();
1110b57cec5SDimitry Andric // WebAssembly has control flow that doesn't have explicit branches or direct
1120b57cec5SDimitry Andric // fallthrough (e.g. try/catch), which can't be modeled by analyzeBranch. It
1130b57cec5SDimitry Andric // is created after CFGStackify.
1140b57cec5SDimitry Andric if (MFI.isCFGStackified())
1150b57cec5SDimitry Andric return true;
1160b57cec5SDimitry Andric
1170b57cec5SDimitry Andric bool HaveCond = false;
1180b57cec5SDimitry Andric for (MachineInstr &MI : MBB.terminators()) {
1190b57cec5SDimitry Andric switch (MI.getOpcode()) {
1200b57cec5SDimitry Andric default:
1210b57cec5SDimitry Andric // Unhandled instruction; bail out.
1220b57cec5SDimitry Andric return true;
1230b57cec5SDimitry Andric case WebAssembly::BR_IF:
1240b57cec5SDimitry Andric if (HaveCond)
1250b57cec5SDimitry Andric return true;
1260b57cec5SDimitry Andric Cond.push_back(MachineOperand::CreateImm(true));
1270b57cec5SDimitry Andric Cond.push_back(MI.getOperand(1));
1280b57cec5SDimitry Andric TBB = MI.getOperand(0).getMBB();
1290b57cec5SDimitry Andric HaveCond = true;
1300b57cec5SDimitry Andric break;
1310b57cec5SDimitry Andric case WebAssembly::BR_UNLESS:
1320b57cec5SDimitry Andric if (HaveCond)
1330b57cec5SDimitry Andric return true;
1340b57cec5SDimitry Andric Cond.push_back(MachineOperand::CreateImm(false));
1350b57cec5SDimitry Andric Cond.push_back(MI.getOperand(1));
1360b57cec5SDimitry Andric TBB = MI.getOperand(0).getMBB();
1370b57cec5SDimitry Andric HaveCond = true;
1380b57cec5SDimitry Andric break;
1390b57cec5SDimitry Andric case WebAssembly::BR:
1400b57cec5SDimitry Andric if (!HaveCond)
1410b57cec5SDimitry Andric TBB = MI.getOperand(0).getMBB();
1420b57cec5SDimitry Andric else
1430b57cec5SDimitry Andric FBB = MI.getOperand(0).getMBB();
1440b57cec5SDimitry Andric break;
1450b57cec5SDimitry Andric }
1460b57cec5SDimitry Andric if (MI.isBarrier())
1470b57cec5SDimitry Andric break;
1480b57cec5SDimitry Andric }
1490b57cec5SDimitry Andric
1500b57cec5SDimitry Andric return false;
1510b57cec5SDimitry Andric }
1520b57cec5SDimitry Andric
removeBranch(MachineBasicBlock & MBB,int * BytesRemoved) const1530b57cec5SDimitry Andric unsigned WebAssemblyInstrInfo::removeBranch(MachineBasicBlock &MBB,
1540b57cec5SDimitry Andric int *BytesRemoved) const {
1550b57cec5SDimitry Andric assert(!BytesRemoved && "code size not handled");
1560b57cec5SDimitry Andric
1570b57cec5SDimitry Andric MachineBasicBlock::instr_iterator I = MBB.instr_end();
1580b57cec5SDimitry Andric unsigned Count = 0;
1590b57cec5SDimitry Andric
1600b57cec5SDimitry Andric while (I != MBB.instr_begin()) {
1610b57cec5SDimitry Andric --I;
1620b57cec5SDimitry Andric if (I->isDebugInstr())
1630b57cec5SDimitry Andric continue;
1640b57cec5SDimitry Andric if (!I->isTerminator())
1650b57cec5SDimitry Andric break;
1660b57cec5SDimitry Andric // Remove the branch.
1670b57cec5SDimitry Andric I->eraseFromParent();
1680b57cec5SDimitry Andric I = MBB.instr_end();
1690b57cec5SDimitry Andric ++Count;
1700b57cec5SDimitry Andric }
1710b57cec5SDimitry Andric
1720b57cec5SDimitry Andric return Count;
1730b57cec5SDimitry Andric }
1740b57cec5SDimitry Andric
insertBranch(MachineBasicBlock & MBB,MachineBasicBlock * TBB,MachineBasicBlock * FBB,ArrayRef<MachineOperand> Cond,const DebugLoc & DL,int * BytesAdded) const1750b57cec5SDimitry Andric unsigned WebAssemblyInstrInfo::insertBranch(
1760b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB,
1770b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, const DebugLoc &DL, int *BytesAdded) const {
1780b57cec5SDimitry Andric assert(!BytesAdded && "code size not handled");
1790b57cec5SDimitry Andric
1800b57cec5SDimitry Andric if (Cond.empty()) {
1810b57cec5SDimitry Andric if (!TBB)
1820b57cec5SDimitry Andric return 0;
1830b57cec5SDimitry Andric
1840b57cec5SDimitry Andric BuildMI(&MBB, DL, get(WebAssembly::BR)).addMBB(TBB);
1850b57cec5SDimitry Andric return 1;
1860b57cec5SDimitry Andric }
1870b57cec5SDimitry Andric
1880b57cec5SDimitry Andric assert(Cond.size() == 2 && "Expected a flag and a successor block");
1890b57cec5SDimitry Andric
190af732203SDimitry Andric if (Cond[0].getImm())
1910b57cec5SDimitry Andric BuildMI(&MBB, DL, get(WebAssembly::BR_IF)).addMBB(TBB).add(Cond[1]);
192af732203SDimitry Andric else
1930b57cec5SDimitry Andric BuildMI(&MBB, DL, get(WebAssembly::BR_UNLESS)).addMBB(TBB).add(Cond[1]);
1940b57cec5SDimitry Andric if (!FBB)
1950b57cec5SDimitry Andric return 1;
1960b57cec5SDimitry Andric
1970b57cec5SDimitry Andric BuildMI(&MBB, DL, get(WebAssembly::BR)).addMBB(FBB);
1980b57cec5SDimitry Andric return 2;
1990b57cec5SDimitry Andric }
2000b57cec5SDimitry Andric
reverseBranchCondition(SmallVectorImpl<MachineOperand> & Cond) const2010b57cec5SDimitry Andric bool WebAssemblyInstrInfo::reverseBranchCondition(
2020b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond) const {
2030b57cec5SDimitry Andric assert(Cond.size() == 2 && "Expected a flag and a condition expression");
2040b57cec5SDimitry Andric Cond.front() = MachineOperand::CreateImm(!Cond.front().getImm());
2050b57cec5SDimitry Andric return false;
2060b57cec5SDimitry Andric }
207480093f4SDimitry Andric
208480093f4SDimitry Andric ArrayRef<std::pair<int, const char *>>
getSerializableTargetIndices() const209480093f4SDimitry Andric WebAssemblyInstrInfo::getSerializableTargetIndices() const {
210480093f4SDimitry Andric static const std::pair<int, const char *> TargetIndices[] = {
2115ffd83dbSDimitry Andric {WebAssembly::TI_LOCAL, "wasm-local"},
2125ffd83dbSDimitry Andric {WebAssembly::TI_GLOBAL_FIXED, "wasm-global-fixed"},
2135ffd83dbSDimitry Andric {WebAssembly::TI_OPERAND_STACK, "wasm-operand-stack"},
214*5f7ddb14SDimitry Andric {WebAssembly::TI_GLOBAL_RELOC, "wasm-global-reloc"},
215*5f7ddb14SDimitry Andric {WebAssembly::TI_LOCAL_INDIRECT, "wasm-local-indirect"}};
216480093f4SDimitry Andric return makeArrayRef(TargetIndices);
217480093f4SDimitry Andric }
218*5f7ddb14SDimitry Andric
219*5f7ddb14SDimitry Andric const MachineOperand &
getCalleeOperand(const MachineInstr & MI) const220*5f7ddb14SDimitry Andric WebAssemblyInstrInfo::getCalleeOperand(const MachineInstr &MI) const {
221*5f7ddb14SDimitry Andric return WebAssembly::getCalleeOp(MI);
222*5f7ddb14SDimitry Andric }
223