10b57cec5SDimitry Andric //===-- AMDGPULowerKernelArguments.cpp ------------------------------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file This pass replaces accesses to kernel arguments with loads from
100b57cec5SDimitry Andric /// offsets from the kernarg base pointer.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric
140b57cec5SDimitry Andric #include "AMDGPU.h"
15af732203SDimitry Andric #include "GCNSubtarget.h"
160b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
17af732203SDimitry Andric #include "llvm/IR/IntrinsicsAMDGPU.h"
18*5f7ddb14SDimitry Andric #include "llvm/IR/IRBuilder.h"
190b57cec5SDimitry Andric #include "llvm/IR/MDBuilder.h"
20af732203SDimitry Andric #include "llvm/Target/TargetMachine.h"
210b57cec5SDimitry Andric #define DEBUG_TYPE "amdgpu-lower-kernel-arguments"
220b57cec5SDimitry Andric
230b57cec5SDimitry Andric using namespace llvm;
240b57cec5SDimitry Andric
250b57cec5SDimitry Andric namespace {
260b57cec5SDimitry Andric
270b57cec5SDimitry Andric class AMDGPULowerKernelArguments : public FunctionPass{
280b57cec5SDimitry Andric public:
290b57cec5SDimitry Andric static char ID;
300b57cec5SDimitry Andric
AMDGPULowerKernelArguments()310b57cec5SDimitry Andric AMDGPULowerKernelArguments() : FunctionPass(ID) {}
320b57cec5SDimitry Andric
330b57cec5SDimitry Andric bool runOnFunction(Function &F) override;
340b57cec5SDimitry Andric
getAnalysisUsage(AnalysisUsage & AU) const350b57cec5SDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override {
360b57cec5SDimitry Andric AU.addRequired<TargetPassConfig>();
370b57cec5SDimitry Andric AU.setPreservesAll();
380b57cec5SDimitry Andric }
390b57cec5SDimitry Andric };
400b57cec5SDimitry Andric
410b57cec5SDimitry Andric } // end anonymous namespace
420b57cec5SDimitry Andric
435ffd83dbSDimitry Andric // skip allocas
getInsertPt(BasicBlock & BB)445ffd83dbSDimitry Andric static BasicBlock::iterator getInsertPt(BasicBlock &BB) {
455ffd83dbSDimitry Andric BasicBlock::iterator InsPt = BB.getFirstInsertionPt();
465ffd83dbSDimitry Andric for (BasicBlock::iterator E = BB.end(); InsPt != E; ++InsPt) {
475ffd83dbSDimitry Andric AllocaInst *AI = dyn_cast<AllocaInst>(&*InsPt);
485ffd83dbSDimitry Andric
495ffd83dbSDimitry Andric // If this is a dynamic alloca, the value may depend on the loaded kernargs,
505ffd83dbSDimitry Andric // so loads will need to be inserted before it.
515ffd83dbSDimitry Andric if (!AI || !AI->isStaticAlloca())
525ffd83dbSDimitry Andric break;
535ffd83dbSDimitry Andric }
545ffd83dbSDimitry Andric
555ffd83dbSDimitry Andric return InsPt;
565ffd83dbSDimitry Andric }
575ffd83dbSDimitry Andric
runOnFunction(Function & F)580b57cec5SDimitry Andric bool AMDGPULowerKernelArguments::runOnFunction(Function &F) {
590b57cec5SDimitry Andric CallingConv::ID CC = F.getCallingConv();
600b57cec5SDimitry Andric if (CC != CallingConv::AMDGPU_KERNEL || F.arg_empty())
610b57cec5SDimitry Andric return false;
620b57cec5SDimitry Andric
630b57cec5SDimitry Andric auto &TPC = getAnalysis<TargetPassConfig>();
640b57cec5SDimitry Andric
650b57cec5SDimitry Andric const TargetMachine &TM = TPC.getTM<TargetMachine>();
660b57cec5SDimitry Andric const GCNSubtarget &ST = TM.getSubtarget<GCNSubtarget>(F);
670b57cec5SDimitry Andric LLVMContext &Ctx = F.getParent()->getContext();
680b57cec5SDimitry Andric const DataLayout &DL = F.getParent()->getDataLayout();
690b57cec5SDimitry Andric BasicBlock &EntryBlock = *F.begin();
705ffd83dbSDimitry Andric IRBuilder<> Builder(&*getInsertPt(EntryBlock));
710b57cec5SDimitry Andric
728bcb0991SDimitry Andric const Align KernArgBaseAlign(16); // FIXME: Increase if necessary
730b57cec5SDimitry Andric const uint64_t BaseOffset = ST.getExplicitKernelArgOffset(F);
740b57cec5SDimitry Andric
758bcb0991SDimitry Andric Align MaxAlign;
760b57cec5SDimitry Andric // FIXME: Alignment is broken broken with explicit arg offset.;
770b57cec5SDimitry Andric const uint64_t TotalKernArgSize = ST.getKernArgSegmentSize(F, MaxAlign);
780b57cec5SDimitry Andric if (TotalKernArgSize == 0)
790b57cec5SDimitry Andric return false;
800b57cec5SDimitry Andric
810b57cec5SDimitry Andric CallInst *KernArgSegment =
820b57cec5SDimitry Andric Builder.CreateIntrinsic(Intrinsic::amdgcn_kernarg_segment_ptr, {}, {},
830b57cec5SDimitry Andric nullptr, F.getName() + ".kernarg.segment");
840b57cec5SDimitry Andric
850b57cec5SDimitry Andric KernArgSegment->addAttribute(AttributeList::ReturnIndex, Attribute::NonNull);
860b57cec5SDimitry Andric KernArgSegment->addAttribute(AttributeList::ReturnIndex,
870b57cec5SDimitry Andric Attribute::getWithDereferenceableBytes(Ctx, TotalKernArgSize));
880b57cec5SDimitry Andric
890b57cec5SDimitry Andric unsigned AS = KernArgSegment->getType()->getPointerAddressSpace();
900b57cec5SDimitry Andric uint64_t ExplicitArgOffset = 0;
910b57cec5SDimitry Andric
920b57cec5SDimitry Andric for (Argument &Arg : F.args()) {
93af732203SDimitry Andric const bool IsByRef = Arg.hasByRefAttr();
94af732203SDimitry Andric Type *ArgTy = IsByRef ? Arg.getParamByRefType() : Arg.getType();
95af732203SDimitry Andric MaybeAlign ABITypeAlign = IsByRef ? Arg.getParamAlign() : None;
96af732203SDimitry Andric if (!ABITypeAlign)
97af732203SDimitry Andric ABITypeAlign = DL.getABITypeAlign(ArgTy);
98af732203SDimitry Andric
99af732203SDimitry Andric uint64_t Size = DL.getTypeSizeInBits(ArgTy);
100af732203SDimitry Andric uint64_t AllocSize = DL.getTypeAllocSize(ArgTy);
1010b57cec5SDimitry Andric
1028bcb0991SDimitry Andric uint64_t EltOffset = alignTo(ExplicitArgOffset, ABITypeAlign) + BaseOffset;
1038bcb0991SDimitry Andric ExplicitArgOffset = alignTo(ExplicitArgOffset, ABITypeAlign) + AllocSize;
1040b57cec5SDimitry Andric
1050b57cec5SDimitry Andric if (Arg.use_empty())
1060b57cec5SDimitry Andric continue;
1070b57cec5SDimitry Andric
108af732203SDimitry Andric // If this is byval, the loads are already explicit in the function. We just
109af732203SDimitry Andric // need to rewrite the pointer values.
110af732203SDimitry Andric if (IsByRef) {
111af732203SDimitry Andric Value *ArgOffsetPtr = Builder.CreateConstInBoundsGEP1_64(
112af732203SDimitry Andric Builder.getInt8Ty(), KernArgSegment, EltOffset,
113af732203SDimitry Andric Arg.getName() + ".byval.kernarg.offset");
114af732203SDimitry Andric
115af732203SDimitry Andric Value *CastOffsetPtr = Builder.CreatePointerBitCastOrAddrSpaceCast(
116af732203SDimitry Andric ArgOffsetPtr, Arg.getType());
117af732203SDimitry Andric Arg.replaceAllUsesWith(CastOffsetPtr);
118af732203SDimitry Andric continue;
119af732203SDimitry Andric }
120af732203SDimitry Andric
1210b57cec5SDimitry Andric if (PointerType *PT = dyn_cast<PointerType>(ArgTy)) {
1220b57cec5SDimitry Andric // FIXME: Hack. We rely on AssertZext to be able to fold DS addressing
1230b57cec5SDimitry Andric // modes on SI to know the high bits are 0 so pointer adds don't wrap. We
1240b57cec5SDimitry Andric // can't represent this with range metadata because it's only allowed for
1250b57cec5SDimitry Andric // integer types.
1260b57cec5SDimitry Andric if ((PT->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1270b57cec5SDimitry Andric PT->getAddressSpace() == AMDGPUAS::REGION_ADDRESS) &&
1280b57cec5SDimitry Andric !ST.hasUsableDSOffset())
1290b57cec5SDimitry Andric continue;
1300b57cec5SDimitry Andric
1310b57cec5SDimitry Andric // FIXME: We can replace this with equivalent alias.scope/noalias
1320b57cec5SDimitry Andric // metadata, but this appears to be a lot of work.
1330b57cec5SDimitry Andric if (Arg.hasNoAliasAttr())
1340b57cec5SDimitry Andric continue;
1350b57cec5SDimitry Andric }
1360b57cec5SDimitry Andric
1375ffd83dbSDimitry Andric auto *VT = dyn_cast<FixedVectorType>(ArgTy);
1380b57cec5SDimitry Andric bool IsV3 = VT && VT->getNumElements() == 3;
1390b57cec5SDimitry Andric bool DoShiftOpt = Size < 32 && !ArgTy->isAggregateType();
1400b57cec5SDimitry Andric
1410b57cec5SDimitry Andric VectorType *V4Ty = nullptr;
1420b57cec5SDimitry Andric
1430b57cec5SDimitry Andric int64_t AlignDownOffset = alignDown(EltOffset, 4);
1440b57cec5SDimitry Andric int64_t OffsetDiff = EltOffset - AlignDownOffset;
1458bcb0991SDimitry Andric Align AdjustedAlign = commonAlignment(
1468bcb0991SDimitry Andric KernArgBaseAlign, DoShiftOpt ? AlignDownOffset : EltOffset);
1470b57cec5SDimitry Andric
1480b57cec5SDimitry Andric Value *ArgPtr;
1490b57cec5SDimitry Andric Type *AdjustedArgTy;
1500b57cec5SDimitry Andric if (DoShiftOpt) { // FIXME: Handle aggregate types
1510b57cec5SDimitry Andric // Since we don't have sub-dword scalar loads, avoid doing an extload by
1520b57cec5SDimitry Andric // loading earlier than the argument address, and extracting the relevant
1530b57cec5SDimitry Andric // bits.
1540b57cec5SDimitry Andric //
1550b57cec5SDimitry Andric // Additionally widen any sub-dword load to i32 even if suitably aligned,
1560b57cec5SDimitry Andric // so that CSE between different argument loads works easily.
1570b57cec5SDimitry Andric ArgPtr = Builder.CreateConstInBoundsGEP1_64(
1580b57cec5SDimitry Andric Builder.getInt8Ty(), KernArgSegment, AlignDownOffset,
1590b57cec5SDimitry Andric Arg.getName() + ".kernarg.offset.align.down");
1600b57cec5SDimitry Andric AdjustedArgTy = Builder.getInt32Ty();
1610b57cec5SDimitry Andric } else {
1620b57cec5SDimitry Andric ArgPtr = Builder.CreateConstInBoundsGEP1_64(
1630b57cec5SDimitry Andric Builder.getInt8Ty(), KernArgSegment, EltOffset,
1640b57cec5SDimitry Andric Arg.getName() + ".kernarg.offset");
1650b57cec5SDimitry Andric AdjustedArgTy = ArgTy;
1660b57cec5SDimitry Andric }
1670b57cec5SDimitry Andric
1680b57cec5SDimitry Andric if (IsV3 && Size >= 32) {
1695ffd83dbSDimitry Andric V4Ty = FixedVectorType::get(VT->getElementType(), 4);
1700b57cec5SDimitry Andric // Use the hack that clang uses to avoid SelectionDAG ruining v3 loads
1710b57cec5SDimitry Andric AdjustedArgTy = V4Ty;
1720b57cec5SDimitry Andric }
1730b57cec5SDimitry Andric
1740b57cec5SDimitry Andric ArgPtr = Builder.CreateBitCast(ArgPtr, AdjustedArgTy->getPointerTo(AS),
1750b57cec5SDimitry Andric ArgPtr->getName() + ".cast");
1760b57cec5SDimitry Andric LoadInst *Load =
1775ffd83dbSDimitry Andric Builder.CreateAlignedLoad(AdjustedArgTy, ArgPtr, AdjustedAlign);
1780b57cec5SDimitry Andric Load->setMetadata(LLVMContext::MD_invariant_load, MDNode::get(Ctx, {}));
1790b57cec5SDimitry Andric
1800b57cec5SDimitry Andric MDBuilder MDB(Ctx);
1810b57cec5SDimitry Andric
1820b57cec5SDimitry Andric if (isa<PointerType>(ArgTy)) {
1830b57cec5SDimitry Andric if (Arg.hasNonNullAttr())
1840b57cec5SDimitry Andric Load->setMetadata(LLVMContext::MD_nonnull, MDNode::get(Ctx, {}));
1850b57cec5SDimitry Andric
1860b57cec5SDimitry Andric uint64_t DerefBytes = Arg.getDereferenceableBytes();
1870b57cec5SDimitry Andric if (DerefBytes != 0) {
1880b57cec5SDimitry Andric Load->setMetadata(
1890b57cec5SDimitry Andric LLVMContext::MD_dereferenceable,
1900b57cec5SDimitry Andric MDNode::get(Ctx,
1910b57cec5SDimitry Andric MDB.createConstant(
1920b57cec5SDimitry Andric ConstantInt::get(Builder.getInt64Ty(), DerefBytes))));
1930b57cec5SDimitry Andric }
1940b57cec5SDimitry Andric
1950b57cec5SDimitry Andric uint64_t DerefOrNullBytes = Arg.getDereferenceableOrNullBytes();
1960b57cec5SDimitry Andric if (DerefOrNullBytes != 0) {
1970b57cec5SDimitry Andric Load->setMetadata(
1980b57cec5SDimitry Andric LLVMContext::MD_dereferenceable_or_null,
1990b57cec5SDimitry Andric MDNode::get(Ctx,
2000b57cec5SDimitry Andric MDB.createConstant(ConstantInt::get(Builder.getInt64Ty(),
2010b57cec5SDimitry Andric DerefOrNullBytes))));
2020b57cec5SDimitry Andric }
2030b57cec5SDimitry Andric
2040b57cec5SDimitry Andric unsigned ParamAlign = Arg.getParamAlignment();
2050b57cec5SDimitry Andric if (ParamAlign != 0) {
2060b57cec5SDimitry Andric Load->setMetadata(
2070b57cec5SDimitry Andric LLVMContext::MD_align,
2080b57cec5SDimitry Andric MDNode::get(Ctx,
2090b57cec5SDimitry Andric MDB.createConstant(ConstantInt::get(Builder.getInt64Ty(),
2100b57cec5SDimitry Andric ParamAlign))));
2110b57cec5SDimitry Andric }
2120b57cec5SDimitry Andric }
2130b57cec5SDimitry Andric
2140b57cec5SDimitry Andric // TODO: Convert noalias arg to !noalias
2150b57cec5SDimitry Andric
2160b57cec5SDimitry Andric if (DoShiftOpt) {
2170b57cec5SDimitry Andric Value *ExtractBits = OffsetDiff == 0 ?
2180b57cec5SDimitry Andric Load : Builder.CreateLShr(Load, OffsetDiff * 8);
2190b57cec5SDimitry Andric
2200b57cec5SDimitry Andric IntegerType *ArgIntTy = Builder.getIntNTy(Size);
2210b57cec5SDimitry Andric Value *Trunc = Builder.CreateTrunc(ExtractBits, ArgIntTy);
2220b57cec5SDimitry Andric Value *NewVal = Builder.CreateBitCast(Trunc, ArgTy,
2230b57cec5SDimitry Andric Arg.getName() + ".load");
2240b57cec5SDimitry Andric Arg.replaceAllUsesWith(NewVal);
2250b57cec5SDimitry Andric } else if (IsV3) {
226af732203SDimitry Andric Value *Shuf = Builder.CreateShuffleVector(Load, ArrayRef<int>{0, 1, 2},
2270b57cec5SDimitry Andric Arg.getName() + ".load");
2280b57cec5SDimitry Andric Arg.replaceAllUsesWith(Shuf);
2290b57cec5SDimitry Andric } else {
2300b57cec5SDimitry Andric Load->setName(Arg.getName() + ".load");
2310b57cec5SDimitry Andric Arg.replaceAllUsesWith(Load);
2320b57cec5SDimitry Andric }
2330b57cec5SDimitry Andric }
2340b57cec5SDimitry Andric
2350b57cec5SDimitry Andric KernArgSegment->addAttribute(
2360b57cec5SDimitry Andric AttributeList::ReturnIndex,
2370b57cec5SDimitry Andric Attribute::getWithAlignment(Ctx, std::max(KernArgBaseAlign, MaxAlign)));
2380b57cec5SDimitry Andric
2390b57cec5SDimitry Andric return true;
2400b57cec5SDimitry Andric }
2410b57cec5SDimitry Andric
2420b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(AMDGPULowerKernelArguments, DEBUG_TYPE,
2430b57cec5SDimitry Andric "AMDGPU Lower Kernel Arguments", false, false)
2440b57cec5SDimitry Andric INITIALIZE_PASS_END(AMDGPULowerKernelArguments, DEBUG_TYPE, "AMDGPU Lower Kernel Arguments",
2450b57cec5SDimitry Andric false, false)
2460b57cec5SDimitry Andric
2470b57cec5SDimitry Andric char AMDGPULowerKernelArguments::ID = 0;
2480b57cec5SDimitry Andric
createAMDGPULowerKernelArgumentsPass()2490b57cec5SDimitry Andric FunctionPass *llvm::createAMDGPULowerKernelArgumentsPass() {
2500b57cec5SDimitry Andric return new AMDGPULowerKernelArguments();
2510b57cec5SDimitry Andric }
252