10b57cec5SDimitry Andric //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric 
95ffd83dbSDimitry Andric #include "llvm/ADT/SmallSet.h"
10*5f7ddb14SDimitry Andric #include "llvm/ADT/SetOperations.h"
11480093f4SDimitry Andric #include "llvm/CodeGen/LivePhysRegs.h"
120b57cec5SDimitry Andric #include "llvm/CodeGen/ReachingDefAnalysis.h"
130b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
140b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
158bcb0991SDimitry Andric #include "llvm/Support/Debug.h"
160b57cec5SDimitry Andric 
170b57cec5SDimitry Andric using namespace llvm;
180b57cec5SDimitry Andric 
190b57cec5SDimitry Andric #define DEBUG_TYPE "reaching-deps-analysis"
200b57cec5SDimitry Andric 
210b57cec5SDimitry Andric char ReachingDefAnalysis::ID = 0;
220b57cec5SDimitry Andric INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
230b57cec5SDimitry Andric                 true)
240b57cec5SDimitry Andric 
isValidReg(const MachineOperand & MO)255ffd83dbSDimitry Andric static bool isValidReg(const MachineOperand &MO) {
265ffd83dbSDimitry Andric   return MO.isReg() && MO.getReg();
275ffd83dbSDimitry Andric }
280b57cec5SDimitry Andric 
isValidRegUse(const MachineOperand & MO)295ffd83dbSDimitry Andric static bool isValidRegUse(const MachineOperand &MO) {
305ffd83dbSDimitry Andric   return isValidReg(MO) && MO.isUse();
315ffd83dbSDimitry Andric }
325ffd83dbSDimitry Andric 
isValidRegUseOf(const MachineOperand & MO,MCRegister PhysReg)33af732203SDimitry Andric static bool isValidRegUseOf(const MachineOperand &MO, MCRegister PhysReg) {
345ffd83dbSDimitry Andric   return isValidRegUse(MO) && MO.getReg() == PhysReg;
355ffd83dbSDimitry Andric }
365ffd83dbSDimitry Andric 
isValidRegDef(const MachineOperand & MO)375ffd83dbSDimitry Andric static bool isValidRegDef(const MachineOperand &MO) {
385ffd83dbSDimitry Andric   return isValidReg(MO) && MO.isDef();
395ffd83dbSDimitry Andric }
405ffd83dbSDimitry Andric 
isValidRegDefOf(const MachineOperand & MO,MCRegister PhysReg)41af732203SDimitry Andric static bool isValidRegDefOf(const MachineOperand &MO, MCRegister PhysReg) {
425ffd83dbSDimitry Andric   return isValidRegDef(MO) && MO.getReg() == PhysReg;
435ffd83dbSDimitry Andric }
445ffd83dbSDimitry Andric 
enterBasicBlock(MachineBasicBlock * MBB)455ffd83dbSDimitry Andric void ReachingDefAnalysis::enterBasicBlock(MachineBasicBlock *MBB) {
460b57cec5SDimitry Andric   unsigned MBBNumber = MBB->getNumber();
470b57cec5SDimitry Andric   assert(MBBNumber < MBBReachingDefs.size() &&
480b57cec5SDimitry Andric          "Unexpected basic block number.");
490b57cec5SDimitry Andric   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric   // Reset instruction counter in each basic block.
520b57cec5SDimitry Andric   CurInstr = 0;
530b57cec5SDimitry Andric 
540b57cec5SDimitry Andric   // Set up LiveRegs to represent registers entering MBB.
550b57cec5SDimitry Andric   // Default values are 'nothing happened a long time ago'.
560b57cec5SDimitry Andric   if (LiveRegs.empty())
570b57cec5SDimitry Andric     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric   // This is the entry block.
600b57cec5SDimitry Andric   if (MBB->pred_empty()) {
610b57cec5SDimitry Andric     for (const auto &LI : MBB->liveins()) {
620b57cec5SDimitry Andric       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
630b57cec5SDimitry Andric         // Treat function live-ins as if they were defined just before the first
640b57cec5SDimitry Andric         // instruction.  Usually, function arguments are set up immediately
650b57cec5SDimitry Andric         // before the call.
665ffd83dbSDimitry Andric         if (LiveRegs[*Unit] != -1) {
670b57cec5SDimitry Andric           LiveRegs[*Unit] = -1;
685ffd83dbSDimitry Andric           MBBReachingDefs[MBBNumber][*Unit].push_back(-1);
695ffd83dbSDimitry Andric         }
700b57cec5SDimitry Andric       }
710b57cec5SDimitry Andric     }
720b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
730b57cec5SDimitry Andric     return;
740b57cec5SDimitry Andric   }
750b57cec5SDimitry Andric 
760b57cec5SDimitry Andric   // Try to coalesce live-out registers from predecessors.
770b57cec5SDimitry Andric   for (MachineBasicBlock *pred : MBB->predecessors()) {
780b57cec5SDimitry Andric     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
790b57cec5SDimitry Andric            "Should have pre-allocated MBBInfos for all MBBs");
800b57cec5SDimitry Andric     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
810b57cec5SDimitry Andric     // Incoming is null if this is a backedge from a BB
820b57cec5SDimitry Andric     // we haven't processed yet
830b57cec5SDimitry Andric     if (Incoming.empty())
840b57cec5SDimitry Andric       continue;
850b57cec5SDimitry Andric 
865ffd83dbSDimitry Andric     // Find the most recent reaching definition from a predecessor.
875ffd83dbSDimitry Andric     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
880b57cec5SDimitry Andric       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
895ffd83dbSDimitry Andric   }
905ffd83dbSDimitry Andric 
915ffd83dbSDimitry Andric   // Insert the most recent reaching definition we found.
925ffd83dbSDimitry Andric   for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
935ffd83dbSDimitry Andric     if (LiveRegs[Unit] != ReachingDefDefaultVal)
940b57cec5SDimitry Andric       MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
950b57cec5SDimitry Andric }
960b57cec5SDimitry Andric 
leaveBasicBlock(MachineBasicBlock * MBB)975ffd83dbSDimitry Andric void ReachingDefAnalysis::leaveBasicBlock(MachineBasicBlock *MBB) {
980b57cec5SDimitry Andric   assert(!LiveRegs.empty() && "Must enter basic block first.");
995ffd83dbSDimitry Andric   unsigned MBBNumber = MBB->getNumber();
1000b57cec5SDimitry Andric   assert(MBBNumber < MBBOutRegsInfos.size() &&
1010b57cec5SDimitry Andric          "Unexpected basic block number.");
1020b57cec5SDimitry Andric   // Save register clearances at end of MBB - used by enterBasicBlock().
1030b57cec5SDimitry Andric   MBBOutRegsInfos[MBBNumber] = LiveRegs;
1040b57cec5SDimitry Andric 
1050b57cec5SDimitry Andric   // While processing the basic block, we kept `Def` relative to the start
1060b57cec5SDimitry Andric   // of the basic block for convenience. However, future use of this information
1070b57cec5SDimitry Andric   // only cares about the clearance from the end of the block, so adjust
1080b57cec5SDimitry Andric   // everything to be relative to the end of the basic block.
1090b57cec5SDimitry Andric   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
1105ffd83dbSDimitry Andric     if (OutLiveReg != ReachingDefDefaultVal)
1110b57cec5SDimitry Andric       OutLiveReg -= CurInstr;
1120b57cec5SDimitry Andric   LiveRegs.clear();
1130b57cec5SDimitry Andric }
1140b57cec5SDimitry Andric 
processDefs(MachineInstr * MI)1150b57cec5SDimitry Andric void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
1160b57cec5SDimitry Andric   assert(!MI->isDebugInstr() && "Won't process debug instructions");
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric   unsigned MBBNumber = MI->getParent()->getNumber();
1190b57cec5SDimitry Andric   assert(MBBNumber < MBBReachingDefs.size() &&
1200b57cec5SDimitry Andric          "Unexpected basic block number.");
1215ffd83dbSDimitry Andric 
1225ffd83dbSDimitry Andric   for (auto &MO : MI->operands()) {
1235ffd83dbSDimitry Andric     if (!isValidRegDef(MO))
1240b57cec5SDimitry Andric       continue;
125af732203SDimitry Andric     for (MCRegUnitIterator Unit(MO.getReg().asMCReg(), TRI); Unit.isValid();
126af732203SDimitry Andric          ++Unit) {
1270b57cec5SDimitry Andric       // This instruction explicitly defines the current reg unit.
128*5f7ddb14SDimitry Andric       LLVM_DEBUG(dbgs() << printRegUnit(*Unit, TRI) << ":\t" << CurInstr
1290b57cec5SDimitry Andric                         << '\t' << *MI);
1300b57cec5SDimitry Andric 
1310b57cec5SDimitry Andric       // How many instructions since this reg unit was last written?
1325ffd83dbSDimitry Andric       if (LiveRegs[*Unit] != CurInstr) {
1330b57cec5SDimitry Andric         LiveRegs[*Unit] = CurInstr;
1340b57cec5SDimitry Andric         MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
1350b57cec5SDimitry Andric       }
1360b57cec5SDimitry Andric     }
1375ffd83dbSDimitry Andric   }
1380b57cec5SDimitry Andric   InstIds[MI] = CurInstr;
1390b57cec5SDimitry Andric   ++CurInstr;
1400b57cec5SDimitry Andric }
1410b57cec5SDimitry Andric 
reprocessBasicBlock(MachineBasicBlock * MBB)1425ffd83dbSDimitry Andric void ReachingDefAnalysis::reprocessBasicBlock(MachineBasicBlock *MBB) {
1435ffd83dbSDimitry Andric   unsigned MBBNumber = MBB->getNumber();
1445ffd83dbSDimitry Andric   assert(MBBNumber < MBBReachingDefs.size() &&
1455ffd83dbSDimitry Andric          "Unexpected basic block number.");
1465ffd83dbSDimitry Andric 
1475ffd83dbSDimitry Andric   // Count number of non-debug instructions for end of block adjustment.
148af732203SDimitry Andric   auto NonDbgInsts =
149af732203SDimitry Andric     instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end());
150af732203SDimitry Andric   int NumInsts = std::distance(NonDbgInsts.begin(), NonDbgInsts.end());
1515ffd83dbSDimitry Andric 
1525ffd83dbSDimitry Andric   // When reprocessing a block, the only thing we need to do is check whether
1535ffd83dbSDimitry Andric   // there is now a more recent incoming reaching definition from a predecessor.
1545ffd83dbSDimitry Andric   for (MachineBasicBlock *pred : MBB->predecessors()) {
1555ffd83dbSDimitry Andric     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
1565ffd83dbSDimitry Andric            "Should have pre-allocated MBBInfos for all MBBs");
1575ffd83dbSDimitry Andric     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
1585ffd83dbSDimitry Andric     // Incoming may be empty for dead predecessors.
1595ffd83dbSDimitry Andric     if (Incoming.empty())
1605ffd83dbSDimitry Andric       continue;
1615ffd83dbSDimitry Andric 
1625ffd83dbSDimitry Andric     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
1635ffd83dbSDimitry Andric       int Def = Incoming[Unit];
1645ffd83dbSDimitry Andric       if (Def == ReachingDefDefaultVal)
1655ffd83dbSDimitry Andric         continue;
1665ffd83dbSDimitry Andric 
1675ffd83dbSDimitry Andric       auto Start = MBBReachingDefs[MBBNumber][Unit].begin();
1685ffd83dbSDimitry Andric       if (Start != MBBReachingDefs[MBBNumber][Unit].end() && *Start < 0) {
1695ffd83dbSDimitry Andric         if (*Start >= Def)
1705ffd83dbSDimitry Andric           continue;
1715ffd83dbSDimitry Andric 
1725ffd83dbSDimitry Andric         // Update existing reaching def from predecessor to a more recent one.
1735ffd83dbSDimitry Andric         *Start = Def;
1745ffd83dbSDimitry Andric       } else {
1755ffd83dbSDimitry Andric         // Insert new reaching def from predecessor.
1765ffd83dbSDimitry Andric         MBBReachingDefs[MBBNumber][Unit].insert(Start, Def);
1775ffd83dbSDimitry Andric       }
1785ffd83dbSDimitry Andric 
1795ffd83dbSDimitry Andric       // Update reaching def at end of of BB. Keep in mind that these are
1805ffd83dbSDimitry Andric       // adjusted relative to the end of the basic block.
1815ffd83dbSDimitry Andric       if (MBBOutRegsInfos[MBBNumber][Unit] < Def - NumInsts)
1825ffd83dbSDimitry Andric         MBBOutRegsInfos[MBBNumber][Unit] = Def - NumInsts;
1835ffd83dbSDimitry Andric     }
1845ffd83dbSDimitry Andric   }
1855ffd83dbSDimitry Andric }
1865ffd83dbSDimitry Andric 
processBasicBlock(const LoopTraversal::TraversedMBBInfo & TraversedMBB)1870b57cec5SDimitry Andric void ReachingDefAnalysis::processBasicBlock(
1880b57cec5SDimitry Andric     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
1895ffd83dbSDimitry Andric   MachineBasicBlock *MBB = TraversedMBB.MBB;
1905ffd83dbSDimitry Andric   LLVM_DEBUG(dbgs() << printMBBReference(*MBB)
1915ffd83dbSDimitry Andric                     << (!TraversedMBB.IsDone ? ": incomplete\n"
1925ffd83dbSDimitry Andric                                              : ": all preds known\n"));
1935ffd83dbSDimitry Andric 
1945ffd83dbSDimitry Andric   if (!TraversedMBB.PrimaryPass) {
1955ffd83dbSDimitry Andric     // Reprocess MBB that is part of a loop.
1965ffd83dbSDimitry Andric     reprocessBasicBlock(MBB);
1975ffd83dbSDimitry Andric     return;
1985ffd83dbSDimitry Andric   }
1995ffd83dbSDimitry Andric 
2005ffd83dbSDimitry Andric   enterBasicBlock(MBB);
201af732203SDimitry Andric   for (MachineInstr &MI :
202af732203SDimitry Andric        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end()))
2030b57cec5SDimitry Andric     processDefs(&MI);
2045ffd83dbSDimitry Andric   leaveBasicBlock(MBB);
2050b57cec5SDimitry Andric }
2060b57cec5SDimitry Andric 
runOnMachineFunction(MachineFunction & mf)2070b57cec5SDimitry Andric bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
2080b57cec5SDimitry Andric   MF = &mf;
2090b57cec5SDimitry Andric   TRI = MF->getSubtarget().getRegisterInfo();
2100b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
2115ffd83dbSDimitry Andric   init();
2125ffd83dbSDimitry Andric   traverse();
2130b57cec5SDimitry Andric   return false;
2140b57cec5SDimitry Andric }
2150b57cec5SDimitry Andric 
releaseMemory()2160b57cec5SDimitry Andric void ReachingDefAnalysis::releaseMemory() {
2170b57cec5SDimitry Andric   // Clear the internal vectors.
2180b57cec5SDimitry Andric   MBBOutRegsInfos.clear();
2190b57cec5SDimitry Andric   MBBReachingDefs.clear();
2200b57cec5SDimitry Andric   InstIds.clear();
2215ffd83dbSDimitry Andric   LiveRegs.clear();
2220b57cec5SDimitry Andric }
2230b57cec5SDimitry Andric 
reset()2245ffd83dbSDimitry Andric void ReachingDefAnalysis::reset() {
2255ffd83dbSDimitry Andric   releaseMemory();
2265ffd83dbSDimitry Andric   init();
2275ffd83dbSDimitry Andric   traverse();
2285ffd83dbSDimitry Andric }
2295ffd83dbSDimitry Andric 
init()2305ffd83dbSDimitry Andric void ReachingDefAnalysis::init() {
2315ffd83dbSDimitry Andric   NumRegUnits = TRI->getNumRegUnits();
2325ffd83dbSDimitry Andric   MBBReachingDefs.resize(MF->getNumBlockIDs());
2335ffd83dbSDimitry Andric   // Initialize the MBBOutRegsInfos
2345ffd83dbSDimitry Andric   MBBOutRegsInfos.resize(MF->getNumBlockIDs());
2355ffd83dbSDimitry Andric   LoopTraversal Traversal;
2365ffd83dbSDimitry Andric   TraversedMBBOrder = Traversal.traverse(*MF);
2375ffd83dbSDimitry Andric }
2385ffd83dbSDimitry Andric 
traverse()2395ffd83dbSDimitry Andric void ReachingDefAnalysis::traverse() {
2405ffd83dbSDimitry Andric   // Traverse the basic blocks.
2415ffd83dbSDimitry Andric   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder)
2425ffd83dbSDimitry Andric     processBasicBlock(TraversedMBB);
2435ffd83dbSDimitry Andric #ifndef NDEBUG
2445ffd83dbSDimitry Andric   // Make sure reaching defs are sorted and unique.
2455ffd83dbSDimitry Andric   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
2465ffd83dbSDimitry Andric     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) {
2475ffd83dbSDimitry Andric       int LastDef = ReachingDefDefaultVal;
2485ffd83dbSDimitry Andric       for (int Def : RegUnitDefs) {
2495ffd83dbSDimitry Andric         assert(Def > LastDef && "Defs must be sorted and unique");
2505ffd83dbSDimitry Andric         LastDef = Def;
2515ffd83dbSDimitry Andric       }
2525ffd83dbSDimitry Andric     }
2535ffd83dbSDimitry Andric   }
2545ffd83dbSDimitry Andric #endif
2555ffd83dbSDimitry Andric }
2565ffd83dbSDimitry Andric 
getReachingDef(MachineInstr * MI,MCRegister PhysReg) const257af732203SDimitry Andric int ReachingDefAnalysis::getReachingDef(MachineInstr *MI,
258af732203SDimitry Andric                                         MCRegister PhysReg) const {
2590b57cec5SDimitry Andric   assert(InstIds.count(MI) && "Unexpected machine instuction.");
2605ffd83dbSDimitry Andric   int InstId = InstIds.lookup(MI);
2610b57cec5SDimitry Andric   int DefRes = ReachingDefDefaultVal;
2620b57cec5SDimitry Andric   unsigned MBBNumber = MI->getParent()->getNumber();
2630b57cec5SDimitry Andric   assert(MBBNumber < MBBReachingDefs.size() &&
2640b57cec5SDimitry Andric          "Unexpected basic block number.");
2650b57cec5SDimitry Andric   int LatestDef = ReachingDefDefaultVal;
2660b57cec5SDimitry Andric   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
2670b57cec5SDimitry Andric     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
2680b57cec5SDimitry Andric       if (Def >= InstId)
2690b57cec5SDimitry Andric         break;
2700b57cec5SDimitry Andric       DefRes = Def;
2710b57cec5SDimitry Andric     }
2720b57cec5SDimitry Andric     LatestDef = std::max(LatestDef, DefRes);
2730b57cec5SDimitry Andric   }
2740b57cec5SDimitry Andric   return LatestDef;
2750b57cec5SDimitry Andric }
2760b57cec5SDimitry Andric 
277af732203SDimitry Andric MachineInstr *
getReachingLocalMIDef(MachineInstr * MI,MCRegister PhysReg) const278af732203SDimitry Andric ReachingDefAnalysis::getReachingLocalMIDef(MachineInstr *MI,
279af732203SDimitry Andric                                            MCRegister PhysReg) const {
280af732203SDimitry Andric   return hasLocalDefBefore(MI, PhysReg)
281af732203SDimitry Andric     ? getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg))
282af732203SDimitry Andric     : nullptr;
283480093f4SDimitry Andric }
284480093f4SDimitry Andric 
hasSameReachingDef(MachineInstr * A,MachineInstr * B,MCRegister PhysReg) const285480093f4SDimitry Andric bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B,
286af732203SDimitry Andric                                              MCRegister PhysReg) const {
287480093f4SDimitry Andric   MachineBasicBlock *ParentA = A->getParent();
288480093f4SDimitry Andric   MachineBasicBlock *ParentB = B->getParent();
289480093f4SDimitry Andric   if (ParentA != ParentB)
290480093f4SDimitry Andric     return false;
291480093f4SDimitry Andric 
292480093f4SDimitry Andric   return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg);
293480093f4SDimitry Andric }
294480093f4SDimitry Andric 
getInstFromId(MachineBasicBlock * MBB,int InstId) const295480093f4SDimitry Andric MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB,
2965ffd83dbSDimitry Andric                                                  int InstId) const {
297480093f4SDimitry Andric   assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() &&
298480093f4SDimitry Andric          "Unexpected basic block number.");
299480093f4SDimitry Andric   assert(InstId < static_cast<int>(MBB->size()) &&
300480093f4SDimitry Andric          "Unexpected instruction id.");
301480093f4SDimitry Andric 
302480093f4SDimitry Andric   if (InstId < 0)
303480093f4SDimitry Andric     return nullptr;
304480093f4SDimitry Andric 
305480093f4SDimitry Andric   for (auto &MI : *MBB) {
3065ffd83dbSDimitry Andric     auto F = InstIds.find(&MI);
3075ffd83dbSDimitry Andric     if (F != InstIds.end() && F->second == InstId)
308480093f4SDimitry Andric       return &MI;
309480093f4SDimitry Andric   }
3105ffd83dbSDimitry Andric 
311480093f4SDimitry Andric   return nullptr;
312480093f4SDimitry Andric }
313480093f4SDimitry Andric 
getClearance(MachineInstr * MI,MCRegister PhysReg) const314af732203SDimitry Andric int ReachingDefAnalysis::getClearance(MachineInstr *MI,
315af732203SDimitry Andric                                       MCRegister PhysReg) const {
3160b57cec5SDimitry Andric   assert(InstIds.count(MI) && "Unexpected machine instuction.");
3175ffd83dbSDimitry Andric   return InstIds.lookup(MI) - getReachingDef(MI, PhysReg);
3185ffd83dbSDimitry Andric }
3195ffd83dbSDimitry Andric 
hasLocalDefBefore(MachineInstr * MI,MCRegister PhysReg) const320af732203SDimitry Andric bool ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI,
321af732203SDimitry Andric                                             MCRegister PhysReg) const {
3225ffd83dbSDimitry Andric   return getReachingDef(MI, PhysReg) >= 0;
3230b57cec5SDimitry Andric }
324480093f4SDimitry Andric 
getReachingLocalUses(MachineInstr * Def,MCRegister PhysReg,InstSet & Uses) const325af732203SDimitry Andric void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def,
326af732203SDimitry Andric                                                MCRegister PhysReg,
3275ffd83dbSDimitry Andric                                                InstSet &Uses) const {
328480093f4SDimitry Andric   MachineBasicBlock *MBB = Def->getParent();
329480093f4SDimitry Andric   MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def);
330480093f4SDimitry Andric   while (++MI != MBB->end()) {
3315ffd83dbSDimitry Andric     if (MI->isDebugInstr())
3325ffd83dbSDimitry Andric       continue;
3335ffd83dbSDimitry Andric 
334480093f4SDimitry Andric     // If/when we find a new reaching def, we know that there's no more uses
335480093f4SDimitry Andric     // of 'Def'.
3365ffd83dbSDimitry Andric     if (getReachingLocalMIDef(&*MI, PhysReg) != Def)
337480093f4SDimitry Andric       return;
338480093f4SDimitry Andric 
339480093f4SDimitry Andric     for (auto &MO : MI->operands()) {
3405ffd83dbSDimitry Andric       if (!isValidRegUseOf(MO, PhysReg))
341480093f4SDimitry Andric         continue;
342480093f4SDimitry Andric 
3435ffd83dbSDimitry Andric       Uses.insert(&*MI);
344480093f4SDimitry Andric       if (MO.isKill())
345480093f4SDimitry Andric         return;
346480093f4SDimitry Andric     }
347480093f4SDimitry Andric   }
348480093f4SDimitry Andric }
349480093f4SDimitry Andric 
getLiveInUses(MachineBasicBlock * MBB,MCRegister PhysReg,InstSet & Uses) const350af732203SDimitry Andric bool ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB,
351af732203SDimitry Andric                                         MCRegister PhysReg,
3525ffd83dbSDimitry Andric                                         InstSet &Uses) const {
353af732203SDimitry Andric   for (MachineInstr &MI :
354af732203SDimitry Andric        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end())) {
3555ffd83dbSDimitry Andric     for (auto &MO : MI.operands()) {
3565ffd83dbSDimitry Andric       if (!isValidRegUseOf(MO, PhysReg))
3575ffd83dbSDimitry Andric         continue;
3585ffd83dbSDimitry Andric       if (getReachingDef(&MI, PhysReg) >= 0)
3595ffd83dbSDimitry Andric         return false;
3605ffd83dbSDimitry Andric       Uses.insert(&MI);
3615ffd83dbSDimitry Andric     }
3625ffd83dbSDimitry Andric   }
363af732203SDimitry Andric   auto Last = MBB->getLastNonDebugInstr();
364af732203SDimitry Andric   if (Last == MBB->end())
365af732203SDimitry Andric     return true;
366af732203SDimitry Andric   return isReachingDefLiveOut(&*Last, PhysReg);
367480093f4SDimitry Andric }
368480093f4SDimitry Andric 
getGlobalUses(MachineInstr * MI,MCRegister PhysReg,InstSet & Uses) const369af732203SDimitry Andric void ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, MCRegister PhysReg,
3705ffd83dbSDimitry Andric                                         InstSet &Uses) const {
3715ffd83dbSDimitry Andric   MachineBasicBlock *MBB = MI->getParent();
3725ffd83dbSDimitry Andric 
3735ffd83dbSDimitry Andric   // Collect the uses that each def touches within the block.
3745ffd83dbSDimitry Andric   getReachingLocalUses(MI, PhysReg, Uses);
3755ffd83dbSDimitry Andric 
3765ffd83dbSDimitry Andric   // Handle live-out values.
3775ffd83dbSDimitry Andric   if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) {
3785ffd83dbSDimitry Andric     if (LiveOut != MI)
3795ffd83dbSDimitry Andric       return;
3805ffd83dbSDimitry Andric 
381af732203SDimitry Andric     SmallVector<MachineBasicBlock *, 4> ToVisit(MBB->successors());
3825ffd83dbSDimitry Andric     SmallPtrSet<MachineBasicBlock*, 4>Visited;
3835ffd83dbSDimitry Andric     while (!ToVisit.empty()) {
3845ffd83dbSDimitry Andric       MachineBasicBlock *MBB = ToVisit.back();
3855ffd83dbSDimitry Andric       ToVisit.pop_back();
3865ffd83dbSDimitry Andric       if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg))
3875ffd83dbSDimitry Andric         continue;
3885ffd83dbSDimitry Andric       if (getLiveInUses(MBB, PhysReg, Uses))
389af732203SDimitry Andric         llvm::append_range(ToVisit, MBB->successors());
3905ffd83dbSDimitry Andric       Visited.insert(MBB);
3915ffd83dbSDimitry Andric     }
3925ffd83dbSDimitry Andric   }
3935ffd83dbSDimitry Andric }
3945ffd83dbSDimitry Andric 
getGlobalReachingDefs(MachineInstr * MI,MCRegister PhysReg,InstSet & Defs) const395af732203SDimitry Andric void ReachingDefAnalysis::getGlobalReachingDefs(MachineInstr *MI,
396af732203SDimitry Andric                                                 MCRegister PhysReg,
3975ffd83dbSDimitry Andric                                                 InstSet &Defs) const {
398af732203SDimitry Andric   if (auto *Def = getUniqueReachingMIDef(MI, PhysReg)) {
399af732203SDimitry Andric     Defs.insert(Def);
400af732203SDimitry Andric     return;
401af732203SDimitry Andric   }
402af732203SDimitry Andric 
403af732203SDimitry Andric   for (auto *MBB : MI->getParent()->predecessors())
404af732203SDimitry Andric     getLiveOuts(MBB, PhysReg, Defs);
405af732203SDimitry Andric }
406af732203SDimitry Andric 
getLiveOuts(MachineBasicBlock * MBB,MCRegister PhysReg,InstSet & Defs) const407af732203SDimitry Andric void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB,
408af732203SDimitry Andric                                       MCRegister PhysReg, InstSet &Defs) const {
4095ffd83dbSDimitry Andric   SmallPtrSet<MachineBasicBlock*, 2> VisitedBBs;
4105ffd83dbSDimitry Andric   getLiveOuts(MBB, PhysReg, Defs, VisitedBBs);
4115ffd83dbSDimitry Andric }
4125ffd83dbSDimitry Andric 
getLiveOuts(MachineBasicBlock * MBB,MCRegister PhysReg,InstSet & Defs,BlockSet & VisitedBBs) const413af732203SDimitry Andric void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB,
414af732203SDimitry Andric                                       MCRegister PhysReg, InstSet &Defs,
415af732203SDimitry Andric                                       BlockSet &VisitedBBs) const {
4165ffd83dbSDimitry Andric   if (VisitedBBs.count(MBB))
4175ffd83dbSDimitry Andric     return;
4185ffd83dbSDimitry Andric 
4195ffd83dbSDimitry Andric   VisitedBBs.insert(MBB);
4205ffd83dbSDimitry Andric   LivePhysRegs LiveRegs(*TRI);
4215ffd83dbSDimitry Andric   LiveRegs.addLiveOuts(*MBB);
4225ffd83dbSDimitry Andric   if (!LiveRegs.contains(PhysReg))
4235ffd83dbSDimitry Andric     return;
4245ffd83dbSDimitry Andric 
4255ffd83dbSDimitry Andric   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
4265ffd83dbSDimitry Andric     Defs.insert(Def);
4275ffd83dbSDimitry Andric   else
4285ffd83dbSDimitry Andric     for (auto *Pred : MBB->predecessors())
4295ffd83dbSDimitry Andric       getLiveOuts(Pred, PhysReg, Defs, VisitedBBs);
4305ffd83dbSDimitry Andric }
4315ffd83dbSDimitry Andric 
432af732203SDimitry Andric MachineInstr *
getUniqueReachingMIDef(MachineInstr * MI,MCRegister PhysReg) const433af732203SDimitry Andric ReachingDefAnalysis::getUniqueReachingMIDef(MachineInstr *MI,
434af732203SDimitry Andric                                             MCRegister PhysReg) const {
4355ffd83dbSDimitry Andric   // If there's a local def before MI, return it.
4365ffd83dbSDimitry Andric   MachineInstr *LocalDef = getReachingLocalMIDef(MI, PhysReg);
4375ffd83dbSDimitry Andric   if (LocalDef && InstIds.lookup(LocalDef) < InstIds.lookup(MI))
4385ffd83dbSDimitry Andric     return LocalDef;
4395ffd83dbSDimitry Andric 
4405ffd83dbSDimitry Andric   SmallPtrSet<MachineInstr*, 2> Incoming;
441af732203SDimitry Andric   MachineBasicBlock *Parent = MI->getParent();
442af732203SDimitry Andric   for (auto *Pred : Parent->predecessors())
443af732203SDimitry Andric     getLiveOuts(Pred, PhysReg, Incoming);
4445ffd83dbSDimitry Andric 
445af732203SDimitry Andric   // Check that we have a single incoming value and that it does not
446af732203SDimitry Andric   // come from the same block as MI - since it would mean that the def
447af732203SDimitry Andric   // is executed after MI.
448af732203SDimitry Andric   if (Incoming.size() == 1 && (*Incoming.begin())->getParent() != Parent)
4495ffd83dbSDimitry Andric     return *Incoming.begin();
450af732203SDimitry Andric   return nullptr;
4515ffd83dbSDimitry Andric }
4525ffd83dbSDimitry Andric 
getMIOperand(MachineInstr * MI,unsigned Idx) const4535ffd83dbSDimitry Andric MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
4545ffd83dbSDimitry Andric                                                 unsigned Idx) const {
4555ffd83dbSDimitry Andric   assert(MI->getOperand(Idx).isReg() && "Expected register operand");
4565ffd83dbSDimitry Andric   return getUniqueReachingMIDef(MI, MI->getOperand(Idx).getReg());
4575ffd83dbSDimitry Andric }
4585ffd83dbSDimitry Andric 
getMIOperand(MachineInstr * MI,MachineOperand & MO) const4595ffd83dbSDimitry Andric MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
4605ffd83dbSDimitry Andric                                                 MachineOperand &MO) const {
4615ffd83dbSDimitry Andric   assert(MO.isReg() && "Expected register operand");
4625ffd83dbSDimitry Andric   return getUniqueReachingMIDef(MI, MO.getReg());
4635ffd83dbSDimitry Andric }
4645ffd83dbSDimitry Andric 
isRegUsedAfter(MachineInstr * MI,MCRegister PhysReg) const465af732203SDimitry Andric bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI,
466af732203SDimitry Andric                                          MCRegister PhysReg) const {
467480093f4SDimitry Andric   MachineBasicBlock *MBB = MI->getParent();
468480093f4SDimitry Andric   LivePhysRegs LiveRegs(*TRI);
469480093f4SDimitry Andric   LiveRegs.addLiveOuts(*MBB);
470480093f4SDimitry Andric 
471480093f4SDimitry Andric   // Yes if the register is live out of the basic block.
472480093f4SDimitry Andric   if (LiveRegs.contains(PhysReg))
473480093f4SDimitry Andric     return true;
474480093f4SDimitry Andric 
475480093f4SDimitry Andric   // Walk backwards through the block to see if the register is live at some
476480093f4SDimitry Andric   // point.
477af732203SDimitry Andric   for (MachineInstr &Last :
478af732203SDimitry Andric        instructionsWithoutDebug(MBB->instr_rbegin(), MBB->instr_rend())) {
479af732203SDimitry Andric     LiveRegs.stepBackward(Last);
480480093f4SDimitry Andric     if (LiveRegs.contains(PhysReg))
481af732203SDimitry Andric       return InstIds.lookup(&Last) > InstIds.lookup(MI);
482480093f4SDimitry Andric   }
483480093f4SDimitry Andric   return false;
484480093f4SDimitry Andric }
485480093f4SDimitry Andric 
isRegDefinedAfter(MachineInstr * MI,MCRegister PhysReg) const4865ffd83dbSDimitry Andric bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI,
487af732203SDimitry Andric                                             MCRegister PhysReg) const {
4885ffd83dbSDimitry Andric   MachineBasicBlock *MBB = MI->getParent();
489af732203SDimitry Andric   auto Last = MBB->getLastNonDebugInstr();
490af732203SDimitry Andric   if (Last != MBB->end() &&
491af732203SDimitry Andric       getReachingDef(MI, PhysReg) != getReachingDef(&*Last, PhysReg))
4925ffd83dbSDimitry Andric     return true;
4935ffd83dbSDimitry Andric 
4945ffd83dbSDimitry Andric   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
4955ffd83dbSDimitry Andric     return Def == getReachingLocalMIDef(MI, PhysReg);
4965ffd83dbSDimitry Andric 
4975ffd83dbSDimitry Andric   return false;
4985ffd83dbSDimitry Andric }
4995ffd83dbSDimitry Andric 
isReachingDefLiveOut(MachineInstr * MI,MCRegister PhysReg) const500af732203SDimitry Andric bool ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI,
501af732203SDimitry Andric                                                MCRegister PhysReg) const {
502480093f4SDimitry Andric   MachineBasicBlock *MBB = MI->getParent();
503480093f4SDimitry Andric   LivePhysRegs LiveRegs(*TRI);
504480093f4SDimitry Andric   LiveRegs.addLiveOuts(*MBB);
505480093f4SDimitry Andric   if (!LiveRegs.contains(PhysReg))
506480093f4SDimitry Andric     return false;
507480093f4SDimitry Andric 
508af732203SDimitry Andric   auto Last = MBB->getLastNonDebugInstr();
509480093f4SDimitry Andric   int Def = getReachingDef(MI, PhysReg);
510af732203SDimitry Andric   if (Last != MBB->end() && getReachingDef(&*Last, PhysReg) != Def)
511480093f4SDimitry Andric     return false;
512480093f4SDimitry Andric 
513480093f4SDimitry Andric   // Finally check that the last instruction doesn't redefine the register.
514480093f4SDimitry Andric   for (auto &MO : Last->operands())
5155ffd83dbSDimitry Andric     if (isValidRegDefOf(MO, PhysReg))
516480093f4SDimitry Andric       return false;
517480093f4SDimitry Andric 
518480093f4SDimitry Andric   return true;
519480093f4SDimitry Andric }
520480093f4SDimitry Andric 
521af732203SDimitry Andric MachineInstr *
getLocalLiveOutMIDef(MachineBasicBlock * MBB,MCRegister PhysReg) const522af732203SDimitry Andric ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB,
523af732203SDimitry Andric                                           MCRegister PhysReg) const {
524480093f4SDimitry Andric   LivePhysRegs LiveRegs(*TRI);
525480093f4SDimitry Andric   LiveRegs.addLiveOuts(*MBB);
526480093f4SDimitry Andric   if (!LiveRegs.contains(PhysReg))
527480093f4SDimitry Andric     return nullptr;
528480093f4SDimitry Andric 
529af732203SDimitry Andric   auto Last = MBB->getLastNonDebugInstr();
530af732203SDimitry Andric   if (Last == MBB->end())
531af732203SDimitry Andric     return nullptr;
532af732203SDimitry Andric 
533af732203SDimitry Andric   int Def = getReachingDef(&*Last, PhysReg);
534480093f4SDimitry Andric   for (auto &MO : Last->operands())
5355ffd83dbSDimitry Andric     if (isValidRegDefOf(MO, PhysReg))
536af732203SDimitry Andric       return &*Last;
537480093f4SDimitry Andric 
538480093f4SDimitry Andric   return Def < 0 ? nullptr : getInstFromId(MBB, Def);
539480093f4SDimitry Andric }
540480093f4SDimitry Andric 
mayHaveSideEffects(MachineInstr & MI)5415ffd83dbSDimitry Andric static bool mayHaveSideEffects(MachineInstr &MI) {
5425ffd83dbSDimitry Andric   return MI.mayLoadOrStore() || MI.mayRaiseFPException() ||
5435ffd83dbSDimitry Andric          MI.hasUnmodeledSideEffects() || MI.isTerminator() ||
5445ffd83dbSDimitry Andric          MI.isCall() || MI.isBarrier() || MI.isBranch() || MI.isReturn();
5455ffd83dbSDimitry Andric }
546480093f4SDimitry Andric 
5475ffd83dbSDimitry Andric // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must
5485ffd83dbSDimitry Andric // not define a register that is used by any instructions, after and including,
5495ffd83dbSDimitry Andric // 'To'. These instructions also must not redefine any of Froms operands.
5505ffd83dbSDimitry Andric template<typename Iterator>
isSafeToMove(MachineInstr * From,MachineInstr * To) const5515ffd83dbSDimitry Andric bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From,
5525ffd83dbSDimitry Andric                                        MachineInstr *To) const {
553af732203SDimitry Andric   if (From->getParent() != To->getParent() || From == To)
5545ffd83dbSDimitry Andric     return false;
5555ffd83dbSDimitry Andric 
5565ffd83dbSDimitry Andric   SmallSet<int, 2> Defs;
5575ffd83dbSDimitry Andric   // First check that From would compute the same value if moved.
5585ffd83dbSDimitry Andric   for (auto &MO : From->operands()) {
5595ffd83dbSDimitry Andric     if (!isValidReg(MO))
5605ffd83dbSDimitry Andric       continue;
5615ffd83dbSDimitry Andric     if (MO.isDef())
5625ffd83dbSDimitry Andric       Defs.insert(MO.getReg());
5635ffd83dbSDimitry Andric     else if (!hasSameReachingDef(From, To, MO.getReg()))
5645ffd83dbSDimitry Andric       return false;
5655ffd83dbSDimitry Andric   }
5665ffd83dbSDimitry Andric 
5675ffd83dbSDimitry Andric   // Now walk checking that the rest of the instructions will compute the same
5685ffd83dbSDimitry Andric   // value and that we're not overwriting anything. Don't move the instruction
5695ffd83dbSDimitry Andric   // past any memory, control-flow or other ambiguous instructions.
5705ffd83dbSDimitry Andric   for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) {
5715ffd83dbSDimitry Andric     if (mayHaveSideEffects(*I))
5725ffd83dbSDimitry Andric       return false;
573480093f4SDimitry Andric     for (auto &MO : I->operands())
5745ffd83dbSDimitry Andric       if (MO.isReg() && MO.getReg() && Defs.count(MO.getReg()))
5755ffd83dbSDimitry Andric         return false;
5765ffd83dbSDimitry Andric   }
5775ffd83dbSDimitry Andric   return true;
578480093f4SDimitry Andric }
579480093f4SDimitry Andric 
isSafeToMoveForwards(MachineInstr * From,MachineInstr * To) const5805ffd83dbSDimitry Andric bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From,
5815ffd83dbSDimitry Andric                                                MachineInstr *To) const {
582af732203SDimitry Andric   using Iterator = MachineBasicBlock::iterator;
583af732203SDimitry Andric   // Walk forwards until we find the instruction.
584af732203SDimitry Andric   for (auto I = Iterator(From), E = From->getParent()->end(); I != E; ++I)
585af732203SDimitry Andric     if (&*I == To)
586af732203SDimitry Andric       return isSafeToMove<Iterator>(From, To);
587af732203SDimitry Andric   return false;
588480093f4SDimitry Andric }
5895ffd83dbSDimitry Andric 
isSafeToMoveBackwards(MachineInstr * From,MachineInstr * To) const5905ffd83dbSDimitry Andric bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From,
5915ffd83dbSDimitry Andric                                                 MachineInstr *To) const {
592af732203SDimitry Andric   using Iterator = MachineBasicBlock::reverse_iterator;
593af732203SDimitry Andric   // Walk backwards until we find the instruction.
594af732203SDimitry Andric   for (auto I = Iterator(From), E = From->getParent()->rend(); I != E; ++I)
595af732203SDimitry Andric     if (&*I == To)
596af732203SDimitry Andric       return isSafeToMove<Iterator>(From, To);
597af732203SDimitry Andric   return false;
5985ffd83dbSDimitry Andric }
5995ffd83dbSDimitry Andric 
isSafeToRemove(MachineInstr * MI,InstSet & ToRemove) const6005ffd83dbSDimitry Andric bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI,
6015ffd83dbSDimitry Andric                                          InstSet &ToRemove) const {
6025ffd83dbSDimitry Andric   SmallPtrSet<MachineInstr*, 1> Ignore;
6035ffd83dbSDimitry Andric   SmallPtrSet<MachineInstr*, 2> Visited;
6045ffd83dbSDimitry Andric   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
6055ffd83dbSDimitry Andric }
6065ffd83dbSDimitry Andric 
6075ffd83dbSDimitry Andric bool
isSafeToRemove(MachineInstr * MI,InstSet & ToRemove,InstSet & Ignore) const6085ffd83dbSDimitry Andric ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove,
6095ffd83dbSDimitry Andric                                     InstSet &Ignore) const {
6105ffd83dbSDimitry Andric   SmallPtrSet<MachineInstr*, 2> Visited;
6115ffd83dbSDimitry Andric   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
6125ffd83dbSDimitry Andric }
6135ffd83dbSDimitry Andric 
6145ffd83dbSDimitry Andric bool
isSafeToRemove(MachineInstr * MI,InstSet & Visited,InstSet & ToRemove,InstSet & Ignore) const6155ffd83dbSDimitry Andric ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited,
6165ffd83dbSDimitry Andric                                     InstSet &ToRemove, InstSet &Ignore) const {
6175ffd83dbSDimitry Andric   if (Visited.count(MI) || Ignore.count(MI))
6185ffd83dbSDimitry Andric     return true;
6195ffd83dbSDimitry Andric   else if (mayHaveSideEffects(*MI)) {
6205ffd83dbSDimitry Andric     // Unless told to ignore the instruction, don't remove anything which has
6215ffd83dbSDimitry Andric     // side effects.
6225ffd83dbSDimitry Andric     return false;
6235ffd83dbSDimitry Andric   }
6245ffd83dbSDimitry Andric 
6255ffd83dbSDimitry Andric   Visited.insert(MI);
6265ffd83dbSDimitry Andric   for (auto &MO : MI->operands()) {
6275ffd83dbSDimitry Andric     if (!isValidRegDef(MO))
6285ffd83dbSDimitry Andric       continue;
6295ffd83dbSDimitry Andric 
6305ffd83dbSDimitry Andric     SmallPtrSet<MachineInstr*, 4> Uses;
6315ffd83dbSDimitry Andric     getGlobalUses(MI, MO.getReg(), Uses);
6325ffd83dbSDimitry Andric 
6335ffd83dbSDimitry Andric     for (auto I : Uses) {
6345ffd83dbSDimitry Andric       if (Ignore.count(I) || ToRemove.count(I))
6355ffd83dbSDimitry Andric         continue;
6365ffd83dbSDimitry Andric       if (!isSafeToRemove(I, Visited, ToRemove, Ignore))
6375ffd83dbSDimitry Andric         return false;
6385ffd83dbSDimitry Andric     }
6395ffd83dbSDimitry Andric   }
6405ffd83dbSDimitry Andric   ToRemove.insert(MI);
6415ffd83dbSDimitry Andric   return true;
6425ffd83dbSDimitry Andric }
6435ffd83dbSDimitry Andric 
collectKilledOperands(MachineInstr * MI,InstSet & Dead) const6445ffd83dbSDimitry Andric void ReachingDefAnalysis::collectKilledOperands(MachineInstr *MI,
6455ffd83dbSDimitry Andric                                                 InstSet &Dead) const {
6465ffd83dbSDimitry Andric   Dead.insert(MI);
647af732203SDimitry Andric   auto IsDead = [this, &Dead](MachineInstr *Def, MCRegister PhysReg) {
648af732203SDimitry Andric     if (mayHaveSideEffects(*Def))
649af732203SDimitry Andric       return false;
650af732203SDimitry Andric 
6515ffd83dbSDimitry Andric     unsigned LiveDefs = 0;
6525ffd83dbSDimitry Andric     for (auto &MO : Def->operands()) {
6535ffd83dbSDimitry Andric       if (!isValidRegDef(MO))
6545ffd83dbSDimitry Andric         continue;
6555ffd83dbSDimitry Andric       if (!MO.isDead())
6565ffd83dbSDimitry Andric         ++LiveDefs;
6575ffd83dbSDimitry Andric     }
6585ffd83dbSDimitry Andric 
6595ffd83dbSDimitry Andric     if (LiveDefs > 1)
6605ffd83dbSDimitry Andric       return false;
6615ffd83dbSDimitry Andric 
6625ffd83dbSDimitry Andric     SmallPtrSet<MachineInstr*, 4> Uses;
6635ffd83dbSDimitry Andric     getGlobalUses(Def, PhysReg, Uses);
664*5f7ddb14SDimitry Andric     return llvm::set_is_subset(Uses, Dead);
6655ffd83dbSDimitry Andric   };
6665ffd83dbSDimitry Andric 
6675ffd83dbSDimitry Andric   for (auto &MO : MI->operands()) {
6685ffd83dbSDimitry Andric     if (!isValidRegUse(MO))
6695ffd83dbSDimitry Andric       continue;
6705ffd83dbSDimitry Andric     if (MachineInstr *Def = getMIOperand(MI, MO))
6715ffd83dbSDimitry Andric       if (IsDead(Def, MO.getReg()))
6725ffd83dbSDimitry Andric         collectKilledOperands(Def, Dead);
6735ffd83dbSDimitry Andric   }
6745ffd83dbSDimitry Andric }
6755ffd83dbSDimitry Andric 
isSafeToDefRegAt(MachineInstr * MI,MCRegister PhysReg) const6765ffd83dbSDimitry Andric bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI,
677af732203SDimitry Andric                                            MCRegister PhysReg) const {
6785ffd83dbSDimitry Andric   SmallPtrSet<MachineInstr*, 1> Ignore;
6795ffd83dbSDimitry Andric   return isSafeToDefRegAt(MI, PhysReg, Ignore);
6805ffd83dbSDimitry Andric }
6815ffd83dbSDimitry Andric 
isSafeToDefRegAt(MachineInstr * MI,MCRegister PhysReg,InstSet & Ignore) const682af732203SDimitry Andric bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, MCRegister PhysReg,
6835ffd83dbSDimitry Andric                                            InstSet &Ignore) const {
6845ffd83dbSDimitry Andric   // Check for any uses of the register after MI.
6855ffd83dbSDimitry Andric   if (isRegUsedAfter(MI, PhysReg)) {
6865ffd83dbSDimitry Andric     if (auto *Def = getReachingLocalMIDef(MI, PhysReg)) {
6875ffd83dbSDimitry Andric       SmallPtrSet<MachineInstr*, 2> Uses;
688af732203SDimitry Andric       getGlobalUses(Def, PhysReg, Uses);
689*5f7ddb14SDimitry Andric       if (!llvm::set_is_subset(Uses, Ignore))
6905ffd83dbSDimitry Andric         return false;
6915ffd83dbSDimitry Andric     } else
6925ffd83dbSDimitry Andric       return false;
6935ffd83dbSDimitry Andric   }
6945ffd83dbSDimitry Andric 
6955ffd83dbSDimitry Andric   MachineBasicBlock *MBB = MI->getParent();
6965ffd83dbSDimitry Andric   // Check for any defs after MI.
6975ffd83dbSDimitry Andric   if (isRegDefinedAfter(MI, PhysReg)) {
6985ffd83dbSDimitry Andric     auto I = MachineBasicBlock::iterator(MI);
6995ffd83dbSDimitry Andric     for (auto E = MBB->end(); I != E; ++I) {
7005ffd83dbSDimitry Andric       if (Ignore.count(&*I))
7015ffd83dbSDimitry Andric         continue;
7025ffd83dbSDimitry Andric       for (auto &MO : I->operands())
7035ffd83dbSDimitry Andric         if (isValidRegDefOf(MO, PhysReg))
7045ffd83dbSDimitry Andric           return false;
7055ffd83dbSDimitry Andric     }
7065ffd83dbSDimitry Andric   }
7075ffd83dbSDimitry Andric   return true;
708480093f4SDimitry Andric }
709