11c3bbb01SEd Maste //===-- RegisterContextPOSIX_arm.cpp --------------------------*- C++ -*-===//
21c3bbb01SEd Maste //
31c3bbb01SEd Maste // The LLVM Compiler Infrastructure
41c3bbb01SEd Maste //
51c3bbb01SEd Maste // This file is distributed under the University of Illinois Open Source
61c3bbb01SEd Maste // License. See LICENSE.TXT for details.
71c3bbb01SEd Maste //
81c3bbb01SEd Maste //===----------------------------------------------------------------------===//
91c3bbb01SEd Maste
101c3bbb01SEd Maste #include <cstring>
111c3bbb01SEd Maste #include <errno.h>
121c3bbb01SEd Maste #include <stdint.h>
131c3bbb01SEd Maste
144ba319b5SDimitry Andric #include "lldb/Target/Process.h"
151c3bbb01SEd Maste #include "lldb/Target/Target.h"
161c3bbb01SEd Maste #include "lldb/Target/Thread.h"
17f678e45dSDimitry Andric #include "lldb/Utility/DataBufferHeap.h"
18f678e45dSDimitry Andric #include "lldb/Utility/DataExtractor.h"
19f678e45dSDimitry Andric #include "lldb/Utility/Endian.h"
20*b5893f02SDimitry Andric #include "lldb/Utility/RegisterValue.h"
21*b5893f02SDimitry Andric #include "lldb/Utility/Scalar.h"
221c3bbb01SEd Maste #include "llvm/Support/Compiler.h"
231c3bbb01SEd Maste
24435933ddSDimitry Andric #include "RegisterContextPOSIX_arm.h"
251c3bbb01SEd Maste
261c3bbb01SEd Maste using namespace lldb;
271c3bbb01SEd Maste using namespace lldb_private;
281c3bbb01SEd Maste
291c3bbb01SEd Maste // arm general purpose registers.
30435933ddSDimitry Andric const uint32_t g_gpr_regnums_arm[] = {
31435933ddSDimitry Andric gpr_r0_arm, gpr_r1_arm, gpr_r2_arm, gpr_r3_arm, gpr_r4_arm,
32435933ddSDimitry Andric gpr_r5_arm, gpr_r6_arm, gpr_r7_arm, gpr_r8_arm, gpr_r9_arm,
33435933ddSDimitry Andric gpr_r10_arm, gpr_r11_arm, gpr_r12_arm, gpr_sp_arm, gpr_lr_arm,
34435933ddSDimitry Andric gpr_pc_arm, gpr_cpsr_arm,
351c3bbb01SEd Maste LLDB_INVALID_REGNUM // register sets need to end with this flag
361c3bbb01SEd Maste
371c3bbb01SEd Maste };
38435933ddSDimitry Andric static_assert(((sizeof g_gpr_regnums_arm / sizeof g_gpr_regnums_arm[0]) - 1) ==
39435933ddSDimitry Andric k_num_gpr_registers_arm,
401c3bbb01SEd Maste "g_gpr_regnums_arm has wrong number of register infos");
411c3bbb01SEd Maste
421c3bbb01SEd Maste // arm floating point registers.
43435933ddSDimitry Andric static const uint32_t g_fpu_regnums_arm[] = {
44435933ddSDimitry Andric fpu_s0_arm, fpu_s1_arm, fpu_s2_arm, fpu_s3_arm, fpu_s4_arm,
45435933ddSDimitry Andric fpu_s5_arm, fpu_s6_arm, fpu_s7_arm, fpu_s8_arm, fpu_s9_arm,
46435933ddSDimitry Andric fpu_s10_arm, fpu_s11_arm, fpu_s12_arm, fpu_s13_arm, fpu_s14_arm,
47435933ddSDimitry Andric fpu_s15_arm, fpu_s16_arm, fpu_s17_arm, fpu_s18_arm, fpu_s19_arm,
48435933ddSDimitry Andric fpu_s20_arm, fpu_s21_arm, fpu_s22_arm, fpu_s23_arm, fpu_s24_arm,
49435933ddSDimitry Andric fpu_s25_arm, fpu_s26_arm, fpu_s27_arm, fpu_s28_arm, fpu_s29_arm,
50435933ddSDimitry Andric fpu_s30_arm, fpu_s31_arm, fpu_fpscr_arm, fpu_d0_arm, fpu_d1_arm,
51435933ddSDimitry Andric fpu_d2_arm, fpu_d3_arm, fpu_d4_arm, fpu_d5_arm, fpu_d6_arm,
52435933ddSDimitry Andric fpu_d7_arm, fpu_d8_arm, fpu_d9_arm, fpu_d10_arm, fpu_d11_arm,
53435933ddSDimitry Andric fpu_d12_arm, fpu_d13_arm, fpu_d14_arm, fpu_d15_arm, fpu_d16_arm,
54435933ddSDimitry Andric fpu_d17_arm, fpu_d18_arm, fpu_d19_arm, fpu_d20_arm, fpu_d21_arm,
55435933ddSDimitry Andric fpu_d22_arm, fpu_d23_arm, fpu_d24_arm, fpu_d25_arm, fpu_d26_arm,
56435933ddSDimitry Andric fpu_d27_arm, fpu_d28_arm, fpu_d29_arm, fpu_d30_arm, fpu_d31_arm,
57435933ddSDimitry Andric fpu_q0_arm, fpu_q1_arm, fpu_q2_arm, fpu_q3_arm, fpu_q4_arm,
58435933ddSDimitry Andric fpu_q5_arm, fpu_q6_arm, fpu_q7_arm, fpu_q8_arm, fpu_q9_arm,
59435933ddSDimitry Andric fpu_q10_arm, fpu_q11_arm, fpu_q12_arm, fpu_q13_arm, fpu_q14_arm,
609f2f44ceSEd Maste fpu_q15_arm,
611c3bbb01SEd Maste LLDB_INVALID_REGNUM // register sets need to end with this flag
621c3bbb01SEd Maste
631c3bbb01SEd Maste };
64435933ddSDimitry Andric static_assert(((sizeof g_fpu_regnums_arm / sizeof g_fpu_regnums_arm[0]) - 1) ==
65435933ddSDimitry Andric k_num_fpr_registers_arm,
661c3bbb01SEd Maste "g_fpu_regnums_arm has wrong number of register infos");
671c3bbb01SEd Maste
681c3bbb01SEd Maste // Number of register sets provided by this context.
69435933ddSDimitry Andric enum { k_num_register_sets = 2 };
701c3bbb01SEd Maste
711c3bbb01SEd Maste // Register sets for arm.
72435933ddSDimitry Andric static const lldb_private::RegisterSet g_reg_sets_arm[k_num_register_sets] = {
73435933ddSDimitry Andric {"General Purpose Registers", "gpr", k_num_gpr_registers_arm,
74435933ddSDimitry Andric g_gpr_regnums_arm},
75435933ddSDimitry Andric {"Floating Point Registers", "fpu", k_num_fpr_registers_arm,
76435933ddSDimitry Andric g_fpu_regnums_arm}};
771c3bbb01SEd Maste
IsGPR(unsigned reg)78435933ddSDimitry Andric bool RegisterContextPOSIX_arm::IsGPR(unsigned reg) {
791c3bbb01SEd Maste return reg <= m_reg_info.last_gpr; // GPR's come first.
801c3bbb01SEd Maste }
811c3bbb01SEd Maste
IsFPR(unsigned reg)82435933ddSDimitry Andric bool RegisterContextPOSIX_arm::IsFPR(unsigned reg) {
831c3bbb01SEd Maste return (m_reg_info.first_fpr <= reg && reg <= m_reg_info.last_fpr);
841c3bbb01SEd Maste }
851c3bbb01SEd Maste
RegisterContextPOSIX_arm(lldb_private::Thread & thread,uint32_t concrete_frame_idx,lldb_private::RegisterInfoInterface * register_info)86435933ddSDimitry Andric RegisterContextPOSIX_arm::RegisterContextPOSIX_arm(
87435933ddSDimitry Andric lldb_private::Thread &thread, uint32_t concrete_frame_idx,
881c3bbb01SEd Maste lldb_private::RegisterInfoInterface *register_info)
89435933ddSDimitry Andric : lldb_private::RegisterContext(thread, concrete_frame_idx) {
901c3bbb01SEd Maste m_register_info_ap.reset(register_info);
911c3bbb01SEd Maste
92435933ddSDimitry Andric switch (register_info->m_target_arch.GetMachine()) {
931c3bbb01SEd Maste case llvm::Triple::arm:
941c3bbb01SEd Maste m_reg_info.num_registers = k_num_registers_arm;
951c3bbb01SEd Maste m_reg_info.num_gpr_registers = k_num_gpr_registers_arm;
961c3bbb01SEd Maste m_reg_info.num_fpr_registers = k_num_fpr_registers_arm;
971c3bbb01SEd Maste m_reg_info.last_gpr = k_last_gpr_arm;
981c3bbb01SEd Maste m_reg_info.first_fpr = k_first_fpr_arm;
991c3bbb01SEd Maste m_reg_info.last_fpr = k_last_fpr_arm;
1001c3bbb01SEd Maste m_reg_info.first_fpr_v = fpu_s0_arm;
1011c3bbb01SEd Maste m_reg_info.last_fpr_v = fpu_s31_arm;
1021c3bbb01SEd Maste m_reg_info.gpr_flags = gpr_cpsr_arm;
1031c3bbb01SEd Maste break;
1041c3bbb01SEd Maste default:
1051c3bbb01SEd Maste assert(false && "Unhandled target architecture.");
1061c3bbb01SEd Maste break;
1071c3bbb01SEd Maste }
1081c3bbb01SEd Maste
1091c3bbb01SEd Maste ::memset(&m_fpr, 0, sizeof m_fpr);
1101c3bbb01SEd Maste }
1111c3bbb01SEd Maste
~RegisterContextPOSIX_arm()112435933ddSDimitry Andric RegisterContextPOSIX_arm::~RegisterContextPOSIX_arm() {}
1131c3bbb01SEd Maste
Invalidate()114435933ddSDimitry Andric void RegisterContextPOSIX_arm::Invalidate() {}
1151c3bbb01SEd Maste
InvalidateAllRegisters()116435933ddSDimitry Andric void RegisterContextPOSIX_arm::InvalidateAllRegisters() {}
1171c3bbb01SEd Maste
GetRegisterOffset(unsigned reg)118435933ddSDimitry Andric unsigned RegisterContextPOSIX_arm::GetRegisterOffset(unsigned reg) {
1191c3bbb01SEd Maste assert(reg < m_reg_info.num_registers && "Invalid register number.");
1201c3bbb01SEd Maste return GetRegisterInfo()[reg].byte_offset;
1211c3bbb01SEd Maste }
1221c3bbb01SEd Maste
GetRegisterSize(unsigned reg)123435933ddSDimitry Andric unsigned RegisterContextPOSIX_arm::GetRegisterSize(unsigned reg) {
1241c3bbb01SEd Maste assert(reg < m_reg_info.num_registers && "Invalid register number.");
1251c3bbb01SEd Maste return GetRegisterInfo()[reg].byte_size;
1261c3bbb01SEd Maste }
1271c3bbb01SEd Maste
GetRegisterCount()128435933ddSDimitry Andric size_t RegisterContextPOSIX_arm::GetRegisterCount() {
129435933ddSDimitry Andric size_t num_registers =
130435933ddSDimitry Andric m_reg_info.num_gpr_registers + m_reg_info.num_fpr_registers;
1311c3bbb01SEd Maste return num_registers;
1321c3bbb01SEd Maste }
1331c3bbb01SEd Maste
GetGPRSize()134435933ddSDimitry Andric size_t RegisterContextPOSIX_arm::GetGPRSize() {
1351c3bbb01SEd Maste return m_register_info_ap->GetGPRSize();
1361c3bbb01SEd Maste }
1371c3bbb01SEd Maste
GetRegisterInfo()138435933ddSDimitry Andric const lldb_private::RegisterInfo *RegisterContextPOSIX_arm::GetRegisterInfo() {
139435933ddSDimitry Andric // Commonly, this method is overridden and g_register_infos is copied and
1404ba319b5SDimitry Andric // specialized. So, use GetRegisterInfo() rather than g_register_infos in
1414ba319b5SDimitry Andric // this scope.
1421c3bbb01SEd Maste return m_register_info_ap->GetRegisterInfo();
1431c3bbb01SEd Maste }
1441c3bbb01SEd Maste
1451c3bbb01SEd Maste const lldb_private::RegisterInfo *
GetRegisterInfoAtIndex(size_t reg)146435933ddSDimitry Andric RegisterContextPOSIX_arm::GetRegisterInfoAtIndex(size_t reg) {
1471c3bbb01SEd Maste if (reg < m_reg_info.num_registers)
1481c3bbb01SEd Maste return &GetRegisterInfo()[reg];
1491c3bbb01SEd Maste else
1501c3bbb01SEd Maste return NULL;
1511c3bbb01SEd Maste }
1521c3bbb01SEd Maste
GetRegisterSetCount()153435933ddSDimitry Andric size_t RegisterContextPOSIX_arm::GetRegisterSetCount() {
1541c3bbb01SEd Maste size_t sets = 0;
155435933ddSDimitry Andric for (size_t set = 0; set < k_num_register_sets; ++set) {
1561c3bbb01SEd Maste if (IsRegisterSetAvailable(set))
1571c3bbb01SEd Maste ++sets;
1581c3bbb01SEd Maste }
1591c3bbb01SEd Maste
1601c3bbb01SEd Maste return sets;
1611c3bbb01SEd Maste }
1621c3bbb01SEd Maste
1631c3bbb01SEd Maste const lldb_private::RegisterSet *
GetRegisterSet(size_t set)164435933ddSDimitry Andric RegisterContextPOSIX_arm::GetRegisterSet(size_t set) {
165435933ddSDimitry Andric if (IsRegisterSetAvailable(set)) {
166435933ddSDimitry Andric switch (m_register_info_ap->m_target_arch.GetMachine()) {
1671c3bbb01SEd Maste case llvm::Triple::arm:
1681c3bbb01SEd Maste return &g_reg_sets_arm[set];
1691c3bbb01SEd Maste default:
1701c3bbb01SEd Maste assert(false && "Unhandled target architecture.");
1711c3bbb01SEd Maste return NULL;
1721c3bbb01SEd Maste }
1731c3bbb01SEd Maste }
1741c3bbb01SEd Maste return NULL;
1751c3bbb01SEd Maste }
1761c3bbb01SEd Maste
GetRegisterName(unsigned reg)177435933ddSDimitry Andric const char *RegisterContextPOSIX_arm::GetRegisterName(unsigned reg) {
1781c3bbb01SEd Maste assert(reg < m_reg_info.num_registers && "Invalid register offset.");
1791c3bbb01SEd Maste return GetRegisterInfo()[reg].name;
1801c3bbb01SEd Maste }
1811c3bbb01SEd Maste
GetByteOrder()182435933ddSDimitry Andric lldb::ByteOrder RegisterContextPOSIX_arm::GetByteOrder() {
183435933ddSDimitry Andric // Get the target process whose privileged thread was used for the register
184435933ddSDimitry Andric // read.
1851c3bbb01SEd Maste lldb::ByteOrder byte_order = lldb::eByteOrderInvalid;
1861c3bbb01SEd Maste lldb_private::Process *process = CalculateProcess().get();
1871c3bbb01SEd Maste
1881c3bbb01SEd Maste if (process)
1891c3bbb01SEd Maste byte_order = process->GetByteOrder();
1901c3bbb01SEd Maste return byte_order;
1911c3bbb01SEd Maste }
1921c3bbb01SEd Maste
IsRegisterSetAvailable(size_t set_index)193435933ddSDimitry Andric bool RegisterContextPOSIX_arm::IsRegisterSetAvailable(size_t set_index) {
1941c3bbb01SEd Maste return set_index < k_num_register_sets;
1951c3bbb01SEd Maste }
1961c3bbb01SEd Maste
1974ba319b5SDimitry Andric // Used when parsing DWARF and EH frame information and any other object file
1984ba319b5SDimitry Andric // sections that contain register numbers in them.
ConvertRegisterKindToRegisterNumber(lldb::RegisterKind kind,uint32_t num)199435933ddSDimitry Andric uint32_t RegisterContextPOSIX_arm::ConvertRegisterKindToRegisterNumber(
200435933ddSDimitry Andric lldb::RegisterKind kind, uint32_t num) {
2011c3bbb01SEd Maste const uint32_t num_regs = GetRegisterCount();
2021c3bbb01SEd Maste
2031c3bbb01SEd Maste assert(kind < lldb::kNumRegisterKinds);
204435933ddSDimitry Andric for (uint32_t reg_idx = 0; reg_idx < num_regs; ++reg_idx) {
205435933ddSDimitry Andric const lldb_private::RegisterInfo *reg_info =
206435933ddSDimitry Andric GetRegisterInfoAtIndex(reg_idx);
2071c3bbb01SEd Maste
2081c3bbb01SEd Maste if (reg_info->kinds[kind] == num)
2091c3bbb01SEd Maste return reg_idx;
2101c3bbb01SEd Maste }
2111c3bbb01SEd Maste
2121c3bbb01SEd Maste return LLDB_INVALID_REGNUM;
2131c3bbb01SEd Maste }
214