17a7e6055SDimitry Andric //===- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information --------------===//
23dac3a9bSDimitry Andric //
33dac3a9bSDimitry Andric //                     The LLVM Compiler Infrastructure
43dac3a9bSDimitry Andric //
53dac3a9bSDimitry Andric // This file is distributed under the University of Illinois Open Source
63dac3a9bSDimitry Andric // License. See LICENSE.TXT for details.
73dac3a9bSDimitry Andric //
83dac3a9bSDimitry Andric //===----------------------------------------------------------------------===//
97a7e6055SDimitry Andric 
107a7e6055SDimitry Andric #include "AMDGPUBaseInfo.h"
114ba319b5SDimitry Andric #include "AMDGPUTargetTransformInfo.h"
12db17bf38SDimitry Andric #include "AMDGPU.h"
13d88c1a5aSDimitry Andric #include "SIDefines.h"
147a7e6055SDimitry Andric #include "llvm/ADT/StringRef.h"
157a7e6055SDimitry Andric #include "llvm/ADT/Triple.h"
16db17bf38SDimitry Andric #include "llvm/BinaryFormat/ELF.h"
177a7e6055SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
187a7e6055SDimitry Andric #include "llvm/IR/Attributes.h"
197a7e6055SDimitry Andric #include "llvm/IR/Constants.h"
207d523365SDimitry Andric #include "llvm/IR/Function.h"
217d523365SDimitry Andric #include "llvm/IR/GlobalValue.h"
227a7e6055SDimitry Andric #include "llvm/IR/Instruction.h"
237a7e6055SDimitry Andric #include "llvm/IR/LLVMContext.h"
247a7e6055SDimitry Andric #include "llvm/IR/Module.h"
257d523365SDimitry Andric #include "llvm/MC/MCContext.h"
267a7e6055SDimitry Andric #include "llvm/MC/MCInstrDesc.h"
272cab237bSDimitry Andric #include "llvm/MC/MCInstrInfo.h"
28d88c1a5aSDimitry Andric #include "llvm/MC/MCRegisterInfo.h"
297d523365SDimitry Andric #include "llvm/MC/MCSectionELF.h"
307d523365SDimitry Andric #include "llvm/MC/MCSubtargetInfo.h"
313dac3a9bSDimitry Andric #include "llvm/MC/SubtargetFeature.h"
327a7e6055SDimitry Andric #include "llvm/Support/Casting.h"
337a7e6055SDimitry Andric #include "llvm/Support/ErrorHandling.h"
347a7e6055SDimitry Andric #include "llvm/Support/MathExtras.h"
357a7e6055SDimitry Andric #include <algorithm>
367a7e6055SDimitry Andric #include <cassert>
377a7e6055SDimitry Andric #include <cstdint>
387a7e6055SDimitry Andric #include <cstring>
397a7e6055SDimitry Andric #include <utility>
403dac3a9bSDimitry Andric 
417a7e6055SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
423dac3a9bSDimitry Andric 
43d88c1a5aSDimitry Andric #define GET_INSTRINFO_NAMED_OPS
442cab237bSDimitry Andric #define GET_INSTRMAP_INFO
45d88c1a5aSDimitry Andric #include "AMDGPUGenInstrInfo.inc"
462cab237bSDimitry Andric #undef GET_INSTRMAP_INFO
47d88c1a5aSDimitry Andric #undef GET_INSTRINFO_NAMED_OPS
48d88c1a5aSDimitry Andric 
49d88c1a5aSDimitry Andric namespace {
50d88c1a5aSDimitry Andric 
51d88c1a5aSDimitry Andric /// \returns Bit mask for given bit \p Shift and bit \p Width.
getBitMask(unsigned Shift,unsigned Width)52d88c1a5aSDimitry Andric unsigned getBitMask(unsigned Shift, unsigned Width) {
53d88c1a5aSDimitry Andric   return ((1 << Width) - 1) << Shift;
54d88c1a5aSDimitry Andric }
55d88c1a5aSDimitry Andric 
564ba319b5SDimitry Andric /// Packs \p Src into \p Dst for given bit \p Shift and bit \p Width.
57d88c1a5aSDimitry Andric ///
58d88c1a5aSDimitry Andric /// \returns Packed \p Dst.
packBits(unsigned Src,unsigned Dst,unsigned Shift,unsigned Width)59d88c1a5aSDimitry Andric unsigned packBits(unsigned Src, unsigned Dst, unsigned Shift, unsigned Width) {
60d88c1a5aSDimitry Andric   Dst &= ~(1 << Shift) & ~getBitMask(Shift, Width);
61d88c1a5aSDimitry Andric   Dst |= (Src << Shift) & getBitMask(Shift, Width);
62d88c1a5aSDimitry Andric   return Dst;
63d88c1a5aSDimitry Andric }
64d88c1a5aSDimitry Andric 
654ba319b5SDimitry Andric /// Unpacks bits from \p Src for given bit \p Shift and bit \p Width.
66d88c1a5aSDimitry Andric ///
67d88c1a5aSDimitry Andric /// \returns Unpacked bits.
unpackBits(unsigned Src,unsigned Shift,unsigned Width)68d88c1a5aSDimitry Andric unsigned unpackBits(unsigned Src, unsigned Shift, unsigned Width) {
69d88c1a5aSDimitry Andric   return (Src & getBitMask(Shift, Width)) >> Shift;
70d88c1a5aSDimitry Andric }
71d88c1a5aSDimitry Andric 
727a7e6055SDimitry Andric /// \returns Vmcnt bit shift (lower bits).
getVmcntBitShiftLo()737a7e6055SDimitry Andric unsigned getVmcntBitShiftLo() { return 0; }
74d88c1a5aSDimitry Andric 
757a7e6055SDimitry Andric /// \returns Vmcnt bit width (lower bits).
getVmcntBitWidthLo()767a7e6055SDimitry Andric unsigned getVmcntBitWidthLo() { return 4; }
77d88c1a5aSDimitry Andric 
78d88c1a5aSDimitry Andric /// \returns Expcnt bit shift.
getExpcntBitShift()79d88c1a5aSDimitry Andric unsigned getExpcntBitShift() { return 4; }
80d88c1a5aSDimitry Andric 
81d88c1a5aSDimitry Andric /// \returns Expcnt bit width.
getExpcntBitWidth()82d88c1a5aSDimitry Andric unsigned getExpcntBitWidth() { return 3; }
83d88c1a5aSDimitry Andric 
84d88c1a5aSDimitry Andric /// \returns Lgkmcnt bit shift.
getLgkmcntBitShift()85d88c1a5aSDimitry Andric unsigned getLgkmcntBitShift() { return 8; }
86d88c1a5aSDimitry Andric 
87d88c1a5aSDimitry Andric /// \returns Lgkmcnt bit width.
getLgkmcntBitWidth()88d88c1a5aSDimitry Andric unsigned getLgkmcntBitWidth() { return 4; }
89d88c1a5aSDimitry Andric 
907a7e6055SDimitry Andric /// \returns Vmcnt bit shift (higher bits).
getVmcntBitShiftHi()917a7e6055SDimitry Andric unsigned getVmcntBitShiftHi() { return 14; }
927a7e6055SDimitry Andric 
937a7e6055SDimitry Andric /// \returns Vmcnt bit width (higher bits).
getVmcntBitWidthHi()947a7e6055SDimitry Andric unsigned getVmcntBitWidthHi() { return 2; }
957a7e6055SDimitry Andric 
967a7e6055SDimitry Andric } // end namespace anonymous
97d88c1a5aSDimitry Andric 
983dac3a9bSDimitry Andric namespace llvm {
9951690af2SDimitry Andric 
1003dac3a9bSDimitry Andric namespace AMDGPU {
1013dac3a9bSDimitry Andric 
1024ba319b5SDimitry Andric struct MIMGInfo {
1034ba319b5SDimitry Andric   uint16_t Opcode;
1044ba319b5SDimitry Andric   uint16_t BaseOpcode;
1054ba319b5SDimitry Andric   uint8_t MIMGEncoding;
1064ba319b5SDimitry Andric   uint8_t VDataDwords;
1074ba319b5SDimitry Andric   uint8_t VAddrDwords;
1084ba319b5SDimitry Andric };
1094ba319b5SDimitry Andric 
1104ba319b5SDimitry Andric #define GET_MIMGBaseOpcodesTable_IMPL
1114ba319b5SDimitry Andric #define GET_MIMGDimInfoTable_IMPL
1124ba319b5SDimitry Andric #define GET_MIMGInfoTable_IMPL
1134ba319b5SDimitry Andric #define GET_MIMGLZMappingTable_IMPL
1144ba319b5SDimitry Andric #include "AMDGPUGenSearchableTables.inc"
1154ba319b5SDimitry Andric 
getMIMGOpcode(unsigned BaseOpcode,unsigned MIMGEncoding,unsigned VDataDwords,unsigned VAddrDwords)1164ba319b5SDimitry Andric int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding,
1174ba319b5SDimitry Andric                   unsigned VDataDwords, unsigned VAddrDwords) {
1184ba319b5SDimitry Andric   const MIMGInfo *Info = getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding,
1194ba319b5SDimitry Andric                                              VDataDwords, VAddrDwords);
1204ba319b5SDimitry Andric   return Info ? Info->Opcode : -1;
1212cab237bSDimitry Andric }
1222cab237bSDimitry Andric 
getMaskedMIMGOp(unsigned Opc,unsigned NewChannels)1234ba319b5SDimitry Andric int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels) {
1244ba319b5SDimitry Andric   const MIMGInfo *OrigInfo = getMIMGInfo(Opc);
1254ba319b5SDimitry Andric   const MIMGInfo *NewInfo =
1264ba319b5SDimitry Andric       getMIMGOpcodeHelper(OrigInfo->BaseOpcode, OrigInfo->MIMGEncoding,
1274ba319b5SDimitry Andric                           NewChannels, OrigInfo->VAddrDwords);
1284ba319b5SDimitry Andric   return NewInfo ? NewInfo->Opcode : -1;
1292cab237bSDimitry Andric }
1302cab237bSDimitry Andric 
131*b5893f02SDimitry Andric struct MUBUFInfo {
132*b5893f02SDimitry Andric   uint16_t Opcode;
133*b5893f02SDimitry Andric   uint16_t BaseOpcode;
134*b5893f02SDimitry Andric   uint8_t dwords;
135*b5893f02SDimitry Andric   bool has_vaddr;
136*b5893f02SDimitry Andric   bool has_srsrc;
137*b5893f02SDimitry Andric   bool has_soffset;
138*b5893f02SDimitry Andric };
139*b5893f02SDimitry Andric 
140*b5893f02SDimitry Andric #define GET_MUBUFInfoTable_DECL
141*b5893f02SDimitry Andric #define GET_MUBUFInfoTable_IMPL
142*b5893f02SDimitry Andric #include "AMDGPUGenSearchableTables.inc"
143*b5893f02SDimitry Andric 
getMUBUFBaseOpcode(unsigned Opc)144*b5893f02SDimitry Andric int getMUBUFBaseOpcode(unsigned Opc) {
145*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFInfoFromOpcode(Opc);
146*b5893f02SDimitry Andric   return Info ? Info->BaseOpcode : -1;
147*b5893f02SDimitry Andric }
148*b5893f02SDimitry Andric 
getMUBUFOpcode(unsigned BaseOpc,unsigned Dwords)149*b5893f02SDimitry Andric int getMUBUFOpcode(unsigned BaseOpc, unsigned Dwords) {
150*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFInfoFromBaseOpcodeAndDwords(BaseOpc, Dwords);
151*b5893f02SDimitry Andric   return Info ? Info->Opcode : -1;
152*b5893f02SDimitry Andric }
153*b5893f02SDimitry Andric 
getMUBUFDwords(unsigned Opc)154*b5893f02SDimitry Andric int getMUBUFDwords(unsigned Opc) {
155*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
156*b5893f02SDimitry Andric   return Info ? Info->dwords : 0;
157*b5893f02SDimitry Andric }
158*b5893f02SDimitry Andric 
getMUBUFHasVAddr(unsigned Opc)159*b5893f02SDimitry Andric bool getMUBUFHasVAddr(unsigned Opc) {
160*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
161*b5893f02SDimitry Andric   return Info ? Info->has_vaddr : false;
162*b5893f02SDimitry Andric }
163*b5893f02SDimitry Andric 
getMUBUFHasSrsrc(unsigned Opc)164*b5893f02SDimitry Andric bool getMUBUFHasSrsrc(unsigned Opc) {
165*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
166*b5893f02SDimitry Andric   return Info ? Info->has_srsrc : false;
167*b5893f02SDimitry Andric }
168*b5893f02SDimitry Andric 
getMUBUFHasSoffset(unsigned Opc)169*b5893f02SDimitry Andric bool getMUBUFHasSoffset(unsigned Opc) {
170*b5893f02SDimitry Andric   const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
171*b5893f02SDimitry Andric   return Info ? Info->has_soffset : false;
172*b5893f02SDimitry Andric }
173*b5893f02SDimitry Andric 
1742cab237bSDimitry Andric // Wrapper for Tablegen'd function.  enum Subtarget is not defined in any
1752cab237bSDimitry Andric // header files, so we need to wrap it in a function that takes unsigned
1762cab237bSDimitry Andric // instead.
getMCOpcode(uint16_t Opcode,unsigned Gen)1772cab237bSDimitry Andric int getMCOpcode(uint16_t Opcode, unsigned Gen) {
1782cab237bSDimitry Andric   return getMCOpcodeGen(Opcode, static_cast<Subtarget>(Gen));
1792cab237bSDimitry Andric }
1802cab237bSDimitry Andric 
1817a7e6055SDimitry Andric namespace IsaInfo {
1823dac3a9bSDimitry Andric 
streamIsaVersion(const MCSubtargetInfo * STI,raw_ostream & Stream)1832cab237bSDimitry Andric void streamIsaVersion(const MCSubtargetInfo *STI, raw_ostream &Stream) {
1842cab237bSDimitry Andric   auto TargetTriple = STI->getTargetTriple();
185*b5893f02SDimitry Andric   auto Version = getIsaVersion(STI->getCPU());
1862cab237bSDimitry Andric 
1872cab237bSDimitry Andric   Stream << TargetTriple.getArchName() << '-'
1882cab237bSDimitry Andric          << TargetTriple.getVendorName() << '-'
1892cab237bSDimitry Andric          << TargetTriple.getOSName() << '-'
1902cab237bSDimitry Andric          << TargetTriple.getEnvironmentName() << '-'
1912cab237bSDimitry Andric          << "gfx"
192*b5893f02SDimitry Andric          << Version.Major
193*b5893f02SDimitry Andric          << Version.Minor
194*b5893f02SDimitry Andric          << Version.Stepping;
1954ba319b5SDimitry Andric 
1964ba319b5SDimitry Andric   if (hasXNACK(*STI))
1974ba319b5SDimitry Andric     Stream << "+xnack";
198*b5893f02SDimitry Andric   if (hasSRAMECC(*STI))
199*b5893f02SDimitry Andric     Stream << "+sram-ecc";
2004ba319b5SDimitry Andric 
2012cab237bSDimitry Andric   Stream.flush();
2022cab237bSDimitry Andric }
2032cab237bSDimitry Andric 
hasCodeObjectV3(const MCSubtargetInfo * STI)2044ba319b5SDimitry Andric bool hasCodeObjectV3(const MCSubtargetInfo *STI) {
205*b5893f02SDimitry Andric   return STI->getTargetTriple().getOS() == Triple::AMDHSA &&
206*b5893f02SDimitry Andric              STI->getFeatureBits().test(FeatureCodeObjectV3);
2072cab237bSDimitry Andric }
2082cab237bSDimitry Andric 
getWavefrontSize(const MCSubtargetInfo * STI)209*b5893f02SDimitry Andric unsigned getWavefrontSize(const MCSubtargetInfo *STI) {
210*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureWavefrontSize16))
2117a7e6055SDimitry Andric     return 16;
212*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureWavefrontSize32))
2137a7e6055SDimitry Andric     return 32;
2147a7e6055SDimitry Andric 
2157a7e6055SDimitry Andric   return 64;
2167a7e6055SDimitry Andric }
2177a7e6055SDimitry Andric 
getLocalMemorySize(const MCSubtargetInfo * STI)218*b5893f02SDimitry Andric unsigned getLocalMemorySize(const MCSubtargetInfo *STI) {
219*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureLocalMemorySize32768))
2207a7e6055SDimitry Andric     return 32768;
221*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureLocalMemorySize65536))
2227a7e6055SDimitry Andric     return 65536;
2237a7e6055SDimitry Andric 
2247a7e6055SDimitry Andric   return 0;
2257a7e6055SDimitry Andric }
2267a7e6055SDimitry Andric 
getEUsPerCU(const MCSubtargetInfo * STI)227*b5893f02SDimitry Andric unsigned getEUsPerCU(const MCSubtargetInfo *STI) {
2287a7e6055SDimitry Andric   return 4;
2297a7e6055SDimitry Andric }
2307a7e6055SDimitry Andric 
getMaxWorkGroupsPerCU(const MCSubtargetInfo * STI,unsigned FlatWorkGroupSize)231*b5893f02SDimitry Andric unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI,
2327a7e6055SDimitry Andric                                unsigned FlatWorkGroupSize) {
233*b5893f02SDimitry Andric   if (!STI->getFeatureBits().test(FeatureGCN))
2347a7e6055SDimitry Andric     return 8;
235*b5893f02SDimitry Andric   unsigned N = getWavesPerWorkGroup(STI, FlatWorkGroupSize);
2367a7e6055SDimitry Andric   if (N == 1)
2377a7e6055SDimitry Andric     return 40;
2387a7e6055SDimitry Andric   N = 40 / N;
2397a7e6055SDimitry Andric   return std::min(N, 16u);
2407a7e6055SDimitry Andric }
2417a7e6055SDimitry Andric 
getMaxWavesPerCU(const MCSubtargetInfo * STI)242*b5893f02SDimitry Andric unsigned getMaxWavesPerCU(const MCSubtargetInfo *STI) {
243*b5893f02SDimitry Andric   return getMaxWavesPerEU() * getEUsPerCU(STI);
2447a7e6055SDimitry Andric }
2457a7e6055SDimitry Andric 
getMaxWavesPerCU(const MCSubtargetInfo * STI,unsigned FlatWorkGroupSize)246*b5893f02SDimitry Andric unsigned getMaxWavesPerCU(const MCSubtargetInfo *STI,
2477a7e6055SDimitry Andric                           unsigned FlatWorkGroupSize) {
248*b5893f02SDimitry Andric   return getWavesPerWorkGroup(STI, FlatWorkGroupSize);
2497a7e6055SDimitry Andric }
2507a7e6055SDimitry Andric 
getMinWavesPerEU(const MCSubtargetInfo * STI)251*b5893f02SDimitry Andric unsigned getMinWavesPerEU(const MCSubtargetInfo *STI) {
2527a7e6055SDimitry Andric   return 1;
2537a7e6055SDimitry Andric }
2547a7e6055SDimitry Andric 
getMaxWavesPerEU()2554ba319b5SDimitry Andric unsigned getMaxWavesPerEU() {
2567a7e6055SDimitry Andric   // FIXME: Need to take scratch memory into account.
2577a7e6055SDimitry Andric   return 10;
2587a7e6055SDimitry Andric }
2597a7e6055SDimitry Andric 
getMaxWavesPerEU(const MCSubtargetInfo * STI,unsigned FlatWorkGroupSize)260*b5893f02SDimitry Andric unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI,
2617a7e6055SDimitry Andric                           unsigned FlatWorkGroupSize) {
262*b5893f02SDimitry Andric   return alignTo(getMaxWavesPerCU(STI, FlatWorkGroupSize),
263*b5893f02SDimitry Andric                  getEUsPerCU(STI)) / getEUsPerCU(STI);
2647a7e6055SDimitry Andric }
2657a7e6055SDimitry Andric 
getMinFlatWorkGroupSize(const MCSubtargetInfo * STI)266*b5893f02SDimitry Andric unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI) {
2677a7e6055SDimitry Andric   return 1;
2687a7e6055SDimitry Andric }
2697a7e6055SDimitry Andric 
getMaxFlatWorkGroupSize(const MCSubtargetInfo * STI)270*b5893f02SDimitry Andric unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI) {
2717a7e6055SDimitry Andric   return 2048;
2727a7e6055SDimitry Andric }
2737a7e6055SDimitry Andric 
getWavesPerWorkGroup(const MCSubtargetInfo * STI,unsigned FlatWorkGroupSize)274*b5893f02SDimitry Andric unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI,
2757a7e6055SDimitry Andric                               unsigned FlatWorkGroupSize) {
276*b5893f02SDimitry Andric   return alignTo(FlatWorkGroupSize, getWavefrontSize(STI)) /
277*b5893f02SDimitry Andric                  getWavefrontSize(STI);
2787a7e6055SDimitry Andric }
2797a7e6055SDimitry Andric 
getSGPRAllocGranule(const MCSubtargetInfo * STI)280*b5893f02SDimitry Andric unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI) {
281*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
2827a7e6055SDimitry Andric   if (Version.Major >= 8)
2837a7e6055SDimitry Andric     return 16;
2847a7e6055SDimitry Andric   return 8;
2857a7e6055SDimitry Andric }
2867a7e6055SDimitry Andric 
getSGPREncodingGranule(const MCSubtargetInfo * STI)287*b5893f02SDimitry Andric unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI) {
2887a7e6055SDimitry Andric   return 8;
2897a7e6055SDimitry Andric }
2907a7e6055SDimitry Andric 
getTotalNumSGPRs(const MCSubtargetInfo * STI)291*b5893f02SDimitry Andric unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI) {
292*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
2937a7e6055SDimitry Andric   if (Version.Major >= 8)
2947a7e6055SDimitry Andric     return 800;
2957a7e6055SDimitry Andric   return 512;
2967a7e6055SDimitry Andric }
2977a7e6055SDimitry Andric 
getAddressableNumSGPRs(const MCSubtargetInfo * STI)298*b5893f02SDimitry Andric unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI) {
299*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureSGPRInitBug))
3007a7e6055SDimitry Andric     return FIXED_NUM_SGPRS_FOR_INIT_BUG;
3017a7e6055SDimitry Andric 
302*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
3037a7e6055SDimitry Andric   if (Version.Major >= 8)
3047a7e6055SDimitry Andric     return 102;
3057a7e6055SDimitry Andric   return 104;
3067a7e6055SDimitry Andric }
3077a7e6055SDimitry Andric 
getMinNumSGPRs(const MCSubtargetInfo * STI,unsigned WavesPerEU)308*b5893f02SDimitry Andric unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) {
3097a7e6055SDimitry Andric   assert(WavesPerEU != 0);
3107a7e6055SDimitry Andric 
3114ba319b5SDimitry Andric   if (WavesPerEU >= getMaxWavesPerEU())
3127a7e6055SDimitry Andric     return 0;
3134ba319b5SDimitry Andric 
314*b5893f02SDimitry Andric   unsigned MinNumSGPRs = getTotalNumSGPRs(STI) / (WavesPerEU + 1);
315*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureTrapHandler))
3164ba319b5SDimitry Andric     MinNumSGPRs -= std::min(MinNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
317*b5893f02SDimitry Andric   MinNumSGPRs = alignDown(MinNumSGPRs, getSGPRAllocGranule(STI)) + 1;
318*b5893f02SDimitry Andric   return std::min(MinNumSGPRs, getAddressableNumSGPRs(STI));
3197a7e6055SDimitry Andric }
3207a7e6055SDimitry Andric 
getMaxNumSGPRs(const MCSubtargetInfo * STI,unsigned WavesPerEU,bool Addressable)321*b5893f02SDimitry Andric unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
3227a7e6055SDimitry Andric                         bool Addressable) {
3237a7e6055SDimitry Andric   assert(WavesPerEU != 0);
3247a7e6055SDimitry Andric 
325*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
326*b5893f02SDimitry Andric   unsigned AddressableNumSGPRs = getAddressableNumSGPRs(STI);
3277a7e6055SDimitry Andric   if (Version.Major >= 8 && !Addressable)
3287a7e6055SDimitry Andric     AddressableNumSGPRs = 112;
329*b5893f02SDimitry Andric   unsigned MaxNumSGPRs = getTotalNumSGPRs(STI) / WavesPerEU;
330*b5893f02SDimitry Andric   if (STI->getFeatureBits().test(FeatureTrapHandler))
3314ba319b5SDimitry Andric     MaxNumSGPRs -= std::min(MaxNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
332*b5893f02SDimitry Andric   MaxNumSGPRs = alignDown(MaxNumSGPRs, getSGPRAllocGranule(STI));
3337a7e6055SDimitry Andric   return std::min(MaxNumSGPRs, AddressableNumSGPRs);
3347a7e6055SDimitry Andric }
3357a7e6055SDimitry Andric 
getNumExtraSGPRs(const MCSubtargetInfo * STI,bool VCCUsed,bool FlatScrUsed,bool XNACKUsed)336*b5893f02SDimitry Andric unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
3374ba319b5SDimitry Andric                           bool FlatScrUsed, bool XNACKUsed) {
3384ba319b5SDimitry Andric   unsigned ExtraSGPRs = 0;
3394ba319b5SDimitry Andric   if (VCCUsed)
3404ba319b5SDimitry Andric     ExtraSGPRs = 2;
3414ba319b5SDimitry Andric 
342*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
3434ba319b5SDimitry Andric   if (Version.Major < 8) {
3444ba319b5SDimitry Andric     if (FlatScrUsed)
3454ba319b5SDimitry Andric       ExtraSGPRs = 4;
3464ba319b5SDimitry Andric   } else {
3474ba319b5SDimitry Andric     if (XNACKUsed)
3484ba319b5SDimitry Andric       ExtraSGPRs = 4;
3494ba319b5SDimitry Andric 
3504ba319b5SDimitry Andric     if (FlatScrUsed)
3514ba319b5SDimitry Andric       ExtraSGPRs = 6;
3524ba319b5SDimitry Andric   }
3534ba319b5SDimitry Andric 
3544ba319b5SDimitry Andric   return ExtraSGPRs;
3554ba319b5SDimitry Andric }
3564ba319b5SDimitry Andric 
getNumExtraSGPRs(const MCSubtargetInfo * STI,bool VCCUsed,bool FlatScrUsed)357*b5893f02SDimitry Andric unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
3584ba319b5SDimitry Andric                           bool FlatScrUsed) {
359*b5893f02SDimitry Andric   return getNumExtraSGPRs(STI, VCCUsed, FlatScrUsed,
360*b5893f02SDimitry Andric                           STI->getFeatureBits().test(AMDGPU::FeatureXNACK));
3614ba319b5SDimitry Andric }
3624ba319b5SDimitry Andric 
getNumSGPRBlocks(const MCSubtargetInfo * STI,unsigned NumSGPRs)363*b5893f02SDimitry Andric unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs) {
364*b5893f02SDimitry Andric   NumSGPRs = alignTo(std::max(1u, NumSGPRs), getSGPREncodingGranule(STI));
3654ba319b5SDimitry Andric   // SGPRBlocks is actual number of SGPR blocks minus 1.
366*b5893f02SDimitry Andric   return NumSGPRs / getSGPREncodingGranule(STI) - 1;
3674ba319b5SDimitry Andric }
3684ba319b5SDimitry Andric 
getVGPRAllocGranule(const MCSubtargetInfo * STI)369*b5893f02SDimitry Andric unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI) {
3707a7e6055SDimitry Andric   return 4;
3717a7e6055SDimitry Andric }
3727a7e6055SDimitry Andric 
getVGPREncodingGranule(const MCSubtargetInfo * STI)373*b5893f02SDimitry Andric unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI) {
374*b5893f02SDimitry Andric   return getVGPRAllocGranule(STI);
3757a7e6055SDimitry Andric }
3767a7e6055SDimitry Andric 
getTotalNumVGPRs(const MCSubtargetInfo * STI)377*b5893f02SDimitry Andric unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI) {
3787a7e6055SDimitry Andric   return 256;
3797a7e6055SDimitry Andric }
3807a7e6055SDimitry Andric 
getAddressableNumVGPRs(const MCSubtargetInfo * STI)381*b5893f02SDimitry Andric unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI) {
382*b5893f02SDimitry Andric   return getTotalNumVGPRs(STI);
3837a7e6055SDimitry Andric }
3847a7e6055SDimitry Andric 
getMinNumVGPRs(const MCSubtargetInfo * STI,unsigned WavesPerEU)385*b5893f02SDimitry Andric unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) {
3867a7e6055SDimitry Andric   assert(WavesPerEU != 0);
3877a7e6055SDimitry Andric 
3884ba319b5SDimitry Andric   if (WavesPerEU >= getMaxWavesPerEU())
3897a7e6055SDimitry Andric     return 0;
3907a7e6055SDimitry Andric   unsigned MinNumVGPRs =
391*b5893f02SDimitry Andric       alignDown(getTotalNumVGPRs(STI) / (WavesPerEU + 1),
392*b5893f02SDimitry Andric                 getVGPRAllocGranule(STI)) + 1;
393*b5893f02SDimitry Andric   return std::min(MinNumVGPRs, getAddressableNumVGPRs(STI));
3947a7e6055SDimitry Andric }
3957a7e6055SDimitry Andric 
getMaxNumVGPRs(const MCSubtargetInfo * STI,unsigned WavesPerEU)396*b5893f02SDimitry Andric unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) {
3977a7e6055SDimitry Andric   assert(WavesPerEU != 0);
3987a7e6055SDimitry Andric 
399*b5893f02SDimitry Andric   unsigned MaxNumVGPRs = alignDown(getTotalNumVGPRs(STI) / WavesPerEU,
400*b5893f02SDimitry Andric                                    getVGPRAllocGranule(STI));
401*b5893f02SDimitry Andric   unsigned AddressableNumVGPRs = getAddressableNumVGPRs(STI);
4027a7e6055SDimitry Andric   return std::min(MaxNumVGPRs, AddressableNumVGPRs);
4037a7e6055SDimitry Andric }
4047a7e6055SDimitry Andric 
getNumVGPRBlocks(const MCSubtargetInfo * STI,unsigned NumVGPRs)405*b5893f02SDimitry Andric unsigned getNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs) {
406*b5893f02SDimitry Andric   NumVGPRs = alignTo(std::max(1u, NumVGPRs), getVGPREncodingGranule(STI));
4074ba319b5SDimitry Andric   // VGPRBlocks is actual number of VGPR blocks minus 1.
408*b5893f02SDimitry Andric   return NumVGPRs / getVGPREncodingGranule(STI) - 1;
4094ba319b5SDimitry Andric }
4104ba319b5SDimitry Andric 
4117a7e6055SDimitry Andric } // end namespace IsaInfo
4127a7e6055SDimitry Andric 
initDefaultAMDKernelCodeT(amd_kernel_code_t & Header,const MCSubtargetInfo * STI)4133dac3a9bSDimitry Andric void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header,
414*b5893f02SDimitry Andric                                const MCSubtargetInfo *STI) {
415*b5893f02SDimitry Andric   IsaVersion Version = getIsaVersion(STI->getCPU());
4163dac3a9bSDimitry Andric 
4173dac3a9bSDimitry Andric   memset(&Header, 0, sizeof(Header));
4183dac3a9bSDimitry Andric 
4193dac3a9bSDimitry Andric   Header.amd_kernel_code_version_major = 1;
4204ba319b5SDimitry Andric   Header.amd_kernel_code_version_minor = 2;
4213dac3a9bSDimitry Andric   Header.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
422*b5893f02SDimitry Andric   Header.amd_machine_version_major = Version.Major;
423*b5893f02SDimitry Andric   Header.amd_machine_version_minor = Version.Minor;
424*b5893f02SDimitry Andric   Header.amd_machine_version_stepping = Version.Stepping;
4253dac3a9bSDimitry Andric   Header.kernel_code_entry_byte_offset = sizeof(Header);
4263dac3a9bSDimitry Andric   // wavefront_size is specified as a power of 2: 2^6 = 64 threads.
4273dac3a9bSDimitry Andric   Header.wavefront_size = 6;
4287a7e6055SDimitry Andric 
4297a7e6055SDimitry Andric   // If the code object does not support indirect functions, then the value must
4307a7e6055SDimitry Andric   // be 0xffffffff.
4317a7e6055SDimitry Andric   Header.call_convention = -1;
4327a7e6055SDimitry Andric 
4333dac3a9bSDimitry Andric   // These alignment values are specified in powers of two, so alignment =
4343dac3a9bSDimitry Andric   // 2^n.  The minimum alignment is 2^4 = 16.
4353dac3a9bSDimitry Andric   Header.kernarg_segment_alignment = 4;
4363dac3a9bSDimitry Andric   Header.group_segment_alignment = 4;
4373dac3a9bSDimitry Andric   Header.private_segment_alignment = 4;
4383dac3a9bSDimitry Andric }
4393dac3a9bSDimitry Andric 
getDefaultAmdhsaKernelDescriptor()4404ba319b5SDimitry Andric amdhsa::kernel_descriptor_t getDefaultAmdhsaKernelDescriptor() {
4414ba319b5SDimitry Andric   amdhsa::kernel_descriptor_t KD;
4424ba319b5SDimitry Andric   memset(&KD, 0, sizeof(KD));
4434ba319b5SDimitry Andric   AMDHSA_BITS_SET(KD.compute_pgm_rsrc1,
4444ba319b5SDimitry Andric                   amdhsa::COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64,
4454ba319b5SDimitry Andric                   amdhsa::FLOAT_DENORM_MODE_FLUSH_NONE);
4464ba319b5SDimitry Andric   AMDHSA_BITS_SET(KD.compute_pgm_rsrc1,
4474ba319b5SDimitry Andric                   amdhsa::COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP, 1);
4484ba319b5SDimitry Andric   AMDHSA_BITS_SET(KD.compute_pgm_rsrc1,
4494ba319b5SDimitry Andric                   amdhsa::COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE, 1);
4504ba319b5SDimitry Andric   AMDHSA_BITS_SET(KD.compute_pgm_rsrc2,
4514ba319b5SDimitry Andric                   amdhsa::COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X, 1);
4524ba319b5SDimitry Andric   return KD;
4534ba319b5SDimitry Andric }
4544ba319b5SDimitry Andric 
isGroupSegment(const GlobalValue * GV)4552cab237bSDimitry Andric bool isGroupSegment(const GlobalValue *GV) {
4562cab237bSDimitry Andric   return GV->getType()->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
4577d523365SDimitry Andric }
4587d523365SDimitry Andric 
isGlobalSegment(const GlobalValue * GV)4592cab237bSDimitry Andric bool isGlobalSegment(const GlobalValue *GV) {
4602cab237bSDimitry Andric   return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
4617d523365SDimitry Andric }
4627d523365SDimitry Andric 
isReadOnlySegment(const GlobalValue * GV)4632cab237bSDimitry Andric bool isReadOnlySegment(const GlobalValue *GV) {
4644ba319b5SDimitry Andric   return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
4654ba319b5SDimitry Andric          GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT;
4667d523365SDimitry Andric }
4677d523365SDimitry Andric 
shouldEmitConstantsToTextSection(const Triple & TT)468d88c1a5aSDimitry Andric bool shouldEmitConstantsToTextSection(const Triple &TT) {
469d88c1a5aSDimitry Andric   return TT.getOS() != Triple::AMDHSA;
470d88c1a5aSDimitry Andric }
471d88c1a5aSDimitry Andric 
getIntegerAttribute(const Function & F,StringRef Name,int Default)4723ca95b02SDimitry Andric int getIntegerAttribute(const Function &F, StringRef Name, int Default) {
473444ed5c5SDimitry Andric   Attribute A = F.getFnAttribute(Name);
4743ca95b02SDimitry Andric   int Result = Default;
4757d523365SDimitry Andric 
4767d523365SDimitry Andric   if (A.isStringAttribute()) {
4777d523365SDimitry Andric     StringRef Str = A.getValueAsString();
478444ed5c5SDimitry Andric     if (Str.getAsInteger(0, Result)) {
4797d523365SDimitry Andric       LLVMContext &Ctx = F.getContext();
4803ca95b02SDimitry Andric       Ctx.emitError("can't parse integer attribute " + Name);
4817d523365SDimitry Andric     }
4827d523365SDimitry Andric   }
4833ca95b02SDimitry Andric 
484444ed5c5SDimitry Andric   return Result;
485444ed5c5SDimitry Andric }
486444ed5c5SDimitry Andric 
getIntegerPairAttribute(const Function & F,StringRef Name,std::pair<int,int> Default,bool OnlyFirstRequired)487d88c1a5aSDimitry Andric std::pair<int, int> getIntegerPairAttribute(const Function &F,
488d88c1a5aSDimitry Andric                                             StringRef Name,
489d88c1a5aSDimitry Andric                                             std::pair<int, int> Default,
490d88c1a5aSDimitry Andric                                             bool OnlyFirstRequired) {
491d88c1a5aSDimitry Andric   Attribute A = F.getFnAttribute(Name);
492d88c1a5aSDimitry Andric   if (!A.isStringAttribute())
493d88c1a5aSDimitry Andric     return Default;
494d88c1a5aSDimitry Andric 
495d88c1a5aSDimitry Andric   LLVMContext &Ctx = F.getContext();
496d88c1a5aSDimitry Andric   std::pair<int, int> Ints = Default;
497d88c1a5aSDimitry Andric   std::pair<StringRef, StringRef> Strs = A.getValueAsString().split(',');
498d88c1a5aSDimitry Andric   if (Strs.first.trim().getAsInteger(0, Ints.first)) {
499d88c1a5aSDimitry Andric     Ctx.emitError("can't parse first integer attribute " + Name);
500d88c1a5aSDimitry Andric     return Default;
501d88c1a5aSDimitry Andric   }
502d88c1a5aSDimitry Andric   if (Strs.second.trim().getAsInteger(0, Ints.second)) {
5037a7e6055SDimitry Andric     if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
504d88c1a5aSDimitry Andric       Ctx.emitError("can't parse second integer attribute " + Name);
505d88c1a5aSDimitry Andric       return Default;
506d88c1a5aSDimitry Andric     }
507d88c1a5aSDimitry Andric   }
508d88c1a5aSDimitry Andric 
509d88c1a5aSDimitry Andric   return Ints;
510d88c1a5aSDimitry Andric }
511d88c1a5aSDimitry Andric 
getVmcntBitMask(const IsaVersion & Version)512*b5893f02SDimitry Andric unsigned getVmcntBitMask(const IsaVersion &Version) {
5137a7e6055SDimitry Andric   unsigned VmcntLo = (1 << getVmcntBitWidthLo()) - 1;
5147a7e6055SDimitry Andric   if (Version.Major < 9)
5157a7e6055SDimitry Andric     return VmcntLo;
5167a7e6055SDimitry Andric 
5177a7e6055SDimitry Andric   unsigned VmcntHi = ((1 << getVmcntBitWidthHi()) - 1) << getVmcntBitWidthLo();
5187a7e6055SDimitry Andric   return VmcntLo | VmcntHi;
519d88c1a5aSDimitry Andric }
520d88c1a5aSDimitry Andric 
getExpcntBitMask(const IsaVersion & Version)521*b5893f02SDimitry Andric unsigned getExpcntBitMask(const IsaVersion &Version) {
522d88c1a5aSDimitry Andric   return (1 << getExpcntBitWidth()) - 1;
523d88c1a5aSDimitry Andric }
524d88c1a5aSDimitry Andric 
getLgkmcntBitMask(const IsaVersion & Version)525*b5893f02SDimitry Andric unsigned getLgkmcntBitMask(const IsaVersion &Version) {
526d88c1a5aSDimitry Andric   return (1 << getLgkmcntBitWidth()) - 1;
527d88c1a5aSDimitry Andric }
528d88c1a5aSDimitry Andric 
getWaitcntBitMask(const IsaVersion & Version)529*b5893f02SDimitry Andric unsigned getWaitcntBitMask(const IsaVersion &Version) {
5307a7e6055SDimitry Andric   unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(), getVmcntBitWidthLo());
5317a7e6055SDimitry Andric   unsigned Expcnt = getBitMask(getExpcntBitShift(), getExpcntBitWidth());
5327a7e6055SDimitry Andric   unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(), getLgkmcntBitWidth());
5337a7e6055SDimitry Andric   unsigned Waitcnt = VmcntLo | Expcnt | Lgkmcnt;
5347a7e6055SDimitry Andric   if (Version.Major < 9)
5357a7e6055SDimitry Andric     return Waitcnt;
5367a7e6055SDimitry Andric 
5377a7e6055SDimitry Andric   unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(), getVmcntBitWidthHi());
5387a7e6055SDimitry Andric   return Waitcnt | VmcntHi;
539d88c1a5aSDimitry Andric }
540d88c1a5aSDimitry Andric 
decodeVmcnt(const IsaVersion & Version,unsigned Waitcnt)541*b5893f02SDimitry Andric unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt) {
5427a7e6055SDimitry Andric   unsigned VmcntLo =
5437a7e6055SDimitry Andric       unpackBits(Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo());
5447a7e6055SDimitry Andric   if (Version.Major < 9)
5457a7e6055SDimitry Andric     return VmcntLo;
5467a7e6055SDimitry Andric 
5477a7e6055SDimitry Andric   unsigned VmcntHi =
5487a7e6055SDimitry Andric       unpackBits(Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi());
5497a7e6055SDimitry Andric   VmcntHi <<= getVmcntBitWidthLo();
5507a7e6055SDimitry Andric   return VmcntLo | VmcntHi;
5517a7e6055SDimitry Andric }
5527a7e6055SDimitry Andric 
decodeExpcnt(const IsaVersion & Version,unsigned Waitcnt)553*b5893f02SDimitry Andric unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt) {
554d88c1a5aSDimitry Andric   return unpackBits(Waitcnt, getExpcntBitShift(), getExpcntBitWidth());
555d88c1a5aSDimitry Andric }
556d88c1a5aSDimitry Andric 
decodeLgkmcnt(const IsaVersion & Version,unsigned Waitcnt)557*b5893f02SDimitry Andric unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt) {
558d88c1a5aSDimitry Andric   return unpackBits(Waitcnt, getLgkmcntBitShift(), getLgkmcntBitWidth());
559d88c1a5aSDimitry Andric }
560d88c1a5aSDimitry Andric 
decodeWaitcnt(const IsaVersion & Version,unsigned Waitcnt,unsigned & Vmcnt,unsigned & Expcnt,unsigned & Lgkmcnt)561*b5893f02SDimitry Andric void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt,
562d88c1a5aSDimitry Andric                    unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt) {
563d88c1a5aSDimitry Andric   Vmcnt = decodeVmcnt(Version, Waitcnt);
564d88c1a5aSDimitry Andric   Expcnt = decodeExpcnt(Version, Waitcnt);
565d88c1a5aSDimitry Andric   Lgkmcnt = decodeLgkmcnt(Version, Waitcnt);
566d88c1a5aSDimitry Andric }
567d88c1a5aSDimitry Andric 
decodeWaitcnt(const IsaVersion & Version,unsigned Encoded)568*b5893f02SDimitry Andric Waitcnt decodeWaitcnt(const IsaVersion &Version, unsigned Encoded) {
569*b5893f02SDimitry Andric   Waitcnt Decoded;
570*b5893f02SDimitry Andric   Decoded.VmCnt = decodeVmcnt(Version, Encoded);
571*b5893f02SDimitry Andric   Decoded.ExpCnt = decodeExpcnt(Version, Encoded);
572*b5893f02SDimitry Andric   Decoded.LgkmCnt = decodeLgkmcnt(Version, Encoded);
573*b5893f02SDimitry Andric   return Decoded;
574*b5893f02SDimitry Andric }
575*b5893f02SDimitry Andric 
encodeVmcnt(const IsaVersion & Version,unsigned Waitcnt,unsigned Vmcnt)576*b5893f02SDimitry Andric unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt,
5777a7e6055SDimitry Andric                      unsigned Vmcnt) {
5787a7e6055SDimitry Andric   Waitcnt =
5797a7e6055SDimitry Andric       packBits(Vmcnt, Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo());
5807a7e6055SDimitry Andric   if (Version.Major < 9)
5817a7e6055SDimitry Andric     return Waitcnt;
5827a7e6055SDimitry Andric 
5837a7e6055SDimitry Andric   Vmcnt >>= getVmcntBitWidthLo();
5847a7e6055SDimitry Andric   return packBits(Vmcnt, Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi());
585d88c1a5aSDimitry Andric }
586d88c1a5aSDimitry Andric 
encodeExpcnt(const IsaVersion & Version,unsigned Waitcnt,unsigned Expcnt)587*b5893f02SDimitry Andric unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt,
5887a7e6055SDimitry Andric                       unsigned Expcnt) {
589d88c1a5aSDimitry Andric   return packBits(Expcnt, Waitcnt, getExpcntBitShift(), getExpcntBitWidth());
590d88c1a5aSDimitry Andric }
591d88c1a5aSDimitry Andric 
encodeLgkmcnt(const IsaVersion & Version,unsigned Waitcnt,unsigned Lgkmcnt)592*b5893f02SDimitry Andric unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt,
5937a7e6055SDimitry Andric                        unsigned Lgkmcnt) {
594d88c1a5aSDimitry Andric   return packBits(Lgkmcnt, Waitcnt, getLgkmcntBitShift(), getLgkmcntBitWidth());
595d88c1a5aSDimitry Andric }
596d88c1a5aSDimitry Andric 
encodeWaitcnt(const IsaVersion & Version,unsigned Vmcnt,unsigned Expcnt,unsigned Lgkmcnt)597*b5893f02SDimitry Andric unsigned encodeWaitcnt(const IsaVersion &Version,
598d88c1a5aSDimitry Andric                        unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt) {
59995ec533aSDimitry Andric   unsigned Waitcnt = getWaitcntBitMask(Version);
600d88c1a5aSDimitry Andric   Waitcnt = encodeVmcnt(Version, Waitcnt, Vmcnt);
601d88c1a5aSDimitry Andric   Waitcnt = encodeExpcnt(Version, Waitcnt, Expcnt);
602d88c1a5aSDimitry Andric   Waitcnt = encodeLgkmcnt(Version, Waitcnt, Lgkmcnt);
603d88c1a5aSDimitry Andric   return Waitcnt;
604444ed5c5SDimitry Andric }
605444ed5c5SDimitry Andric 
encodeWaitcnt(const IsaVersion & Version,const Waitcnt & Decoded)606*b5893f02SDimitry Andric unsigned encodeWaitcnt(const IsaVersion &Version, const Waitcnt &Decoded) {
607*b5893f02SDimitry Andric   return encodeWaitcnt(Version, Decoded.VmCnt, Decoded.ExpCnt, Decoded.LgkmCnt);
608*b5893f02SDimitry Andric }
609*b5893f02SDimitry Andric 
getInitialPSInputAddr(const Function & F)610444ed5c5SDimitry Andric unsigned getInitialPSInputAddr(const Function &F) {
611444ed5c5SDimitry Andric   return getIntegerAttribute(F, "InitialPSInputAddr", 0);
6127d523365SDimitry Andric }
6137d523365SDimitry Andric 
isShader(CallingConv::ID cc)6143ca95b02SDimitry Andric bool isShader(CallingConv::ID cc) {
6153ca95b02SDimitry Andric   switch(cc) {
6163ca95b02SDimitry Andric     case CallingConv::AMDGPU_VS:
6172cab237bSDimitry Andric     case CallingConv::AMDGPU_LS:
618f37b6182SDimitry Andric     case CallingConv::AMDGPU_HS:
6192cab237bSDimitry Andric     case CallingConv::AMDGPU_ES:
6203ca95b02SDimitry Andric     case CallingConv::AMDGPU_GS:
6213ca95b02SDimitry Andric     case CallingConv::AMDGPU_PS:
6223ca95b02SDimitry Andric     case CallingConv::AMDGPU_CS:
6233ca95b02SDimitry Andric       return true;
6243ca95b02SDimitry Andric     default:
6253ca95b02SDimitry Andric       return false;
6263ca95b02SDimitry Andric   }
6273ca95b02SDimitry Andric }
6283ca95b02SDimitry Andric 
isCompute(CallingConv::ID cc)6293ca95b02SDimitry Andric bool isCompute(CallingConv::ID cc) {
6303ca95b02SDimitry Andric   return !isShader(cc) || cc == CallingConv::AMDGPU_CS;
6313ca95b02SDimitry Andric }
6323ca95b02SDimitry Andric 
isEntryFunctionCC(CallingConv::ID CC)6337a7e6055SDimitry Andric bool isEntryFunctionCC(CallingConv::ID CC) {
634d8866befSDimitry Andric   switch (CC) {
635d8866befSDimitry Andric   case CallingConv::AMDGPU_KERNEL:
636d8866befSDimitry Andric   case CallingConv::SPIR_KERNEL:
637d8866befSDimitry Andric   case CallingConv::AMDGPU_VS:
638d8866befSDimitry Andric   case CallingConv::AMDGPU_GS:
639d8866befSDimitry Andric   case CallingConv::AMDGPU_PS:
640d8866befSDimitry Andric   case CallingConv::AMDGPU_CS:
6412cab237bSDimitry Andric   case CallingConv::AMDGPU_ES:
642d8866befSDimitry Andric   case CallingConv::AMDGPU_HS:
6432cab237bSDimitry Andric   case CallingConv::AMDGPU_LS:
6447a7e6055SDimitry Andric     return true;
645d8866befSDimitry Andric   default:
646d8866befSDimitry Andric     return false;
647d8866befSDimitry Andric   }
6487a7e6055SDimitry Andric }
6497a7e6055SDimitry Andric 
hasXNACK(const MCSubtargetInfo & STI)6504ba319b5SDimitry Andric bool hasXNACK(const MCSubtargetInfo &STI) {
6514ba319b5SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureXNACK];
6524ba319b5SDimitry Andric }
6534ba319b5SDimitry Andric 
hasSRAMECC(const MCSubtargetInfo & STI)654*b5893f02SDimitry Andric bool hasSRAMECC(const MCSubtargetInfo &STI) {
655*b5893f02SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureSRAMECC];
656*b5893f02SDimitry Andric }
657*b5893f02SDimitry Andric 
hasMIMG_R128(const MCSubtargetInfo & STI)6584ba319b5SDimitry Andric bool hasMIMG_R128(const MCSubtargetInfo &STI) {
6594ba319b5SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureMIMG_R128];
6604ba319b5SDimitry Andric }
6614ba319b5SDimitry Andric 
hasPackedD16(const MCSubtargetInfo & STI)6624ba319b5SDimitry Andric bool hasPackedD16(const MCSubtargetInfo &STI) {
6634ba319b5SDimitry Andric   return !STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem];
6644ba319b5SDimitry Andric }
6654ba319b5SDimitry Andric 
isSI(const MCSubtargetInfo & STI)6667d523365SDimitry Andric bool isSI(const MCSubtargetInfo &STI) {
6677d523365SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureSouthernIslands];
6687d523365SDimitry Andric }
6697d523365SDimitry Andric 
isCI(const MCSubtargetInfo & STI)6707d523365SDimitry Andric bool isCI(const MCSubtargetInfo &STI) {
6717d523365SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureSeaIslands];
6727d523365SDimitry Andric }
6737d523365SDimitry Andric 
isVI(const MCSubtargetInfo & STI)6747d523365SDimitry Andric bool isVI(const MCSubtargetInfo &STI) {
6757d523365SDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
6767d523365SDimitry Andric }
6777d523365SDimitry Andric 
isGFX9(const MCSubtargetInfo & STI)678302affcbSDimitry Andric bool isGFX9(const MCSubtargetInfo &STI) {
679302affcbSDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
680302affcbSDimitry Andric }
681302affcbSDimitry Andric 
isGCN3Encoding(const MCSubtargetInfo & STI)6822cab237bSDimitry Andric bool isGCN3Encoding(const MCSubtargetInfo &STI) {
6832cab237bSDimitry Andric   return STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding];
6842cab237bSDimitry Andric }
6852cab237bSDimitry Andric 
isSGPR(unsigned Reg,const MCRegisterInfo * TRI)686302affcbSDimitry Andric bool isSGPR(unsigned Reg, const MCRegisterInfo* TRI) {
687302affcbSDimitry Andric   const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID);
688302affcbSDimitry Andric   const unsigned FirstSubReg = TRI->getSubReg(Reg, 1);
689302affcbSDimitry Andric   return SGPRClass.contains(FirstSubReg != 0 ? FirstSubReg : Reg) ||
690302affcbSDimitry Andric     Reg == AMDGPU::SCC;
691302affcbSDimitry Andric }
692302affcbSDimitry Andric 
isRegIntersect(unsigned Reg0,unsigned Reg1,const MCRegisterInfo * TRI)693edd7eaddSDimitry Andric bool isRegIntersect(unsigned Reg0, unsigned Reg1, const MCRegisterInfo* TRI) {
694b40b48b8SDimitry Andric   for (MCRegAliasIterator R(Reg0, TRI, true); R.isValid(); ++R) {
695b40b48b8SDimitry Andric     if (*R == Reg1) return true;
696edd7eaddSDimitry Andric   }
697edd7eaddSDimitry Andric   return false;
698edd7eaddSDimitry Andric }
699edd7eaddSDimitry Andric 
7002cab237bSDimitry Andric #define MAP_REG2REG \
7012cab237bSDimitry Andric   using namespace AMDGPU; \
7022cab237bSDimitry Andric   switch(Reg) { \
7032cab237bSDimitry Andric   default: return Reg; \
7042cab237bSDimitry Andric   CASE_CI_VI(FLAT_SCR) \
7052cab237bSDimitry Andric   CASE_CI_VI(FLAT_SCR_LO) \
7062cab237bSDimitry Andric   CASE_CI_VI(FLAT_SCR_HI) \
7072cab237bSDimitry Andric   CASE_VI_GFX9(TTMP0) \
7082cab237bSDimitry Andric   CASE_VI_GFX9(TTMP1) \
7092cab237bSDimitry Andric   CASE_VI_GFX9(TTMP2) \
7102cab237bSDimitry Andric   CASE_VI_GFX9(TTMP3) \
7112cab237bSDimitry Andric   CASE_VI_GFX9(TTMP4) \
7122cab237bSDimitry Andric   CASE_VI_GFX9(TTMP5) \
7132cab237bSDimitry Andric   CASE_VI_GFX9(TTMP6) \
7142cab237bSDimitry Andric   CASE_VI_GFX9(TTMP7) \
7152cab237bSDimitry Andric   CASE_VI_GFX9(TTMP8) \
7162cab237bSDimitry Andric   CASE_VI_GFX9(TTMP9) \
7172cab237bSDimitry Andric   CASE_VI_GFX9(TTMP10) \
7182cab237bSDimitry Andric   CASE_VI_GFX9(TTMP11) \
7192cab237bSDimitry Andric   CASE_VI_GFX9(TTMP12) \
7202cab237bSDimitry Andric   CASE_VI_GFX9(TTMP13) \
7212cab237bSDimitry Andric   CASE_VI_GFX9(TTMP14) \
7222cab237bSDimitry Andric   CASE_VI_GFX9(TTMP15) \
7232cab237bSDimitry Andric   CASE_VI_GFX9(TTMP0_TTMP1) \
7242cab237bSDimitry Andric   CASE_VI_GFX9(TTMP2_TTMP3) \
7252cab237bSDimitry Andric   CASE_VI_GFX9(TTMP4_TTMP5) \
7262cab237bSDimitry Andric   CASE_VI_GFX9(TTMP6_TTMP7) \
7272cab237bSDimitry Andric   CASE_VI_GFX9(TTMP8_TTMP9) \
7282cab237bSDimitry Andric   CASE_VI_GFX9(TTMP10_TTMP11) \
7292cab237bSDimitry Andric   CASE_VI_GFX9(TTMP12_TTMP13) \
7302cab237bSDimitry Andric   CASE_VI_GFX9(TTMP14_TTMP15) \
7312cab237bSDimitry Andric   CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3) \
7322cab237bSDimitry Andric   CASE_VI_GFX9(TTMP4_TTMP5_TTMP6_TTMP7) \
7332cab237bSDimitry Andric   CASE_VI_GFX9(TTMP8_TTMP9_TTMP10_TTMP11) \
7342cab237bSDimitry Andric   CASE_VI_GFX9(TTMP12_TTMP13_TTMP14_TTMP15) \
735da09e106SDimitry Andric   CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
736da09e106SDimitry Andric   CASE_VI_GFX9(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
737da09e106SDimitry Andric   CASE_VI_GFX9(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
738da09e106SDimitry Andric   CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
7392cab237bSDimitry Andric   }
7402cab237bSDimitry Andric 
7412cab237bSDimitry Andric #define CASE_CI_VI(node) \
7422cab237bSDimitry Andric   assert(!isSI(STI)); \
7432cab237bSDimitry Andric   case node: return isCI(STI) ? node##_ci : node##_vi;
7442cab237bSDimitry Andric 
7452cab237bSDimitry Andric #define CASE_VI_GFX9(node) \
7462cab237bSDimitry Andric   case node: return isGFX9(STI) ? node##_gfx9 : node##_vi;
7472cab237bSDimitry Andric 
getMCReg(unsigned Reg,const MCSubtargetInfo & STI)7487d523365SDimitry Andric unsigned getMCReg(unsigned Reg, const MCSubtargetInfo &STI) {
7494ba319b5SDimitry Andric   if (STI.getTargetTriple().getArch() == Triple::r600)
7504ba319b5SDimitry Andric     return Reg;
7512cab237bSDimitry Andric   MAP_REG2REG
7527d523365SDimitry Andric }
7532cab237bSDimitry Andric 
7542cab237bSDimitry Andric #undef CASE_CI_VI
7552cab237bSDimitry Andric #undef CASE_VI_GFX9
7562cab237bSDimitry Andric 
7572cab237bSDimitry Andric #define CASE_CI_VI(node)   case node##_ci: case node##_vi:   return node;
7582cab237bSDimitry Andric #define CASE_VI_GFX9(node) case node##_vi: case node##_gfx9: return node;
7597d523365SDimitry Andric 
mc2PseudoReg(unsigned Reg)7607a7e6055SDimitry Andric unsigned mc2PseudoReg(unsigned Reg) {
7612cab237bSDimitry Andric   MAP_REG2REG
7627a7e6055SDimitry Andric }
7632cab237bSDimitry Andric 
7642cab237bSDimitry Andric #undef CASE_CI_VI
7652cab237bSDimitry Andric #undef CASE_VI_GFX9
7662cab237bSDimitry Andric #undef MAP_REG2REG
7677a7e6055SDimitry Andric 
isSISrcOperand(const MCInstrDesc & Desc,unsigned OpNo)768d88c1a5aSDimitry Andric bool isSISrcOperand(const MCInstrDesc &Desc, unsigned OpNo) {
7697a7e6055SDimitry Andric   assert(OpNo < Desc.NumOperands);
770d88c1a5aSDimitry Andric   unsigned OpType = Desc.OpInfo[OpNo].OperandType;
771d88c1a5aSDimitry Andric   return OpType >= AMDGPU::OPERAND_SRC_FIRST &&
772d88c1a5aSDimitry Andric          OpType <= AMDGPU::OPERAND_SRC_LAST;
773d88c1a5aSDimitry Andric }
774d88c1a5aSDimitry Andric 
isSISrcFPOperand(const MCInstrDesc & Desc,unsigned OpNo)775d88c1a5aSDimitry Andric bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo) {
7767a7e6055SDimitry Andric   assert(OpNo < Desc.NumOperands);
777d88c1a5aSDimitry Andric   unsigned OpType = Desc.OpInfo[OpNo].OperandType;
778d88c1a5aSDimitry Andric   switch (OpType) {
779d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_IMM_FP32:
780d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_IMM_FP64:
781d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_IMM_FP16:
782d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_INLINE_C_FP32:
783d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_INLINE_C_FP64:
784d88c1a5aSDimitry Andric   case AMDGPU::OPERAND_REG_INLINE_C_FP16:
7857a7e6055SDimitry Andric   case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
786d88c1a5aSDimitry Andric     return true;
787d88c1a5aSDimitry Andric   default:
788d88c1a5aSDimitry Andric     return false;
789d88c1a5aSDimitry Andric   }
790d88c1a5aSDimitry Andric }
791d88c1a5aSDimitry Andric 
isSISrcInlinableOperand(const MCInstrDesc & Desc,unsigned OpNo)792d88c1a5aSDimitry Andric bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo) {
7937a7e6055SDimitry Andric   assert(OpNo < Desc.NumOperands);
794d88c1a5aSDimitry Andric   unsigned OpType = Desc.OpInfo[OpNo].OperandType;
795d88c1a5aSDimitry Andric   return OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST &&
796d88c1a5aSDimitry Andric          OpType <= AMDGPU::OPERAND_REG_INLINE_C_LAST;
797d88c1a5aSDimitry Andric }
798d88c1a5aSDimitry Andric 
799d88c1a5aSDimitry Andric // Avoid using MCRegisterClass::getSize, since that function will go away
800d88c1a5aSDimitry Andric // (move from MC* level to Target* level). Return size in bits.
getRegBitWidth(unsigned RCID)801d88c1a5aSDimitry Andric unsigned getRegBitWidth(unsigned RCID) {
802d88c1a5aSDimitry Andric   switch (RCID) {
803d88c1a5aSDimitry Andric   case AMDGPU::SGPR_32RegClassID:
804d88c1a5aSDimitry Andric   case AMDGPU::VGPR_32RegClassID:
805d88c1a5aSDimitry Andric   case AMDGPU::VS_32RegClassID:
806d88c1a5aSDimitry Andric   case AMDGPU::SReg_32RegClassID:
807d88c1a5aSDimitry Andric   case AMDGPU::SReg_32_XM0RegClassID:
808d88c1a5aSDimitry Andric     return 32;
809d88c1a5aSDimitry Andric   case AMDGPU::SGPR_64RegClassID:
810d88c1a5aSDimitry Andric   case AMDGPU::VS_64RegClassID:
811d88c1a5aSDimitry Andric   case AMDGPU::SReg_64RegClassID:
812d88c1a5aSDimitry Andric   case AMDGPU::VReg_64RegClassID:
813*b5893f02SDimitry Andric   case AMDGPU::SReg_64_XEXECRegClassID:
814d88c1a5aSDimitry Andric     return 64;
815d88c1a5aSDimitry Andric   case AMDGPU::VReg_96RegClassID:
816d88c1a5aSDimitry Andric     return 96;
817d88c1a5aSDimitry Andric   case AMDGPU::SGPR_128RegClassID:
818d88c1a5aSDimitry Andric   case AMDGPU::SReg_128RegClassID:
819d88c1a5aSDimitry Andric   case AMDGPU::VReg_128RegClassID:
820d88c1a5aSDimitry Andric     return 128;
821d88c1a5aSDimitry Andric   case AMDGPU::SReg_256RegClassID:
822d88c1a5aSDimitry Andric   case AMDGPU::VReg_256RegClassID:
823d88c1a5aSDimitry Andric     return 256;
824d88c1a5aSDimitry Andric   case AMDGPU::SReg_512RegClassID:
825d88c1a5aSDimitry Andric   case AMDGPU::VReg_512RegClassID:
826d88c1a5aSDimitry Andric     return 512;
827d88c1a5aSDimitry Andric   default:
828d88c1a5aSDimitry Andric     llvm_unreachable("Unexpected register class");
829d88c1a5aSDimitry Andric   }
830d88c1a5aSDimitry Andric }
831d88c1a5aSDimitry Andric 
getRegBitWidth(const MCRegisterClass & RC)832d88c1a5aSDimitry Andric unsigned getRegBitWidth(const MCRegisterClass &RC) {
833d88c1a5aSDimitry Andric   return getRegBitWidth(RC.getID());
834d88c1a5aSDimitry Andric }
835d88c1a5aSDimitry Andric 
getRegOperandSize(const MCRegisterInfo * MRI,const MCInstrDesc & Desc,unsigned OpNo)836d88c1a5aSDimitry Andric unsigned getRegOperandSize(const MCRegisterInfo *MRI, const MCInstrDesc &Desc,
837d88c1a5aSDimitry Andric                            unsigned OpNo) {
8387a7e6055SDimitry Andric   assert(OpNo < Desc.NumOperands);
839d88c1a5aSDimitry Andric   unsigned RCID = Desc.OpInfo[OpNo].RegClass;
840d88c1a5aSDimitry Andric   return getRegBitWidth(MRI->getRegClass(RCID)) / 8;
841d88c1a5aSDimitry Andric }
842d88c1a5aSDimitry Andric 
isInlinableLiteral64(int64_t Literal,bool HasInv2Pi)843d88c1a5aSDimitry Andric bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi) {
844d88c1a5aSDimitry Andric   if (Literal >= -16 && Literal <= 64)
845d88c1a5aSDimitry Andric     return true;
846d88c1a5aSDimitry Andric 
847d88c1a5aSDimitry Andric   uint64_t Val = static_cast<uint64_t>(Literal);
848d88c1a5aSDimitry Andric   return (Val == DoubleToBits(0.0)) ||
849d88c1a5aSDimitry Andric          (Val == DoubleToBits(1.0)) ||
850d88c1a5aSDimitry Andric          (Val == DoubleToBits(-1.0)) ||
851d88c1a5aSDimitry Andric          (Val == DoubleToBits(0.5)) ||
852d88c1a5aSDimitry Andric          (Val == DoubleToBits(-0.5)) ||
853d88c1a5aSDimitry Andric          (Val == DoubleToBits(2.0)) ||
854d88c1a5aSDimitry Andric          (Val == DoubleToBits(-2.0)) ||
855d88c1a5aSDimitry Andric          (Val == DoubleToBits(4.0)) ||
856d88c1a5aSDimitry Andric          (Val == DoubleToBits(-4.0)) ||
857d88c1a5aSDimitry Andric          (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
858d88c1a5aSDimitry Andric }
859d88c1a5aSDimitry Andric 
isInlinableLiteral32(int32_t Literal,bool HasInv2Pi)860d88c1a5aSDimitry Andric bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi) {
861d88c1a5aSDimitry Andric   if (Literal >= -16 && Literal <= 64)
862d88c1a5aSDimitry Andric     return true;
863d88c1a5aSDimitry Andric 
864d88c1a5aSDimitry Andric   // The actual type of the operand does not seem to matter as long
865d88c1a5aSDimitry Andric   // as the bits match one of the inline immediate values.  For example:
866d88c1a5aSDimitry Andric   //
867d88c1a5aSDimitry Andric   // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
868d88c1a5aSDimitry Andric   // so it is a legal inline immediate.
869d88c1a5aSDimitry Andric   //
870d88c1a5aSDimitry Andric   // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
871d88c1a5aSDimitry Andric   // floating-point, so it is a legal inline immediate.
872d88c1a5aSDimitry Andric 
873d88c1a5aSDimitry Andric   uint32_t Val = static_cast<uint32_t>(Literal);
874d88c1a5aSDimitry Andric   return (Val == FloatToBits(0.0f)) ||
875d88c1a5aSDimitry Andric          (Val == FloatToBits(1.0f)) ||
876d88c1a5aSDimitry Andric          (Val == FloatToBits(-1.0f)) ||
877d88c1a5aSDimitry Andric          (Val == FloatToBits(0.5f)) ||
878d88c1a5aSDimitry Andric          (Val == FloatToBits(-0.5f)) ||
879d88c1a5aSDimitry Andric          (Val == FloatToBits(2.0f)) ||
880d88c1a5aSDimitry Andric          (Val == FloatToBits(-2.0f)) ||
881d88c1a5aSDimitry Andric          (Val == FloatToBits(4.0f)) ||
882d88c1a5aSDimitry Andric          (Val == FloatToBits(-4.0f)) ||
883d88c1a5aSDimitry Andric          (Val == 0x3e22f983 && HasInv2Pi);
884d88c1a5aSDimitry Andric }
885d88c1a5aSDimitry Andric 
isInlinableLiteral16(int16_t Literal,bool HasInv2Pi)886d88c1a5aSDimitry Andric bool isInlinableLiteral16(int16_t Literal, bool HasInv2Pi) {
8877a7e6055SDimitry Andric   if (!HasInv2Pi)
8887a7e6055SDimitry Andric     return false;
889d88c1a5aSDimitry Andric 
890d88c1a5aSDimitry Andric   if (Literal >= -16 && Literal <= 64)
891d88c1a5aSDimitry Andric     return true;
892d88c1a5aSDimitry Andric 
893d88c1a5aSDimitry Andric   uint16_t Val = static_cast<uint16_t>(Literal);
894d88c1a5aSDimitry Andric   return Val == 0x3C00 || // 1.0
895d88c1a5aSDimitry Andric          Val == 0xBC00 || // -1.0
896d88c1a5aSDimitry Andric          Val == 0x3800 || // 0.5
897d88c1a5aSDimitry Andric          Val == 0xB800 || // -0.5
898d88c1a5aSDimitry Andric          Val == 0x4000 || // 2.0
899d88c1a5aSDimitry Andric          Val == 0xC000 || // -2.0
900d88c1a5aSDimitry Andric          Val == 0x4400 || // 4.0
901d88c1a5aSDimitry Andric          Val == 0xC400 || // -4.0
902d88c1a5aSDimitry Andric          Val == 0x3118;   // 1/2pi
903d88c1a5aSDimitry Andric }
904d88c1a5aSDimitry Andric 
isInlinableLiteralV216(int32_t Literal,bool HasInv2Pi)9057a7e6055SDimitry Andric bool isInlinableLiteralV216(int32_t Literal, bool HasInv2Pi) {
9067a7e6055SDimitry Andric   assert(HasInv2Pi);
9077a7e6055SDimitry Andric 
9087a7e6055SDimitry Andric   int16_t Lo16 = static_cast<int16_t>(Literal);
9097a7e6055SDimitry Andric   int16_t Hi16 = static_cast<int16_t>(Literal >> 16);
9107a7e6055SDimitry Andric   return Lo16 == Hi16 && isInlinableLiteral16(Lo16, HasInv2Pi);
9117a7e6055SDimitry Andric }
9127a7e6055SDimitry Andric 
isArgPassedInSGPR(const Argument * A)9132cab237bSDimitry Andric bool isArgPassedInSGPR(const Argument *A) {
9142cab237bSDimitry Andric   const Function *F = A->getParent();
9152cab237bSDimitry Andric 
9162cab237bSDimitry Andric   // Arguments to compute shaders are never a source of divergence.
9172cab237bSDimitry Andric   CallingConv::ID CC = F->getCallingConv();
9182cab237bSDimitry Andric   switch (CC) {
9192cab237bSDimitry Andric   case CallingConv::AMDGPU_KERNEL:
9202cab237bSDimitry Andric   case CallingConv::SPIR_KERNEL:
9212cab237bSDimitry Andric     return true;
9222cab237bSDimitry Andric   case CallingConv::AMDGPU_VS:
9232cab237bSDimitry Andric   case CallingConv::AMDGPU_LS:
9242cab237bSDimitry Andric   case CallingConv::AMDGPU_HS:
9252cab237bSDimitry Andric   case CallingConv::AMDGPU_ES:
9262cab237bSDimitry Andric   case CallingConv::AMDGPU_GS:
9272cab237bSDimitry Andric   case CallingConv::AMDGPU_PS:
9282cab237bSDimitry Andric   case CallingConv::AMDGPU_CS:
9292cab237bSDimitry Andric     // For non-compute shaders, SGPR inputs are marked with either inreg or byval.
9302cab237bSDimitry Andric     // Everything else is in VGPRs.
9312cab237bSDimitry Andric     return F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::InReg) ||
9322cab237bSDimitry Andric            F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::ByVal);
9332cab237bSDimitry Andric   default:
9342cab237bSDimitry Andric     // TODO: Should calls support inreg for SGPR inputs?
9352cab237bSDimitry Andric     return false;
9362cab237bSDimitry Andric   }
9372cab237bSDimitry Andric }
9382cab237bSDimitry Andric 
getSMRDEncodedOffset(const MCSubtargetInfo & ST,int64_t ByteOffset)9397a7e6055SDimitry Andric int64_t getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) {
9402cab237bSDimitry Andric   if (isGCN3Encoding(ST))
9417a7e6055SDimitry Andric     return ByteOffset;
9422cab237bSDimitry Andric   return ByteOffset >> 2;
9437a7e6055SDimitry Andric }
9447a7e6055SDimitry Andric 
isLegalSMRDImmOffset(const MCSubtargetInfo & ST,int64_t ByteOffset)9457a7e6055SDimitry Andric bool isLegalSMRDImmOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) {
9467a7e6055SDimitry Andric   int64_t EncodedOffset = getSMRDEncodedOffset(ST, ByteOffset);
9472cab237bSDimitry Andric   return isGCN3Encoding(ST) ?
9482cab237bSDimitry Andric     isUInt<20>(EncodedOffset) : isUInt<8>(EncodedOffset);
9497a7e6055SDimitry Andric }
9502cab237bSDimitry Andric 
951*b5893f02SDimitry Andric // Given Imm, split it into the values to put into the SOffset and ImmOffset
952*b5893f02SDimitry Andric // fields in an MUBUF instruction. Return false if it is not possible (due to a
953*b5893f02SDimitry Andric // hardware bug needing a workaround).
954*b5893f02SDimitry Andric //
955*b5893f02SDimitry Andric // The required alignment ensures that individual address components remain
956*b5893f02SDimitry Andric // aligned if they are aligned to begin with. It also ensures that additional
957*b5893f02SDimitry Andric // offsets within the given alignment can be added to the resulting ImmOffset.
splitMUBUFOffset(uint32_t Imm,uint32_t & SOffset,uint32_t & ImmOffset,const GCNSubtarget * Subtarget,uint32_t Align)958*b5893f02SDimitry Andric bool splitMUBUFOffset(uint32_t Imm, uint32_t &SOffset, uint32_t &ImmOffset,
959*b5893f02SDimitry Andric                       const GCNSubtarget *Subtarget, uint32_t Align) {
960*b5893f02SDimitry Andric   const uint32_t MaxImm = alignDown(4095, Align);
961*b5893f02SDimitry Andric   uint32_t Overflow = 0;
9627a7e6055SDimitry Andric 
963*b5893f02SDimitry Andric   if (Imm > MaxImm) {
964*b5893f02SDimitry Andric     if (Imm <= MaxImm + 64) {
965*b5893f02SDimitry Andric       // Use an SOffset inline constant for 4..64
966*b5893f02SDimitry Andric       Overflow = Imm - MaxImm;
967*b5893f02SDimitry Andric       Imm = MaxImm;
968*b5893f02SDimitry Andric     } else {
969*b5893f02SDimitry Andric       // Try to keep the same value in SOffset for adjacent loads, so that
970*b5893f02SDimitry Andric       // the corresponding register contents can be re-used.
971*b5893f02SDimitry Andric       //
972*b5893f02SDimitry Andric       // Load values with all low-bits (except for alignment bits) set into
973*b5893f02SDimitry Andric       // SOffset, so that a larger range of values can be covered using
974*b5893f02SDimitry Andric       // s_movk_i32.
975*b5893f02SDimitry Andric       //
976*b5893f02SDimitry Andric       // Atomic operations fail to work correctly when individual address
977*b5893f02SDimitry Andric       // components are unaligned, even if their sum is aligned.
978*b5893f02SDimitry Andric       uint32_t High = (Imm + Align) & ~4095;
979*b5893f02SDimitry Andric       uint32_t Low = (Imm + Align) & 4095;
980*b5893f02SDimitry Andric       Imm = Low;
981*b5893f02SDimitry Andric       Overflow = High - Align;
982*b5893f02SDimitry Andric     }
9837a7e6055SDimitry Andric   }
9847a7e6055SDimitry Andric 
985*b5893f02SDimitry Andric   // There is a hardware bug in SI and CI which prevents address clamping in
986*b5893f02SDimitry Andric   // MUBUF instructions from working correctly with SOffsets. The immediate
987*b5893f02SDimitry Andric   // offset is unaffected.
988*b5893f02SDimitry Andric   if (Overflow > 0 &&
989*b5893f02SDimitry Andric       Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
990*b5893f02SDimitry Andric     return false;
9917a7e6055SDimitry Andric 
992*b5893f02SDimitry Andric   ImmOffset = Imm;
993*b5893f02SDimitry Andric   SOffset = Overflow;
994*b5893f02SDimitry Andric   return true;
9957a7e6055SDimitry Andric }
9964ba319b5SDimitry Andric 
9974ba319b5SDimitry Andric namespace {
9984ba319b5SDimitry Andric 
9994ba319b5SDimitry Andric struct SourceOfDivergence {
10004ba319b5SDimitry Andric   unsigned Intr;
10014ba319b5SDimitry Andric };
10024ba319b5SDimitry Andric const SourceOfDivergence *lookupSourceOfDivergence(unsigned Intr);
10034ba319b5SDimitry Andric 
10044ba319b5SDimitry Andric #define GET_SourcesOfDivergence_IMPL
10054ba319b5SDimitry Andric #include "AMDGPUGenSearchableTables.inc"
10064ba319b5SDimitry Andric 
10074ba319b5SDimitry Andric } // end anonymous namespace
10084ba319b5SDimitry Andric 
isIntrinsicSourceOfDivergence(unsigned IntrID)10094ba319b5SDimitry Andric bool isIntrinsicSourceOfDivergence(unsigned IntrID) {
10104ba319b5SDimitry Andric   return lookupSourceOfDivergence(IntrID);
10114ba319b5SDimitry Andric }
10127a7e6055SDimitry Andric } // namespace AMDGPU
10137a7e6055SDimitry Andric } // namespace llvm
1014