18f0fd8f6SDimitry Andric //===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===//
28f0fd8f6SDimitry Andric //
38f0fd8f6SDimitry Andric // The LLVM Compiler Infrastructure
48f0fd8f6SDimitry Andric //
58f0fd8f6SDimitry Andric // This file is distributed under the University of Illinois Open Source
68f0fd8f6SDimitry Andric // License. See LICENSE.TXT for details.
78f0fd8f6SDimitry Andric //
88f0fd8f6SDimitry Andric // \file
98f0fd8f6SDimitry Andric //===----------------------------------------------------------------------===//
108f0fd8f6SDimitry Andric
118f0fd8f6SDimitry Andric #include "AMDGPUInstPrinter.h"
12d88c1a5aSDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
13db17bf38SDimitry Andric #include "SIDefines.h"
143ca95b02SDimitry Andric #include "Utils/AMDGPUAsmUtils.h"
15d88c1a5aSDimitry Andric #include "Utils/AMDGPUBaseInfo.h"
168f0fd8f6SDimitry Andric #include "llvm/MC/MCExpr.h"
178f0fd8f6SDimitry Andric #include "llvm/MC/MCInst.h"
18d88c1a5aSDimitry Andric #include "llvm/MC/MCInstrDesc.h"
198f0fd8f6SDimitry Andric #include "llvm/MC/MCInstrInfo.h"
208f0fd8f6SDimitry Andric #include "llvm/MC/MCRegisterInfo.h"
21d88c1a5aSDimitry Andric #include "llvm/MC/MCSubtargetInfo.h"
22d88c1a5aSDimitry Andric #include "llvm/Support/ErrorHandling.h"
238f0fd8f6SDimitry Andric #include "llvm/Support/MathExtras.h"
247d523365SDimitry Andric #include "llvm/Support/raw_ostream.h"
25d88c1a5aSDimitry Andric #include <cassert>
263ca95b02SDimitry Andric
278f0fd8f6SDimitry Andric using namespace llvm;
28d88c1a5aSDimitry Andric using namespace llvm::AMDGPU;
298f0fd8f6SDimitry Andric
printInst(const MCInst * MI,raw_ostream & OS,StringRef Annot,const MCSubtargetInfo & STI)308f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
318f0fd8f6SDimitry Andric StringRef Annot, const MCSubtargetInfo &STI) {
328f0fd8f6SDimitry Andric OS.flush();
33d88c1a5aSDimitry Andric printInstruction(MI, STI, OS);
348f0fd8f6SDimitry Andric printAnnotation(OS, Annot);
358f0fd8f6SDimitry Andric }
368f0fd8f6SDimitry Andric
printU4ImmOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)373ca95b02SDimitry Andric void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
38d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
393ca95b02SDimitry Andric raw_ostream &O) {
403ca95b02SDimitry Andric O << formatHex(MI->getOperand(OpNo).getImm() & 0xf);
413ca95b02SDimitry Andric }
423ca95b02SDimitry Andric
printU8ImmOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)438f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo,
448f0fd8f6SDimitry Andric raw_ostream &O) {
458f0fd8f6SDimitry Andric O << formatHex(MI->getOperand(OpNo).getImm() & 0xff);
468f0fd8f6SDimitry Andric }
478f0fd8f6SDimitry Andric
printU16ImmOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)488f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
49d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
508f0fd8f6SDimitry Andric raw_ostream &O) {
51d88c1a5aSDimitry Andric // It's possible to end up with a 32-bit literal used with a 16-bit operand
52d88c1a5aSDimitry Andric // with ignored high bits. Print as 32-bit anyway in that case.
53d88c1a5aSDimitry Andric int64_t Imm = MI->getOperand(OpNo).getImm();
54d88c1a5aSDimitry Andric if (isInt<16>(Imm) || isUInt<16>(Imm))
55d88c1a5aSDimitry Andric O << formatHex(static_cast<uint64_t>(Imm & 0xffff));
56d88c1a5aSDimitry Andric else
57d88c1a5aSDimitry Andric printU32ImmOperand(MI, OpNo, STI, O);
588f0fd8f6SDimitry Andric }
598f0fd8f6SDimitry Andric
printU4ImmDecOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)603ca95b02SDimitry Andric void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo,
613ca95b02SDimitry Andric raw_ostream &O) {
623ca95b02SDimitry Andric O << formatDec(MI->getOperand(OpNo).getImm() & 0xf);
633ca95b02SDimitry Andric }
643ca95b02SDimitry Andric
printU8ImmDecOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)658f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo,
668f0fd8f6SDimitry Andric raw_ostream &O) {
678f0fd8f6SDimitry Andric O << formatDec(MI->getOperand(OpNo).getImm() & 0xff);
688f0fd8f6SDimitry Andric }
698f0fd8f6SDimitry Andric
printU16ImmDecOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)708f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo,
718f0fd8f6SDimitry Andric raw_ostream &O) {
728f0fd8f6SDimitry Andric O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff);
738f0fd8f6SDimitry Andric }
748f0fd8f6SDimitry Andric
printS13ImmDecOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)752cab237bSDimitry Andric void AMDGPUInstPrinter::printS13ImmDecOperand(const MCInst *MI, unsigned OpNo,
76edd7eaddSDimitry Andric raw_ostream &O) {
772cab237bSDimitry Andric O << formatDec(SignExtend32<13>(MI->getOperand(OpNo).getImm()));
78edd7eaddSDimitry Andric }
79edd7eaddSDimitry Andric
printU32ImmOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)80d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo,
81d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
82d88c1a5aSDimitry Andric raw_ostream &O) {
83d88c1a5aSDimitry Andric O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff);
84d88c1a5aSDimitry Andric }
85d88c1a5aSDimitry Andric
printNamedBit(const MCInst * MI,unsigned OpNo,raw_ostream & O,StringRef BitName)863ca95b02SDimitry Andric void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo,
873ca95b02SDimitry Andric raw_ostream &O, StringRef BitName) {
883ca95b02SDimitry Andric if (MI->getOperand(OpNo).getImm()) {
893ca95b02SDimitry Andric O << ' ' << BitName;
903ca95b02SDimitry Andric }
913ca95b02SDimitry Andric }
923ca95b02SDimitry Andric
printOffen(const MCInst * MI,unsigned OpNo,raw_ostream & O)938f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo,
948f0fd8f6SDimitry Andric raw_ostream &O) {
953ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "offen");
968f0fd8f6SDimitry Andric }
978f0fd8f6SDimitry Andric
printIdxen(const MCInst * MI,unsigned OpNo,raw_ostream & O)988f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo,
998f0fd8f6SDimitry Andric raw_ostream &O) {
1003ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "idxen");
1018f0fd8f6SDimitry Andric }
1028f0fd8f6SDimitry Andric
printAddr64(const MCInst * MI,unsigned OpNo,raw_ostream & O)1038f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo,
1048f0fd8f6SDimitry Andric raw_ostream &O) {
1053ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "addr64");
1068f0fd8f6SDimitry Andric }
1078f0fd8f6SDimitry Andric
printMBUFOffset(const MCInst * MI,unsigned OpNo,raw_ostream & O)1088f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo,
1098f0fd8f6SDimitry Andric raw_ostream &O) {
1108f0fd8f6SDimitry Andric if (MI->getOperand(OpNo).getImm()) {
1118f0fd8f6SDimitry Andric O << " offset:";
1128f0fd8f6SDimitry Andric printU16ImmDecOperand(MI, OpNo, O);
1138f0fd8f6SDimitry Andric }
1148f0fd8f6SDimitry Andric }
1158f0fd8f6SDimitry Andric
printOffset(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1163ca95b02SDimitry Andric void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo,
117d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
1188f0fd8f6SDimitry Andric raw_ostream &O) {
1198f0fd8f6SDimitry Andric uint16_t Imm = MI->getOperand(OpNo).getImm();
1208f0fd8f6SDimitry Andric if (Imm != 0) {
1217a7e6055SDimitry Andric O << ((OpNo == 0)? "offset:" : " offset:");
1228f0fd8f6SDimitry Andric printU16ImmDecOperand(MI, OpNo, O);
1238f0fd8f6SDimitry Andric }
1248f0fd8f6SDimitry Andric }
1258f0fd8f6SDimitry Andric
printOffsetS13(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)126edd7eaddSDimitry Andric void AMDGPUInstPrinter::printOffsetS13(const MCInst *MI, unsigned OpNo,
127edd7eaddSDimitry Andric const MCSubtargetInfo &STI,
128edd7eaddSDimitry Andric raw_ostream &O) {
129edd7eaddSDimitry Andric uint16_t Imm = MI->getOperand(OpNo).getImm();
130edd7eaddSDimitry Andric if (Imm != 0) {
131edd7eaddSDimitry Andric O << ((OpNo == 0)? "offset:" : " offset:");
1322cab237bSDimitry Andric printS13ImmDecOperand(MI, OpNo, O);
133edd7eaddSDimitry Andric }
134edd7eaddSDimitry Andric }
135edd7eaddSDimitry Andric
printOffset0(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1363ca95b02SDimitry Andric void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo,
137d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
1388f0fd8f6SDimitry Andric raw_ostream &O) {
1398f0fd8f6SDimitry Andric if (MI->getOperand(OpNo).getImm()) {
1408f0fd8f6SDimitry Andric O << " offset0:";
1418f0fd8f6SDimitry Andric printU8ImmDecOperand(MI, OpNo, O);
1428f0fd8f6SDimitry Andric }
1438f0fd8f6SDimitry Andric }
1448f0fd8f6SDimitry Andric
printOffset1(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1453ca95b02SDimitry Andric void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo,
146d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
1478f0fd8f6SDimitry Andric raw_ostream &O) {
1488f0fd8f6SDimitry Andric if (MI->getOperand(OpNo).getImm()) {
1498f0fd8f6SDimitry Andric O << " offset1:";
1508f0fd8f6SDimitry Andric printU8ImmDecOperand(MI, OpNo, O);
1518f0fd8f6SDimitry Andric }
1528f0fd8f6SDimitry Andric }
1538f0fd8f6SDimitry Andric
printSMRDOffset8(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)154d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo,
155d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
1563ca95b02SDimitry Andric raw_ostream &O) {
157d88c1a5aSDimitry Andric printU32ImmOperand(MI, OpNo, STI, O);
158d88c1a5aSDimitry Andric }
159d88c1a5aSDimitry Andric
printSMRDOffset20(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)160d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo,
161d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
162d88c1a5aSDimitry Andric raw_ostream &O) {
163d88c1a5aSDimitry Andric printU32ImmOperand(MI, OpNo, STI, O);
1643ca95b02SDimitry Andric }
1653ca95b02SDimitry Andric
printSMRDLiteralOffset(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1663ca95b02SDimitry Andric void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo,
167d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
1683ca95b02SDimitry Andric raw_ostream &O) {
169d88c1a5aSDimitry Andric printU32ImmOperand(MI, OpNo, STI, O);
1703ca95b02SDimitry Andric }
1713ca95b02SDimitry Andric
printGDS(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1728f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo,
173d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
1743ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "gds");
1758f0fd8f6SDimitry Andric }
1768f0fd8f6SDimitry Andric
printGLC(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1778f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo,
178d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
1793ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "glc");
1808f0fd8f6SDimitry Andric }
1818f0fd8f6SDimitry Andric
printSLC(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1828f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo,
183d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
1843ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "slc");
1858f0fd8f6SDimitry Andric }
1868f0fd8f6SDimitry Andric
printTFE(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1878f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo,
188d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
1893ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "tfe");
1903ca95b02SDimitry Andric }
1913ca95b02SDimitry Andric
printDMask(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1923ca95b02SDimitry Andric void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo,
193d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
1943ca95b02SDimitry Andric if (MI->getOperand(OpNo).getImm()) {
1953ca95b02SDimitry Andric O << " dmask:";
196d88c1a5aSDimitry Andric printU16ImmOperand(MI, OpNo, STI, O);
1973ca95b02SDimitry Andric }
1983ca95b02SDimitry Andric }
1993ca95b02SDimitry Andric
printUNorm(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)2003ca95b02SDimitry Andric void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo,
201d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
2023ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "unorm");
2033ca95b02SDimitry Andric }
2043ca95b02SDimitry Andric
printDA(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)2053ca95b02SDimitry Andric void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo,
206d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
2073ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "da");
2083ca95b02SDimitry Andric }
2093ca95b02SDimitry Andric
printR128A16(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)210*b5893f02SDimitry Andric void AMDGPUInstPrinter::printR128A16(const MCInst *MI, unsigned OpNo,
211d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
212*b5893f02SDimitry Andric if (STI.hasFeature(AMDGPU::FeatureR128A16))
213*b5893f02SDimitry Andric printNamedBit(MI, OpNo, O, "a16");
214*b5893f02SDimitry Andric else
2153ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "r128");
2163ca95b02SDimitry Andric }
2173ca95b02SDimitry Andric
printLWE(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)2183ca95b02SDimitry Andric void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo,
219d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
2203ca95b02SDimitry Andric printNamedBit(MI, OpNo, O, "lwe");
2218f0fd8f6SDimitry Andric }
2228f0fd8f6SDimitry Andric
printD16(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)2234ba319b5SDimitry Andric void AMDGPUInstPrinter::printD16(const MCInst *MI, unsigned OpNo,
2244ba319b5SDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
2254ba319b5SDimitry Andric printNamedBit(MI, OpNo, O, "d16");
2264ba319b5SDimitry Andric }
2274ba319b5SDimitry Andric
printExpCompr(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)228d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo,
229d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
230d88c1a5aSDimitry Andric raw_ostream &O) {
231d88c1a5aSDimitry Andric if (MI->getOperand(OpNo).getImm())
232d88c1a5aSDimitry Andric O << " compr";
233d88c1a5aSDimitry Andric }
234d88c1a5aSDimitry Andric
printExpVM(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)235d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo,
236d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
237d88c1a5aSDimitry Andric raw_ostream &O) {
238d88c1a5aSDimitry Andric if (MI->getOperand(OpNo).getImm())
239d88c1a5aSDimitry Andric O << " vm";
240d88c1a5aSDimitry Andric }
241d88c1a5aSDimitry Andric
printFORMAT(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)242*b5893f02SDimitry Andric void AMDGPUInstPrinter::printFORMAT(const MCInst *MI, unsigned OpNo,
243edd7eaddSDimitry Andric const MCSubtargetInfo &STI,
244edd7eaddSDimitry Andric raw_ostream &O) {
245*b5893f02SDimitry Andric if (unsigned Val = MI->getOperand(OpNo).getImm()) {
246*b5893f02SDimitry Andric O << " dfmt:" << (Val & 15);
247*b5893f02SDimitry Andric O << ", nfmt:" << (Val >> 4);
248edd7eaddSDimitry Andric }
249edd7eaddSDimitry Andric }
250edd7eaddSDimitry Andric
printRegOperand(unsigned RegNo,raw_ostream & O,const MCRegisterInfo & MRI)251d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O,
2528f0fd8f6SDimitry Andric const MCRegisterInfo &MRI) {
253d88c1a5aSDimitry Andric switch (RegNo) {
2548f0fd8f6SDimitry Andric case AMDGPU::VCC:
2558f0fd8f6SDimitry Andric O << "vcc";
2568f0fd8f6SDimitry Andric return;
2578f0fd8f6SDimitry Andric case AMDGPU::SCC:
2588f0fd8f6SDimitry Andric O << "scc";
2598f0fd8f6SDimitry Andric return;
2608f0fd8f6SDimitry Andric case AMDGPU::EXEC:
2618f0fd8f6SDimitry Andric O << "exec";
2628f0fd8f6SDimitry Andric return;
2638f0fd8f6SDimitry Andric case AMDGPU::M0:
2648f0fd8f6SDimitry Andric O << "m0";
2658f0fd8f6SDimitry Andric return;
2668f0fd8f6SDimitry Andric case AMDGPU::FLAT_SCR:
2678f0fd8f6SDimitry Andric O << "flat_scratch";
2688f0fd8f6SDimitry Andric return;
2694ba319b5SDimitry Andric case AMDGPU::XNACK_MASK:
2704ba319b5SDimitry Andric O << "xnack_mask";
2714ba319b5SDimitry Andric return;
2728f0fd8f6SDimitry Andric case AMDGPU::VCC_LO:
2738f0fd8f6SDimitry Andric O << "vcc_lo";
2748f0fd8f6SDimitry Andric return;
2758f0fd8f6SDimitry Andric case AMDGPU::VCC_HI:
2768f0fd8f6SDimitry Andric O << "vcc_hi";
2778f0fd8f6SDimitry Andric return;
2783ca95b02SDimitry Andric case AMDGPU::TBA_LO:
2793ca95b02SDimitry Andric O << "tba_lo";
2803ca95b02SDimitry Andric return;
2813ca95b02SDimitry Andric case AMDGPU::TBA_HI:
2823ca95b02SDimitry Andric O << "tba_hi";
2833ca95b02SDimitry Andric return;
2843ca95b02SDimitry Andric case AMDGPU::TMA_LO:
2853ca95b02SDimitry Andric O << "tma_lo";
2863ca95b02SDimitry Andric return;
2873ca95b02SDimitry Andric case AMDGPU::TMA_HI:
2883ca95b02SDimitry Andric O << "tma_hi";
2893ca95b02SDimitry Andric return;
2908f0fd8f6SDimitry Andric case AMDGPU::EXEC_LO:
2918f0fd8f6SDimitry Andric O << "exec_lo";
2928f0fd8f6SDimitry Andric return;
2938f0fd8f6SDimitry Andric case AMDGPU::EXEC_HI:
2948f0fd8f6SDimitry Andric O << "exec_hi";
2958f0fd8f6SDimitry Andric return;
2968f0fd8f6SDimitry Andric case AMDGPU::FLAT_SCR_LO:
2978f0fd8f6SDimitry Andric O << "flat_scratch_lo";
2988f0fd8f6SDimitry Andric return;
2998f0fd8f6SDimitry Andric case AMDGPU::FLAT_SCR_HI:
3008f0fd8f6SDimitry Andric O << "flat_scratch_hi";
3018f0fd8f6SDimitry Andric return;
3024ba319b5SDimitry Andric case AMDGPU::XNACK_MASK_LO:
3034ba319b5SDimitry Andric O << "xnack_mask_lo";
3044ba319b5SDimitry Andric return;
3054ba319b5SDimitry Andric case AMDGPU::XNACK_MASK_HI:
3064ba319b5SDimitry Andric O << "xnack_mask_hi";
3074ba319b5SDimitry Andric return;
30837cd60a3SDimitry Andric case AMDGPU::FP_REG:
30937cd60a3SDimitry Andric case AMDGPU::SP_REG:
31037cd60a3SDimitry Andric case AMDGPU::SCRATCH_WAVE_OFFSET_REG:
31137cd60a3SDimitry Andric case AMDGPU::PRIVATE_RSRC_REG:
31237cd60a3SDimitry Andric llvm_unreachable("pseudo-register should not ever be emitted");
3138f0fd8f6SDimitry Andric default:
3148f0fd8f6SDimitry Andric break;
3158f0fd8f6SDimitry Andric }
3168f0fd8f6SDimitry Andric
3173ca95b02SDimitry Andric // The low 8 bits of the encoding value is the register index, for both VGPRs
3183ca95b02SDimitry Andric // and SGPRs.
319d88c1a5aSDimitry Andric unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1);
3208f0fd8f6SDimitry Andric
3213ca95b02SDimitry Andric unsigned NumRegs;
322d88c1a5aSDimitry Andric if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) {
3233ca95b02SDimitry Andric O << 'v';
3248f0fd8f6SDimitry Andric NumRegs = 1;
325d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) {
3263ca95b02SDimitry Andric O << 's';
3278f0fd8f6SDimitry Andric NumRegs = 1;
328d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) {
3293ca95b02SDimitry Andric O <<'v';
3308f0fd8f6SDimitry Andric NumRegs = 2;
331d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) {
3323ca95b02SDimitry Andric O << 's';
3338f0fd8f6SDimitry Andric NumRegs = 2;
334d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) {
3353ca95b02SDimitry Andric O << 'v';
3368f0fd8f6SDimitry Andric NumRegs = 4;
337d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) {
3383ca95b02SDimitry Andric O << 's';
3398f0fd8f6SDimitry Andric NumRegs = 4;
340d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) {
3413ca95b02SDimitry Andric O << 'v';
3428f0fd8f6SDimitry Andric NumRegs = 3;
343d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) {
3443ca95b02SDimitry Andric O << 'v';
3458f0fd8f6SDimitry Andric NumRegs = 8;
346da09e106SDimitry Andric } else if (MRI.getRegClass(AMDGPU::SGPR_256RegClassID).contains(RegNo)) {
3473ca95b02SDimitry Andric O << 's';
3488f0fd8f6SDimitry Andric NumRegs = 8;
349d88c1a5aSDimitry Andric } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) {
3503ca95b02SDimitry Andric O << 'v';
3518f0fd8f6SDimitry Andric NumRegs = 16;
352da09e106SDimitry Andric } else if (MRI.getRegClass(AMDGPU::SGPR_512RegClassID).contains(RegNo)) {
3533ca95b02SDimitry Andric O << 's';
3548f0fd8f6SDimitry Andric NumRegs = 16;
3558f0fd8f6SDimitry Andric } else {
356d88c1a5aSDimitry Andric O << getRegisterName(RegNo);
3578f0fd8f6SDimitry Andric return;
3588f0fd8f6SDimitry Andric }
3598f0fd8f6SDimitry Andric
3608f0fd8f6SDimitry Andric if (NumRegs == 1) {
3613ca95b02SDimitry Andric O << RegIdx;
3628f0fd8f6SDimitry Andric return;
3638f0fd8f6SDimitry Andric }
3648f0fd8f6SDimitry Andric
3653ca95b02SDimitry Andric O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']';
3668f0fd8f6SDimitry Andric }
3678f0fd8f6SDimitry Andric
printVOPDst(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)3688f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo,
369d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
3708f0fd8f6SDimitry Andric if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3)
3718f0fd8f6SDimitry Andric O << "_e64 ";
3723ca95b02SDimitry Andric else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP)
3733ca95b02SDimitry Andric O << "_dpp ";
3743ca95b02SDimitry Andric else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA)
3753ca95b02SDimitry Andric O << "_sdwa ";
3768f0fd8f6SDimitry Andric else
3778f0fd8f6SDimitry Andric O << "_e32 ";
3788f0fd8f6SDimitry Andric
379d88c1a5aSDimitry Andric printOperand(MI, OpNo, STI, O);
3808f0fd8f6SDimitry Andric }
3818f0fd8f6SDimitry Andric
printVINTRPDst(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)3824ba319b5SDimitry Andric void AMDGPUInstPrinter::printVINTRPDst(const MCInst *MI, unsigned OpNo,
3834ba319b5SDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
3844ba319b5SDimitry Andric if (AMDGPU::isSI(STI) || AMDGPU::isCI(STI))
3854ba319b5SDimitry Andric O << " ";
3864ba319b5SDimitry Andric else
3874ba319b5SDimitry Andric O << "_e32 ";
3884ba319b5SDimitry Andric
3894ba319b5SDimitry Andric printOperand(MI, OpNo, STI, O);
3904ba319b5SDimitry Andric }
3914ba319b5SDimitry Andric
printImmediate16(uint32_t Imm,const MCSubtargetInfo & STI,raw_ostream & O)392d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printImmediate16(uint32_t Imm,
393d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
394d88c1a5aSDimitry Andric raw_ostream &O) {
395d88c1a5aSDimitry Andric int16_t SImm = static_cast<int16_t>(Imm);
396d88c1a5aSDimitry Andric if (SImm >= -16 && SImm <= 64) {
397d88c1a5aSDimitry Andric O << SImm;
398d88c1a5aSDimitry Andric return;
399d88c1a5aSDimitry Andric }
400d88c1a5aSDimitry Andric
401d88c1a5aSDimitry Andric if (Imm == 0x3C00)
402d88c1a5aSDimitry Andric O<< "1.0";
403d88c1a5aSDimitry Andric else if (Imm == 0xBC00)
404d88c1a5aSDimitry Andric O<< "-1.0";
405d88c1a5aSDimitry Andric else if (Imm == 0x3800)
406d88c1a5aSDimitry Andric O<< "0.5";
407d88c1a5aSDimitry Andric else if (Imm == 0xB800)
408d88c1a5aSDimitry Andric O<< "-0.5";
409d88c1a5aSDimitry Andric else if (Imm == 0x4000)
410d88c1a5aSDimitry Andric O<< "2.0";
411d88c1a5aSDimitry Andric else if (Imm == 0xC000)
412d88c1a5aSDimitry Andric O<< "-2.0";
413d88c1a5aSDimitry Andric else if (Imm == 0x4400)
414d88c1a5aSDimitry Andric O<< "4.0";
415d88c1a5aSDimitry Andric else if (Imm == 0xC400)
416d88c1a5aSDimitry Andric O<< "-4.0";
417d88c1a5aSDimitry Andric else if (Imm == 0x3118) {
418d88c1a5aSDimitry Andric assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]);
419d88c1a5aSDimitry Andric O << "0.15915494";
420d88c1a5aSDimitry Andric } else
421d88c1a5aSDimitry Andric O << formatHex(static_cast<uint64_t>(Imm));
422d88c1a5aSDimitry Andric }
423d88c1a5aSDimitry Andric
printImmediateV216(uint32_t Imm,const MCSubtargetInfo & STI,raw_ostream & O)4247a7e6055SDimitry Andric void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm,
4257a7e6055SDimitry Andric const MCSubtargetInfo &STI,
4267a7e6055SDimitry Andric raw_ostream &O) {
4277a7e6055SDimitry Andric uint16_t Lo16 = static_cast<uint16_t>(Imm);
4287a7e6055SDimitry Andric printImmediate16(Lo16, STI, O);
4297a7e6055SDimitry Andric }
4307a7e6055SDimitry Andric
printImmediate32(uint32_t Imm,const MCSubtargetInfo & STI,raw_ostream & O)431d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printImmediate32(uint32_t Imm,
432d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
433d88c1a5aSDimitry Andric raw_ostream &O) {
4348f0fd8f6SDimitry Andric int32_t SImm = static_cast<int32_t>(Imm);
4358f0fd8f6SDimitry Andric if (SImm >= -16 && SImm <= 64) {
4368f0fd8f6SDimitry Andric O << SImm;
4378f0fd8f6SDimitry Andric return;
4388f0fd8f6SDimitry Andric }
4398f0fd8f6SDimitry Andric
4408f0fd8f6SDimitry Andric if (Imm == FloatToBits(0.0f))
4418f0fd8f6SDimitry Andric O << "0.0";
4428f0fd8f6SDimitry Andric else if (Imm == FloatToBits(1.0f))
4438f0fd8f6SDimitry Andric O << "1.0";
4448f0fd8f6SDimitry Andric else if (Imm == FloatToBits(-1.0f))
4458f0fd8f6SDimitry Andric O << "-1.0";
4468f0fd8f6SDimitry Andric else if (Imm == FloatToBits(0.5f))
4478f0fd8f6SDimitry Andric O << "0.5";
4488f0fd8f6SDimitry Andric else if (Imm == FloatToBits(-0.5f))
4498f0fd8f6SDimitry Andric O << "-0.5";
4508f0fd8f6SDimitry Andric else if (Imm == FloatToBits(2.0f))
4518f0fd8f6SDimitry Andric O << "2.0";
4528f0fd8f6SDimitry Andric else if (Imm == FloatToBits(-2.0f))
4538f0fd8f6SDimitry Andric O << "-2.0";
4548f0fd8f6SDimitry Andric else if (Imm == FloatToBits(4.0f))
4558f0fd8f6SDimitry Andric O << "4.0";
4568f0fd8f6SDimitry Andric else if (Imm == FloatToBits(-4.0f))
4578f0fd8f6SDimitry Andric O << "-4.0";
458d88c1a5aSDimitry Andric else if (Imm == 0x3e22f983 &&
459d88c1a5aSDimitry Andric STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
460d88c1a5aSDimitry Andric O << "0.15915494";
4618f0fd8f6SDimitry Andric else
4628f0fd8f6SDimitry Andric O << formatHex(static_cast<uint64_t>(Imm));
4638f0fd8f6SDimitry Andric }
4648f0fd8f6SDimitry Andric
printImmediate64(uint64_t Imm,const MCSubtargetInfo & STI,raw_ostream & O)465d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printImmediate64(uint64_t Imm,
466d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
467d88c1a5aSDimitry Andric raw_ostream &O) {
4688f0fd8f6SDimitry Andric int64_t SImm = static_cast<int64_t>(Imm);
4698f0fd8f6SDimitry Andric if (SImm >= -16 && SImm <= 64) {
4708f0fd8f6SDimitry Andric O << SImm;
4718f0fd8f6SDimitry Andric return;
4728f0fd8f6SDimitry Andric }
4738f0fd8f6SDimitry Andric
4748f0fd8f6SDimitry Andric if (Imm == DoubleToBits(0.0))
4758f0fd8f6SDimitry Andric O << "0.0";
4768f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(1.0))
4778f0fd8f6SDimitry Andric O << "1.0";
4788f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(-1.0))
4798f0fd8f6SDimitry Andric O << "-1.0";
4808f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(0.5))
4818f0fd8f6SDimitry Andric O << "0.5";
4828f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(-0.5))
4838f0fd8f6SDimitry Andric O << "-0.5";
4848f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(2.0))
4858f0fd8f6SDimitry Andric O << "2.0";
4868f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(-2.0))
4878f0fd8f6SDimitry Andric O << "-2.0";
4888f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(4.0))
4898f0fd8f6SDimitry Andric O << "4.0";
4908f0fd8f6SDimitry Andric else if (Imm == DoubleToBits(-4.0))
4918f0fd8f6SDimitry Andric O << "-4.0";
492d88c1a5aSDimitry Andric else if (Imm == 0x3fc45f306dc9c882 &&
493d88c1a5aSDimitry Andric STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
494d88c1a5aSDimitry Andric O << "0.15915494";
4957d523365SDimitry Andric else {
496d88c1a5aSDimitry Andric assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882);
4977d523365SDimitry Andric
4987d523365SDimitry Andric // In rare situations, we will have a 32-bit literal in a 64-bit
4997d523365SDimitry Andric // operand. This is technically allowed for the encoding of s_mov_b64.
5007d523365SDimitry Andric O << formatHex(static_cast<uint64_t>(Imm));
5017d523365SDimitry Andric }
5028f0fd8f6SDimitry Andric }
5038f0fd8f6SDimitry Andric
printOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)5048f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
505d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
5068f0fd8f6SDimitry Andric raw_ostream &O) {
507d88c1a5aSDimitry Andric if (OpNo >= MI->getNumOperands()) {
508d88c1a5aSDimitry Andric O << "/*Missing OP" << OpNo << "*/";
509d88c1a5aSDimitry Andric return;
510d88c1a5aSDimitry Andric }
5118f0fd8f6SDimitry Andric
5128f0fd8f6SDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
5138f0fd8f6SDimitry Andric if (Op.isReg()) {
5148f0fd8f6SDimitry Andric printRegOperand(Op.getReg(), O, MRI);
5158f0fd8f6SDimitry Andric } else if (Op.isImm()) {
5168f0fd8f6SDimitry Andric const MCInstrDesc &Desc = MII.get(MI->getOpcode());
517d88c1a5aSDimitry Andric switch (Desc.OpInfo[OpNo].OperandType) {
518d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT32:
519d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32:
520d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT32:
521d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP32:
522d88c1a5aSDimitry Andric case MCOI::OPERAND_IMMEDIATE:
523d88c1a5aSDimitry Andric printImmediate32(Op.getImm(), STI, O);
524d88c1a5aSDimitry Andric break;
525d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT64:
526d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP64:
527d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT64:
528d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP64:
529d88c1a5aSDimitry Andric printImmediate64(Op.getImm(), STI, O);
530d88c1a5aSDimitry Andric break;
531d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT16:
532d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP16:
533d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT16:
534d88c1a5aSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP16:
535d88c1a5aSDimitry Andric printImmediate16(Op.getImm(), STI, O);
536d88c1a5aSDimitry Andric break;
5377a7e6055SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
5387a7e6055SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
5397a7e6055SDimitry Andric printImmediateV216(Op.getImm(), STI, O);
5407a7e6055SDimitry Andric break;
541d88c1a5aSDimitry Andric case MCOI::OPERAND_UNKNOWN:
542d88c1a5aSDimitry Andric case MCOI::OPERAND_PCREL:
543d88c1a5aSDimitry Andric O << formatDec(Op.getImm());
544d88c1a5aSDimitry Andric break;
545d88c1a5aSDimitry Andric case MCOI::OPERAND_REGISTER:
546d88c1a5aSDimitry Andric // FIXME: This should be removed and handled somewhere else. Seems to come
547d88c1a5aSDimitry Andric // from a disassembler bug.
548d88c1a5aSDimitry Andric O << "/*invalid immediate*/";
549d88c1a5aSDimitry Andric break;
550d88c1a5aSDimitry Andric default:
5518f0fd8f6SDimitry Andric // We hit this for the immediate instruction bits that don't yet have a
5528f0fd8f6SDimitry Andric // custom printer.
553d88c1a5aSDimitry Andric llvm_unreachable("unexpected immediate operand type");
5548f0fd8f6SDimitry Andric }
5558f0fd8f6SDimitry Andric } else if (Op.isFPImm()) {
5568f0fd8f6SDimitry Andric // We special case 0.0 because otherwise it will be printed as an integer.
5578f0fd8f6SDimitry Andric if (Op.getFPImm() == 0.0)
5588f0fd8f6SDimitry Andric O << "0.0";
5598f0fd8f6SDimitry Andric else {
5608f0fd8f6SDimitry Andric const MCInstrDesc &Desc = MII.get(MI->getOpcode());
561d88c1a5aSDimitry Andric int RCID = Desc.OpInfo[OpNo].RegClass;
562d88c1a5aSDimitry Andric unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
563d88c1a5aSDimitry Andric if (RCBits == 32)
564d88c1a5aSDimitry Andric printImmediate32(FloatToBits(Op.getFPImm()), STI, O);
565d88c1a5aSDimitry Andric else if (RCBits == 64)
566d88c1a5aSDimitry Andric printImmediate64(DoubleToBits(Op.getFPImm()), STI, O);
5678f0fd8f6SDimitry Andric else
5688f0fd8f6SDimitry Andric llvm_unreachable("Invalid register class size");
5698f0fd8f6SDimitry Andric }
5708f0fd8f6SDimitry Andric } else if (Op.isExpr()) {
5718f0fd8f6SDimitry Andric const MCExpr *Exp = Op.getExpr();
5728f0fd8f6SDimitry Andric Exp->print(O, &MAI);
5738f0fd8f6SDimitry Andric } else {
5743ca95b02SDimitry Andric O << "/*INV_OP*/";
5758f0fd8f6SDimitry Andric }
5768f0fd8f6SDimitry Andric }
5778f0fd8f6SDimitry Andric
printOperandAndFPInputMods(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)5783ca95b02SDimitry Andric void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI,
5793ca95b02SDimitry Andric unsigned OpNo,
580d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
5818f0fd8f6SDimitry Andric raw_ostream &O) {
5828f0fd8f6SDimitry Andric unsigned InputModifiers = MI->getOperand(OpNo).getImm();
5837a7e6055SDimitry Andric
5847a7e6055SDimitry Andric // Use 'neg(...)' instead of '-' to avoid ambiguity.
5857a7e6055SDimitry Andric // This is important for integer literals because
5867a7e6055SDimitry Andric // -1 is not the same value as neg(1).
5877a7e6055SDimitry Andric bool NegMnemo = false;
5887a7e6055SDimitry Andric
5897a7e6055SDimitry Andric if (InputModifiers & SISrcMods::NEG) {
5907a7e6055SDimitry Andric if (OpNo + 1 < MI->getNumOperands() &&
5917a7e6055SDimitry Andric (InputModifiers & SISrcMods::ABS) == 0) {
5927a7e6055SDimitry Andric const MCOperand &Op = MI->getOperand(OpNo + 1);
5937a7e6055SDimitry Andric NegMnemo = Op.isImm() || Op.isFPImm();
5947a7e6055SDimitry Andric }
5957a7e6055SDimitry Andric if (NegMnemo) {
5967a7e6055SDimitry Andric O << "neg(";
5977a7e6055SDimitry Andric } else {
5988f0fd8f6SDimitry Andric O << '-';
5997a7e6055SDimitry Andric }
6007a7e6055SDimitry Andric }
6017a7e6055SDimitry Andric
6028f0fd8f6SDimitry Andric if (InputModifiers & SISrcMods::ABS)
6038f0fd8f6SDimitry Andric O << '|';
604d88c1a5aSDimitry Andric printOperand(MI, OpNo + 1, STI, O);
6058f0fd8f6SDimitry Andric if (InputModifiers & SISrcMods::ABS)
6068f0fd8f6SDimitry Andric O << '|';
6077a7e6055SDimitry Andric
6087a7e6055SDimitry Andric if (NegMnemo) {
6097a7e6055SDimitry Andric O << ')';
6107a7e6055SDimitry Andric }
6118f0fd8f6SDimitry Andric }
6128f0fd8f6SDimitry Andric
printOperandAndIntInputMods(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)6133ca95b02SDimitry Andric void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI,
6143ca95b02SDimitry Andric unsigned OpNo,
615d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
6163ca95b02SDimitry Andric raw_ostream &O) {
6173ca95b02SDimitry Andric unsigned InputModifiers = MI->getOperand(OpNo).getImm();
6183ca95b02SDimitry Andric if (InputModifiers & SISrcMods::SEXT)
6193ca95b02SDimitry Andric O << "sext(";
620d88c1a5aSDimitry Andric printOperand(MI, OpNo + 1, STI, O);
6213ca95b02SDimitry Andric if (InputModifiers & SISrcMods::SEXT)
6223ca95b02SDimitry Andric O << ')';
6233ca95b02SDimitry Andric }
6243ca95b02SDimitry Andric
printDPPCtrl(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)6253ca95b02SDimitry Andric void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo,
626d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
6273ca95b02SDimitry Andric raw_ostream &O) {
6284ba319b5SDimitry Andric using namespace AMDGPU::DPP;
6294ba319b5SDimitry Andric
6303ca95b02SDimitry Andric unsigned Imm = MI->getOperand(OpNo).getImm();
6314ba319b5SDimitry Andric if (Imm <= DppCtrl::QUAD_PERM_LAST) {
6323ca95b02SDimitry Andric O << " quad_perm:[";
6333ca95b02SDimitry Andric O << formatDec(Imm & 0x3) << ',';
6343ca95b02SDimitry Andric O << formatDec((Imm & 0xc) >> 2) << ',';
6353ca95b02SDimitry Andric O << formatDec((Imm & 0x30) >> 4) << ',';
6363ca95b02SDimitry Andric O << formatDec((Imm & 0xc0) >> 6) << ']';
6374ba319b5SDimitry Andric } else if ((Imm >= DppCtrl::ROW_SHL_FIRST) &&
6384ba319b5SDimitry Andric (Imm <= DppCtrl::ROW_SHL_LAST)) {
6393ca95b02SDimitry Andric O << " row_shl:";
6403ca95b02SDimitry Andric printU4ImmDecOperand(MI, OpNo, O);
6414ba319b5SDimitry Andric } else if ((Imm >= DppCtrl::ROW_SHR_FIRST) &&
6424ba319b5SDimitry Andric (Imm <= DppCtrl::ROW_SHR_LAST)) {
6433ca95b02SDimitry Andric O << " row_shr:";
6443ca95b02SDimitry Andric printU4ImmDecOperand(MI, OpNo, O);
6454ba319b5SDimitry Andric } else if ((Imm >= DppCtrl::ROW_ROR_FIRST) &&
6464ba319b5SDimitry Andric (Imm <= DppCtrl::ROW_ROR_LAST)) {
6473ca95b02SDimitry Andric O << " row_ror:";
6483ca95b02SDimitry Andric printU4ImmDecOperand(MI, OpNo, O);
6494ba319b5SDimitry Andric } else if (Imm == DppCtrl::WAVE_SHL1) {
6503ca95b02SDimitry Andric O << " wave_shl:1";
6514ba319b5SDimitry Andric } else if (Imm == DppCtrl::WAVE_ROL1) {
6523ca95b02SDimitry Andric O << " wave_rol:1";
6534ba319b5SDimitry Andric } else if (Imm == DppCtrl::WAVE_SHR1) {
6543ca95b02SDimitry Andric O << " wave_shr:1";
6554ba319b5SDimitry Andric } else if (Imm == DppCtrl::WAVE_ROR1) {
6563ca95b02SDimitry Andric O << " wave_ror:1";
6574ba319b5SDimitry Andric } else if (Imm == DppCtrl::ROW_MIRROR) {
6583ca95b02SDimitry Andric O << " row_mirror";
6594ba319b5SDimitry Andric } else if (Imm == DppCtrl::ROW_HALF_MIRROR) {
6603ca95b02SDimitry Andric O << " row_half_mirror";
6614ba319b5SDimitry Andric } else if (Imm == DppCtrl::BCAST15) {
6623ca95b02SDimitry Andric O << " row_bcast:15";
6634ba319b5SDimitry Andric } else if (Imm == DppCtrl::BCAST31) {
6643ca95b02SDimitry Andric O << " row_bcast:31";
6653ca95b02SDimitry Andric } else {
6664ba319b5SDimitry Andric O << " /* Invalid dpp_ctrl value */";
6673ca95b02SDimitry Andric }
6683ca95b02SDimitry Andric }
6693ca95b02SDimitry Andric
printRowMask(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)6703ca95b02SDimitry Andric void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo,
671d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
6723ca95b02SDimitry Andric raw_ostream &O) {
6733ca95b02SDimitry Andric O << " row_mask:";
674d88c1a5aSDimitry Andric printU4ImmOperand(MI, OpNo, STI, O);
6753ca95b02SDimitry Andric }
6763ca95b02SDimitry Andric
printBankMask(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)6773ca95b02SDimitry Andric void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo,
678d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
6793ca95b02SDimitry Andric raw_ostream &O) {
6803ca95b02SDimitry Andric O << " bank_mask:";
681d88c1a5aSDimitry Andric printU4ImmOperand(MI, OpNo, STI, O);
6823ca95b02SDimitry Andric }
6833ca95b02SDimitry Andric
printBoundCtrl(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)6843ca95b02SDimitry Andric void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo,
685d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
6863ca95b02SDimitry Andric raw_ostream &O) {
6873ca95b02SDimitry Andric unsigned Imm = MI->getOperand(OpNo).getImm();
6883ca95b02SDimitry Andric if (Imm) {
6893ca95b02SDimitry Andric O << " bound_ctrl:0"; // XXX - this syntax is used in sp3
6903ca95b02SDimitry Andric }
6913ca95b02SDimitry Andric }
6923ca95b02SDimitry Andric
printSDWASel(const MCInst * MI,unsigned OpNo,raw_ostream & O)6933ca95b02SDimitry Andric void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo,
6943ca95b02SDimitry Andric raw_ostream &O) {
695d88c1a5aSDimitry Andric using namespace llvm::AMDGPU::SDWA;
696d88c1a5aSDimitry Andric
6973ca95b02SDimitry Andric unsigned Imm = MI->getOperand(OpNo).getImm();
6983ca95b02SDimitry Andric switch (Imm) {
699d88c1a5aSDimitry Andric case SdwaSel::BYTE_0: O << "BYTE_0"; break;
700d88c1a5aSDimitry Andric case SdwaSel::BYTE_1: O << "BYTE_1"; break;
701d88c1a5aSDimitry Andric case SdwaSel::BYTE_2: O << "BYTE_2"; break;
702d88c1a5aSDimitry Andric case SdwaSel::BYTE_3: O << "BYTE_3"; break;
703d88c1a5aSDimitry Andric case SdwaSel::WORD_0: O << "WORD_0"; break;
704d88c1a5aSDimitry Andric case SdwaSel::WORD_1: O << "WORD_1"; break;
705d88c1a5aSDimitry Andric case SdwaSel::DWORD: O << "DWORD"; break;
7063ca95b02SDimitry Andric default: llvm_unreachable("Invalid SDWA data select operand");
7073ca95b02SDimitry Andric }
7083ca95b02SDimitry Andric }
7093ca95b02SDimitry Andric
printSDWADstSel(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)7103ca95b02SDimitry Andric void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo,
711d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
7123ca95b02SDimitry Andric raw_ostream &O) {
7133ca95b02SDimitry Andric O << "dst_sel:";
7143ca95b02SDimitry Andric printSDWASel(MI, OpNo, O);
7153ca95b02SDimitry Andric }
7163ca95b02SDimitry Andric
printSDWASrc0Sel(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)7173ca95b02SDimitry Andric void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo,
718d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
7193ca95b02SDimitry Andric raw_ostream &O) {
7203ca95b02SDimitry Andric O << "src0_sel:";
7213ca95b02SDimitry Andric printSDWASel(MI, OpNo, O);
7223ca95b02SDimitry Andric }
7233ca95b02SDimitry Andric
printSDWASrc1Sel(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)7243ca95b02SDimitry Andric void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo,
725d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
7263ca95b02SDimitry Andric raw_ostream &O) {
7273ca95b02SDimitry Andric O << "src1_sel:";
7283ca95b02SDimitry Andric printSDWASel(MI, OpNo, O);
7293ca95b02SDimitry Andric }
7303ca95b02SDimitry Andric
printSDWADstUnused(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)7313ca95b02SDimitry Andric void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo,
732d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
7333ca95b02SDimitry Andric raw_ostream &O) {
734d88c1a5aSDimitry Andric using namespace llvm::AMDGPU::SDWA;
735d88c1a5aSDimitry Andric
7363ca95b02SDimitry Andric O << "dst_unused:";
7373ca95b02SDimitry Andric unsigned Imm = MI->getOperand(OpNo).getImm();
7383ca95b02SDimitry Andric switch (Imm) {
739d88c1a5aSDimitry Andric case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break;
740d88c1a5aSDimitry Andric case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break;
741d88c1a5aSDimitry Andric case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break;
7423ca95b02SDimitry Andric default: llvm_unreachable("Invalid SDWA dest_unused operand");
7433ca95b02SDimitry Andric }
7443ca95b02SDimitry Andric }
7453ca95b02SDimitry Andric
746d88c1a5aSDimitry Andric template <unsigned N>
printExpSrcN(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)747d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo,
748d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
749d88c1a5aSDimitry Andric raw_ostream &O) {
7507a7e6055SDimitry Andric unsigned Opc = MI->getOpcode();
7517a7e6055SDimitry Andric int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en);
752d88c1a5aSDimitry Andric unsigned En = MI->getOperand(EnIdx).getImm();
753d88c1a5aSDimitry Andric
7547a7e6055SDimitry Andric int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr);
7557a7e6055SDimitry Andric
7567a7e6055SDimitry Andric // If compr is set, print as src0, src0, src1, src1
7577a7e6055SDimitry Andric if (MI->getOperand(ComprIdx).getImm()) {
7587a7e6055SDimitry Andric if (N == 1 || N == 2)
7597a7e6055SDimitry Andric --OpNo;
7607a7e6055SDimitry Andric else if (N == 3)
7617a7e6055SDimitry Andric OpNo -= 2;
7627a7e6055SDimitry Andric }
763d88c1a5aSDimitry Andric
764d88c1a5aSDimitry Andric if (En & (1 << N))
765d88c1a5aSDimitry Andric printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI);
766d88c1a5aSDimitry Andric else
767d88c1a5aSDimitry Andric O << "off";
768d88c1a5aSDimitry Andric }
769d88c1a5aSDimitry Andric
printExpSrc0(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)770d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo,
771d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
772d88c1a5aSDimitry Andric raw_ostream &O) {
773d88c1a5aSDimitry Andric printExpSrcN<0>(MI, OpNo, STI, O);
774d88c1a5aSDimitry Andric }
775d88c1a5aSDimitry Andric
printExpSrc1(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)776d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo,
777d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
778d88c1a5aSDimitry Andric raw_ostream &O) {
779d88c1a5aSDimitry Andric printExpSrcN<1>(MI, OpNo, STI, O);
780d88c1a5aSDimitry Andric }
781d88c1a5aSDimitry Andric
printExpSrc2(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)782d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo,
783d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
784d88c1a5aSDimitry Andric raw_ostream &O) {
785d88c1a5aSDimitry Andric printExpSrcN<2>(MI, OpNo, STI, O);
786d88c1a5aSDimitry Andric }
787d88c1a5aSDimitry Andric
printExpSrc3(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)788d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo,
789d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
790d88c1a5aSDimitry Andric raw_ostream &O) {
791d88c1a5aSDimitry Andric printExpSrcN<3>(MI, OpNo, STI, O);
792d88c1a5aSDimitry Andric }
793d88c1a5aSDimitry Andric
printExpTgt(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)794d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo,
795d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
796d88c1a5aSDimitry Andric raw_ostream &O) {
797d88c1a5aSDimitry Andric // This is really a 6 bit field.
798d88c1a5aSDimitry Andric uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1);
799d88c1a5aSDimitry Andric
800d88c1a5aSDimitry Andric if (Tgt <= 7)
801d88c1a5aSDimitry Andric O << " mrt" << Tgt;
802d88c1a5aSDimitry Andric else if (Tgt == 8)
803d88c1a5aSDimitry Andric O << " mrtz";
804d88c1a5aSDimitry Andric else if (Tgt == 9)
805d88c1a5aSDimitry Andric O << " null";
806d88c1a5aSDimitry Andric else if (Tgt >= 12 && Tgt <= 15)
807d88c1a5aSDimitry Andric O << " pos" << Tgt - 12;
808d88c1a5aSDimitry Andric else if (Tgt >= 32 && Tgt <= 63)
809d88c1a5aSDimitry Andric O << " param" << Tgt - 32;
810d88c1a5aSDimitry Andric else {
811d88c1a5aSDimitry Andric // Reserved values 10, 11
812d88c1a5aSDimitry Andric O << " invalid_target_" << Tgt;
813d88c1a5aSDimitry Andric }
814d88c1a5aSDimitry Andric }
815d88c1a5aSDimitry Andric
allOpsDefaultValue(const int * Ops,int NumOps,int Mod,bool IsPacked,bool HasDstSel)8162cab237bSDimitry Andric static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod,
8172cab237bSDimitry Andric bool IsPacked, bool HasDstSel) {
8182cab237bSDimitry Andric int DefaultValue = IsPacked && (Mod == SISrcMods::OP_SEL_1);
8197a7e6055SDimitry Andric
8207a7e6055SDimitry Andric for (int I = 0; I < NumOps; ++I) {
8217a7e6055SDimitry Andric if (!!(Ops[I] & Mod) != DefaultValue)
8227a7e6055SDimitry Andric return false;
8237a7e6055SDimitry Andric }
8247a7e6055SDimitry Andric
8252cab237bSDimitry Andric if (HasDstSel && (Ops[0] & SISrcMods::DST_OP_SEL) != 0)
8262cab237bSDimitry Andric return false;
8272cab237bSDimitry Andric
8287a7e6055SDimitry Andric return true;
8297a7e6055SDimitry Andric }
8307a7e6055SDimitry Andric
printPackedModifier(const MCInst * MI,StringRef Name,unsigned Mod,raw_ostream & O)8312cab237bSDimitry Andric void AMDGPUInstPrinter::printPackedModifier(const MCInst *MI,
8322cab237bSDimitry Andric StringRef Name,
8332cab237bSDimitry Andric unsigned Mod,
8347a7e6055SDimitry Andric raw_ostream &O) {
8357a7e6055SDimitry Andric unsigned Opc = MI->getOpcode();
8367a7e6055SDimitry Andric int NumOps = 0;
8377a7e6055SDimitry Andric int Ops[3];
8387a7e6055SDimitry Andric
8397a7e6055SDimitry Andric for (int OpName : { AMDGPU::OpName::src0_modifiers,
8407a7e6055SDimitry Andric AMDGPU::OpName::src1_modifiers,
8417a7e6055SDimitry Andric AMDGPU::OpName::src2_modifiers }) {
8427a7e6055SDimitry Andric int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName);
8437a7e6055SDimitry Andric if (Idx == -1)
8447a7e6055SDimitry Andric break;
8457a7e6055SDimitry Andric
8467a7e6055SDimitry Andric Ops[NumOps++] = MI->getOperand(Idx).getImm();
8477a7e6055SDimitry Andric }
8487a7e6055SDimitry Andric
8492cab237bSDimitry Andric const bool HasDstSel =
8502cab237bSDimitry Andric NumOps > 0 &&
8512cab237bSDimitry Andric Mod == SISrcMods::OP_SEL_0 &&
8522cab237bSDimitry Andric MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3_OPSEL;
8532cab237bSDimitry Andric
8542cab237bSDimitry Andric const bool IsPacked =
8552cab237bSDimitry Andric MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::IsPacked;
8562cab237bSDimitry Andric
8572cab237bSDimitry Andric if (allOpsDefaultValue(Ops, NumOps, Mod, IsPacked, HasDstSel))
8587a7e6055SDimitry Andric return;
8597a7e6055SDimitry Andric
8607a7e6055SDimitry Andric O << Name;
8617a7e6055SDimitry Andric for (int I = 0; I < NumOps; ++I) {
8627a7e6055SDimitry Andric if (I != 0)
8637a7e6055SDimitry Andric O << ',';
8647a7e6055SDimitry Andric
8657a7e6055SDimitry Andric O << !!(Ops[I] & Mod);
8667a7e6055SDimitry Andric }
8677a7e6055SDimitry Andric
8682cab237bSDimitry Andric if (HasDstSel) {
8692cab237bSDimitry Andric O << ',' << !!(Ops[0] & SISrcMods::DST_OP_SEL);
8702cab237bSDimitry Andric }
8712cab237bSDimitry Andric
8727a7e6055SDimitry Andric O << ']';
8737a7e6055SDimitry Andric }
8747a7e6055SDimitry Andric
printOpSel(const MCInst * MI,unsigned,const MCSubtargetInfo & STI,raw_ostream & O)8757a7e6055SDimitry Andric void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned,
8767a7e6055SDimitry Andric const MCSubtargetInfo &STI,
8777a7e6055SDimitry Andric raw_ostream &O) {
8787a7e6055SDimitry Andric printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O);
8797a7e6055SDimitry Andric }
8807a7e6055SDimitry Andric
printOpSelHi(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)8817a7e6055SDimitry Andric void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo,
8827a7e6055SDimitry Andric const MCSubtargetInfo &STI,
8837a7e6055SDimitry Andric raw_ostream &O) {
8847a7e6055SDimitry Andric printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O);
8857a7e6055SDimitry Andric }
8867a7e6055SDimitry Andric
printNegLo(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)8877a7e6055SDimitry Andric void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo,
8887a7e6055SDimitry Andric const MCSubtargetInfo &STI,
8897a7e6055SDimitry Andric raw_ostream &O) {
8907a7e6055SDimitry Andric printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O);
8917a7e6055SDimitry Andric }
8927a7e6055SDimitry Andric
printNegHi(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)8937a7e6055SDimitry Andric void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo,
8947a7e6055SDimitry Andric const MCSubtargetInfo &STI,
8957a7e6055SDimitry Andric raw_ostream &O) {
8967a7e6055SDimitry Andric printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O);
8977a7e6055SDimitry Andric }
8987a7e6055SDimitry Andric
printInterpSlot(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)8998f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum,
900d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
9018f0fd8f6SDimitry Andric raw_ostream &O) {
9028f0fd8f6SDimitry Andric unsigned Imm = MI->getOperand(OpNum).getImm();
903d88c1a5aSDimitry Andric switch (Imm) {
904d88c1a5aSDimitry Andric case 0:
905d88c1a5aSDimitry Andric O << "p10";
906d88c1a5aSDimitry Andric break;
907d88c1a5aSDimitry Andric case 1:
908d88c1a5aSDimitry Andric O << "p20";
909d88c1a5aSDimitry Andric break;
910d88c1a5aSDimitry Andric case 2:
911d88c1a5aSDimitry Andric O << "p0";
912d88c1a5aSDimitry Andric break;
913d88c1a5aSDimitry Andric default:
914d88c1a5aSDimitry Andric O << "invalid_param_" << Imm;
9158f0fd8f6SDimitry Andric }
9168f0fd8f6SDimitry Andric }
9178f0fd8f6SDimitry Andric
printInterpAttr(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)918d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum,
919d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
920d88c1a5aSDimitry Andric raw_ostream &O) {
921d88c1a5aSDimitry Andric unsigned Attr = MI->getOperand(OpNum).getImm();
922d88c1a5aSDimitry Andric O << "attr" << Attr;
923d88c1a5aSDimitry Andric }
924d88c1a5aSDimitry Andric
printInterpAttrChan(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)925d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum,
926d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
927d88c1a5aSDimitry Andric raw_ostream &O) {
928d88c1a5aSDimitry Andric unsigned Chan = MI->getOperand(OpNum).getImm();
929d88c1a5aSDimitry Andric O << '.' << "xyzw"[Chan & 0x3];
930d88c1a5aSDimitry Andric }
931d88c1a5aSDimitry Andric
printVGPRIndexMode(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)932d88c1a5aSDimitry Andric void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo,
933d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
934d88c1a5aSDimitry Andric raw_ostream &O) {
935d88c1a5aSDimitry Andric unsigned Val = MI->getOperand(OpNo).getImm();
936d88c1a5aSDimitry Andric if (Val == 0) {
937d88c1a5aSDimitry Andric O << " 0";
938d88c1a5aSDimitry Andric return;
939d88c1a5aSDimitry Andric }
940d88c1a5aSDimitry Andric
941d88c1a5aSDimitry Andric if (Val & VGPRIndexMode::DST_ENABLE)
942d88c1a5aSDimitry Andric O << " dst";
943d88c1a5aSDimitry Andric
944d88c1a5aSDimitry Andric if (Val & VGPRIndexMode::SRC0_ENABLE)
945d88c1a5aSDimitry Andric O << " src0";
946d88c1a5aSDimitry Andric
947d88c1a5aSDimitry Andric if (Val & VGPRIndexMode::SRC1_ENABLE)
948d88c1a5aSDimitry Andric O << " src1";
949d88c1a5aSDimitry Andric
950d88c1a5aSDimitry Andric if (Val & VGPRIndexMode::SRC2_ENABLE)
951d88c1a5aSDimitry Andric O << " src2";
952d88c1a5aSDimitry Andric }
953d88c1a5aSDimitry Andric
printMemOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)9548f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
955d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
9568f0fd8f6SDimitry Andric raw_ostream &O) {
957d88c1a5aSDimitry Andric printOperand(MI, OpNo, STI, O);
9588f0fd8f6SDimitry Andric O << ", ";
959d88c1a5aSDimitry Andric printOperand(MI, OpNo + 1, STI, O);
9608f0fd8f6SDimitry Andric }
9618f0fd8f6SDimitry Andric
printIfSet(const MCInst * MI,unsigned OpNo,raw_ostream & O,StringRef Asm,StringRef Default)9628f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
9638f0fd8f6SDimitry Andric raw_ostream &O, StringRef Asm,
9648f0fd8f6SDimitry Andric StringRef Default) {
9658f0fd8f6SDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
9668f0fd8f6SDimitry Andric assert(Op.isImm());
9678f0fd8f6SDimitry Andric if (Op.getImm() == 1) {
9688f0fd8f6SDimitry Andric O << Asm;
9698f0fd8f6SDimitry Andric } else {
9708f0fd8f6SDimitry Andric O << Default;
9718f0fd8f6SDimitry Andric }
9728f0fd8f6SDimitry Andric }
9738f0fd8f6SDimitry Andric
printIfSet(const MCInst * MI,unsigned OpNo,raw_ostream & O,char Asm)9743ca95b02SDimitry Andric void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
9753ca95b02SDimitry Andric raw_ostream &O, char Asm) {
9763ca95b02SDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
9773ca95b02SDimitry Andric assert(Op.isImm());
9783ca95b02SDimitry Andric if (Op.getImm() == 1)
9793ca95b02SDimitry Andric O << Asm;
9803ca95b02SDimitry Andric }
9813ca95b02SDimitry Andric
printHigh(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)9822cab237bSDimitry Andric void AMDGPUInstPrinter::printHigh(const MCInst *MI, unsigned OpNo,
9832cab237bSDimitry Andric const MCSubtargetInfo &STI,
9842cab237bSDimitry Andric raw_ostream &O) {
9852cab237bSDimitry Andric if (MI->getOperand(OpNo).getImm())
9862cab237bSDimitry Andric O << " high";
9878f0fd8f6SDimitry Andric }
9888f0fd8f6SDimitry Andric
printClampSI(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)9898f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo,
990d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
9918f0fd8f6SDimitry Andric raw_ostream &O) {
9928f0fd8f6SDimitry Andric if (MI->getOperand(OpNo).getImm())
9938f0fd8f6SDimitry Andric O << " clamp";
9948f0fd8f6SDimitry Andric }
9958f0fd8f6SDimitry Andric
printOModSI(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)9968f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo,
997d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
9988f0fd8f6SDimitry Andric raw_ostream &O) {
9998f0fd8f6SDimitry Andric int Imm = MI->getOperand(OpNo).getImm();
10008f0fd8f6SDimitry Andric if (Imm == SIOutMods::MUL2)
10018f0fd8f6SDimitry Andric O << " mul:2";
10028f0fd8f6SDimitry Andric else if (Imm == SIOutMods::MUL4)
10038f0fd8f6SDimitry Andric O << " mul:4";
10048f0fd8f6SDimitry Andric else if (Imm == SIOutMods::DIV2)
10058f0fd8f6SDimitry Andric O << " div:2";
10068f0fd8f6SDimitry Andric }
10078f0fd8f6SDimitry Andric
printSendMsg(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)10088f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo,
1009d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
10108f0fd8f6SDimitry Andric raw_ostream &O) {
10113ca95b02SDimitry Andric using namespace llvm::AMDGPU::SendMsg;
10123ca95b02SDimitry Andric
10133ca95b02SDimitry Andric const unsigned SImm16 = MI->getOperand(OpNo).getImm();
10143ca95b02SDimitry Andric const unsigned Id = SImm16 & ID_MASK_;
10153ca95b02SDimitry Andric do {
10163ca95b02SDimitry Andric if (Id == ID_INTERRUPT) {
10173ca95b02SDimitry Andric if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0.
10183ca95b02SDimitry Andric break;
10193ca95b02SDimitry Andric O << "sendmsg(" << IdSymbolic[Id] << ')';
10203ca95b02SDimitry Andric return;
10218f0fd8f6SDimitry Andric }
10223ca95b02SDimitry Andric if (Id == ID_GS || Id == ID_GS_DONE) {
10233ca95b02SDimitry Andric if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0.
10243ca95b02SDimitry Andric break;
10253ca95b02SDimitry Andric const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_;
10263ca95b02SDimitry Andric const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_;
10273ca95b02SDimitry Andric if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only.
10283ca95b02SDimitry Andric break;
10293ca95b02SDimitry Andric if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits.
10303ca95b02SDimitry Andric break;
10313ca95b02SDimitry Andric O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs];
10323ca95b02SDimitry Andric if (OpGs != OP_GS_NOP) { O << ", " << StreamId; }
10333ca95b02SDimitry Andric O << ')';
10343ca95b02SDimitry Andric return;
10353ca95b02SDimitry Andric }
10363ca95b02SDimitry Andric if (Id == ID_SYSMSG) {
10373ca95b02SDimitry Andric if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0.
10383ca95b02SDimitry Andric break;
10393ca95b02SDimitry Andric const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_;
10403ca95b02SDimitry Andric if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown.
10413ca95b02SDimitry Andric break;
10423ca95b02SDimitry Andric O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')';
10433ca95b02SDimitry Andric return;
10443ca95b02SDimitry Andric }
1045d88c1a5aSDimitry Andric } while (false);
10463ca95b02SDimitry Andric O << SImm16; // Unknown simm16 code.
10478f0fd8f6SDimitry Andric }
10488f0fd8f6SDimitry Andric
printSwizzleBitmask(const uint16_t AndMask,const uint16_t OrMask,const uint16_t XorMask,raw_ostream & O)1049f9448bf3SDimitry Andric static void printSwizzleBitmask(const uint16_t AndMask,
1050f9448bf3SDimitry Andric const uint16_t OrMask,
1051f9448bf3SDimitry Andric const uint16_t XorMask,
1052f9448bf3SDimitry Andric raw_ostream &O) {
1053f9448bf3SDimitry Andric using namespace llvm::AMDGPU::Swizzle;
1054f9448bf3SDimitry Andric
1055f9448bf3SDimitry Andric uint16_t Probe0 = ((0 & AndMask) | OrMask) ^ XorMask;
1056f9448bf3SDimitry Andric uint16_t Probe1 = ((BITMASK_MASK & AndMask) | OrMask) ^ XorMask;
1057f9448bf3SDimitry Andric
1058f9448bf3SDimitry Andric O << "\"";
1059f9448bf3SDimitry Andric
1060f9448bf3SDimitry Andric for (unsigned Mask = 1 << (BITMASK_WIDTH - 1); Mask > 0; Mask >>= 1) {
1061f9448bf3SDimitry Andric uint16_t p0 = Probe0 & Mask;
1062f9448bf3SDimitry Andric uint16_t p1 = Probe1 & Mask;
1063f9448bf3SDimitry Andric
1064f9448bf3SDimitry Andric if (p0 == p1) {
1065f9448bf3SDimitry Andric if (p0 == 0) {
1066f9448bf3SDimitry Andric O << "0";
1067f9448bf3SDimitry Andric } else {
1068f9448bf3SDimitry Andric O << "1";
1069f9448bf3SDimitry Andric }
1070f9448bf3SDimitry Andric } else {
1071f9448bf3SDimitry Andric if (p0 == 0) {
1072f9448bf3SDimitry Andric O << "p";
1073f9448bf3SDimitry Andric } else {
1074f9448bf3SDimitry Andric O << "i";
1075f9448bf3SDimitry Andric }
1076f9448bf3SDimitry Andric }
1077f9448bf3SDimitry Andric }
1078f9448bf3SDimitry Andric
1079f9448bf3SDimitry Andric O << "\"";
1080f9448bf3SDimitry Andric }
1081f9448bf3SDimitry Andric
printSwizzle(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1082f9448bf3SDimitry Andric void AMDGPUInstPrinter::printSwizzle(const MCInst *MI, unsigned OpNo,
1083f9448bf3SDimitry Andric const MCSubtargetInfo &STI,
1084f9448bf3SDimitry Andric raw_ostream &O) {
1085f9448bf3SDimitry Andric using namespace llvm::AMDGPU::Swizzle;
1086f9448bf3SDimitry Andric
1087f9448bf3SDimitry Andric uint16_t Imm = MI->getOperand(OpNo).getImm();
1088f9448bf3SDimitry Andric if (Imm == 0) {
1089f9448bf3SDimitry Andric return;
1090f9448bf3SDimitry Andric }
1091f9448bf3SDimitry Andric
1092f9448bf3SDimitry Andric O << " offset:";
1093f9448bf3SDimitry Andric
1094f9448bf3SDimitry Andric if ((Imm & QUAD_PERM_ENC_MASK) == QUAD_PERM_ENC) {
1095f9448bf3SDimitry Andric
1096f9448bf3SDimitry Andric O << "swizzle(" << IdSymbolic[ID_QUAD_PERM];
1097f9448bf3SDimitry Andric for (auto i = 0; i < LANE_NUM; ++i) {
1098f9448bf3SDimitry Andric O << ",";
1099f9448bf3SDimitry Andric O << formatDec(Imm & LANE_MASK);
1100f9448bf3SDimitry Andric Imm >>= LANE_SHIFT;
1101f9448bf3SDimitry Andric }
1102f9448bf3SDimitry Andric O << ")";
1103f9448bf3SDimitry Andric
1104f9448bf3SDimitry Andric } else if ((Imm & BITMASK_PERM_ENC_MASK) == BITMASK_PERM_ENC) {
1105f9448bf3SDimitry Andric
1106f9448bf3SDimitry Andric uint16_t AndMask = (Imm >> BITMASK_AND_SHIFT) & BITMASK_MASK;
1107f9448bf3SDimitry Andric uint16_t OrMask = (Imm >> BITMASK_OR_SHIFT) & BITMASK_MASK;
1108f9448bf3SDimitry Andric uint16_t XorMask = (Imm >> BITMASK_XOR_SHIFT) & BITMASK_MASK;
1109f9448bf3SDimitry Andric
1110f9448bf3SDimitry Andric if (AndMask == BITMASK_MAX &&
1111f9448bf3SDimitry Andric OrMask == 0 &&
1112f9448bf3SDimitry Andric countPopulation(XorMask) == 1) {
1113f9448bf3SDimitry Andric
1114f9448bf3SDimitry Andric O << "swizzle(" << IdSymbolic[ID_SWAP];
1115f9448bf3SDimitry Andric O << ",";
1116f9448bf3SDimitry Andric O << formatDec(XorMask);
1117f9448bf3SDimitry Andric O << ")";
1118f9448bf3SDimitry Andric
1119f9448bf3SDimitry Andric } else if (AndMask == BITMASK_MAX &&
1120f9448bf3SDimitry Andric OrMask == 0 && XorMask > 0 &&
1121f9448bf3SDimitry Andric isPowerOf2_64(XorMask + 1)) {
1122f9448bf3SDimitry Andric
1123f9448bf3SDimitry Andric O << "swizzle(" << IdSymbolic[ID_REVERSE];
1124f9448bf3SDimitry Andric O << ",";
1125f9448bf3SDimitry Andric O << formatDec(XorMask + 1);
1126f9448bf3SDimitry Andric O << ")";
1127f9448bf3SDimitry Andric
1128f9448bf3SDimitry Andric } else {
1129f9448bf3SDimitry Andric
1130f9448bf3SDimitry Andric uint16_t GroupSize = BITMASK_MAX - AndMask + 1;
1131f9448bf3SDimitry Andric if (GroupSize > 1 &&
1132f9448bf3SDimitry Andric isPowerOf2_64(GroupSize) &&
1133f9448bf3SDimitry Andric OrMask < GroupSize &&
1134f9448bf3SDimitry Andric XorMask == 0) {
1135f9448bf3SDimitry Andric
1136f9448bf3SDimitry Andric O << "swizzle(" << IdSymbolic[ID_BROADCAST];
1137f9448bf3SDimitry Andric O << ",";
1138f9448bf3SDimitry Andric O << formatDec(GroupSize);
1139f9448bf3SDimitry Andric O << ",";
1140f9448bf3SDimitry Andric O << formatDec(OrMask);
1141f9448bf3SDimitry Andric O << ")";
1142f9448bf3SDimitry Andric
1143f9448bf3SDimitry Andric } else {
1144f9448bf3SDimitry Andric O << "swizzle(" << IdSymbolic[ID_BITMASK_PERM];
1145f9448bf3SDimitry Andric O << ",";
1146f9448bf3SDimitry Andric printSwizzleBitmask(AndMask, OrMask, XorMask, O);
1147f9448bf3SDimitry Andric O << ")";
1148f9448bf3SDimitry Andric }
1149f9448bf3SDimitry Andric }
1150f9448bf3SDimitry Andric } else {
1151f9448bf3SDimitry Andric printU16ImmDecOperand(MI, OpNo, O);
1152f9448bf3SDimitry Andric }
1153f9448bf3SDimitry Andric }
1154f9448bf3SDimitry Andric
printWaitFlag(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)11558f0fd8f6SDimitry Andric void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo,
1156d88c1a5aSDimitry Andric const MCSubtargetInfo &STI,
11578f0fd8f6SDimitry Andric raw_ostream &O) {
1158*b5893f02SDimitry Andric AMDGPU::IsaVersion ISA = AMDGPU::getIsaVersion(STI.getCPU());
1159d88c1a5aSDimitry Andric
11608f0fd8f6SDimitry Andric unsigned SImm16 = MI->getOperand(OpNo).getImm();
1161d88c1a5aSDimitry Andric unsigned Vmcnt, Expcnt, Lgkmcnt;
11627a7e6055SDimitry Andric decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt);
11638f0fd8f6SDimitry Andric
11648f0fd8f6SDimitry Andric bool NeedSpace = false;
11658f0fd8f6SDimitry Andric
11667a7e6055SDimitry Andric if (Vmcnt != getVmcntBitMask(ISA)) {
11678f0fd8f6SDimitry Andric O << "vmcnt(" << Vmcnt << ')';
11688f0fd8f6SDimitry Andric NeedSpace = true;
11698f0fd8f6SDimitry Andric }
11708f0fd8f6SDimitry Andric
11717a7e6055SDimitry Andric if (Expcnt != getExpcntBitMask(ISA)) {
11728f0fd8f6SDimitry Andric if (NeedSpace)
11738f0fd8f6SDimitry Andric O << ' ';
11748f0fd8f6SDimitry Andric O << "expcnt(" << Expcnt << ')';
11758f0fd8f6SDimitry Andric NeedSpace = true;
11768f0fd8f6SDimitry Andric }
11778f0fd8f6SDimitry Andric
11787a7e6055SDimitry Andric if (Lgkmcnt != getLgkmcntBitMask(ISA)) {
11798f0fd8f6SDimitry Andric if (NeedSpace)
11808f0fd8f6SDimitry Andric O << ' ';
11818f0fd8f6SDimitry Andric O << "lgkmcnt(" << Lgkmcnt << ')';
11828f0fd8f6SDimitry Andric }
11838f0fd8f6SDimitry Andric }
11848f0fd8f6SDimitry Andric
printHwreg(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)11853ca95b02SDimitry Andric void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo,
1186d88c1a5aSDimitry Andric const MCSubtargetInfo &STI, raw_ostream &O) {
11873ca95b02SDimitry Andric using namespace llvm::AMDGPU::Hwreg;
11883ca95b02SDimitry Andric
11893ca95b02SDimitry Andric unsigned SImm16 = MI->getOperand(OpNo).getImm();
11903ca95b02SDimitry Andric const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_;
11913ca95b02SDimitry Andric const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_;
11923ca95b02SDimitry Andric const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1;
11933ca95b02SDimitry Andric
11943ca95b02SDimitry Andric O << "hwreg(";
11954ba319b5SDimitry Andric unsigned Last = ID_SYMBOLIC_LAST_;
11964ba319b5SDimitry Andric if (AMDGPU::isSI(STI) || AMDGPU::isCI(STI) || AMDGPU::isVI(STI))
11974ba319b5SDimitry Andric Last = ID_SYMBOLIC_FIRST_GFX9_;
11984ba319b5SDimitry Andric if (ID_SYMBOLIC_FIRST_ <= Id && Id < Last && IdSymbolic[Id]) {
11993ca95b02SDimitry Andric O << IdSymbolic[Id];
12003ca95b02SDimitry Andric } else {
12013ca95b02SDimitry Andric O << Id;
12023ca95b02SDimitry Andric }
12033ca95b02SDimitry Andric if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) {
12043ca95b02SDimitry Andric O << ", " << Offset << ", " << Width;
12053ca95b02SDimitry Andric }
12063ca95b02SDimitry Andric O << ')';
12073ca95b02SDimitry Andric }
12083ca95b02SDimitry Andric
12098f0fd8f6SDimitry Andric #include "AMDGPUGenAsmWriter.inc"
12102cab237bSDimitry Andric
printInst(const MCInst * MI,raw_ostream & O,StringRef Annot,const MCSubtargetInfo & STI)12114ba319b5SDimitry Andric void R600InstPrinter::printInst(const MCInst *MI, raw_ostream &O,
12124ba319b5SDimitry Andric StringRef Annot, const MCSubtargetInfo &STI) {
12134ba319b5SDimitry Andric O.flush();
12144ba319b5SDimitry Andric printInstruction(MI, O);
12154ba319b5SDimitry Andric printAnnotation(O, Annot);
12164ba319b5SDimitry Andric }
12174ba319b5SDimitry Andric
printAbs(const MCInst * MI,unsigned OpNo,raw_ostream & O)12182cab237bSDimitry Andric void R600InstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
12192cab237bSDimitry Andric raw_ostream &O) {
12202cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '|');
12212cab237bSDimitry Andric }
12222cab237bSDimitry Andric
printBankSwizzle(const MCInst * MI,unsigned OpNo,raw_ostream & O)12232cab237bSDimitry Andric void R600InstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
12242cab237bSDimitry Andric raw_ostream &O) {
12252cab237bSDimitry Andric int BankSwizzle = MI->getOperand(OpNo).getImm();
12262cab237bSDimitry Andric switch (BankSwizzle) {
12272cab237bSDimitry Andric case 1:
12282cab237bSDimitry Andric O << "BS:VEC_021/SCL_122";
12292cab237bSDimitry Andric break;
12302cab237bSDimitry Andric case 2:
12312cab237bSDimitry Andric O << "BS:VEC_120/SCL_212";
12322cab237bSDimitry Andric break;
12332cab237bSDimitry Andric case 3:
12342cab237bSDimitry Andric O << "BS:VEC_102/SCL_221";
12352cab237bSDimitry Andric break;
12362cab237bSDimitry Andric case 4:
12372cab237bSDimitry Andric O << "BS:VEC_201";
12382cab237bSDimitry Andric break;
12392cab237bSDimitry Andric case 5:
12402cab237bSDimitry Andric O << "BS:VEC_210";
12412cab237bSDimitry Andric break;
12422cab237bSDimitry Andric default:
12432cab237bSDimitry Andric break;
12442cab237bSDimitry Andric }
12452cab237bSDimitry Andric }
12462cab237bSDimitry Andric
printClamp(const MCInst * MI,unsigned OpNo,raw_ostream & O)12472cab237bSDimitry Andric void R600InstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
12482cab237bSDimitry Andric raw_ostream &O) {
12492cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "_SAT");
12502cab237bSDimitry Andric }
12512cab237bSDimitry Andric
printCT(const MCInst * MI,unsigned OpNo,raw_ostream & O)12522cab237bSDimitry Andric void R600InstPrinter::printCT(const MCInst *MI, unsigned OpNo,
12532cab237bSDimitry Andric raw_ostream &O) {
12542cab237bSDimitry Andric unsigned CT = MI->getOperand(OpNo).getImm();
12552cab237bSDimitry Andric switch (CT) {
12562cab237bSDimitry Andric case 0:
12572cab237bSDimitry Andric O << 'U';
12582cab237bSDimitry Andric break;
12592cab237bSDimitry Andric case 1:
12602cab237bSDimitry Andric O << 'N';
12612cab237bSDimitry Andric break;
12622cab237bSDimitry Andric default:
12632cab237bSDimitry Andric break;
12642cab237bSDimitry Andric }
12652cab237bSDimitry Andric }
12662cab237bSDimitry Andric
printKCache(const MCInst * MI,unsigned OpNo,raw_ostream & O)12672cab237bSDimitry Andric void R600InstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
12682cab237bSDimitry Andric raw_ostream &O) {
12692cab237bSDimitry Andric int KCacheMode = MI->getOperand(OpNo).getImm();
12702cab237bSDimitry Andric if (KCacheMode > 0) {
12712cab237bSDimitry Andric int KCacheBank = MI->getOperand(OpNo - 2).getImm();
12722cab237bSDimitry Andric O << "CB" << KCacheBank << ':';
12732cab237bSDimitry Andric int KCacheAddr = MI->getOperand(OpNo + 2).getImm();
12742cab237bSDimitry Andric int LineSize = (KCacheMode == 1) ? 16 : 32;
12752cab237bSDimitry Andric O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize;
12762cab237bSDimitry Andric }
12772cab237bSDimitry Andric }
12782cab237bSDimitry Andric
printLast(const MCInst * MI,unsigned OpNo,raw_ostream & O)12792cab237bSDimitry Andric void R600InstPrinter::printLast(const MCInst *MI, unsigned OpNo,
12802cab237bSDimitry Andric raw_ostream &O) {
12812cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "*", " ");
12822cab237bSDimitry Andric }
12832cab237bSDimitry Andric
printLiteral(const MCInst * MI,unsigned OpNo,raw_ostream & O)12842cab237bSDimitry Andric void R600InstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
12852cab237bSDimitry Andric raw_ostream &O) {
12862cab237bSDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
12872cab237bSDimitry Andric assert(Op.isImm() || Op.isExpr());
12882cab237bSDimitry Andric if (Op.isImm()) {
12892cab237bSDimitry Andric int64_t Imm = Op.getImm();
12902cab237bSDimitry Andric O << Imm << '(' << BitsToFloat(Imm) << ')';
12912cab237bSDimitry Andric }
12922cab237bSDimitry Andric if (Op.isExpr()) {
12932cab237bSDimitry Andric Op.getExpr()->print(O << '@', &MAI);
12942cab237bSDimitry Andric }
12952cab237bSDimitry Andric }
12962cab237bSDimitry Andric
printNeg(const MCInst * MI,unsigned OpNo,raw_ostream & O)12972cab237bSDimitry Andric void R600InstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
12982cab237bSDimitry Andric raw_ostream &O) {
12992cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '-');
13002cab237bSDimitry Andric }
13012cab237bSDimitry Andric
printOMOD(const MCInst * MI,unsigned OpNo,raw_ostream & O)13022cab237bSDimitry Andric void R600InstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
13032cab237bSDimitry Andric raw_ostream &O) {
13042cab237bSDimitry Andric switch (MI->getOperand(OpNo).getImm()) {
13052cab237bSDimitry Andric default: break;
13062cab237bSDimitry Andric case 1:
13072cab237bSDimitry Andric O << " * 2.0";
13082cab237bSDimitry Andric break;
13092cab237bSDimitry Andric case 2:
13102cab237bSDimitry Andric O << " * 4.0";
13112cab237bSDimitry Andric break;
13122cab237bSDimitry Andric case 3:
13132cab237bSDimitry Andric O << " / 2.0";
13142cab237bSDimitry Andric break;
13152cab237bSDimitry Andric }
13162cab237bSDimitry Andric }
13172cab237bSDimitry Andric
printMemOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)13182cab237bSDimitry Andric void R600InstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
13192cab237bSDimitry Andric raw_ostream &O) {
13202cab237bSDimitry Andric printOperand(MI, OpNo, O);
13212cab237bSDimitry Andric O << ", ";
13222cab237bSDimitry Andric printOperand(MI, OpNo + 1, O);
13232cab237bSDimitry Andric }
13242cab237bSDimitry Andric
printOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)13252cab237bSDimitry Andric void R600InstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
13262cab237bSDimitry Andric raw_ostream &O) {
13272cab237bSDimitry Andric if (OpNo >= MI->getNumOperands()) {
13282cab237bSDimitry Andric O << "/*Missing OP" << OpNo << "*/";
13292cab237bSDimitry Andric return;
13302cab237bSDimitry Andric }
13312cab237bSDimitry Andric
13322cab237bSDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
13332cab237bSDimitry Andric if (Op.isReg()) {
13342cab237bSDimitry Andric switch (Op.getReg()) {
13352cab237bSDimitry Andric // This is the default predicate state, so we don't need to print it.
13364ba319b5SDimitry Andric case R600::PRED_SEL_OFF:
13372cab237bSDimitry Andric break;
13382cab237bSDimitry Andric
13392cab237bSDimitry Andric default:
13402cab237bSDimitry Andric O << getRegisterName(Op.getReg());
13412cab237bSDimitry Andric break;
13422cab237bSDimitry Andric }
13432cab237bSDimitry Andric } else if (Op.isImm()) {
13442cab237bSDimitry Andric O << Op.getImm();
13452cab237bSDimitry Andric } else if (Op.isFPImm()) {
13462cab237bSDimitry Andric // We special case 0.0 because otherwise it will be printed as an integer.
13472cab237bSDimitry Andric if (Op.getFPImm() == 0.0)
13482cab237bSDimitry Andric O << "0.0";
13492cab237bSDimitry Andric else {
13502cab237bSDimitry Andric O << Op.getFPImm();
13512cab237bSDimitry Andric }
13522cab237bSDimitry Andric } else if (Op.isExpr()) {
13532cab237bSDimitry Andric const MCExpr *Exp = Op.getExpr();
13542cab237bSDimitry Andric Exp->print(O, &MAI);
13552cab237bSDimitry Andric } else {
13562cab237bSDimitry Andric O << "/*INV_OP*/";
13572cab237bSDimitry Andric }
13582cab237bSDimitry Andric }
13592cab237bSDimitry Andric
printRel(const MCInst * MI,unsigned OpNo,raw_ostream & O)13602cab237bSDimitry Andric void R600InstPrinter::printRel(const MCInst *MI, unsigned OpNo,
13612cab237bSDimitry Andric raw_ostream &O) {
13622cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '+');
13632cab237bSDimitry Andric }
13642cab237bSDimitry Andric
printRSel(const MCInst * MI,unsigned OpNo,raw_ostream & O)13652cab237bSDimitry Andric void R600InstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
13662cab237bSDimitry Andric raw_ostream &O) {
13672cab237bSDimitry Andric unsigned Sel = MI->getOperand(OpNo).getImm();
13682cab237bSDimitry Andric switch (Sel) {
13692cab237bSDimitry Andric case 0:
13702cab237bSDimitry Andric O << 'X';
13712cab237bSDimitry Andric break;
13722cab237bSDimitry Andric case 1:
13732cab237bSDimitry Andric O << 'Y';
13742cab237bSDimitry Andric break;
13752cab237bSDimitry Andric case 2:
13762cab237bSDimitry Andric O << 'Z';
13772cab237bSDimitry Andric break;
13782cab237bSDimitry Andric case 3:
13792cab237bSDimitry Andric O << 'W';
13802cab237bSDimitry Andric break;
13812cab237bSDimitry Andric case 4:
13822cab237bSDimitry Andric O << '0';
13832cab237bSDimitry Andric break;
13842cab237bSDimitry Andric case 5:
13852cab237bSDimitry Andric O << '1';
13862cab237bSDimitry Andric break;
13872cab237bSDimitry Andric case 7:
13882cab237bSDimitry Andric O << '_';
13892cab237bSDimitry Andric break;
13902cab237bSDimitry Andric default:
13912cab237bSDimitry Andric break;
13922cab237bSDimitry Andric }
13932cab237bSDimitry Andric }
13942cab237bSDimitry Andric
printUpdateExecMask(const MCInst * MI,unsigned OpNo,raw_ostream & O)13952cab237bSDimitry Andric void R600InstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
13962cab237bSDimitry Andric raw_ostream &O) {
13972cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "ExecMask,");
13982cab237bSDimitry Andric }
13992cab237bSDimitry Andric
printUpdatePred(const MCInst * MI,unsigned OpNo,raw_ostream & O)14002cab237bSDimitry Andric void R600InstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
14012cab237bSDimitry Andric raw_ostream &O) {
14022cab237bSDimitry Andric AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "Pred,");
14032cab237bSDimitry Andric }
14042cab237bSDimitry Andric
printWrite(const MCInst * MI,unsigned OpNo,raw_ostream & O)14052cab237bSDimitry Andric void R600InstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
14062cab237bSDimitry Andric raw_ostream &O) {
14072cab237bSDimitry Andric const MCOperand &Op = MI->getOperand(OpNo);
14082cab237bSDimitry Andric if (Op.getImm() == 0) {
14092cab237bSDimitry Andric O << " (MASKED)";
14102cab237bSDimitry Andric }
14112cab237bSDimitry Andric }
14124ba319b5SDimitry Andric
14134ba319b5SDimitry Andric #include "R600GenAsmWriter.inc"
1414