1dff0c46cSDimitry Andric //===-- lib/CodeGen/MachineInstrBundle.cpp --------------------------------===// 2dff0c46cSDimitry Andric // 3dff0c46cSDimitry Andric // The LLVM Compiler Infrastructure 4dff0c46cSDimitry Andric // 5dff0c46cSDimitry Andric // This file is distributed under the University of Illinois Open Source 6dff0c46cSDimitry Andric // License. See LICENSE.TXT for details. 7dff0c46cSDimitry Andric // 8dff0c46cSDimitry Andric //===----------------------------------------------------------------------===// 9dff0c46cSDimitry Andric 10dff0c46cSDimitry Andric #include "llvm/CodeGen/MachineInstrBundle.h" 11139f7f9bSDimitry Andric #include "llvm/ADT/SmallSet.h" 12139f7f9bSDimitry Andric #include "llvm/ADT/SmallVector.h" 13139f7f9bSDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 14dff0c46cSDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 15dff0c46cSDimitry Andric #include "llvm/CodeGen/Passes.h" 16dff0c46cSDimitry Andric #include "llvm/Target/TargetInstrInfo.h" 17dff0c46cSDimitry Andric #include "llvm/Target/TargetMachine.h" 18dff0c46cSDimitry Andric #include "llvm/Target/TargetRegisterInfo.h" 1939d628a0SDimitry Andric #include "llvm/Target/TargetSubtargetInfo.h" 20dff0c46cSDimitry Andric using namespace llvm; 21dff0c46cSDimitry Andric 22dff0c46cSDimitry Andric namespace { 23dff0c46cSDimitry Andric class UnpackMachineBundles : public MachineFunctionPass { 24dff0c46cSDimitry Andric public: 25dff0c46cSDimitry Andric static char ID; // Pass identification 2697bc6c73SDimitry Andric UnpackMachineBundles(std::function<bool(const Function &)> Ftor = nullptr) 2797bc6c73SDimitry Andric : MachineFunctionPass(ID), PredicateFtor(Ftor) { 28dff0c46cSDimitry Andric initializeUnpackMachineBundlesPass(*PassRegistry::getPassRegistry()); 29dff0c46cSDimitry Andric } 30dff0c46cSDimitry Andric 3191bc56edSDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 3297bc6c73SDimitry Andric 3397bc6c73SDimitry Andric private: 3497bc6c73SDimitry Andric std::function<bool(const Function &)> PredicateFtor; 35dff0c46cSDimitry Andric }; 36dff0c46cSDimitry Andric } // end anonymous namespace 37dff0c46cSDimitry Andric 38dff0c46cSDimitry Andric char UnpackMachineBundles::ID = 0; 39dff0c46cSDimitry Andric char &llvm::UnpackMachineBundlesID = UnpackMachineBundles::ID; 40dff0c46cSDimitry Andric INITIALIZE_PASS(UnpackMachineBundles, "unpack-mi-bundles", 41dff0c46cSDimitry Andric "Unpack machine instruction bundles", false, false) 42dff0c46cSDimitry Andric 43dff0c46cSDimitry Andric bool UnpackMachineBundles::runOnMachineFunction(MachineFunction &MF) { 4497bc6c73SDimitry Andric if (PredicateFtor && !PredicateFtor(*MF.getFunction())) 4597bc6c73SDimitry Andric return false; 4697bc6c73SDimitry Andric 47dff0c46cSDimitry Andric bool Changed = false; 48dff0c46cSDimitry Andric for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) { 49dff0c46cSDimitry Andric MachineBasicBlock *MBB = &*I; 50dff0c46cSDimitry Andric 51dff0c46cSDimitry Andric for (MachineBasicBlock::instr_iterator MII = MBB->instr_begin(), 52dff0c46cSDimitry Andric MIE = MBB->instr_end(); MII != MIE; ) { 53dff0c46cSDimitry Andric MachineInstr *MI = &*MII; 54dff0c46cSDimitry Andric 55dff0c46cSDimitry Andric // Remove BUNDLE instruction and the InsideBundle flags from bundled 56dff0c46cSDimitry Andric // instructions. 57dff0c46cSDimitry Andric if (MI->isBundle()) { 58139f7f9bSDimitry Andric while (++MII != MIE && MII->isBundledWithPred()) { 59139f7f9bSDimitry Andric MII->unbundleFromPred(); 60dff0c46cSDimitry Andric for (unsigned i = 0, e = MII->getNumOperands(); i != e; ++i) { 61dff0c46cSDimitry Andric MachineOperand &MO = MII->getOperand(i); 62dff0c46cSDimitry Andric if (MO.isReg() && MO.isInternalRead()) 63dff0c46cSDimitry Andric MO.setIsInternalRead(false); 64dff0c46cSDimitry Andric } 65dff0c46cSDimitry Andric } 66dff0c46cSDimitry Andric MI->eraseFromParent(); 67dff0c46cSDimitry Andric 68dff0c46cSDimitry Andric Changed = true; 69dff0c46cSDimitry Andric continue; 70dff0c46cSDimitry Andric } 71dff0c46cSDimitry Andric 72dff0c46cSDimitry Andric ++MII; 73dff0c46cSDimitry Andric } 74dff0c46cSDimitry Andric } 75dff0c46cSDimitry Andric 76dff0c46cSDimitry Andric return Changed; 77dff0c46cSDimitry Andric } 78dff0c46cSDimitry Andric 7997bc6c73SDimitry Andric FunctionPass * 8097bc6c73SDimitry Andric llvm::createUnpackMachineBundles(std::function<bool(const Function &)> Ftor) { 8197bc6c73SDimitry Andric return new UnpackMachineBundles(Ftor); 8297bc6c73SDimitry Andric } 83dff0c46cSDimitry Andric 84dff0c46cSDimitry Andric namespace { 85dff0c46cSDimitry Andric class FinalizeMachineBundles : public MachineFunctionPass { 86dff0c46cSDimitry Andric public: 87dff0c46cSDimitry Andric static char ID; // Pass identification 88dff0c46cSDimitry Andric FinalizeMachineBundles() : MachineFunctionPass(ID) { 89dff0c46cSDimitry Andric initializeFinalizeMachineBundlesPass(*PassRegistry::getPassRegistry()); 90dff0c46cSDimitry Andric } 91dff0c46cSDimitry Andric 9291bc56edSDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 93dff0c46cSDimitry Andric }; 94dff0c46cSDimitry Andric } // end anonymous namespace 95dff0c46cSDimitry Andric 96dff0c46cSDimitry Andric char FinalizeMachineBundles::ID = 0; 97dff0c46cSDimitry Andric char &llvm::FinalizeMachineBundlesID = FinalizeMachineBundles::ID; 98dff0c46cSDimitry Andric INITIALIZE_PASS(FinalizeMachineBundles, "finalize-mi-bundles", 99dff0c46cSDimitry Andric "Finalize machine instruction bundles", false, false) 100dff0c46cSDimitry Andric 101dff0c46cSDimitry Andric bool FinalizeMachineBundles::runOnMachineFunction(MachineFunction &MF) { 102dff0c46cSDimitry Andric return llvm::finalizeBundles(MF); 103dff0c46cSDimitry Andric } 104dff0c46cSDimitry Andric 105dff0c46cSDimitry Andric 106dff0c46cSDimitry Andric /// finalizeBundle - Finalize a machine instruction bundle which includes 107dff0c46cSDimitry Andric /// a sequence of instructions starting from FirstMI to LastMI (exclusive). 108dff0c46cSDimitry Andric /// This routine adds a BUNDLE instruction to represent the bundle, it adds 109dff0c46cSDimitry Andric /// IsInternalRead markers to MachineOperands which are defined inside the 110dff0c46cSDimitry Andric /// bundle, and it copies externally visible defs and uses to the BUNDLE 111dff0c46cSDimitry Andric /// instruction. 112dff0c46cSDimitry Andric void llvm::finalizeBundle(MachineBasicBlock &MBB, 113dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator FirstMI, 114dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator LastMI) { 115dff0c46cSDimitry Andric assert(FirstMI != LastMI && "Empty bundle?"); 116139f7f9bSDimitry Andric MIBundleBuilder Bundle(MBB, FirstMI, LastMI); 117dff0c46cSDimitry Andric 11839d628a0SDimitry Andric MachineFunction &MF = *MBB.getParent(); 11939d628a0SDimitry Andric const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo(); 12039d628a0SDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 121dff0c46cSDimitry Andric 12239d628a0SDimitry Andric MachineInstrBuilder MIB = 12339d628a0SDimitry Andric BuildMI(MF, FirstMI->getDebugLoc(), TII->get(TargetOpcode::BUNDLE)); 124139f7f9bSDimitry Andric Bundle.prepend(MIB); 125dff0c46cSDimitry Andric 1263861d79fSDimitry Andric SmallVector<unsigned, 32> LocalDefs; 1273861d79fSDimitry Andric SmallSet<unsigned, 32> LocalDefSet; 128dff0c46cSDimitry Andric SmallSet<unsigned, 8> DeadDefSet; 1293861d79fSDimitry Andric SmallSet<unsigned, 16> KilledDefSet; 130dff0c46cSDimitry Andric SmallVector<unsigned, 8> ExternUses; 131dff0c46cSDimitry Andric SmallSet<unsigned, 8> ExternUseSet; 132dff0c46cSDimitry Andric SmallSet<unsigned, 8> KilledUseSet; 133dff0c46cSDimitry Andric SmallSet<unsigned, 8> UndefUseSet; 134dff0c46cSDimitry Andric SmallVector<MachineOperand*, 4> Defs; 135dff0c46cSDimitry Andric for (; FirstMI != LastMI; ++FirstMI) { 136dff0c46cSDimitry Andric for (unsigned i = 0, e = FirstMI->getNumOperands(); i != e; ++i) { 137dff0c46cSDimitry Andric MachineOperand &MO = FirstMI->getOperand(i); 138dff0c46cSDimitry Andric if (!MO.isReg()) 139dff0c46cSDimitry Andric continue; 140dff0c46cSDimitry Andric if (MO.isDef()) { 141dff0c46cSDimitry Andric Defs.push_back(&MO); 142dff0c46cSDimitry Andric continue; 143dff0c46cSDimitry Andric } 144dff0c46cSDimitry Andric 145dff0c46cSDimitry Andric unsigned Reg = MO.getReg(); 146dff0c46cSDimitry Andric if (!Reg) 147dff0c46cSDimitry Andric continue; 148dff0c46cSDimitry Andric assert(TargetRegisterInfo::isPhysicalRegister(Reg)); 149dff0c46cSDimitry Andric if (LocalDefSet.count(Reg)) { 150dff0c46cSDimitry Andric MO.setIsInternalRead(); 151dff0c46cSDimitry Andric if (MO.isKill()) 152dff0c46cSDimitry Andric // Internal def is now killed. 153dff0c46cSDimitry Andric KilledDefSet.insert(Reg); 154dff0c46cSDimitry Andric } else { 15539d628a0SDimitry Andric if (ExternUseSet.insert(Reg).second) { 156dff0c46cSDimitry Andric ExternUses.push_back(Reg); 157dff0c46cSDimitry Andric if (MO.isUndef()) 158dff0c46cSDimitry Andric UndefUseSet.insert(Reg); 159dff0c46cSDimitry Andric } 160dff0c46cSDimitry Andric if (MO.isKill()) 161dff0c46cSDimitry Andric // External def is now killed. 162dff0c46cSDimitry Andric KilledUseSet.insert(Reg); 163dff0c46cSDimitry Andric } 164dff0c46cSDimitry Andric } 165dff0c46cSDimitry Andric 166dff0c46cSDimitry Andric for (unsigned i = 0, e = Defs.size(); i != e; ++i) { 167dff0c46cSDimitry Andric MachineOperand &MO = *Defs[i]; 168dff0c46cSDimitry Andric unsigned Reg = MO.getReg(); 169dff0c46cSDimitry Andric if (!Reg) 170dff0c46cSDimitry Andric continue; 171dff0c46cSDimitry Andric 17239d628a0SDimitry Andric if (LocalDefSet.insert(Reg).second) { 173dff0c46cSDimitry Andric LocalDefs.push_back(Reg); 174dff0c46cSDimitry Andric if (MO.isDead()) { 175dff0c46cSDimitry Andric DeadDefSet.insert(Reg); 176dff0c46cSDimitry Andric } 177dff0c46cSDimitry Andric } else { 178dff0c46cSDimitry Andric // Re-defined inside the bundle, it's no longer killed. 179dff0c46cSDimitry Andric KilledDefSet.erase(Reg); 180dff0c46cSDimitry Andric if (!MO.isDead()) 181dff0c46cSDimitry Andric // Previously defined but dead. 182dff0c46cSDimitry Andric DeadDefSet.erase(Reg); 183dff0c46cSDimitry Andric } 184dff0c46cSDimitry Andric 185dff0c46cSDimitry Andric if (!MO.isDead()) { 1867ae0e2c9SDimitry Andric for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) { 1877ae0e2c9SDimitry Andric unsigned SubReg = *SubRegs; 18839d628a0SDimitry Andric if (LocalDefSet.insert(SubReg).second) 189dff0c46cSDimitry Andric LocalDefs.push_back(SubReg); 190dff0c46cSDimitry Andric } 191dff0c46cSDimitry Andric } 192dff0c46cSDimitry Andric } 193dff0c46cSDimitry Andric 194dff0c46cSDimitry Andric Defs.clear(); 195dff0c46cSDimitry Andric } 196dff0c46cSDimitry Andric 1973861d79fSDimitry Andric SmallSet<unsigned, 32> Added; 198dff0c46cSDimitry Andric for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) { 199dff0c46cSDimitry Andric unsigned Reg = LocalDefs[i]; 20039d628a0SDimitry Andric if (Added.insert(Reg).second) { 201dff0c46cSDimitry Andric // If it's not live beyond end of the bundle, mark it dead. 202dff0c46cSDimitry Andric bool isDead = DeadDefSet.count(Reg) || KilledDefSet.count(Reg); 203dff0c46cSDimitry Andric MIB.addReg(Reg, getDefRegState(true) | getDeadRegState(isDead) | 204dff0c46cSDimitry Andric getImplRegState(true)); 205dff0c46cSDimitry Andric } 206dff0c46cSDimitry Andric } 207dff0c46cSDimitry Andric 208dff0c46cSDimitry Andric for (unsigned i = 0, e = ExternUses.size(); i != e; ++i) { 209dff0c46cSDimitry Andric unsigned Reg = ExternUses[i]; 210dff0c46cSDimitry Andric bool isKill = KilledUseSet.count(Reg); 211dff0c46cSDimitry Andric bool isUndef = UndefUseSet.count(Reg); 212dff0c46cSDimitry Andric MIB.addReg(Reg, getKillRegState(isKill) | getUndefRegState(isUndef) | 213dff0c46cSDimitry Andric getImplRegState(true)); 214dff0c46cSDimitry Andric } 215dff0c46cSDimitry Andric } 216dff0c46cSDimitry Andric 217dff0c46cSDimitry Andric /// finalizeBundle - Same functionality as the previous finalizeBundle except 218dff0c46cSDimitry Andric /// the last instruction in the bundle is not provided as an input. This is 219dff0c46cSDimitry Andric /// used in cases where bundles are pre-determined by marking instructions 220dff0c46cSDimitry Andric /// with 'InsideBundle' marker. It returns the MBB instruction iterator that 221dff0c46cSDimitry Andric /// points to the end of the bundle. 222dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator 223dff0c46cSDimitry Andric llvm::finalizeBundle(MachineBasicBlock &MBB, 224dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator FirstMI) { 225dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator E = MBB.instr_end(); 22691bc56edSDimitry Andric MachineBasicBlock::instr_iterator LastMI = std::next(FirstMI); 227dff0c46cSDimitry Andric while (LastMI != E && LastMI->isInsideBundle()) 228dff0c46cSDimitry Andric ++LastMI; 229dff0c46cSDimitry Andric finalizeBundle(MBB, FirstMI, LastMI); 230dff0c46cSDimitry Andric return LastMI; 231dff0c46cSDimitry Andric } 232dff0c46cSDimitry Andric 233dff0c46cSDimitry Andric /// finalizeBundles - Finalize instruction bundles in the specified 234dff0c46cSDimitry Andric /// MachineFunction. Return true if any bundles are finalized. 235dff0c46cSDimitry Andric bool llvm::finalizeBundles(MachineFunction &MF) { 236dff0c46cSDimitry Andric bool Changed = false; 237dff0c46cSDimitry Andric for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) { 238dff0c46cSDimitry Andric MachineBasicBlock &MBB = *I; 239dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator MII = MBB.instr_begin(); 240dff0c46cSDimitry Andric MachineBasicBlock::instr_iterator MIE = MBB.instr_end(); 241dff0c46cSDimitry Andric if (MII == MIE) 242dff0c46cSDimitry Andric continue; 243139f7f9bSDimitry Andric assert(!MII->isInsideBundle() && 244139f7f9bSDimitry Andric "First instr cannot be inside bundle before finalization!"); 245139f7f9bSDimitry Andric 246dff0c46cSDimitry Andric for (++MII; MII != MIE; ) { 247dff0c46cSDimitry Andric if (!MII->isInsideBundle()) 248dff0c46cSDimitry Andric ++MII; 249dff0c46cSDimitry Andric else { 25091bc56edSDimitry Andric MII = finalizeBundle(MBB, std::prev(MII)); 251dff0c46cSDimitry Andric Changed = true; 252dff0c46cSDimitry Andric } 253dff0c46cSDimitry Andric } 254dff0c46cSDimitry Andric } 255dff0c46cSDimitry Andric 256dff0c46cSDimitry Andric return Changed; 257dff0c46cSDimitry Andric } 258dff0c46cSDimitry Andric 259dff0c46cSDimitry Andric //===----------------------------------------------------------------------===// 260dff0c46cSDimitry Andric // MachineOperand iterator 261dff0c46cSDimitry Andric //===----------------------------------------------------------------------===// 262dff0c46cSDimitry Andric 2633861d79fSDimitry Andric MachineOperandIteratorBase::VirtRegInfo 264dff0c46cSDimitry Andric MachineOperandIteratorBase::analyzeVirtReg(unsigned Reg, 265dff0c46cSDimitry Andric SmallVectorImpl<std::pair<MachineInstr*, unsigned> > *Ops) { 2663861d79fSDimitry Andric VirtRegInfo RI = { false, false, false }; 267dff0c46cSDimitry Andric for(; isValid(); ++*this) { 268dff0c46cSDimitry Andric MachineOperand &MO = deref(); 269dff0c46cSDimitry Andric if (!MO.isReg() || MO.getReg() != Reg) 270dff0c46cSDimitry Andric continue; 271dff0c46cSDimitry Andric 272dff0c46cSDimitry Andric // Remember each (MI, OpNo) that refers to Reg. 273dff0c46cSDimitry Andric if (Ops) 274dff0c46cSDimitry Andric Ops->push_back(std::make_pair(MO.getParent(), getOperandNo())); 275dff0c46cSDimitry Andric 276dff0c46cSDimitry Andric // Both defs and uses can read virtual registers. 277dff0c46cSDimitry Andric if (MO.readsReg()) { 278dff0c46cSDimitry Andric RI.Reads = true; 279dff0c46cSDimitry Andric if (MO.isDef()) 280dff0c46cSDimitry Andric RI.Tied = true; 281dff0c46cSDimitry Andric } 282dff0c46cSDimitry Andric 283dff0c46cSDimitry Andric // Only defs can write. 284dff0c46cSDimitry Andric if (MO.isDef()) 285dff0c46cSDimitry Andric RI.Writes = true; 286dff0c46cSDimitry Andric else if (!RI.Tied && MO.getParent()->isRegTiedToDefOperand(getOperandNo())) 287dff0c46cSDimitry Andric RI.Tied = true; 288dff0c46cSDimitry Andric } 289dff0c46cSDimitry Andric return RI; 290dff0c46cSDimitry Andric } 2913861d79fSDimitry Andric 2923861d79fSDimitry Andric MachineOperandIteratorBase::PhysRegInfo 2933861d79fSDimitry Andric MachineOperandIteratorBase::analyzePhysReg(unsigned Reg, 2943861d79fSDimitry Andric const TargetRegisterInfo *TRI) { 2953861d79fSDimitry Andric bool AllDefsDead = true; 2967d523365SDimitry Andric PhysRegInfo PRI = {false, false, false, false, false, false, false}; 2973861d79fSDimitry Andric 2983861d79fSDimitry Andric assert(TargetRegisterInfo::isPhysicalRegister(Reg) && 2993861d79fSDimitry Andric "analyzePhysReg not given a physical register!"); 3003861d79fSDimitry Andric for (; isValid(); ++*this) { 3013861d79fSDimitry Andric MachineOperand &MO = deref(); 3023861d79fSDimitry Andric 3037d523365SDimitry Andric if (MO.isRegMask() && MO.clobbersPhysReg(Reg)) { 3047d523365SDimitry Andric PRI.Clobbered = true; 3057d523365SDimitry Andric continue; 3067d523365SDimitry Andric } 3073861d79fSDimitry Andric 3083861d79fSDimitry Andric if (!MO.isReg()) 3093861d79fSDimitry Andric continue; 3103861d79fSDimitry Andric 3113861d79fSDimitry Andric unsigned MOReg = MO.getReg(); 3123861d79fSDimitry Andric if (!MOReg || !TargetRegisterInfo::isPhysicalRegister(MOReg)) 3133861d79fSDimitry Andric continue; 3143861d79fSDimitry Andric 3157d523365SDimitry Andric if (!TRI->regsOverlap(MOReg, Reg)) 3163861d79fSDimitry Andric continue; 3173861d79fSDimitry Andric 3184d0b32cdSDimitry Andric bool Covered = TRI->isSuperRegisterEq(Reg, MOReg); 3197d523365SDimitry Andric if (MO.readsReg()) { 3207d523365SDimitry Andric PRI.Read = true; 3217d523365SDimitry Andric if (Covered) { 3227d523365SDimitry Andric PRI.FullyRead = true; 3237d523365SDimitry Andric if (MO.isKill()) 3247d523365SDimitry Andric PRI.Killed = true; 3257d523365SDimitry Andric } 3267d523365SDimitry Andric } else if (MO.isDef()) { 3277d523365SDimitry Andric PRI.Defined = true; 3287d523365SDimitry Andric if (Covered) 3297d523365SDimitry Andric PRI.FullyDefined = true; 3303861d79fSDimitry Andric if (!MO.isDead()) 3313861d79fSDimitry Andric AllDefsDead = false; 3323861d79fSDimitry Andric } 3333861d79fSDimitry Andric } 3343861d79fSDimitry Andric 3357d523365SDimitry Andric if (AllDefsDead && PRI.FullyDefined) 3367d523365SDimitry Andric PRI.DeadDef = true; 3373861d79fSDimitry Andric 3383861d79fSDimitry Andric return PRI; 3393861d79fSDimitry Andric } 340