1d30ea906Sjfb8856606 /* SPDX-License-Identifier: BSD-3-Clause
2d30ea906Sjfb8856606 * Copyright(c) 2010-2015 Intel Corporation
3a9643ea8Slogwang */
4a9643ea8Slogwang
5a9643ea8Slogwang #include <sys/queue.h>
6a9643ea8Slogwang #include <stdio.h>
7a9643ea8Slogwang #include <errno.h>
8a9643ea8Slogwang #include <stdint.h>
9a9643ea8Slogwang #include <string.h>
10a9643ea8Slogwang #include <unistd.h>
11a9643ea8Slogwang #include <stdarg.h>
12a9643ea8Slogwang #include <fcntl.h>
13a9643ea8Slogwang #include <inttypes.h>
14a9643ea8Slogwang #include <rte_byteorder.h>
15a9643ea8Slogwang #include <rte_common.h>
16a9643ea8Slogwang #include <rte_cycles.h>
17a9643ea8Slogwang
18a9643ea8Slogwang #include <rte_interrupts.h>
19a9643ea8Slogwang #include <rte_log.h>
20a9643ea8Slogwang #include <rte_debug.h>
21a9643ea8Slogwang #include <rte_pci.h>
222bfe3f2eSlogwang #include <rte_bus_pci.h>
23a9643ea8Slogwang #include <rte_branch_prediction.h>
24a9643ea8Slogwang #include <rte_memory.h>
25a9643ea8Slogwang #include <rte_memzone.h>
26a9643ea8Slogwang #include <rte_eal.h>
27a9643ea8Slogwang #include <rte_alarm.h>
28a9643ea8Slogwang #include <rte_ether.h>
29d30ea906Sjfb8856606 #include <rte_ethdev_driver.h>
302bfe3f2eSlogwang #include <rte_ethdev_pci.h>
31a9643ea8Slogwang #include <rte_string_fns.h>
32a9643ea8Slogwang #include <rte_malloc.h>
33a9643ea8Slogwang #include <rte_dev.h>
34a9643ea8Slogwang
35a9643ea8Slogwang #include "base/vmxnet3_defs.h"
36a9643ea8Slogwang
37a9643ea8Slogwang #include "vmxnet3_ring.h"
38a9643ea8Slogwang #include "vmxnet3_logs.h"
39a9643ea8Slogwang #include "vmxnet3_ethdev.h"
40a9643ea8Slogwang
41a9643ea8Slogwang #define PROCESS_SYS_EVENTS 0
42a9643ea8Slogwang
432bfe3f2eSlogwang #define VMXNET3_TX_MAX_SEG UINT8_MAX
442bfe3f2eSlogwang
45d30ea906Sjfb8856606 #define VMXNET3_TX_OFFLOAD_CAP \
46d30ea906Sjfb8856606 (DEV_TX_OFFLOAD_VLAN_INSERT | \
47d30ea906Sjfb8856606 DEV_TX_OFFLOAD_TCP_CKSUM | \
48d30ea906Sjfb8856606 DEV_TX_OFFLOAD_UDP_CKSUM | \
49d30ea906Sjfb8856606 DEV_TX_OFFLOAD_TCP_TSO | \
50d30ea906Sjfb8856606 DEV_TX_OFFLOAD_MULTI_SEGS)
51d30ea906Sjfb8856606
52d30ea906Sjfb8856606 #define VMXNET3_RX_OFFLOAD_CAP \
53d30ea906Sjfb8856606 (DEV_RX_OFFLOAD_VLAN_STRIP | \
541646932aSjfb8856606 DEV_RX_OFFLOAD_VLAN_FILTER | \
55d30ea906Sjfb8856606 DEV_RX_OFFLOAD_SCATTER | \
56d30ea906Sjfb8856606 DEV_RX_OFFLOAD_UDP_CKSUM | \
57d30ea906Sjfb8856606 DEV_RX_OFFLOAD_TCP_CKSUM | \
58d30ea906Sjfb8856606 DEV_RX_OFFLOAD_TCP_LRO | \
594418919fSjohnjiang DEV_RX_OFFLOAD_JUMBO_FRAME | \
604418919fSjohnjiang DEV_RX_OFFLOAD_RSS_HASH)
61d30ea906Sjfb8856606
62*2d9fd380Sjfb8856606 int vmxnet3_segs_dynfield_offset = -1;
63*2d9fd380Sjfb8856606
64a9643ea8Slogwang static int eth_vmxnet3_dev_init(struct rte_eth_dev *eth_dev);
65a9643ea8Slogwang static int eth_vmxnet3_dev_uninit(struct rte_eth_dev *eth_dev);
66a9643ea8Slogwang static int vmxnet3_dev_configure(struct rte_eth_dev *dev);
67a9643ea8Slogwang static int vmxnet3_dev_start(struct rte_eth_dev *dev);
68*2d9fd380Sjfb8856606 static int vmxnet3_dev_stop(struct rte_eth_dev *dev);
69*2d9fd380Sjfb8856606 static int vmxnet3_dev_close(struct rte_eth_dev *dev);
70a9643ea8Slogwang static void vmxnet3_dev_set_rxmode(struct vmxnet3_hw *hw, uint32_t feature, int set);
714418919fSjohnjiang static int vmxnet3_dev_promiscuous_enable(struct rte_eth_dev *dev);
724418919fSjohnjiang static int vmxnet3_dev_promiscuous_disable(struct rte_eth_dev *dev);
734418919fSjohnjiang static int vmxnet3_dev_allmulticast_enable(struct rte_eth_dev *dev);
744418919fSjohnjiang static int vmxnet3_dev_allmulticast_disable(struct rte_eth_dev *dev);
752bfe3f2eSlogwang static int __vmxnet3_dev_link_update(struct rte_eth_dev *dev,
762bfe3f2eSlogwang int wait_to_complete);
77a9643ea8Slogwang static int vmxnet3_dev_link_update(struct rte_eth_dev *dev,
78a9643ea8Slogwang int wait_to_complete);
792bfe3f2eSlogwang static void vmxnet3_hw_stats_save(struct vmxnet3_hw *hw);
802bfe3f2eSlogwang static int vmxnet3_dev_stats_get(struct rte_eth_dev *dev,
81a9643ea8Slogwang struct rte_eth_stats *stats);
824418919fSjohnjiang static int vmxnet3_dev_stats_reset(struct rte_eth_dev *dev);
832bfe3f2eSlogwang static int vmxnet3_dev_xstats_get_names(struct rte_eth_dev *dev,
842bfe3f2eSlogwang struct rte_eth_xstat_name *xstats,
852bfe3f2eSlogwang unsigned int n);
862bfe3f2eSlogwang static int vmxnet3_dev_xstats_get(struct rte_eth_dev *dev,
872bfe3f2eSlogwang struct rte_eth_xstat *xstats, unsigned int n);
884418919fSjohnjiang static int vmxnet3_dev_info_get(struct rte_eth_dev *dev,
89a9643ea8Slogwang struct rte_eth_dev_info *dev_info);
90a9643ea8Slogwang static const uint32_t *
91a9643ea8Slogwang vmxnet3_dev_supported_ptypes_get(struct rte_eth_dev *dev);
92*2d9fd380Sjfb8856606 static int vmxnet3_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
93a9643ea8Slogwang static int vmxnet3_dev_vlan_filter_set(struct rte_eth_dev *dev,
94a9643ea8Slogwang uint16_t vid, int on);
952bfe3f2eSlogwang static int vmxnet3_dev_vlan_offload_set(struct rte_eth_dev *dev, int mask);
96d30ea906Sjfb8856606 static int vmxnet3_mac_addr_set(struct rte_eth_dev *dev,
974418919fSjohnjiang struct rte_ether_addr *mac_addr);
982bfe3f2eSlogwang static void vmxnet3_interrupt_handler(void *param);
99a9643ea8Slogwang
100a9643ea8Slogwang /*
101a9643ea8Slogwang * The set of PCI devices this driver supports
102a9643ea8Slogwang */
103a9643ea8Slogwang #define VMWARE_PCI_VENDOR_ID 0x15AD
104a9643ea8Slogwang #define VMWARE_DEV_ID_VMXNET3 0x07B0
105a9643ea8Slogwang static const struct rte_pci_id pci_id_vmxnet3_map[] = {
106a9643ea8Slogwang { RTE_PCI_DEVICE(VMWARE_PCI_VENDOR_ID, VMWARE_DEV_ID_VMXNET3) },
107a9643ea8Slogwang { .vendor_id = 0, /* sentinel */ },
108a9643ea8Slogwang };
109a9643ea8Slogwang
110a9643ea8Slogwang static const struct eth_dev_ops vmxnet3_eth_dev_ops = {
111a9643ea8Slogwang .dev_configure = vmxnet3_dev_configure,
112a9643ea8Slogwang .dev_start = vmxnet3_dev_start,
113a9643ea8Slogwang .dev_stop = vmxnet3_dev_stop,
114a9643ea8Slogwang .dev_close = vmxnet3_dev_close,
115a9643ea8Slogwang .promiscuous_enable = vmxnet3_dev_promiscuous_enable,
116a9643ea8Slogwang .promiscuous_disable = vmxnet3_dev_promiscuous_disable,
117a9643ea8Slogwang .allmulticast_enable = vmxnet3_dev_allmulticast_enable,
118a9643ea8Slogwang .allmulticast_disable = vmxnet3_dev_allmulticast_disable,
119a9643ea8Slogwang .link_update = vmxnet3_dev_link_update,
120a9643ea8Slogwang .stats_get = vmxnet3_dev_stats_get,
1212bfe3f2eSlogwang .xstats_get_names = vmxnet3_dev_xstats_get_names,
1222bfe3f2eSlogwang .xstats_get = vmxnet3_dev_xstats_get,
123d30ea906Sjfb8856606 .stats_reset = vmxnet3_dev_stats_reset,
124a9643ea8Slogwang .mac_addr_set = vmxnet3_mac_addr_set,
125a9643ea8Slogwang .dev_infos_get = vmxnet3_dev_info_get,
126a9643ea8Slogwang .dev_supported_ptypes_get = vmxnet3_dev_supported_ptypes_get,
127*2d9fd380Sjfb8856606 .mtu_set = vmxnet3_dev_mtu_set,
128a9643ea8Slogwang .vlan_filter_set = vmxnet3_dev_vlan_filter_set,
129a9643ea8Slogwang .vlan_offload_set = vmxnet3_dev_vlan_offload_set,
130a9643ea8Slogwang .rx_queue_setup = vmxnet3_dev_rx_queue_setup,
131a9643ea8Slogwang .rx_queue_release = vmxnet3_dev_rx_queue_release,
132a9643ea8Slogwang .tx_queue_setup = vmxnet3_dev_tx_queue_setup,
133a9643ea8Slogwang .tx_queue_release = vmxnet3_dev_tx_queue_release,
134a9643ea8Slogwang };
135a9643ea8Slogwang
1362bfe3f2eSlogwang struct vmxnet3_xstats_name_off {
1372bfe3f2eSlogwang char name[RTE_ETH_XSTATS_NAME_SIZE];
1382bfe3f2eSlogwang unsigned int offset;
1392bfe3f2eSlogwang };
1402bfe3f2eSlogwang
1412bfe3f2eSlogwang /* tx_qX_ is prepended to the name string here */
1422bfe3f2eSlogwang static const struct vmxnet3_xstats_name_off vmxnet3_txq_stat_strings[] = {
1432bfe3f2eSlogwang {"drop_total", offsetof(struct vmxnet3_txq_stats, drop_total)},
1442bfe3f2eSlogwang {"drop_too_many_segs", offsetof(struct vmxnet3_txq_stats, drop_too_many_segs)},
1452bfe3f2eSlogwang {"drop_tso", offsetof(struct vmxnet3_txq_stats, drop_tso)},
1462bfe3f2eSlogwang {"tx_ring_full", offsetof(struct vmxnet3_txq_stats, tx_ring_full)},
1472bfe3f2eSlogwang };
1482bfe3f2eSlogwang
1492bfe3f2eSlogwang /* rx_qX_ is prepended to the name string here */
1502bfe3f2eSlogwang static const struct vmxnet3_xstats_name_off vmxnet3_rxq_stat_strings[] = {
1512bfe3f2eSlogwang {"drop_total", offsetof(struct vmxnet3_rxq_stats, drop_total)},
1522bfe3f2eSlogwang {"drop_err", offsetof(struct vmxnet3_rxq_stats, drop_err)},
1532bfe3f2eSlogwang {"drop_fcs", offsetof(struct vmxnet3_rxq_stats, drop_fcs)},
1542bfe3f2eSlogwang {"rx_buf_alloc_failure", offsetof(struct vmxnet3_rxq_stats, rx_buf_alloc_failure)},
1552bfe3f2eSlogwang };
1562bfe3f2eSlogwang
157a9643ea8Slogwang static const struct rte_memzone *
gpa_zone_reserve(struct rte_eth_dev * dev,uint32_t size,const char * post_string,int socket_id,uint16_t align,bool reuse)158a9643ea8Slogwang gpa_zone_reserve(struct rte_eth_dev *dev, uint32_t size,
1592bfe3f2eSlogwang const char *post_string, int socket_id,
1602bfe3f2eSlogwang uint16_t align, bool reuse)
161a9643ea8Slogwang {
162a9643ea8Slogwang char z_name[RTE_MEMZONE_NAMESIZE];
163a9643ea8Slogwang const struct rte_memzone *mz;
164a9643ea8Slogwang
165d30ea906Sjfb8856606 snprintf(z_name, sizeof(z_name), "eth_p%d_%s",
166d30ea906Sjfb8856606 dev->data->port_id, post_string);
167a9643ea8Slogwang
168a9643ea8Slogwang mz = rte_memzone_lookup(z_name);
1692bfe3f2eSlogwang if (!reuse) {
1702bfe3f2eSlogwang if (mz)
1712bfe3f2eSlogwang rte_memzone_free(mz);
1722bfe3f2eSlogwang return rte_memzone_reserve_aligned(z_name, size, socket_id,
173d30ea906Sjfb8856606 RTE_MEMZONE_IOVA_CONTIG, align);
1742bfe3f2eSlogwang }
1752bfe3f2eSlogwang
176a9643ea8Slogwang if (mz)
177a9643ea8Slogwang return mz;
178a9643ea8Slogwang
179d30ea906Sjfb8856606 return rte_memzone_reserve_aligned(z_name, size, socket_id,
180d30ea906Sjfb8856606 RTE_MEMZONE_IOVA_CONTIG, align);
181a9643ea8Slogwang }
182a9643ea8Slogwang
183a9643ea8Slogwang /*
184a9643ea8Slogwang * This function is based on vmxnet3_disable_intr()
185a9643ea8Slogwang */
186a9643ea8Slogwang static void
vmxnet3_disable_intr(struct vmxnet3_hw * hw)187a9643ea8Slogwang vmxnet3_disable_intr(struct vmxnet3_hw *hw)
188a9643ea8Slogwang {
189a9643ea8Slogwang int i;
190a9643ea8Slogwang
191a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
192a9643ea8Slogwang
193a9643ea8Slogwang hw->shared->devRead.intrConf.intrCtrl |= VMXNET3_IC_DISABLE_ALL;
1942bfe3f2eSlogwang for (i = 0; i < hw->num_intrs; i++)
195a9643ea8Slogwang VMXNET3_WRITE_BAR0_REG(hw, VMXNET3_REG_IMR + i * 8, 1);
196a9643ea8Slogwang }
197a9643ea8Slogwang
1982bfe3f2eSlogwang static void
vmxnet3_enable_intr(struct vmxnet3_hw * hw)1992bfe3f2eSlogwang vmxnet3_enable_intr(struct vmxnet3_hw *hw)
2002bfe3f2eSlogwang {
2012bfe3f2eSlogwang int i;
2022bfe3f2eSlogwang
2032bfe3f2eSlogwang PMD_INIT_FUNC_TRACE();
2042bfe3f2eSlogwang
2052bfe3f2eSlogwang hw->shared->devRead.intrConf.intrCtrl &= ~VMXNET3_IC_DISABLE_ALL;
2062bfe3f2eSlogwang for (i = 0; i < hw->num_intrs; i++)
2072bfe3f2eSlogwang VMXNET3_WRITE_BAR0_REG(hw, VMXNET3_REG_IMR + i * 8, 0);
2082bfe3f2eSlogwang }
2092bfe3f2eSlogwang
2102bfe3f2eSlogwang /*
2112bfe3f2eSlogwang * Gets tx data ring descriptor size.
2122bfe3f2eSlogwang */
2132bfe3f2eSlogwang static uint16_t
eth_vmxnet3_txdata_get(struct vmxnet3_hw * hw)2142bfe3f2eSlogwang eth_vmxnet3_txdata_get(struct vmxnet3_hw *hw)
2152bfe3f2eSlogwang {
2162bfe3f2eSlogwang uint16 txdata_desc_size;
2172bfe3f2eSlogwang
2182bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
2192bfe3f2eSlogwang VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
2202bfe3f2eSlogwang txdata_desc_size = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
2212bfe3f2eSlogwang
2222bfe3f2eSlogwang return (txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE ||
2232bfe3f2eSlogwang txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE ||
2242bfe3f2eSlogwang txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK) ?
2252bfe3f2eSlogwang sizeof(struct Vmxnet3_TxDataDesc) : txdata_desc_size;
2262bfe3f2eSlogwang }
2272bfe3f2eSlogwang
228a9643ea8Slogwang /*
229a9643ea8Slogwang * It returns 0 on success.
230a9643ea8Slogwang */
231a9643ea8Slogwang static int
eth_vmxnet3_dev_init(struct rte_eth_dev * eth_dev)232a9643ea8Slogwang eth_vmxnet3_dev_init(struct rte_eth_dev *eth_dev)
233a9643ea8Slogwang {
234a9643ea8Slogwang struct rte_pci_device *pci_dev;
235a9643ea8Slogwang struct vmxnet3_hw *hw = eth_dev->data->dev_private;
236a9643ea8Slogwang uint32_t mac_hi, mac_lo, ver;
237d30ea906Sjfb8856606 struct rte_eth_link link;
238*2d9fd380Sjfb8856606 static const struct rte_mbuf_dynfield vmxnet3_segs_dynfield_desc = {
239*2d9fd380Sjfb8856606 .name = VMXNET3_SEGS_DYNFIELD_NAME,
240*2d9fd380Sjfb8856606 .size = sizeof(vmxnet3_segs_dynfield_t),
241*2d9fd380Sjfb8856606 .align = __alignof__(vmxnet3_segs_dynfield_t),
242*2d9fd380Sjfb8856606 };
243a9643ea8Slogwang
244a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
245a9643ea8Slogwang
246a9643ea8Slogwang eth_dev->dev_ops = &vmxnet3_eth_dev_ops;
247a9643ea8Slogwang eth_dev->rx_pkt_burst = &vmxnet3_recv_pkts;
248a9643ea8Slogwang eth_dev->tx_pkt_burst = &vmxnet3_xmit_pkts;
2492bfe3f2eSlogwang eth_dev->tx_pkt_prepare = vmxnet3_prep_pkts;
2502bfe3f2eSlogwang pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
251a9643ea8Slogwang
252*2d9fd380Sjfb8856606 /* extra mbuf field is required to guess MSS */
253*2d9fd380Sjfb8856606 vmxnet3_segs_dynfield_offset =
254*2d9fd380Sjfb8856606 rte_mbuf_dynfield_register(&vmxnet3_segs_dynfield_desc);
255*2d9fd380Sjfb8856606 if (vmxnet3_segs_dynfield_offset < 0) {
256*2d9fd380Sjfb8856606 PMD_INIT_LOG(ERR, "Cannot register mbuf field.");
257*2d9fd380Sjfb8856606 return -rte_errno;
258*2d9fd380Sjfb8856606 }
259*2d9fd380Sjfb8856606
260a9643ea8Slogwang /*
261a9643ea8Slogwang * for secondary processes, we don't initialize any further as primary
262a9643ea8Slogwang * has already done this work.
263a9643ea8Slogwang */
264a9643ea8Slogwang if (rte_eal_process_type() != RTE_PROC_PRIMARY)
265a9643ea8Slogwang return 0;
266a9643ea8Slogwang
267a9643ea8Slogwang rte_eth_copy_pci_info(eth_dev, pci_dev);
268*2d9fd380Sjfb8856606 eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
269a9643ea8Slogwang
270a9643ea8Slogwang /* Vendor and Device ID need to be set before init of shared code */
271a9643ea8Slogwang hw->device_id = pci_dev->id.device_id;
272a9643ea8Slogwang hw->vendor_id = pci_dev->id.vendor_id;
273a9643ea8Slogwang hw->hw_addr0 = (void *)pci_dev->mem_resource[0].addr;
274a9643ea8Slogwang hw->hw_addr1 = (void *)pci_dev->mem_resource[1].addr;
275a9643ea8Slogwang
276a9643ea8Slogwang hw->num_rx_queues = 1;
277a9643ea8Slogwang hw->num_tx_queues = 1;
278a9643ea8Slogwang hw->bufs_per_pkt = 1;
279a9643ea8Slogwang
280a9643ea8Slogwang /* Check h/w version compatibility with driver. */
281a9643ea8Slogwang ver = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_VRRS);
282a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "Hardware version : %d", ver);
2832bfe3f2eSlogwang
2844418919fSjohnjiang if (ver & (1 << VMXNET3_REV_4)) {
2854418919fSjohnjiang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
2864418919fSjohnjiang 1 << VMXNET3_REV_4);
2874418919fSjohnjiang hw->version = VMXNET3_REV_4 + 1;
2884418919fSjohnjiang } else if (ver & (1 << VMXNET3_REV_3)) {
2892bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
2902bfe3f2eSlogwang 1 << VMXNET3_REV_3);
2912bfe3f2eSlogwang hw->version = VMXNET3_REV_3 + 1;
2922bfe3f2eSlogwang } else if (ver & (1 << VMXNET3_REV_2)) {
2932bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
2942bfe3f2eSlogwang 1 << VMXNET3_REV_2);
2952bfe3f2eSlogwang hw->version = VMXNET3_REV_2 + 1;
2962bfe3f2eSlogwang } else if (ver & (1 << VMXNET3_REV_1)) {
2972bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
2982bfe3f2eSlogwang 1 << VMXNET3_REV_1);
2992bfe3f2eSlogwang hw->version = VMXNET3_REV_1 + 1;
3002bfe3f2eSlogwang } else {
3012bfe3f2eSlogwang PMD_INIT_LOG(ERR, "Incompatible hardware version: %d", ver);
302a9643ea8Slogwang return -EIO;
303a9643ea8Slogwang }
304a9643ea8Slogwang
3052bfe3f2eSlogwang PMD_INIT_LOG(DEBUG, "Using device version %d\n", hw->version);
3062bfe3f2eSlogwang
307a9643ea8Slogwang /* Check UPT version compatibility with driver. */
308a9643ea8Slogwang ver = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_UVRS);
309a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "UPT hardware version : %d", ver);
310a9643ea8Slogwang if (ver & 0x1)
311a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_UVRS, 1);
312a9643ea8Slogwang else {
313a9643ea8Slogwang PMD_INIT_LOG(ERR, "Incompatible UPT version.");
314a9643ea8Slogwang return -EIO;
315a9643ea8Slogwang }
316a9643ea8Slogwang
317a9643ea8Slogwang /* Getting MAC Address */
318a9643ea8Slogwang mac_lo = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_MACL);
319a9643ea8Slogwang mac_hi = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_MACH);
320a9643ea8Slogwang memcpy(hw->perm_addr, &mac_lo, 4);
321a9643ea8Slogwang memcpy(hw->perm_addr + 4, &mac_hi, 2);
322a9643ea8Slogwang
323a9643ea8Slogwang /* Allocate memory for storing MAC addresses */
3244418919fSjohnjiang eth_dev->data->mac_addrs = rte_zmalloc("vmxnet3", RTE_ETHER_ADDR_LEN *
325a9643ea8Slogwang VMXNET3_MAX_MAC_ADDRS, 0);
326a9643ea8Slogwang if (eth_dev->data->mac_addrs == NULL) {
327a9643ea8Slogwang PMD_INIT_LOG(ERR,
328a9643ea8Slogwang "Failed to allocate %d bytes needed to store MAC addresses",
3294418919fSjohnjiang RTE_ETHER_ADDR_LEN * VMXNET3_MAX_MAC_ADDRS);
330a9643ea8Slogwang return -ENOMEM;
331a9643ea8Slogwang }
332a9643ea8Slogwang /* Copy the permanent MAC address */
3334418919fSjohnjiang rte_ether_addr_copy((struct rte_ether_addr *)hw->perm_addr,
334a9643ea8Slogwang ð_dev->data->mac_addrs[0]);
335a9643ea8Slogwang
336a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "MAC Address : %02x:%02x:%02x:%02x:%02x:%02x",
337a9643ea8Slogwang hw->perm_addr[0], hw->perm_addr[1], hw->perm_addr[2],
338a9643ea8Slogwang hw->perm_addr[3], hw->perm_addr[4], hw->perm_addr[5]);
339a9643ea8Slogwang
340a9643ea8Slogwang /* Put device in Quiesce Mode */
341a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_QUIESCE_DEV);
342a9643ea8Slogwang
343a9643ea8Slogwang /* allow untagged pkts */
344a9643ea8Slogwang VMXNET3_SET_VFTABLE_ENTRY(hw->shadow_vfta, 0);
345a9643ea8Slogwang
3462bfe3f2eSlogwang hw->txdata_desc_size = VMXNET3_VERSION_GE_3(hw) ?
3472bfe3f2eSlogwang eth_vmxnet3_txdata_get(hw) : sizeof(struct Vmxnet3_TxDataDesc);
3482bfe3f2eSlogwang
3492bfe3f2eSlogwang hw->rxdata_desc_size = VMXNET3_VERSION_GE_3(hw) ?
3502bfe3f2eSlogwang VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
3512bfe3f2eSlogwang RTE_ASSERT((hw->rxdata_desc_size & ~VMXNET3_RXDATA_DESC_SIZE_MASK) ==
3522bfe3f2eSlogwang hw->rxdata_desc_size);
3532bfe3f2eSlogwang
3542bfe3f2eSlogwang /* clear shadow stats */
3552bfe3f2eSlogwang memset(hw->saved_tx_stats, 0, sizeof(hw->saved_tx_stats));
3562bfe3f2eSlogwang memset(hw->saved_rx_stats, 0, sizeof(hw->saved_rx_stats));
3572bfe3f2eSlogwang
358d30ea906Sjfb8856606 /* clear snapshot stats */
359d30ea906Sjfb8856606 memset(hw->snapshot_tx_stats, 0, sizeof(hw->snapshot_tx_stats));
360d30ea906Sjfb8856606 memset(hw->snapshot_rx_stats, 0, sizeof(hw->snapshot_rx_stats));
361d30ea906Sjfb8856606
362d30ea906Sjfb8856606 /* set the initial link status */
363d30ea906Sjfb8856606 memset(&link, 0, sizeof(link));
364d30ea906Sjfb8856606 link.link_duplex = ETH_LINK_FULL_DUPLEX;
365d30ea906Sjfb8856606 link.link_speed = ETH_SPEED_NUM_10G;
366d30ea906Sjfb8856606 link.link_autoneg = ETH_LINK_FIXED;
367d30ea906Sjfb8856606 rte_eth_linkstatus_set(eth_dev, &link);
368d30ea906Sjfb8856606
369a9643ea8Slogwang return 0;
370a9643ea8Slogwang }
371a9643ea8Slogwang
372a9643ea8Slogwang static int
eth_vmxnet3_dev_uninit(struct rte_eth_dev * eth_dev)373a9643ea8Slogwang eth_vmxnet3_dev_uninit(struct rte_eth_dev *eth_dev)
374a9643ea8Slogwang {
375a9643ea8Slogwang struct vmxnet3_hw *hw = eth_dev->data->dev_private;
376a9643ea8Slogwang
377a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
378a9643ea8Slogwang
379a9643ea8Slogwang if (rte_eal_process_type() != RTE_PROC_PRIMARY)
380a9643ea8Slogwang return 0;
381a9643ea8Slogwang
382d30ea906Sjfb8856606 if (hw->adapter_stopped == 0) {
383d30ea906Sjfb8856606 PMD_INIT_LOG(DEBUG, "Device has not been closed.");
384d30ea906Sjfb8856606 return -EBUSY;
385d30ea906Sjfb8856606 }
386a9643ea8Slogwang
387a9643ea8Slogwang return 0;
388a9643ea8Slogwang }
389a9643ea8Slogwang
eth_vmxnet3_pci_probe(struct rte_pci_driver * pci_drv __rte_unused,struct rte_pci_device * pci_dev)3902bfe3f2eSlogwang static int eth_vmxnet3_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3912bfe3f2eSlogwang struct rte_pci_device *pci_dev)
392a9643ea8Slogwang {
3932bfe3f2eSlogwang return rte_eth_dev_pci_generic_probe(pci_dev,
3942bfe3f2eSlogwang sizeof(struct vmxnet3_hw), eth_vmxnet3_dev_init);
395a9643ea8Slogwang }
396a9643ea8Slogwang
eth_vmxnet3_pci_remove(struct rte_pci_device * pci_dev)3972bfe3f2eSlogwang static int eth_vmxnet3_pci_remove(struct rte_pci_device *pci_dev)
3982bfe3f2eSlogwang {
3992bfe3f2eSlogwang return rte_eth_dev_pci_generic_remove(pci_dev, eth_vmxnet3_dev_uninit);
4002bfe3f2eSlogwang }
4012bfe3f2eSlogwang
4022bfe3f2eSlogwang static struct rte_pci_driver rte_vmxnet3_pmd = {
4032bfe3f2eSlogwang .id_table = pci_id_vmxnet3_map,
4042bfe3f2eSlogwang .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
4052bfe3f2eSlogwang .probe = eth_vmxnet3_pci_probe,
4062bfe3f2eSlogwang .remove = eth_vmxnet3_pci_remove,
4072bfe3f2eSlogwang };
4082bfe3f2eSlogwang
409a9643ea8Slogwang static int
vmxnet3_dev_configure(struct rte_eth_dev * dev)410a9643ea8Slogwang vmxnet3_dev_configure(struct rte_eth_dev *dev)
411a9643ea8Slogwang {
412a9643ea8Slogwang const struct rte_memzone *mz;
413a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
414a9643ea8Slogwang size_t size;
415a9643ea8Slogwang
416a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
417a9643ea8Slogwang
4184418919fSjohnjiang if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
4194418919fSjohnjiang dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
4204418919fSjohnjiang
4212bfe3f2eSlogwang if (dev->data->nb_tx_queues > VMXNET3_MAX_TX_QUEUES ||
4222bfe3f2eSlogwang dev->data->nb_rx_queues > VMXNET3_MAX_RX_QUEUES) {
4232bfe3f2eSlogwang PMD_INIT_LOG(ERR, "ERROR: Number of queues not supported");
424a9643ea8Slogwang return -EINVAL;
4252bfe3f2eSlogwang }
4262bfe3f2eSlogwang
4272bfe3f2eSlogwang if (!rte_is_power_of_2(dev->data->nb_rx_queues)) {
4282bfe3f2eSlogwang PMD_INIT_LOG(ERR, "ERROR: Number of rx queues not power of 2");
4292bfe3f2eSlogwang return -EINVAL;
4302bfe3f2eSlogwang }
431a9643ea8Slogwang
432a9643ea8Slogwang size = dev->data->nb_rx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
433a9643ea8Slogwang dev->data->nb_tx_queues * sizeof(struct Vmxnet3_RxQueueDesc);
434a9643ea8Slogwang
435a9643ea8Slogwang if (size > UINT16_MAX)
436a9643ea8Slogwang return -EINVAL;
437a9643ea8Slogwang
438a9643ea8Slogwang hw->num_rx_queues = (uint8_t)dev->data->nb_rx_queues;
439a9643ea8Slogwang hw->num_tx_queues = (uint8_t)dev->data->nb_tx_queues;
440a9643ea8Slogwang
441a9643ea8Slogwang /*
442a9643ea8Slogwang * Allocate a memzone for Vmxnet3_DriverShared - Vmxnet3_DSDevRead
443a9643ea8Slogwang * on current socket
444a9643ea8Slogwang */
445a9643ea8Slogwang mz = gpa_zone_reserve(dev, sizeof(struct Vmxnet3_DriverShared),
4462bfe3f2eSlogwang "shared", rte_socket_id(), 8, 1);
447a9643ea8Slogwang
448a9643ea8Slogwang if (mz == NULL) {
449a9643ea8Slogwang PMD_INIT_LOG(ERR, "ERROR: Creating shared zone");
450a9643ea8Slogwang return -ENOMEM;
451a9643ea8Slogwang }
452a9643ea8Slogwang memset(mz->addr, 0, mz->len);
453a9643ea8Slogwang
454a9643ea8Slogwang hw->shared = mz->addr;
4552bfe3f2eSlogwang hw->sharedPA = mz->iova;
456a9643ea8Slogwang
457a9643ea8Slogwang /*
458a9643ea8Slogwang * Allocate a memzone for Vmxnet3_RxQueueDesc - Vmxnet3_TxQueueDesc
4592bfe3f2eSlogwang * on current socket.
4602bfe3f2eSlogwang *
4612bfe3f2eSlogwang * We cannot reuse this memzone from previous allocation as its size
4622bfe3f2eSlogwang * depends on the number of tx and rx queues, which could be different
4632bfe3f2eSlogwang * from one config to another.
464a9643ea8Slogwang */
4652bfe3f2eSlogwang mz = gpa_zone_reserve(dev, size, "queuedesc", rte_socket_id(),
4662bfe3f2eSlogwang VMXNET3_QUEUE_DESC_ALIGN, 0);
467a9643ea8Slogwang if (mz == NULL) {
468a9643ea8Slogwang PMD_INIT_LOG(ERR, "ERROR: Creating queue descriptors zone");
469a9643ea8Slogwang return -ENOMEM;
470a9643ea8Slogwang }
471a9643ea8Slogwang memset(mz->addr, 0, mz->len);
472a9643ea8Slogwang
473a9643ea8Slogwang hw->tqd_start = (Vmxnet3_TxQueueDesc *)mz->addr;
474a9643ea8Slogwang hw->rqd_start = (Vmxnet3_RxQueueDesc *)(hw->tqd_start + hw->num_tx_queues);
475a9643ea8Slogwang
4762bfe3f2eSlogwang hw->queueDescPA = mz->iova;
477a9643ea8Slogwang hw->queue_desc_len = (uint16_t)size;
478a9643ea8Slogwang
479a9643ea8Slogwang if (dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
480a9643ea8Slogwang /* Allocate memory structure for UPT1_RSSConf and configure */
4812bfe3f2eSlogwang mz = gpa_zone_reserve(dev, sizeof(struct VMXNET3_RSSConf),
4822bfe3f2eSlogwang "rss_conf", rte_socket_id(),
4832bfe3f2eSlogwang RTE_CACHE_LINE_SIZE, 1);
484a9643ea8Slogwang if (mz == NULL) {
485a9643ea8Slogwang PMD_INIT_LOG(ERR,
486a9643ea8Slogwang "ERROR: Creating rss_conf structure zone");
487a9643ea8Slogwang return -ENOMEM;
488a9643ea8Slogwang }
489a9643ea8Slogwang memset(mz->addr, 0, mz->len);
490a9643ea8Slogwang
491a9643ea8Slogwang hw->rss_conf = mz->addr;
4922bfe3f2eSlogwang hw->rss_confPA = mz->iova;
493a9643ea8Slogwang }
494a9643ea8Slogwang
495a9643ea8Slogwang return 0;
496a9643ea8Slogwang }
497a9643ea8Slogwang
498a9643ea8Slogwang static void
vmxnet3_write_mac(struct vmxnet3_hw * hw,const uint8_t * addr)499a9643ea8Slogwang vmxnet3_write_mac(struct vmxnet3_hw *hw, const uint8_t *addr)
500a9643ea8Slogwang {
501a9643ea8Slogwang uint32_t val;
502a9643ea8Slogwang
503a9643ea8Slogwang PMD_INIT_LOG(DEBUG,
504a9643ea8Slogwang "Writing MAC Address : %02x:%02x:%02x:%02x:%02x:%02x",
505a9643ea8Slogwang addr[0], addr[1], addr[2],
506a9643ea8Slogwang addr[3], addr[4], addr[5]);
507a9643ea8Slogwang
5082bfe3f2eSlogwang memcpy(&val, addr, 4);
509a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_MACL, val);
510a9643ea8Slogwang
5112bfe3f2eSlogwang memcpy(&val, addr + 4, 2);
512a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_MACH, val);
513a9643ea8Slogwang }
514a9643ea8Slogwang
515a9643ea8Slogwang static int
vmxnet3_dev_setup_memreg(struct rte_eth_dev * dev)5162bfe3f2eSlogwang vmxnet3_dev_setup_memreg(struct rte_eth_dev *dev)
5172bfe3f2eSlogwang {
5182bfe3f2eSlogwang struct vmxnet3_hw *hw = dev->data->dev_private;
5192bfe3f2eSlogwang Vmxnet3_DriverShared *shared = hw->shared;
5202bfe3f2eSlogwang Vmxnet3_CmdInfo *cmdInfo;
5212bfe3f2eSlogwang struct rte_mempool *mp[VMXNET3_MAX_RX_QUEUES];
5222bfe3f2eSlogwang uint8_t index[VMXNET3_MAX_RX_QUEUES + VMXNET3_MAX_TX_QUEUES];
5232bfe3f2eSlogwang uint32_t num, i, j, size;
5242bfe3f2eSlogwang
5252bfe3f2eSlogwang if (hw->memRegsPA == 0) {
5262bfe3f2eSlogwang const struct rte_memzone *mz;
5272bfe3f2eSlogwang
5282bfe3f2eSlogwang size = sizeof(Vmxnet3_MemRegs) +
5292bfe3f2eSlogwang (VMXNET3_MAX_RX_QUEUES + VMXNET3_MAX_TX_QUEUES) *
5302bfe3f2eSlogwang sizeof(Vmxnet3_MemoryRegion);
5312bfe3f2eSlogwang
5322bfe3f2eSlogwang mz = gpa_zone_reserve(dev, size, "memRegs", rte_socket_id(), 8,
5332bfe3f2eSlogwang 1);
5342bfe3f2eSlogwang if (mz == NULL) {
5352bfe3f2eSlogwang PMD_INIT_LOG(ERR, "ERROR: Creating memRegs zone");
5362bfe3f2eSlogwang return -ENOMEM;
5372bfe3f2eSlogwang }
5382bfe3f2eSlogwang memset(mz->addr, 0, mz->len);
5392bfe3f2eSlogwang hw->memRegs = mz->addr;
5402bfe3f2eSlogwang hw->memRegsPA = mz->iova;
5412bfe3f2eSlogwang }
5422bfe3f2eSlogwang
5432bfe3f2eSlogwang num = hw->num_rx_queues;
5442bfe3f2eSlogwang
5452bfe3f2eSlogwang for (i = 0; i < num; i++) {
5462bfe3f2eSlogwang vmxnet3_rx_queue_t *rxq = dev->data->rx_queues[i];
5472bfe3f2eSlogwang
5482bfe3f2eSlogwang mp[i] = rxq->mp;
5492bfe3f2eSlogwang index[i] = 1 << i;
5502bfe3f2eSlogwang }
5512bfe3f2eSlogwang
5522bfe3f2eSlogwang /*
5532bfe3f2eSlogwang * The same mempool could be used by multiple queues. In such a case,
5542bfe3f2eSlogwang * remove duplicate mempool entries. Only one entry is kept with
5552bfe3f2eSlogwang * bitmask indicating queues that are using this mempool.
5562bfe3f2eSlogwang */
5572bfe3f2eSlogwang for (i = 1; i < num; i++) {
5582bfe3f2eSlogwang for (j = 0; j < i; j++) {
5592bfe3f2eSlogwang if (mp[i] == mp[j]) {
5602bfe3f2eSlogwang mp[i] = NULL;
5612bfe3f2eSlogwang index[j] |= 1 << i;
5622bfe3f2eSlogwang break;
5632bfe3f2eSlogwang }
5642bfe3f2eSlogwang }
5652bfe3f2eSlogwang }
5662bfe3f2eSlogwang
5672bfe3f2eSlogwang j = 0;
5682bfe3f2eSlogwang for (i = 0; i < num; i++) {
5692bfe3f2eSlogwang if (mp[i] == NULL)
5702bfe3f2eSlogwang continue;
5712bfe3f2eSlogwang
5722bfe3f2eSlogwang Vmxnet3_MemoryRegion *mr = &hw->memRegs->memRegs[j];
5732bfe3f2eSlogwang
5742bfe3f2eSlogwang mr->startPA =
5752bfe3f2eSlogwang (uintptr_t)STAILQ_FIRST(&mp[i]->mem_list)->iova;
5762bfe3f2eSlogwang mr->length = STAILQ_FIRST(&mp[i]->mem_list)->len <= INT32_MAX ?
5772bfe3f2eSlogwang STAILQ_FIRST(&mp[i]->mem_list)->len : INT32_MAX;
5782bfe3f2eSlogwang mr->txQueueBits = index[i];
5792bfe3f2eSlogwang mr->rxQueueBits = index[i];
5802bfe3f2eSlogwang
5812bfe3f2eSlogwang PMD_INIT_LOG(INFO,
5822bfe3f2eSlogwang "index: %u startPA: %" PRIu64 " length: %u, "
5832bfe3f2eSlogwang "rxBits: %x",
5842bfe3f2eSlogwang j, mr->startPA, mr->length, mr->rxQueueBits);
5852bfe3f2eSlogwang j++;
5862bfe3f2eSlogwang }
5872bfe3f2eSlogwang hw->memRegs->numRegs = j;
5882bfe3f2eSlogwang PMD_INIT_LOG(INFO, "numRegs: %u", j);
5892bfe3f2eSlogwang
5902bfe3f2eSlogwang size = sizeof(Vmxnet3_MemRegs) +
5912bfe3f2eSlogwang (j - 1) * sizeof(Vmxnet3_MemoryRegion);
5922bfe3f2eSlogwang
5932bfe3f2eSlogwang cmdInfo = &shared->cu.cmdInfo;
5942bfe3f2eSlogwang cmdInfo->varConf.confVer = 1;
5952bfe3f2eSlogwang cmdInfo->varConf.confLen = size;
5962bfe3f2eSlogwang cmdInfo->varConf.confPA = hw->memRegsPA;
5972bfe3f2eSlogwang
5982bfe3f2eSlogwang return 0;
5992bfe3f2eSlogwang }
6002bfe3f2eSlogwang
6012bfe3f2eSlogwang static int
vmxnet3_setup_driver_shared(struct rte_eth_dev * dev)602a9643ea8Slogwang vmxnet3_setup_driver_shared(struct rte_eth_dev *dev)
603a9643ea8Slogwang {
604a9643ea8Slogwang struct rte_eth_conf port_conf = dev->data->dev_conf;
605a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
606a9643ea8Slogwang uint32_t mtu = dev->data->mtu;
607a9643ea8Slogwang Vmxnet3_DriverShared *shared = hw->shared;
608a9643ea8Slogwang Vmxnet3_DSDevRead *devRead = &shared->devRead;
609d30ea906Sjfb8856606 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
610a9643ea8Slogwang uint32_t i;
611a9643ea8Slogwang int ret;
612a9643ea8Slogwang
613d30ea906Sjfb8856606 hw->mtu = mtu;
614d30ea906Sjfb8856606
615a9643ea8Slogwang shared->magic = VMXNET3_REV1_MAGIC;
616a9643ea8Slogwang devRead->misc.driverInfo.version = VMXNET3_DRIVER_VERSION_NUM;
617a9643ea8Slogwang
618a9643ea8Slogwang /* Setting up Guest OS information */
619a9643ea8Slogwang devRead->misc.driverInfo.gos.gosBits = sizeof(void *) == 4 ?
6202bfe3f2eSlogwang VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64;
621a9643ea8Slogwang devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
622a9643ea8Slogwang devRead->misc.driverInfo.vmxnet3RevSpt = 1;
623a9643ea8Slogwang devRead->misc.driverInfo.uptVerSpt = 1;
624a9643ea8Slogwang
625a9643ea8Slogwang devRead->misc.mtu = rte_le_to_cpu_32(mtu);
626a9643ea8Slogwang devRead->misc.queueDescPA = hw->queueDescPA;
627a9643ea8Slogwang devRead->misc.queueDescLen = hw->queue_desc_len;
628a9643ea8Slogwang devRead->misc.numTxQueues = hw->num_tx_queues;
629a9643ea8Slogwang devRead->misc.numRxQueues = hw->num_rx_queues;
630a9643ea8Slogwang
631a9643ea8Slogwang /*
632a9643ea8Slogwang * Set number of interrupts to 1
6332bfe3f2eSlogwang * PMD by default disables all the interrupts but this is MUST
6342bfe3f2eSlogwang * to activate device. It needs at least one interrupt for
6352bfe3f2eSlogwang * link events to handle
636a9643ea8Slogwang */
6372bfe3f2eSlogwang hw->num_intrs = devRead->intrConf.numIntrs = 1;
638a9643ea8Slogwang devRead->intrConf.intrCtrl |= VMXNET3_IC_DISABLE_ALL;
639a9643ea8Slogwang
640a9643ea8Slogwang for (i = 0; i < hw->num_tx_queues; i++) {
641a9643ea8Slogwang Vmxnet3_TxQueueDesc *tqd = &hw->tqd_start[i];
642a9643ea8Slogwang vmxnet3_tx_queue_t *txq = dev->data->tx_queues[i];
643a9643ea8Slogwang
644579bf1e2Sjfb8856606 txq->shared = &hw->tqd_start[i];
645579bf1e2Sjfb8856606
646a9643ea8Slogwang tqd->ctrl.txNumDeferred = 0;
647a9643ea8Slogwang tqd->ctrl.txThreshold = 1;
648a9643ea8Slogwang tqd->conf.txRingBasePA = txq->cmd_ring.basePA;
649a9643ea8Slogwang tqd->conf.compRingBasePA = txq->comp_ring.basePA;
650a9643ea8Slogwang tqd->conf.dataRingBasePA = txq->data_ring.basePA;
651a9643ea8Slogwang
652a9643ea8Slogwang tqd->conf.txRingSize = txq->cmd_ring.size;
653a9643ea8Slogwang tqd->conf.compRingSize = txq->comp_ring.size;
654a9643ea8Slogwang tqd->conf.dataRingSize = txq->data_ring.size;
6552bfe3f2eSlogwang tqd->conf.txDataRingDescSize = txq->txdata_desc_size;
656a9643ea8Slogwang tqd->conf.intrIdx = txq->comp_ring.intr_idx;
657a9643ea8Slogwang tqd->status.stopped = TRUE;
658a9643ea8Slogwang tqd->status.error = 0;
659a9643ea8Slogwang memset(&tqd->stats, 0, sizeof(tqd->stats));
660a9643ea8Slogwang }
661a9643ea8Slogwang
662a9643ea8Slogwang for (i = 0; i < hw->num_rx_queues; i++) {
663a9643ea8Slogwang Vmxnet3_RxQueueDesc *rqd = &hw->rqd_start[i];
664a9643ea8Slogwang vmxnet3_rx_queue_t *rxq = dev->data->rx_queues[i];
665a9643ea8Slogwang
666579bf1e2Sjfb8856606 rxq->shared = &hw->rqd_start[i];
667579bf1e2Sjfb8856606
668a9643ea8Slogwang rqd->conf.rxRingBasePA[0] = rxq->cmd_ring[0].basePA;
669a9643ea8Slogwang rqd->conf.rxRingBasePA[1] = rxq->cmd_ring[1].basePA;
670a9643ea8Slogwang rqd->conf.compRingBasePA = rxq->comp_ring.basePA;
671a9643ea8Slogwang
672a9643ea8Slogwang rqd->conf.rxRingSize[0] = rxq->cmd_ring[0].size;
673a9643ea8Slogwang rqd->conf.rxRingSize[1] = rxq->cmd_ring[1].size;
674a9643ea8Slogwang rqd->conf.compRingSize = rxq->comp_ring.size;
675a9643ea8Slogwang rqd->conf.intrIdx = rxq->comp_ring.intr_idx;
6762bfe3f2eSlogwang if (VMXNET3_VERSION_GE_3(hw)) {
6772bfe3f2eSlogwang rqd->conf.rxDataRingBasePA = rxq->data_ring.basePA;
6782bfe3f2eSlogwang rqd->conf.rxDataRingDescSize = rxq->data_desc_size;
6792bfe3f2eSlogwang }
680a9643ea8Slogwang rqd->status.stopped = TRUE;
681a9643ea8Slogwang rqd->status.error = 0;
682a9643ea8Slogwang memset(&rqd->stats, 0, sizeof(rqd->stats));
683a9643ea8Slogwang }
684a9643ea8Slogwang
685a9643ea8Slogwang /* RxMode set to 0 of VMXNET3_RXM_xxx */
686a9643ea8Slogwang devRead->rxFilterConf.rxMode = 0;
687a9643ea8Slogwang
688a9643ea8Slogwang /* Setting up feature flags */
689d30ea906Sjfb8856606 if (rx_offloads & DEV_RX_OFFLOAD_CHECKSUM)
690a9643ea8Slogwang devRead->misc.uptFeatures |= VMXNET3_F_RXCSUM;
691a9643ea8Slogwang
692d30ea906Sjfb8856606 if (rx_offloads & DEV_RX_OFFLOAD_TCP_LRO) {
6932bfe3f2eSlogwang devRead->misc.uptFeatures |= VMXNET3_F_LRO;
6942bfe3f2eSlogwang devRead->misc.maxNumRxSG = 0;
6952bfe3f2eSlogwang }
6962bfe3f2eSlogwang
697a9643ea8Slogwang if (port_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
698a9643ea8Slogwang ret = vmxnet3_rss_configure(dev);
699a9643ea8Slogwang if (ret != VMXNET3_SUCCESS)
700a9643ea8Slogwang return ret;
701a9643ea8Slogwang
702a9643ea8Slogwang devRead->misc.uptFeatures |= VMXNET3_F_RSS;
703a9643ea8Slogwang devRead->rssConfDesc.confVer = 1;
704a9643ea8Slogwang devRead->rssConfDesc.confLen = sizeof(struct VMXNET3_RSSConf);
705a9643ea8Slogwang devRead->rssConfDesc.confPA = hw->rss_confPA;
706a9643ea8Slogwang }
707a9643ea8Slogwang
7082bfe3f2eSlogwang ret = vmxnet3_dev_vlan_offload_set(dev,
709a9643ea8Slogwang ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK);
7102bfe3f2eSlogwang if (ret)
7112bfe3f2eSlogwang return ret;
712a9643ea8Slogwang
7132bfe3f2eSlogwang vmxnet3_write_mac(hw, dev->data->mac_addrs->addr_bytes);
714a9643ea8Slogwang
715a9643ea8Slogwang return VMXNET3_SUCCESS;
716a9643ea8Slogwang }
717a9643ea8Slogwang
718a9643ea8Slogwang /*
719a9643ea8Slogwang * Configure device link speed and setup link.
720a9643ea8Slogwang * Must be called after eth_vmxnet3_dev_init. Other wise it might fail
721a9643ea8Slogwang * It returns 0 on success.
722a9643ea8Slogwang */
723a9643ea8Slogwang static int
vmxnet3_dev_start(struct rte_eth_dev * dev)724a9643ea8Slogwang vmxnet3_dev_start(struct rte_eth_dev *dev)
725a9643ea8Slogwang {
7262bfe3f2eSlogwang int ret;
727a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
728a9643ea8Slogwang
729a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
730a9643ea8Slogwang
7312bfe3f2eSlogwang /* Save stats before it is reset by CMD_ACTIVATE */
7322bfe3f2eSlogwang vmxnet3_hw_stats_save(hw);
7332bfe3f2eSlogwang
734a9643ea8Slogwang ret = vmxnet3_setup_driver_shared(dev);
735a9643ea8Slogwang if (ret != VMXNET3_SUCCESS)
736a9643ea8Slogwang return ret;
737a9643ea8Slogwang
7382bfe3f2eSlogwang /* check if lsc interrupt feature is enabled */
7392bfe3f2eSlogwang if (dev->data->dev_conf.intr_conf.lsc) {
7402bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
7412bfe3f2eSlogwang
7422bfe3f2eSlogwang /* Setup interrupt callback */
7432bfe3f2eSlogwang rte_intr_callback_register(&pci_dev->intr_handle,
7442bfe3f2eSlogwang vmxnet3_interrupt_handler, dev);
7452bfe3f2eSlogwang
7462bfe3f2eSlogwang if (rte_intr_enable(&pci_dev->intr_handle) < 0) {
7472bfe3f2eSlogwang PMD_INIT_LOG(ERR, "interrupt enable failed");
7482bfe3f2eSlogwang return -EIO;
7492bfe3f2eSlogwang }
7502bfe3f2eSlogwang }
7512bfe3f2eSlogwang
752a9643ea8Slogwang /* Exchange shared data with device */
753a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAL,
754a9643ea8Slogwang VMXNET3_GET_ADDR_LO(hw->sharedPA));
755a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAH,
756a9643ea8Slogwang VMXNET3_GET_ADDR_HI(hw->sharedPA));
757a9643ea8Slogwang
758a9643ea8Slogwang /* Activate device by register write */
759a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_ACTIVATE_DEV);
7602bfe3f2eSlogwang ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
761a9643ea8Slogwang
7622bfe3f2eSlogwang if (ret != 0) {
763a9643ea8Slogwang PMD_INIT_LOG(ERR, "Device activation: UNSUCCESSFUL");
7642bfe3f2eSlogwang return -EINVAL;
7652bfe3f2eSlogwang }
7662bfe3f2eSlogwang
7672bfe3f2eSlogwang /* Setup memory region for rx buffers */
7682bfe3f2eSlogwang ret = vmxnet3_dev_setup_memreg(dev);
7692bfe3f2eSlogwang if (ret == 0) {
7702bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
7712bfe3f2eSlogwang VMXNET3_CMD_REGISTER_MEMREGS);
7722bfe3f2eSlogwang ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
7732bfe3f2eSlogwang if (ret != 0)
7742bfe3f2eSlogwang PMD_INIT_LOG(DEBUG,
7752bfe3f2eSlogwang "Failed in setup memory region cmd\n");
7762bfe3f2eSlogwang ret = 0;
7772bfe3f2eSlogwang } else {
7782bfe3f2eSlogwang PMD_INIT_LOG(DEBUG, "Failed to setup memory region\n");
779a9643ea8Slogwang }
780a9643ea8Slogwang
7810c6bd470Sfengbojiang if (VMXNET3_VERSION_GE_4(hw) &&
7820c6bd470Sfengbojiang dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
7834418919fSjohnjiang /* Check for additional RSS */
7844418919fSjohnjiang ret = vmxnet3_v4_rss_configure(dev);
7854418919fSjohnjiang if (ret != VMXNET3_SUCCESS) {
7864418919fSjohnjiang PMD_INIT_LOG(ERR, "Failed to configure v4 RSS");
7874418919fSjohnjiang return ret;
7884418919fSjohnjiang }
7894418919fSjohnjiang }
7904418919fSjohnjiang
791a9643ea8Slogwang /* Disable interrupts */
792a9643ea8Slogwang vmxnet3_disable_intr(hw);
793a9643ea8Slogwang
794a9643ea8Slogwang /*
795a9643ea8Slogwang * Load RX queues with blank mbufs and update next2fill index for device
796a9643ea8Slogwang * Update RxMode of the device
797a9643ea8Slogwang */
798a9643ea8Slogwang ret = vmxnet3_dev_rxtx_init(dev);
799a9643ea8Slogwang if (ret != VMXNET3_SUCCESS) {
8002bfe3f2eSlogwang PMD_INIT_LOG(ERR, "Device queue init: UNSUCCESSFUL");
801a9643ea8Slogwang return ret;
802a9643ea8Slogwang }
803a9643ea8Slogwang
8042bfe3f2eSlogwang hw->adapter_stopped = FALSE;
8052bfe3f2eSlogwang
806a9643ea8Slogwang /* Setting proper Rx Mode and issue Rx Mode Update command */
807a9643ea8Slogwang vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_UCAST | VMXNET3_RXM_BCAST, 1);
808a9643ea8Slogwang
8092bfe3f2eSlogwang if (dev->data->dev_conf.intr_conf.lsc) {
8102bfe3f2eSlogwang vmxnet3_enable_intr(hw);
8112bfe3f2eSlogwang
812a9643ea8Slogwang /*
8132bfe3f2eSlogwang * Update link state from device since this won't be
8142bfe3f2eSlogwang * done upon starting with lsc in use. This is done
8152bfe3f2eSlogwang * only after enabling interrupts to avoid any race
8162bfe3f2eSlogwang * where the link state could change without an
8172bfe3f2eSlogwang * interrupt being fired.
818a9643ea8Slogwang */
8192bfe3f2eSlogwang __vmxnet3_dev_link_update(dev, 0);
8202bfe3f2eSlogwang }
8212bfe3f2eSlogwang
8222bfe3f2eSlogwang return VMXNET3_SUCCESS;
823a9643ea8Slogwang }
824a9643ea8Slogwang
825a9643ea8Slogwang /*
826a9643ea8Slogwang * Stop device: disable rx and tx functions to allow for reconfiguring.
827a9643ea8Slogwang */
828*2d9fd380Sjfb8856606 static int
vmxnet3_dev_stop(struct rte_eth_dev * dev)829a9643ea8Slogwang vmxnet3_dev_stop(struct rte_eth_dev *dev)
830a9643ea8Slogwang {
831a9643ea8Slogwang struct rte_eth_link link;
832a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
833a9643ea8Slogwang
834a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
835a9643ea8Slogwang
836a9643ea8Slogwang if (hw->adapter_stopped == 1) {
837d30ea906Sjfb8856606 PMD_INIT_LOG(DEBUG, "Device already stopped.");
838*2d9fd380Sjfb8856606 return 0;
839a9643ea8Slogwang }
840a9643ea8Slogwang
841a9643ea8Slogwang /* disable interrupts */
842a9643ea8Slogwang vmxnet3_disable_intr(hw);
843a9643ea8Slogwang
8442bfe3f2eSlogwang if (dev->data->dev_conf.intr_conf.lsc) {
8452bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
8462bfe3f2eSlogwang
8472bfe3f2eSlogwang rte_intr_disable(&pci_dev->intr_handle);
8482bfe3f2eSlogwang
8492bfe3f2eSlogwang rte_intr_callback_unregister(&pci_dev->intr_handle,
8502bfe3f2eSlogwang vmxnet3_interrupt_handler, dev);
8512bfe3f2eSlogwang }
8522bfe3f2eSlogwang
853a9643ea8Slogwang /* quiesce the device first */
854a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_QUIESCE_DEV);
855a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAL, 0);
856a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAH, 0);
857a9643ea8Slogwang
858a9643ea8Slogwang /* reset the device */
859a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
860a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "Device reset.");
861a9643ea8Slogwang
862a9643ea8Slogwang vmxnet3_dev_clear_queues(dev);
863a9643ea8Slogwang
864a9643ea8Slogwang /* Clear recorded link status */
865a9643ea8Slogwang memset(&link, 0, sizeof(link));
866d30ea906Sjfb8856606 link.link_duplex = ETH_LINK_FULL_DUPLEX;
867d30ea906Sjfb8856606 link.link_speed = ETH_SPEED_NUM_10G;
868d30ea906Sjfb8856606 link.link_autoneg = ETH_LINK_FIXED;
869d30ea906Sjfb8856606 rte_eth_linkstatus_set(dev, &link);
870d30ea906Sjfb8856606
871d30ea906Sjfb8856606 hw->adapter_stopped = 1;
872*2d9fd380Sjfb8856606 dev->data->dev_started = 0;
873*2d9fd380Sjfb8856606
874*2d9fd380Sjfb8856606 return 0;
875d30ea906Sjfb8856606 }
876d30ea906Sjfb8856606
877d30ea906Sjfb8856606 static void
vmxnet3_free_queues(struct rte_eth_dev * dev)878d30ea906Sjfb8856606 vmxnet3_free_queues(struct rte_eth_dev *dev)
879d30ea906Sjfb8856606 {
880d30ea906Sjfb8856606 int i;
881d30ea906Sjfb8856606
882d30ea906Sjfb8856606 PMD_INIT_FUNC_TRACE();
883d30ea906Sjfb8856606
884d30ea906Sjfb8856606 for (i = 0; i < dev->data->nb_rx_queues; i++) {
885d30ea906Sjfb8856606 void *rxq = dev->data->rx_queues[i];
886d30ea906Sjfb8856606
887d30ea906Sjfb8856606 vmxnet3_dev_rx_queue_release(rxq);
888d30ea906Sjfb8856606 }
889d30ea906Sjfb8856606 dev->data->nb_rx_queues = 0;
890d30ea906Sjfb8856606
891d30ea906Sjfb8856606 for (i = 0; i < dev->data->nb_tx_queues; i++) {
892d30ea906Sjfb8856606 void *txq = dev->data->tx_queues[i];
893d30ea906Sjfb8856606
894d30ea906Sjfb8856606 vmxnet3_dev_tx_queue_release(txq);
895d30ea906Sjfb8856606 }
896d30ea906Sjfb8856606 dev->data->nb_tx_queues = 0;
897a9643ea8Slogwang }
898a9643ea8Slogwang
899a9643ea8Slogwang /*
900a9643ea8Slogwang * Reset and stop device.
901a9643ea8Slogwang */
902*2d9fd380Sjfb8856606 static int
vmxnet3_dev_close(struct rte_eth_dev * dev)903a9643ea8Slogwang vmxnet3_dev_close(struct rte_eth_dev *dev)
904a9643ea8Slogwang {
905*2d9fd380Sjfb8856606 int ret;
906a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
907*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
908*2d9fd380Sjfb8856606 return 0;
909a9643ea8Slogwang
910*2d9fd380Sjfb8856606 ret = vmxnet3_dev_stop(dev);
911d30ea906Sjfb8856606 vmxnet3_free_queues(dev);
912*2d9fd380Sjfb8856606
913*2d9fd380Sjfb8856606 return ret;
914a9643ea8Slogwang }
915a9643ea8Slogwang
916a9643ea8Slogwang static void
vmxnet3_hw_tx_stats_get(struct vmxnet3_hw * hw,unsigned int q,struct UPT1_TxStats * res)9172bfe3f2eSlogwang vmxnet3_hw_tx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
9182bfe3f2eSlogwang struct UPT1_TxStats *res)
9192bfe3f2eSlogwang {
9202bfe3f2eSlogwang #define VMXNET3_UPDATE_TX_STAT(h, i, f, r) \
9212bfe3f2eSlogwang ((r)->f = (h)->tqd_start[(i)].stats.f + \
9222bfe3f2eSlogwang (h)->saved_tx_stats[(i)].f)
9232bfe3f2eSlogwang
9242bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, ucastPktsTxOK, res);
9252bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, mcastPktsTxOK, res);
9262bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, bcastPktsTxOK, res);
9272bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, ucastBytesTxOK, res);
9282bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, mcastBytesTxOK, res);
9292bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, bcastBytesTxOK, res);
9302bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, pktsTxError, res);
9312bfe3f2eSlogwang VMXNET3_UPDATE_TX_STAT(hw, q, pktsTxDiscard, res);
9322bfe3f2eSlogwang
9332bfe3f2eSlogwang #undef VMXNET3_UPDATE_TX_STAT
9342bfe3f2eSlogwang }
9352bfe3f2eSlogwang
9362bfe3f2eSlogwang static void
vmxnet3_hw_rx_stats_get(struct vmxnet3_hw * hw,unsigned int q,struct UPT1_RxStats * res)9372bfe3f2eSlogwang vmxnet3_hw_rx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
9382bfe3f2eSlogwang struct UPT1_RxStats *res)
9392bfe3f2eSlogwang {
9402bfe3f2eSlogwang #define VMXNET3_UPDATE_RX_STAT(h, i, f, r) \
9412bfe3f2eSlogwang ((r)->f = (h)->rqd_start[(i)].stats.f + \
9422bfe3f2eSlogwang (h)->saved_rx_stats[(i)].f)
9432bfe3f2eSlogwang
9442bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, ucastPktsRxOK, res);
9452bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, mcastPktsRxOK, res);
9462bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, bcastPktsRxOK, res);
9472bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, ucastBytesRxOK, res);
9482bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, mcastBytesRxOK, res);
9492bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, bcastBytesRxOK, res);
9502bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, pktsRxError, res);
9512bfe3f2eSlogwang VMXNET3_UPDATE_RX_STAT(hw, q, pktsRxOutOfBuf, res);
9522bfe3f2eSlogwang
953d30ea906Sjfb8856606 #undef VMXNET3_UPDATE_RX_STAT
954d30ea906Sjfb8856606 }
955d30ea906Sjfb8856606
956d30ea906Sjfb8856606 static void
vmxnet3_tx_stats_get(struct vmxnet3_hw * hw,unsigned int q,struct UPT1_TxStats * res)957d30ea906Sjfb8856606 vmxnet3_tx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
958d30ea906Sjfb8856606 struct UPT1_TxStats *res)
959d30ea906Sjfb8856606 {
960d30ea906Sjfb8856606 vmxnet3_hw_tx_stats_get(hw, q, res);
961d30ea906Sjfb8856606
962d30ea906Sjfb8856606 #define VMXNET3_REDUCE_SNAPSHOT_TX_STAT(h, i, f, r) \
963d30ea906Sjfb8856606 ((r)->f -= (h)->snapshot_tx_stats[(i)].f)
964d30ea906Sjfb8856606
965d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, ucastPktsTxOK, res);
966d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, mcastPktsTxOK, res);
967d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, bcastPktsTxOK, res);
968d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, ucastBytesTxOK, res);
969d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, mcastBytesTxOK, res);
970d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, bcastBytesTxOK, res);
971d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, pktsTxError, res);
972d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_TX_STAT(hw, q, pktsTxDiscard, res);
973d30ea906Sjfb8856606
974d30ea906Sjfb8856606 #undef VMXNET3_REDUCE_SNAPSHOT_TX_STAT
975d30ea906Sjfb8856606 }
976d30ea906Sjfb8856606
977d30ea906Sjfb8856606 static void
vmxnet3_rx_stats_get(struct vmxnet3_hw * hw,unsigned int q,struct UPT1_RxStats * res)978d30ea906Sjfb8856606 vmxnet3_rx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
979d30ea906Sjfb8856606 struct UPT1_RxStats *res)
980d30ea906Sjfb8856606 {
981d30ea906Sjfb8856606 vmxnet3_hw_rx_stats_get(hw, q, res);
982d30ea906Sjfb8856606
983d30ea906Sjfb8856606 #define VMXNET3_REDUCE_SNAPSHOT_RX_STAT(h, i, f, r) \
984d30ea906Sjfb8856606 ((r)->f -= (h)->snapshot_rx_stats[(i)].f)
985d30ea906Sjfb8856606
986d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, ucastPktsRxOK, res);
987d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, mcastPktsRxOK, res);
988d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, bcastPktsRxOK, res);
989d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, ucastBytesRxOK, res);
990d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, mcastBytesRxOK, res);
991d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, bcastBytesRxOK, res);
992d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, pktsRxError, res);
993d30ea906Sjfb8856606 VMXNET3_REDUCE_SNAPSHOT_RX_STAT(hw, q, pktsRxOutOfBuf, res);
994d30ea906Sjfb8856606
995d30ea906Sjfb8856606 #undef VMXNET3_REDUCE_SNAPSHOT_RX_STAT
9962bfe3f2eSlogwang }
9972bfe3f2eSlogwang
9982bfe3f2eSlogwang static void
vmxnet3_hw_stats_save(struct vmxnet3_hw * hw)9992bfe3f2eSlogwang vmxnet3_hw_stats_save(struct vmxnet3_hw *hw)
10002bfe3f2eSlogwang {
10012bfe3f2eSlogwang unsigned int i;
10022bfe3f2eSlogwang
10032bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_STATS);
10042bfe3f2eSlogwang
10052bfe3f2eSlogwang RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_TX_QUEUES);
10062bfe3f2eSlogwang
10072bfe3f2eSlogwang for (i = 0; i < hw->num_tx_queues; i++)
10082bfe3f2eSlogwang vmxnet3_hw_tx_stats_get(hw, i, &hw->saved_tx_stats[i]);
10092bfe3f2eSlogwang for (i = 0; i < hw->num_rx_queues; i++)
10102bfe3f2eSlogwang vmxnet3_hw_rx_stats_get(hw, i, &hw->saved_rx_stats[i]);
10112bfe3f2eSlogwang }
10122bfe3f2eSlogwang
10132bfe3f2eSlogwang static int
vmxnet3_dev_xstats_get_names(struct rte_eth_dev * dev,struct rte_eth_xstat_name * xstats_names,unsigned int n)10142bfe3f2eSlogwang vmxnet3_dev_xstats_get_names(struct rte_eth_dev *dev,
10152bfe3f2eSlogwang struct rte_eth_xstat_name *xstats_names,
10162bfe3f2eSlogwang unsigned int n)
10172bfe3f2eSlogwang {
10182bfe3f2eSlogwang unsigned int i, t, count = 0;
10192bfe3f2eSlogwang unsigned int nstats =
10202bfe3f2eSlogwang dev->data->nb_tx_queues * RTE_DIM(vmxnet3_txq_stat_strings) +
10212bfe3f2eSlogwang dev->data->nb_rx_queues * RTE_DIM(vmxnet3_rxq_stat_strings);
10222bfe3f2eSlogwang
10232bfe3f2eSlogwang if (!xstats_names || n < nstats)
10242bfe3f2eSlogwang return nstats;
10252bfe3f2eSlogwang
10262bfe3f2eSlogwang for (i = 0; i < dev->data->nb_rx_queues; i++) {
10272bfe3f2eSlogwang if (!dev->data->rx_queues[i])
10282bfe3f2eSlogwang continue;
10292bfe3f2eSlogwang
10302bfe3f2eSlogwang for (t = 0; t < RTE_DIM(vmxnet3_rxq_stat_strings); t++) {
10312bfe3f2eSlogwang snprintf(xstats_names[count].name,
10322bfe3f2eSlogwang sizeof(xstats_names[count].name),
10332bfe3f2eSlogwang "rx_q%u_%s", i,
10342bfe3f2eSlogwang vmxnet3_rxq_stat_strings[t].name);
10352bfe3f2eSlogwang count++;
10362bfe3f2eSlogwang }
10372bfe3f2eSlogwang }
10382bfe3f2eSlogwang
10392bfe3f2eSlogwang for (i = 0; i < dev->data->nb_tx_queues; i++) {
10402bfe3f2eSlogwang if (!dev->data->tx_queues[i])
10412bfe3f2eSlogwang continue;
10422bfe3f2eSlogwang
10432bfe3f2eSlogwang for (t = 0; t < RTE_DIM(vmxnet3_txq_stat_strings); t++) {
10442bfe3f2eSlogwang snprintf(xstats_names[count].name,
10452bfe3f2eSlogwang sizeof(xstats_names[count].name),
10462bfe3f2eSlogwang "tx_q%u_%s", i,
10472bfe3f2eSlogwang vmxnet3_txq_stat_strings[t].name);
10482bfe3f2eSlogwang count++;
10492bfe3f2eSlogwang }
10502bfe3f2eSlogwang }
10512bfe3f2eSlogwang
10522bfe3f2eSlogwang return count;
10532bfe3f2eSlogwang }
10542bfe3f2eSlogwang
10552bfe3f2eSlogwang static int
vmxnet3_dev_xstats_get(struct rte_eth_dev * dev,struct rte_eth_xstat * xstats,unsigned int n)10562bfe3f2eSlogwang vmxnet3_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
10572bfe3f2eSlogwang unsigned int n)
10582bfe3f2eSlogwang {
10592bfe3f2eSlogwang unsigned int i, t, count = 0;
10602bfe3f2eSlogwang unsigned int nstats =
10612bfe3f2eSlogwang dev->data->nb_tx_queues * RTE_DIM(vmxnet3_txq_stat_strings) +
10622bfe3f2eSlogwang dev->data->nb_rx_queues * RTE_DIM(vmxnet3_rxq_stat_strings);
10632bfe3f2eSlogwang
10642bfe3f2eSlogwang if (n < nstats)
10652bfe3f2eSlogwang return nstats;
10662bfe3f2eSlogwang
10672bfe3f2eSlogwang for (i = 0; i < dev->data->nb_rx_queues; i++) {
10682bfe3f2eSlogwang struct vmxnet3_rx_queue *rxq = dev->data->rx_queues[i];
10692bfe3f2eSlogwang
10702bfe3f2eSlogwang if (rxq == NULL)
10712bfe3f2eSlogwang continue;
10722bfe3f2eSlogwang
10732bfe3f2eSlogwang for (t = 0; t < RTE_DIM(vmxnet3_rxq_stat_strings); t++) {
10742bfe3f2eSlogwang xstats[count].value = *(uint64_t *)(((char *)&rxq->stats) +
10752bfe3f2eSlogwang vmxnet3_rxq_stat_strings[t].offset);
10762bfe3f2eSlogwang xstats[count].id = count;
10772bfe3f2eSlogwang count++;
10782bfe3f2eSlogwang }
10792bfe3f2eSlogwang }
10802bfe3f2eSlogwang
10812bfe3f2eSlogwang for (i = 0; i < dev->data->nb_tx_queues; i++) {
10822bfe3f2eSlogwang struct vmxnet3_tx_queue *txq = dev->data->tx_queues[i];
10832bfe3f2eSlogwang
10842bfe3f2eSlogwang if (txq == NULL)
10852bfe3f2eSlogwang continue;
10862bfe3f2eSlogwang
10872bfe3f2eSlogwang for (t = 0; t < RTE_DIM(vmxnet3_txq_stat_strings); t++) {
10882bfe3f2eSlogwang xstats[count].value = *(uint64_t *)(((char *)&txq->stats) +
10892bfe3f2eSlogwang vmxnet3_txq_stat_strings[t].offset);
10902bfe3f2eSlogwang xstats[count].id = count;
10912bfe3f2eSlogwang count++;
10922bfe3f2eSlogwang }
10932bfe3f2eSlogwang }
10942bfe3f2eSlogwang
10952bfe3f2eSlogwang return count;
10962bfe3f2eSlogwang }
10972bfe3f2eSlogwang
10982bfe3f2eSlogwang static int
vmxnet3_dev_stats_get(struct rte_eth_dev * dev,struct rte_eth_stats * stats)1099a9643ea8Slogwang vmxnet3_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
1100a9643ea8Slogwang {
1101a9643ea8Slogwang unsigned int i;
1102a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
11032bfe3f2eSlogwang struct UPT1_TxStats txStats;
11042bfe3f2eSlogwang struct UPT1_RxStats rxStats;
1105a9643ea8Slogwang
1106a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_STATS);
1107a9643ea8Slogwang
1108a9643ea8Slogwang RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_TX_QUEUES);
1109a9643ea8Slogwang for (i = 0; i < hw->num_tx_queues; i++) {
1110d30ea906Sjfb8856606 vmxnet3_tx_stats_get(hw, i, &txStats);
1111a9643ea8Slogwang
11122bfe3f2eSlogwang stats->q_opackets[i] = txStats.ucastPktsTxOK +
11132bfe3f2eSlogwang txStats.mcastPktsTxOK +
11142bfe3f2eSlogwang txStats.bcastPktsTxOK;
11152bfe3f2eSlogwang
11162bfe3f2eSlogwang stats->q_obytes[i] = txStats.ucastBytesTxOK +
11172bfe3f2eSlogwang txStats.mcastBytesTxOK +
11182bfe3f2eSlogwang txStats.bcastBytesTxOK;
1119a9643ea8Slogwang
1120a9643ea8Slogwang stats->opackets += stats->q_opackets[i];
1121a9643ea8Slogwang stats->obytes += stats->q_obytes[i];
11222bfe3f2eSlogwang stats->oerrors += txStats.pktsTxError + txStats.pktsTxDiscard;
1123a9643ea8Slogwang }
1124a9643ea8Slogwang
1125a9643ea8Slogwang RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_RX_QUEUES);
1126a9643ea8Slogwang for (i = 0; i < hw->num_rx_queues; i++) {
1127d30ea906Sjfb8856606 vmxnet3_rx_stats_get(hw, i, &rxStats);
1128a9643ea8Slogwang
11292bfe3f2eSlogwang stats->q_ipackets[i] = rxStats.ucastPktsRxOK +
11302bfe3f2eSlogwang rxStats.mcastPktsRxOK +
11312bfe3f2eSlogwang rxStats.bcastPktsRxOK;
1132a9643ea8Slogwang
11332bfe3f2eSlogwang stats->q_ibytes[i] = rxStats.ucastBytesRxOK +
11342bfe3f2eSlogwang rxStats.mcastBytesRxOK +
11352bfe3f2eSlogwang rxStats.bcastBytesRxOK;
1136a9643ea8Slogwang
1137a9643ea8Slogwang stats->ipackets += stats->q_ipackets[i];
1138a9643ea8Slogwang stats->ibytes += stats->q_ibytes[i];
1139a9643ea8Slogwang
11402bfe3f2eSlogwang stats->q_errors[i] = rxStats.pktsRxError;
11412bfe3f2eSlogwang stats->ierrors += rxStats.pktsRxError;
1142d30ea906Sjfb8856606 stats->imissed += rxStats.pktsRxOutOfBuf;
1143a9643ea8Slogwang }
11442bfe3f2eSlogwang
11452bfe3f2eSlogwang return 0;
1146a9643ea8Slogwang }
1147a9643ea8Slogwang
11484418919fSjohnjiang static int
vmxnet3_dev_stats_reset(struct rte_eth_dev * dev)1149d30ea906Sjfb8856606 vmxnet3_dev_stats_reset(struct rte_eth_dev *dev)
1150d30ea906Sjfb8856606 {
1151d30ea906Sjfb8856606 unsigned int i;
1152d30ea906Sjfb8856606 struct vmxnet3_hw *hw = dev->data->dev_private;
11534b05018fSfengbojiang struct UPT1_TxStats txStats = {0};
11544b05018fSfengbojiang struct UPT1_RxStats rxStats = {0};
1155d30ea906Sjfb8856606
1156d30ea906Sjfb8856606 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_STATS);
1157d30ea906Sjfb8856606
1158d30ea906Sjfb8856606 RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_TX_QUEUES);
1159d30ea906Sjfb8856606
1160d30ea906Sjfb8856606 for (i = 0; i < hw->num_tx_queues; i++) {
1161d30ea906Sjfb8856606 vmxnet3_hw_tx_stats_get(hw, i, &txStats);
1162d30ea906Sjfb8856606 memcpy(&hw->snapshot_tx_stats[i], &txStats,
1163d30ea906Sjfb8856606 sizeof(hw->snapshot_tx_stats[0]));
1164d30ea906Sjfb8856606 }
1165d30ea906Sjfb8856606 for (i = 0; i < hw->num_rx_queues; i++) {
1166d30ea906Sjfb8856606 vmxnet3_hw_rx_stats_get(hw, i, &rxStats);
1167d30ea906Sjfb8856606 memcpy(&hw->snapshot_rx_stats[i], &rxStats,
1168d30ea906Sjfb8856606 sizeof(hw->snapshot_rx_stats[0]));
1169d30ea906Sjfb8856606 }
11704418919fSjohnjiang
11714418919fSjohnjiang return 0;
1172d30ea906Sjfb8856606 }
1173d30ea906Sjfb8856606
11744418919fSjohnjiang static int
vmxnet3_dev_info_get(struct rte_eth_dev * dev,struct rte_eth_dev_info * dev_info)11754418919fSjohnjiang vmxnet3_dev_info_get(struct rte_eth_dev *dev,
1176a9643ea8Slogwang struct rte_eth_dev_info *dev_info)
1177a9643ea8Slogwang {
11784418919fSjohnjiang struct vmxnet3_hw *hw = dev->data->dev_private;
11794418919fSjohnjiang
1180a9643ea8Slogwang dev_info->max_rx_queues = VMXNET3_MAX_RX_QUEUES;
1181a9643ea8Slogwang dev_info->max_tx_queues = VMXNET3_MAX_TX_QUEUES;
1182a9643ea8Slogwang dev_info->min_rx_bufsize = 1518 + RTE_PKTMBUF_HEADROOM;
1183a9643ea8Slogwang dev_info->max_rx_pktlen = 16384; /* includes CRC, cf MAXFRS register */
1184*2d9fd380Sjfb8856606 dev_info->min_mtu = VMXNET3_MIN_MTU;
1185*2d9fd380Sjfb8856606 dev_info->max_mtu = VMXNET3_MAX_MTU;
11862bfe3f2eSlogwang dev_info->speed_capa = ETH_LINK_SPEED_10G;
1187a9643ea8Slogwang dev_info->max_mac_addrs = VMXNET3_MAX_MAC_ADDRS;
1188a9643ea8Slogwang
1189a9643ea8Slogwang dev_info->flow_type_rss_offloads = VMXNET3_RSS_OFFLOAD_ALL;
1190a9643ea8Slogwang
11914418919fSjohnjiang if (VMXNET3_VERSION_GE_4(hw)) {
11924418919fSjohnjiang dev_info->flow_type_rss_offloads |= VMXNET3_V4_RSS_MASK;
11934418919fSjohnjiang }
11944418919fSjohnjiang
1195a9643ea8Slogwang dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
1196a9643ea8Slogwang .nb_max = VMXNET3_RX_RING_MAX_SIZE,
1197a9643ea8Slogwang .nb_min = VMXNET3_DEF_RX_RING_SIZE,
1198a9643ea8Slogwang .nb_align = 1,
1199a9643ea8Slogwang };
1200a9643ea8Slogwang
1201a9643ea8Slogwang dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
1202a9643ea8Slogwang .nb_max = VMXNET3_TX_RING_MAX_SIZE,
1203a9643ea8Slogwang .nb_min = VMXNET3_DEF_TX_RING_SIZE,
1204a9643ea8Slogwang .nb_align = 1,
12052bfe3f2eSlogwang .nb_seg_max = VMXNET3_TX_MAX_SEG,
12062bfe3f2eSlogwang .nb_mtu_seg_max = VMXNET3_MAX_TXD_PER_PKT,
1207a9643ea8Slogwang };
1208a9643ea8Slogwang
1209d30ea906Sjfb8856606 dev_info->rx_offload_capa = VMXNET3_RX_OFFLOAD_CAP;
1210d30ea906Sjfb8856606 dev_info->rx_queue_offload_capa = 0;
1211d30ea906Sjfb8856606 dev_info->tx_offload_capa = VMXNET3_TX_OFFLOAD_CAP;
1212d30ea906Sjfb8856606 dev_info->tx_queue_offload_capa = 0;
12134418919fSjohnjiang
12144418919fSjohnjiang return 0;
1215a9643ea8Slogwang }
1216a9643ea8Slogwang
1217a9643ea8Slogwang static const uint32_t *
vmxnet3_dev_supported_ptypes_get(struct rte_eth_dev * dev)1218a9643ea8Slogwang vmxnet3_dev_supported_ptypes_get(struct rte_eth_dev *dev)
1219a9643ea8Slogwang {
1220a9643ea8Slogwang static const uint32_t ptypes[] = {
1221a9643ea8Slogwang RTE_PTYPE_L3_IPV4_EXT,
1222a9643ea8Slogwang RTE_PTYPE_L3_IPV4,
1223a9643ea8Slogwang RTE_PTYPE_UNKNOWN
1224a9643ea8Slogwang };
1225a9643ea8Slogwang
1226a9643ea8Slogwang if (dev->rx_pkt_burst == vmxnet3_recv_pkts)
1227a9643ea8Slogwang return ptypes;
1228a9643ea8Slogwang return NULL;
1229a9643ea8Slogwang }
1230a9643ea8Slogwang
1231d30ea906Sjfb8856606 static int
vmxnet3_dev_mtu_set(struct rte_eth_dev * dev,__rte_unused uint16_t mtu)1232*2d9fd380Sjfb8856606 vmxnet3_dev_mtu_set(struct rte_eth_dev *dev, __rte_unused uint16_t mtu)
1233*2d9fd380Sjfb8856606 {
1234*2d9fd380Sjfb8856606 if (dev->data->dev_started) {
1235*2d9fd380Sjfb8856606 PMD_DRV_LOG(ERR, "Port %d must be stopped to configure MTU",
1236*2d9fd380Sjfb8856606 dev->data->port_id);
1237*2d9fd380Sjfb8856606 return -EBUSY;
1238*2d9fd380Sjfb8856606 }
1239*2d9fd380Sjfb8856606
1240*2d9fd380Sjfb8856606 return 0;
1241*2d9fd380Sjfb8856606 }
1242*2d9fd380Sjfb8856606
1243*2d9fd380Sjfb8856606 static int
vmxnet3_mac_addr_set(struct rte_eth_dev * dev,struct rte_ether_addr * mac_addr)12444418919fSjohnjiang vmxnet3_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr)
1245a9643ea8Slogwang {
1246a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1247a9643ea8Slogwang
12484418919fSjohnjiang rte_ether_addr_copy(mac_addr, (struct rte_ether_addr *)(hw->perm_addr));
1249a9643ea8Slogwang vmxnet3_write_mac(hw, mac_addr->addr_bytes);
1250d30ea906Sjfb8856606 return 0;
1251a9643ea8Slogwang }
1252a9643ea8Slogwang
1253a9643ea8Slogwang /* return 0 means link status changed, -1 means not changed */
1254a9643ea8Slogwang static int
__vmxnet3_dev_link_update(struct rte_eth_dev * dev,__rte_unused int wait_to_complete)12552bfe3f2eSlogwang __vmxnet3_dev_link_update(struct rte_eth_dev *dev,
12562bfe3f2eSlogwang __rte_unused int wait_to_complete)
1257a9643ea8Slogwang {
1258a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1259d30ea906Sjfb8856606 struct rte_eth_link link;
1260a9643ea8Slogwang uint32_t ret;
1261a9643ea8Slogwang
1262a9643ea8Slogwang memset(&link, 0, sizeof(link));
1263a9643ea8Slogwang
1264a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
1265a9643ea8Slogwang ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
1266a9643ea8Slogwang
1267d30ea906Sjfb8856606 if (ret & 0x1)
1268a9643ea8Slogwang link.link_status = ETH_LINK_UP;
1269a9643ea8Slogwang link.link_duplex = ETH_LINK_FULL_DUPLEX;
1270a9643ea8Slogwang link.link_speed = ETH_SPEED_NUM_10G;
1271d30ea906Sjfb8856606 link.link_autoneg = ETH_LINK_FIXED;
1272a9643ea8Slogwang
1273d30ea906Sjfb8856606 return rte_eth_linkstatus_set(dev, &link);
1274a9643ea8Slogwang }
1275a9643ea8Slogwang
12762bfe3f2eSlogwang static int
vmxnet3_dev_link_update(struct rte_eth_dev * dev,int wait_to_complete)12772bfe3f2eSlogwang vmxnet3_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
12782bfe3f2eSlogwang {
12792bfe3f2eSlogwang /* Link status doesn't change for stopped dev */
12802bfe3f2eSlogwang if (dev->data->dev_started == 0)
12812bfe3f2eSlogwang return -1;
12822bfe3f2eSlogwang
12832bfe3f2eSlogwang return __vmxnet3_dev_link_update(dev, wait_to_complete);
12842bfe3f2eSlogwang }
12852bfe3f2eSlogwang
1286a9643ea8Slogwang /* Updating rxmode through Vmxnet3_DriverShared structure in adapter */
1287a9643ea8Slogwang static void
vmxnet3_dev_set_rxmode(struct vmxnet3_hw * hw,uint32_t feature,int set)12882bfe3f2eSlogwang vmxnet3_dev_set_rxmode(struct vmxnet3_hw *hw, uint32_t feature, int set)
12892bfe3f2eSlogwang {
1290a9643ea8Slogwang struct Vmxnet3_RxFilterConf *rxConf = &hw->shared->devRead.rxFilterConf;
1291a9643ea8Slogwang
1292a9643ea8Slogwang if (set)
1293a9643ea8Slogwang rxConf->rxMode = rxConf->rxMode | feature;
1294a9643ea8Slogwang else
1295a9643ea8Slogwang rxConf->rxMode = rxConf->rxMode & (~feature);
1296a9643ea8Slogwang
1297a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_UPDATE_RX_MODE);
1298a9643ea8Slogwang }
1299a9643ea8Slogwang
1300a9643ea8Slogwang /* Promiscuous supported only if Vmxnet3_DriverShared is initialized in adapter */
13014418919fSjohnjiang static int
vmxnet3_dev_promiscuous_enable(struct rte_eth_dev * dev)1302a9643ea8Slogwang vmxnet3_dev_promiscuous_enable(struct rte_eth_dev *dev)
1303a9643ea8Slogwang {
1304a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1305a9643ea8Slogwang uint32_t *vf_table = hw->shared->devRead.rxFilterConf.vfTable;
1306a9643ea8Slogwang
1307a9643ea8Slogwang memset(vf_table, 0, VMXNET3_VFT_TABLE_SIZE);
1308a9643ea8Slogwang vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_PROMISC, 1);
1309a9643ea8Slogwang
1310a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1311a9643ea8Slogwang VMXNET3_CMD_UPDATE_VLAN_FILTERS);
13124418919fSjohnjiang
13134418919fSjohnjiang return 0;
1314a9643ea8Slogwang }
1315a9643ea8Slogwang
1316a9643ea8Slogwang /* Promiscuous supported only if Vmxnet3_DriverShared is initialized in adapter */
13174418919fSjohnjiang static int
vmxnet3_dev_promiscuous_disable(struct rte_eth_dev * dev)1318a9643ea8Slogwang vmxnet3_dev_promiscuous_disable(struct rte_eth_dev *dev)
1319a9643ea8Slogwang {
1320a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1321a9643ea8Slogwang uint32_t *vf_table = hw->shared->devRead.rxFilterConf.vfTable;
1322d30ea906Sjfb8856606 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
1323a9643ea8Slogwang
1324d30ea906Sjfb8856606 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1325a9643ea8Slogwang memcpy(vf_table, hw->shadow_vfta, VMXNET3_VFT_TABLE_SIZE);
13262bfe3f2eSlogwang else
13272bfe3f2eSlogwang memset(vf_table, 0xff, VMXNET3_VFT_TABLE_SIZE);
1328a9643ea8Slogwang vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_PROMISC, 0);
1329a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1330a9643ea8Slogwang VMXNET3_CMD_UPDATE_VLAN_FILTERS);
13314418919fSjohnjiang
13324418919fSjohnjiang return 0;
1333a9643ea8Slogwang }
1334a9643ea8Slogwang
1335a9643ea8Slogwang /* Allmulticast supported only if Vmxnet3_DriverShared is initialized in adapter */
13364418919fSjohnjiang static int
vmxnet3_dev_allmulticast_enable(struct rte_eth_dev * dev)1337a9643ea8Slogwang vmxnet3_dev_allmulticast_enable(struct rte_eth_dev *dev)
1338a9643ea8Slogwang {
1339a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1340a9643ea8Slogwang
1341a9643ea8Slogwang vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_ALL_MULTI, 1);
13424418919fSjohnjiang
13434418919fSjohnjiang return 0;
1344a9643ea8Slogwang }
1345a9643ea8Slogwang
1346a9643ea8Slogwang /* Allmulticast supported only if Vmxnet3_DriverShared is initialized in adapter */
13474418919fSjohnjiang static int
vmxnet3_dev_allmulticast_disable(struct rte_eth_dev * dev)1348a9643ea8Slogwang vmxnet3_dev_allmulticast_disable(struct rte_eth_dev *dev)
1349a9643ea8Slogwang {
1350a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1351a9643ea8Slogwang
1352a9643ea8Slogwang vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_ALL_MULTI, 0);
13534418919fSjohnjiang
13544418919fSjohnjiang return 0;
1355a9643ea8Slogwang }
1356a9643ea8Slogwang
1357a9643ea8Slogwang /* Enable/disable filter on vlan */
1358a9643ea8Slogwang static int
vmxnet3_dev_vlan_filter_set(struct rte_eth_dev * dev,uint16_t vid,int on)1359a9643ea8Slogwang vmxnet3_dev_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vid, int on)
1360a9643ea8Slogwang {
1361a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1362a9643ea8Slogwang struct Vmxnet3_RxFilterConf *rxConf = &hw->shared->devRead.rxFilterConf;
1363a9643ea8Slogwang uint32_t *vf_table = rxConf->vfTable;
1364a9643ea8Slogwang
1365a9643ea8Slogwang /* save state for restore */
1366a9643ea8Slogwang if (on)
1367a9643ea8Slogwang VMXNET3_SET_VFTABLE_ENTRY(hw->shadow_vfta, vid);
1368a9643ea8Slogwang else
1369a9643ea8Slogwang VMXNET3_CLEAR_VFTABLE_ENTRY(hw->shadow_vfta, vid);
1370a9643ea8Slogwang
1371a9643ea8Slogwang /* don't change active filter if in promiscuous mode */
1372a9643ea8Slogwang if (rxConf->rxMode & VMXNET3_RXM_PROMISC)
1373a9643ea8Slogwang return 0;
1374a9643ea8Slogwang
1375a9643ea8Slogwang /* set in hardware */
1376a9643ea8Slogwang if (on)
1377a9643ea8Slogwang VMXNET3_SET_VFTABLE_ENTRY(vf_table, vid);
1378a9643ea8Slogwang else
1379a9643ea8Slogwang VMXNET3_CLEAR_VFTABLE_ENTRY(vf_table, vid);
1380a9643ea8Slogwang
1381a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1382a9643ea8Slogwang VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1383a9643ea8Slogwang return 0;
1384a9643ea8Slogwang }
1385a9643ea8Slogwang
13862bfe3f2eSlogwang static int
vmxnet3_dev_vlan_offload_set(struct rte_eth_dev * dev,int mask)1387a9643ea8Slogwang vmxnet3_dev_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1388a9643ea8Slogwang {
1389a9643ea8Slogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1390a9643ea8Slogwang Vmxnet3_DSDevRead *devRead = &hw->shared->devRead;
1391a9643ea8Slogwang uint32_t *vf_table = devRead->rxFilterConf.vfTable;
1392d30ea906Sjfb8856606 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
1393a9643ea8Slogwang
1394a9643ea8Slogwang if (mask & ETH_VLAN_STRIP_MASK) {
1395d30ea906Sjfb8856606 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
1396a9643ea8Slogwang devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
1397a9643ea8Slogwang else
1398a9643ea8Slogwang devRead->misc.uptFeatures &= ~UPT1_F_RXVLAN;
1399a9643ea8Slogwang
1400a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1401a9643ea8Slogwang VMXNET3_CMD_UPDATE_FEATURE);
1402a9643ea8Slogwang }
1403a9643ea8Slogwang
1404a9643ea8Slogwang if (mask & ETH_VLAN_FILTER_MASK) {
1405d30ea906Sjfb8856606 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1406a9643ea8Slogwang memcpy(vf_table, hw->shadow_vfta, VMXNET3_VFT_TABLE_SIZE);
1407a9643ea8Slogwang else
1408a9643ea8Slogwang memset(vf_table, 0xff, VMXNET3_VFT_TABLE_SIZE);
1409a9643ea8Slogwang
1410a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1411a9643ea8Slogwang VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1412a9643ea8Slogwang }
14132bfe3f2eSlogwang
14142bfe3f2eSlogwang return 0;
1415a9643ea8Slogwang }
1416a9643ea8Slogwang
1417a9643ea8Slogwang static void
vmxnet3_process_events(struct rte_eth_dev * dev)14182bfe3f2eSlogwang vmxnet3_process_events(struct rte_eth_dev *dev)
1419a9643ea8Slogwang {
14202bfe3f2eSlogwang struct vmxnet3_hw *hw = dev->data->dev_private;
1421a9643ea8Slogwang uint32_t events = hw->shared->ecr;
1422a9643ea8Slogwang
14232bfe3f2eSlogwang if (!events)
1424a9643ea8Slogwang return;
1425a9643ea8Slogwang
1426a9643ea8Slogwang /*
1427a9643ea8Slogwang * ECR bits when written with 1b are cleared. Hence write
1428a9643ea8Slogwang * events back to ECR so that the bits which were set will be reset.
1429a9643ea8Slogwang */
1430a9643ea8Slogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_ECR, events);
1431a9643ea8Slogwang
1432a9643ea8Slogwang /* Check if link state has changed */
14332bfe3f2eSlogwang if (events & VMXNET3_ECR_LINK) {
14342bfe3f2eSlogwang PMD_DRV_LOG(DEBUG, "Process events: VMXNET3_ECR_LINK event");
14352bfe3f2eSlogwang if (vmxnet3_dev_link_update(dev, 0) == 0)
1436*2d9fd380Sjfb8856606 rte_eth_dev_callback_process(dev,
14372bfe3f2eSlogwang RTE_ETH_EVENT_INTR_LSC,
1438d30ea906Sjfb8856606 NULL);
14392bfe3f2eSlogwang }
1440a9643ea8Slogwang
1441a9643ea8Slogwang /* Check if there is an error on xmit/recv queues */
1442a9643ea8Slogwang if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
14432bfe3f2eSlogwang VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
14442bfe3f2eSlogwang VMXNET3_CMD_GET_QUEUE_STATUS);
1445a9643ea8Slogwang
1446a9643ea8Slogwang if (hw->tqd_start->status.stopped)
14472bfe3f2eSlogwang PMD_DRV_LOG(ERR, "tq error 0x%x",
1448a9643ea8Slogwang hw->tqd_start->status.error);
1449a9643ea8Slogwang
1450a9643ea8Slogwang if (hw->rqd_start->status.stopped)
14512bfe3f2eSlogwang PMD_DRV_LOG(ERR, "rq error 0x%x",
1452a9643ea8Slogwang hw->rqd_start->status.error);
1453a9643ea8Slogwang
1454a9643ea8Slogwang /* Reset the device */
1455a9643ea8Slogwang /* Have to reset the device */
1456a9643ea8Slogwang }
1457a9643ea8Slogwang
1458a9643ea8Slogwang if (events & VMXNET3_ECR_DIC)
14592bfe3f2eSlogwang PMD_DRV_LOG(DEBUG, "Device implementation change event.");
1460a9643ea8Slogwang
1461a9643ea8Slogwang if (events & VMXNET3_ECR_DEBUG)
14622bfe3f2eSlogwang PMD_DRV_LOG(DEBUG, "Debug event generated by device.");
1463a9643ea8Slogwang }
1464a9643ea8Slogwang
14652bfe3f2eSlogwang static void
vmxnet3_interrupt_handler(void * param)14662bfe3f2eSlogwang vmxnet3_interrupt_handler(void *param)
14672bfe3f2eSlogwang {
14682bfe3f2eSlogwang struct rte_eth_dev *dev = param;
14692bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
1470a9643ea8Slogwang
14712bfe3f2eSlogwang vmxnet3_process_events(dev);
14722bfe3f2eSlogwang
14734418919fSjohnjiang if (rte_intr_ack(&pci_dev->intr_handle) < 0)
14742bfe3f2eSlogwang PMD_DRV_LOG(ERR, "interrupt enable failed");
14752bfe3f2eSlogwang }
14762bfe3f2eSlogwang
14772bfe3f2eSlogwang RTE_PMD_REGISTER_PCI(net_vmxnet3, rte_vmxnet3_pmd);
14782bfe3f2eSlogwang RTE_PMD_REGISTER_PCI_TABLE(net_vmxnet3, pci_id_vmxnet3_map);
14792bfe3f2eSlogwang RTE_PMD_REGISTER_KMOD_DEP(net_vmxnet3, "* igb_uio | uio_pci_generic | vfio-pci");
1480*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(vmxnet3_logtype_init, pmd.net.vmxnet3.init, NOTICE);
1481*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(vmxnet3_logtype_driver, pmd.net.vmxnet3.driver, NOTICE);
1482