1*2d9fd380Sjfb8856606 /* SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0)
2*2d9fd380Sjfb8856606 * Copyright(c) 2018-2019 Pensando Systems, Inc. All rights reserved.
3*2d9fd380Sjfb8856606 */
4*2d9fd380Sjfb8856606
5*2d9fd380Sjfb8856606 #include <rte_pci.h>
6*2d9fd380Sjfb8856606 #include <rte_bus_pci.h>
7*2d9fd380Sjfb8856606 #include <rte_ethdev.h>
8*2d9fd380Sjfb8856606 #include <rte_ethdev_driver.h>
9*2d9fd380Sjfb8856606 #include <rte_malloc.h>
10*2d9fd380Sjfb8856606 #include <rte_ethdev_pci.h>
11*2d9fd380Sjfb8856606
12*2d9fd380Sjfb8856606 #include "ionic_logs.h"
13*2d9fd380Sjfb8856606 #include "ionic.h"
14*2d9fd380Sjfb8856606 #include "ionic_dev.h"
15*2d9fd380Sjfb8856606 #include "ionic_mac_api.h"
16*2d9fd380Sjfb8856606 #include "ionic_lif.h"
17*2d9fd380Sjfb8856606 #include "ionic_ethdev.h"
18*2d9fd380Sjfb8856606 #include "ionic_rxtx.h"
19*2d9fd380Sjfb8856606
20*2d9fd380Sjfb8856606 static int eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params);
21*2d9fd380Sjfb8856606 static int eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev);
22*2d9fd380Sjfb8856606 static int ionic_dev_info_get(struct rte_eth_dev *eth_dev,
23*2d9fd380Sjfb8856606 struct rte_eth_dev_info *dev_info);
24*2d9fd380Sjfb8856606 static int ionic_dev_configure(struct rte_eth_dev *dev);
25*2d9fd380Sjfb8856606 static int ionic_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
26*2d9fd380Sjfb8856606 static int ionic_dev_start(struct rte_eth_dev *dev);
27*2d9fd380Sjfb8856606 static int ionic_dev_stop(struct rte_eth_dev *dev);
28*2d9fd380Sjfb8856606 static int ionic_dev_close(struct rte_eth_dev *dev);
29*2d9fd380Sjfb8856606 static int ionic_dev_set_link_up(struct rte_eth_dev *dev);
30*2d9fd380Sjfb8856606 static int ionic_dev_set_link_down(struct rte_eth_dev *dev);
31*2d9fd380Sjfb8856606 static int ionic_dev_link_update(struct rte_eth_dev *eth_dev,
32*2d9fd380Sjfb8856606 int wait_to_complete);
33*2d9fd380Sjfb8856606 static int ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev,
34*2d9fd380Sjfb8856606 struct rte_eth_fc_conf *fc_conf);
35*2d9fd380Sjfb8856606 static int ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev,
36*2d9fd380Sjfb8856606 struct rte_eth_fc_conf *fc_conf);
37*2d9fd380Sjfb8856606 static int ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask);
38*2d9fd380Sjfb8856606 static int ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev,
39*2d9fd380Sjfb8856606 struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size);
40*2d9fd380Sjfb8856606 static int ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev,
41*2d9fd380Sjfb8856606 struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size);
42*2d9fd380Sjfb8856606 static int ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
43*2d9fd380Sjfb8856606 struct rte_eth_rss_conf *rss_conf);
44*2d9fd380Sjfb8856606 static int ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev,
45*2d9fd380Sjfb8856606 struct rte_eth_rss_conf *rss_conf);
46*2d9fd380Sjfb8856606 static int ionic_dev_stats_get(struct rte_eth_dev *eth_dev,
47*2d9fd380Sjfb8856606 struct rte_eth_stats *stats);
48*2d9fd380Sjfb8856606 static int ionic_dev_stats_reset(struct rte_eth_dev *eth_dev);
49*2d9fd380Sjfb8856606 static int ionic_dev_xstats_get(struct rte_eth_dev *dev,
50*2d9fd380Sjfb8856606 struct rte_eth_xstat *xstats, unsigned int n);
51*2d9fd380Sjfb8856606 static int ionic_dev_xstats_get_by_id(struct rte_eth_dev *dev,
52*2d9fd380Sjfb8856606 const uint64_t *ids, uint64_t *values, unsigned int n);
53*2d9fd380Sjfb8856606 static int ionic_dev_xstats_reset(struct rte_eth_dev *dev);
54*2d9fd380Sjfb8856606 static int ionic_dev_xstats_get_names(struct rte_eth_dev *dev,
55*2d9fd380Sjfb8856606 struct rte_eth_xstat_name *xstats_names, unsigned int size);
56*2d9fd380Sjfb8856606 static int ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *dev,
57*2d9fd380Sjfb8856606 struct rte_eth_xstat_name *xstats_names, const uint64_t *ids,
58*2d9fd380Sjfb8856606 unsigned int limit);
59*2d9fd380Sjfb8856606 static int ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev,
60*2d9fd380Sjfb8856606 char *fw_version, size_t fw_size);
61*2d9fd380Sjfb8856606
62*2d9fd380Sjfb8856606 static const struct rte_pci_id pci_id_ionic_map[] = {
63*2d9fd380Sjfb8856606 { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_PF) },
64*2d9fd380Sjfb8856606 { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_VF) },
65*2d9fd380Sjfb8856606 { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_MGMT) },
66*2d9fd380Sjfb8856606 { .vendor_id = 0, /* sentinel */ },
67*2d9fd380Sjfb8856606 };
68*2d9fd380Sjfb8856606
69*2d9fd380Sjfb8856606 static const struct rte_eth_desc_lim rx_desc_lim = {
70*2d9fd380Sjfb8856606 .nb_max = IONIC_MAX_RING_DESC,
71*2d9fd380Sjfb8856606 .nb_min = IONIC_MIN_RING_DESC,
72*2d9fd380Sjfb8856606 .nb_align = 1,
73*2d9fd380Sjfb8856606 };
74*2d9fd380Sjfb8856606
75*2d9fd380Sjfb8856606 static const struct rte_eth_desc_lim tx_desc_lim = {
76*2d9fd380Sjfb8856606 .nb_max = IONIC_MAX_RING_DESC,
77*2d9fd380Sjfb8856606 .nb_min = IONIC_MIN_RING_DESC,
78*2d9fd380Sjfb8856606 .nb_align = 1,
79*2d9fd380Sjfb8856606 .nb_seg_max = IONIC_TX_MAX_SG_ELEMS,
80*2d9fd380Sjfb8856606 .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS,
81*2d9fd380Sjfb8856606 };
82*2d9fd380Sjfb8856606
83*2d9fd380Sjfb8856606 static const struct eth_dev_ops ionic_eth_dev_ops = {
84*2d9fd380Sjfb8856606 .dev_infos_get = ionic_dev_info_get,
85*2d9fd380Sjfb8856606 .dev_configure = ionic_dev_configure,
86*2d9fd380Sjfb8856606 .mtu_set = ionic_dev_mtu_set,
87*2d9fd380Sjfb8856606 .dev_start = ionic_dev_start,
88*2d9fd380Sjfb8856606 .dev_stop = ionic_dev_stop,
89*2d9fd380Sjfb8856606 .dev_close = ionic_dev_close,
90*2d9fd380Sjfb8856606 .link_update = ionic_dev_link_update,
91*2d9fd380Sjfb8856606 .dev_set_link_up = ionic_dev_set_link_up,
92*2d9fd380Sjfb8856606 .dev_set_link_down = ionic_dev_set_link_down,
93*2d9fd380Sjfb8856606 .mac_addr_add = ionic_dev_add_mac,
94*2d9fd380Sjfb8856606 .mac_addr_remove = ionic_dev_remove_mac,
95*2d9fd380Sjfb8856606 .mac_addr_set = ionic_dev_set_mac,
96*2d9fd380Sjfb8856606 .vlan_filter_set = ionic_dev_vlan_filter_set,
97*2d9fd380Sjfb8856606 .promiscuous_enable = ionic_dev_promiscuous_enable,
98*2d9fd380Sjfb8856606 .promiscuous_disable = ionic_dev_promiscuous_disable,
99*2d9fd380Sjfb8856606 .allmulticast_enable = ionic_dev_allmulticast_enable,
100*2d9fd380Sjfb8856606 .allmulticast_disable = ionic_dev_allmulticast_disable,
101*2d9fd380Sjfb8856606 .flow_ctrl_get = ionic_flow_ctrl_get,
102*2d9fd380Sjfb8856606 .flow_ctrl_set = ionic_flow_ctrl_set,
103*2d9fd380Sjfb8856606 .rxq_info_get = ionic_rxq_info_get,
104*2d9fd380Sjfb8856606 .txq_info_get = ionic_txq_info_get,
105*2d9fd380Sjfb8856606 .rx_queue_setup = ionic_dev_rx_queue_setup,
106*2d9fd380Sjfb8856606 .rx_queue_release = ionic_dev_rx_queue_release,
107*2d9fd380Sjfb8856606 .rx_queue_start = ionic_dev_rx_queue_start,
108*2d9fd380Sjfb8856606 .rx_queue_stop = ionic_dev_rx_queue_stop,
109*2d9fd380Sjfb8856606 .tx_queue_setup = ionic_dev_tx_queue_setup,
110*2d9fd380Sjfb8856606 .tx_queue_release = ionic_dev_tx_queue_release,
111*2d9fd380Sjfb8856606 .tx_queue_start = ionic_dev_tx_queue_start,
112*2d9fd380Sjfb8856606 .tx_queue_stop = ionic_dev_tx_queue_stop,
113*2d9fd380Sjfb8856606 .vlan_offload_set = ionic_vlan_offload_set,
114*2d9fd380Sjfb8856606 .reta_update = ionic_dev_rss_reta_update,
115*2d9fd380Sjfb8856606 .reta_query = ionic_dev_rss_reta_query,
116*2d9fd380Sjfb8856606 .rss_hash_conf_get = ionic_dev_rss_hash_conf_get,
117*2d9fd380Sjfb8856606 .rss_hash_update = ionic_dev_rss_hash_update,
118*2d9fd380Sjfb8856606 .stats_get = ionic_dev_stats_get,
119*2d9fd380Sjfb8856606 .stats_reset = ionic_dev_stats_reset,
120*2d9fd380Sjfb8856606 .xstats_get = ionic_dev_xstats_get,
121*2d9fd380Sjfb8856606 .xstats_get_by_id = ionic_dev_xstats_get_by_id,
122*2d9fd380Sjfb8856606 .xstats_reset = ionic_dev_xstats_reset,
123*2d9fd380Sjfb8856606 .xstats_get_names = ionic_dev_xstats_get_names,
124*2d9fd380Sjfb8856606 .xstats_get_names_by_id = ionic_dev_xstats_get_names_by_id,
125*2d9fd380Sjfb8856606 .fw_version_get = ionic_dev_fw_version_get,
126*2d9fd380Sjfb8856606 };
127*2d9fd380Sjfb8856606
128*2d9fd380Sjfb8856606 struct rte_ionic_xstats_name_off {
129*2d9fd380Sjfb8856606 char name[RTE_ETH_XSTATS_NAME_SIZE];
130*2d9fd380Sjfb8856606 unsigned int offset;
131*2d9fd380Sjfb8856606 };
132*2d9fd380Sjfb8856606
133*2d9fd380Sjfb8856606 static const struct rte_ionic_xstats_name_off rte_ionic_xstats_strings[] = {
134*2d9fd380Sjfb8856606 /* RX */
135*2d9fd380Sjfb8856606 {"rx_ucast_bytes", offsetof(struct ionic_lif_stats,
136*2d9fd380Sjfb8856606 rx_ucast_bytes)},
137*2d9fd380Sjfb8856606 {"rx_ucast_packets", offsetof(struct ionic_lif_stats,
138*2d9fd380Sjfb8856606 rx_ucast_packets)},
139*2d9fd380Sjfb8856606 {"rx_mcast_bytes", offsetof(struct ionic_lif_stats,
140*2d9fd380Sjfb8856606 rx_mcast_bytes)},
141*2d9fd380Sjfb8856606 {"rx_mcast_packets", offsetof(struct ionic_lif_stats,
142*2d9fd380Sjfb8856606 rx_mcast_packets)},
143*2d9fd380Sjfb8856606 {"rx_bcast_bytes", offsetof(struct ionic_lif_stats,
144*2d9fd380Sjfb8856606 rx_bcast_bytes)},
145*2d9fd380Sjfb8856606 {"rx_bcast_packets", offsetof(struct ionic_lif_stats,
146*2d9fd380Sjfb8856606 rx_bcast_packets)},
147*2d9fd380Sjfb8856606 /* RX drops */
148*2d9fd380Sjfb8856606 {"rx_ucast_drop_bytes", offsetof(struct ionic_lif_stats,
149*2d9fd380Sjfb8856606 rx_ucast_drop_bytes)},
150*2d9fd380Sjfb8856606 {"rx_ucast_drop_packets", offsetof(struct ionic_lif_stats,
151*2d9fd380Sjfb8856606 rx_ucast_drop_packets)},
152*2d9fd380Sjfb8856606 {"rx_mcast_drop_bytes", offsetof(struct ionic_lif_stats,
153*2d9fd380Sjfb8856606 rx_mcast_drop_bytes)},
154*2d9fd380Sjfb8856606 {"rx_mcast_drop_packets", offsetof(struct ionic_lif_stats,
155*2d9fd380Sjfb8856606 rx_mcast_drop_packets)},
156*2d9fd380Sjfb8856606 {"rx_bcast_drop_bytes", offsetof(struct ionic_lif_stats,
157*2d9fd380Sjfb8856606 rx_bcast_drop_bytes)},
158*2d9fd380Sjfb8856606 {"rx_bcast_drop_packets", offsetof(struct ionic_lif_stats,
159*2d9fd380Sjfb8856606 rx_bcast_drop_packets)},
160*2d9fd380Sjfb8856606 {"rx_dma_error", offsetof(struct ionic_lif_stats,
161*2d9fd380Sjfb8856606 rx_dma_error)},
162*2d9fd380Sjfb8856606 /* TX */
163*2d9fd380Sjfb8856606 {"tx_ucast_bytes", offsetof(struct ionic_lif_stats,
164*2d9fd380Sjfb8856606 tx_ucast_bytes)},
165*2d9fd380Sjfb8856606 {"tx_ucast_packets", offsetof(struct ionic_lif_stats,
166*2d9fd380Sjfb8856606 tx_ucast_packets)},
167*2d9fd380Sjfb8856606 {"tx_mcast_bytes", offsetof(struct ionic_lif_stats,
168*2d9fd380Sjfb8856606 tx_mcast_bytes)},
169*2d9fd380Sjfb8856606 {"tx_mcast_packets", offsetof(struct ionic_lif_stats,
170*2d9fd380Sjfb8856606 tx_mcast_packets)},
171*2d9fd380Sjfb8856606 {"tx_bcast_bytes", offsetof(struct ionic_lif_stats,
172*2d9fd380Sjfb8856606 tx_bcast_bytes)},
173*2d9fd380Sjfb8856606 {"tx_bcast_packets", offsetof(struct ionic_lif_stats,
174*2d9fd380Sjfb8856606 tx_bcast_packets)},
175*2d9fd380Sjfb8856606 /* TX drops */
176*2d9fd380Sjfb8856606 {"tx_ucast_drop_bytes", offsetof(struct ionic_lif_stats,
177*2d9fd380Sjfb8856606 tx_ucast_drop_bytes)},
178*2d9fd380Sjfb8856606 {"tx_ucast_drop_packets", offsetof(struct ionic_lif_stats,
179*2d9fd380Sjfb8856606 tx_ucast_drop_packets)},
180*2d9fd380Sjfb8856606 {"tx_mcast_drop_bytes", offsetof(struct ionic_lif_stats,
181*2d9fd380Sjfb8856606 tx_mcast_drop_bytes)},
182*2d9fd380Sjfb8856606 {"tx_mcast_drop_packets", offsetof(struct ionic_lif_stats,
183*2d9fd380Sjfb8856606 tx_mcast_drop_packets)},
184*2d9fd380Sjfb8856606 {"tx_bcast_drop_bytes", offsetof(struct ionic_lif_stats,
185*2d9fd380Sjfb8856606 tx_bcast_drop_bytes)},
186*2d9fd380Sjfb8856606 {"tx_bcast_drop_packets", offsetof(struct ionic_lif_stats,
187*2d9fd380Sjfb8856606 tx_bcast_drop_packets)},
188*2d9fd380Sjfb8856606 {"tx_dma_error", offsetof(struct ionic_lif_stats,
189*2d9fd380Sjfb8856606 tx_dma_error)},
190*2d9fd380Sjfb8856606 /* Rx Queue/Ring drops */
191*2d9fd380Sjfb8856606 {"rx_queue_disabled", offsetof(struct ionic_lif_stats,
192*2d9fd380Sjfb8856606 rx_queue_disabled)},
193*2d9fd380Sjfb8856606 {"rx_queue_empty", offsetof(struct ionic_lif_stats,
194*2d9fd380Sjfb8856606 rx_queue_empty)},
195*2d9fd380Sjfb8856606 {"rx_queue_error", offsetof(struct ionic_lif_stats,
196*2d9fd380Sjfb8856606 rx_queue_error)},
197*2d9fd380Sjfb8856606 {"rx_desc_fetch_error", offsetof(struct ionic_lif_stats,
198*2d9fd380Sjfb8856606 rx_desc_fetch_error)},
199*2d9fd380Sjfb8856606 {"rx_desc_data_error", offsetof(struct ionic_lif_stats,
200*2d9fd380Sjfb8856606 rx_desc_data_error)},
201*2d9fd380Sjfb8856606 /* Tx Queue/Ring drops */
202*2d9fd380Sjfb8856606 {"tx_queue_disabled", offsetof(struct ionic_lif_stats,
203*2d9fd380Sjfb8856606 tx_queue_disabled)},
204*2d9fd380Sjfb8856606 {"tx_queue_error", offsetof(struct ionic_lif_stats,
205*2d9fd380Sjfb8856606 tx_queue_error)},
206*2d9fd380Sjfb8856606 {"tx_desc_fetch_error", offsetof(struct ionic_lif_stats,
207*2d9fd380Sjfb8856606 tx_desc_fetch_error)},
208*2d9fd380Sjfb8856606 {"tx_desc_data_error", offsetof(struct ionic_lif_stats,
209*2d9fd380Sjfb8856606 tx_desc_data_error)},
210*2d9fd380Sjfb8856606 };
211*2d9fd380Sjfb8856606
212*2d9fd380Sjfb8856606 #define IONIC_NB_HW_STATS (sizeof(rte_ionic_xstats_strings) / \
213*2d9fd380Sjfb8856606 sizeof(rte_ionic_xstats_strings[0]))
214*2d9fd380Sjfb8856606
215*2d9fd380Sjfb8856606 static int
ionic_dev_fw_version_get(struct rte_eth_dev * eth_dev,char * fw_version,size_t fw_size)216*2d9fd380Sjfb8856606 ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev,
217*2d9fd380Sjfb8856606 char *fw_version, size_t fw_size)
218*2d9fd380Sjfb8856606 {
219*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
220*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
221*2d9fd380Sjfb8856606
222*2d9fd380Sjfb8856606 if (fw_version == NULL || fw_size <= 0)
223*2d9fd380Sjfb8856606 return -EINVAL;
224*2d9fd380Sjfb8856606
225*2d9fd380Sjfb8856606 snprintf(fw_version, fw_size, "%s",
226*2d9fd380Sjfb8856606 adapter->fw_version);
227*2d9fd380Sjfb8856606 fw_version[fw_size - 1] = '\0';
228*2d9fd380Sjfb8856606
229*2d9fd380Sjfb8856606 return 0;
230*2d9fd380Sjfb8856606 }
231*2d9fd380Sjfb8856606
232*2d9fd380Sjfb8856606 /*
233*2d9fd380Sjfb8856606 * Set device link up, enable tx.
234*2d9fd380Sjfb8856606 */
235*2d9fd380Sjfb8856606 static int
ionic_dev_set_link_up(struct rte_eth_dev * eth_dev)236*2d9fd380Sjfb8856606 ionic_dev_set_link_up(struct rte_eth_dev *eth_dev)
237*2d9fd380Sjfb8856606 {
238*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
239*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
240*2d9fd380Sjfb8856606 struct ionic_dev *idev = &adapter->idev;
241*2d9fd380Sjfb8856606 int err;
242*2d9fd380Sjfb8856606
243*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
244*2d9fd380Sjfb8856606
245*2d9fd380Sjfb8856606 ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_UP);
246*2d9fd380Sjfb8856606
247*2d9fd380Sjfb8856606 err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT);
248*2d9fd380Sjfb8856606 if (err) {
249*2d9fd380Sjfb8856606 IONIC_PRINT(WARNING, "Failed to bring port UP");
250*2d9fd380Sjfb8856606 return err;
251*2d9fd380Sjfb8856606 }
252*2d9fd380Sjfb8856606
253*2d9fd380Sjfb8856606 return 0;
254*2d9fd380Sjfb8856606 }
255*2d9fd380Sjfb8856606
256*2d9fd380Sjfb8856606 /*
257*2d9fd380Sjfb8856606 * Set device link down, disable tx.
258*2d9fd380Sjfb8856606 */
259*2d9fd380Sjfb8856606 static int
ionic_dev_set_link_down(struct rte_eth_dev * eth_dev)260*2d9fd380Sjfb8856606 ionic_dev_set_link_down(struct rte_eth_dev *eth_dev)
261*2d9fd380Sjfb8856606 {
262*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
263*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
264*2d9fd380Sjfb8856606 struct ionic_dev *idev = &adapter->idev;
265*2d9fd380Sjfb8856606 int err;
266*2d9fd380Sjfb8856606
267*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
268*2d9fd380Sjfb8856606
269*2d9fd380Sjfb8856606 ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_DOWN);
270*2d9fd380Sjfb8856606
271*2d9fd380Sjfb8856606 err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT);
272*2d9fd380Sjfb8856606 if (err) {
273*2d9fd380Sjfb8856606 IONIC_PRINT(WARNING, "Failed to bring port DOWN");
274*2d9fd380Sjfb8856606 return err;
275*2d9fd380Sjfb8856606 }
276*2d9fd380Sjfb8856606
277*2d9fd380Sjfb8856606 return 0;
278*2d9fd380Sjfb8856606 }
279*2d9fd380Sjfb8856606
280*2d9fd380Sjfb8856606 static int
ionic_dev_link_update(struct rte_eth_dev * eth_dev,int wait_to_complete __rte_unused)281*2d9fd380Sjfb8856606 ionic_dev_link_update(struct rte_eth_dev *eth_dev,
282*2d9fd380Sjfb8856606 int wait_to_complete __rte_unused)
283*2d9fd380Sjfb8856606 {
284*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
285*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
286*2d9fd380Sjfb8856606 struct rte_eth_link link;
287*2d9fd380Sjfb8856606
288*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
289*2d9fd380Sjfb8856606
290*2d9fd380Sjfb8856606 /* Initialize */
291*2d9fd380Sjfb8856606 memset(&link, 0, sizeof(link));
292*2d9fd380Sjfb8856606 link.link_autoneg = ETH_LINK_AUTONEG;
293*2d9fd380Sjfb8856606
294*2d9fd380Sjfb8856606 if (!adapter->link_up) {
295*2d9fd380Sjfb8856606 /* Interface is down */
296*2d9fd380Sjfb8856606 link.link_status = ETH_LINK_DOWN;
297*2d9fd380Sjfb8856606 link.link_duplex = ETH_LINK_HALF_DUPLEX;
298*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_NONE;
299*2d9fd380Sjfb8856606 } else {
300*2d9fd380Sjfb8856606 /* Interface is up */
301*2d9fd380Sjfb8856606 link.link_status = ETH_LINK_UP;
302*2d9fd380Sjfb8856606 link.link_duplex = ETH_LINK_FULL_DUPLEX;
303*2d9fd380Sjfb8856606 switch (adapter->link_speed) {
304*2d9fd380Sjfb8856606 case 10000:
305*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_10G;
306*2d9fd380Sjfb8856606 break;
307*2d9fd380Sjfb8856606 case 25000:
308*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_25G;
309*2d9fd380Sjfb8856606 break;
310*2d9fd380Sjfb8856606 case 40000:
311*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_40G;
312*2d9fd380Sjfb8856606 break;
313*2d9fd380Sjfb8856606 case 50000:
314*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_50G;
315*2d9fd380Sjfb8856606 break;
316*2d9fd380Sjfb8856606 case 100000:
317*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_100G;
318*2d9fd380Sjfb8856606 break;
319*2d9fd380Sjfb8856606 default:
320*2d9fd380Sjfb8856606 link.link_speed = ETH_SPEED_NUM_NONE;
321*2d9fd380Sjfb8856606 break;
322*2d9fd380Sjfb8856606 }
323*2d9fd380Sjfb8856606 }
324*2d9fd380Sjfb8856606
325*2d9fd380Sjfb8856606 return rte_eth_linkstatus_set(eth_dev, &link);
326*2d9fd380Sjfb8856606 }
327*2d9fd380Sjfb8856606
328*2d9fd380Sjfb8856606 /**
329*2d9fd380Sjfb8856606 * Interrupt handler triggered by NIC for handling
330*2d9fd380Sjfb8856606 * specific interrupt.
331*2d9fd380Sjfb8856606 *
332*2d9fd380Sjfb8856606 * @param param
333*2d9fd380Sjfb8856606 * The address of parameter registered before.
334*2d9fd380Sjfb8856606 *
335*2d9fd380Sjfb8856606 * @return
336*2d9fd380Sjfb8856606 * void
337*2d9fd380Sjfb8856606 */
338*2d9fd380Sjfb8856606 static void
ionic_dev_interrupt_handler(void * param)339*2d9fd380Sjfb8856606 ionic_dev_interrupt_handler(void *param)
340*2d9fd380Sjfb8856606 {
341*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = (struct ionic_adapter *)param;
342*2d9fd380Sjfb8856606 uint32_t i;
343*2d9fd380Sjfb8856606
344*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG, "->");
345*2d9fd380Sjfb8856606
346*2d9fd380Sjfb8856606 for (i = 0; i < adapter->nlifs; i++) {
347*2d9fd380Sjfb8856606 if (adapter->lifs[i])
348*2d9fd380Sjfb8856606 ionic_notifyq_handler(adapter->lifs[i], -1);
349*2d9fd380Sjfb8856606 }
350*2d9fd380Sjfb8856606 }
351*2d9fd380Sjfb8856606
352*2d9fd380Sjfb8856606 static int
ionic_dev_mtu_set(struct rte_eth_dev * eth_dev,uint16_t mtu)353*2d9fd380Sjfb8856606 ionic_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu)
354*2d9fd380Sjfb8856606 {
355*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
356*2d9fd380Sjfb8856606 uint32_t max_frame_size;
357*2d9fd380Sjfb8856606 int err;
358*2d9fd380Sjfb8856606
359*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
360*2d9fd380Sjfb8856606
361*2d9fd380Sjfb8856606 /*
362*2d9fd380Sjfb8856606 * Note: mtu check against IONIC_MIN_MTU, IONIC_MAX_MTU
363*2d9fd380Sjfb8856606 * is done by the the API.
364*2d9fd380Sjfb8856606 */
365*2d9fd380Sjfb8856606
366*2d9fd380Sjfb8856606 /*
367*2d9fd380Sjfb8856606 * Max frame size is MTU + Ethernet header + VLAN + QinQ
368*2d9fd380Sjfb8856606 * (plus ETHER_CRC_LEN if the adapter is able to keep CRC)
369*2d9fd380Sjfb8856606 */
370*2d9fd380Sjfb8856606 max_frame_size = mtu + RTE_ETHER_HDR_LEN + 4 + 4;
371*2d9fd380Sjfb8856606
372*2d9fd380Sjfb8856606 if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len < max_frame_size)
373*2d9fd380Sjfb8856606 return -EINVAL;
374*2d9fd380Sjfb8856606
375*2d9fd380Sjfb8856606 err = ionic_lif_change_mtu(lif, mtu);
376*2d9fd380Sjfb8856606 if (err)
377*2d9fd380Sjfb8856606 return err;
378*2d9fd380Sjfb8856606
379*2d9fd380Sjfb8856606 return 0;
380*2d9fd380Sjfb8856606 }
381*2d9fd380Sjfb8856606
382*2d9fd380Sjfb8856606 static int
ionic_dev_info_get(struct rte_eth_dev * eth_dev,struct rte_eth_dev_info * dev_info)383*2d9fd380Sjfb8856606 ionic_dev_info_get(struct rte_eth_dev *eth_dev,
384*2d9fd380Sjfb8856606 struct rte_eth_dev_info *dev_info)
385*2d9fd380Sjfb8856606 {
386*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
387*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
388*2d9fd380Sjfb8856606 struct ionic_identity *ident = &adapter->ident;
389*2d9fd380Sjfb8856606
390*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
391*2d9fd380Sjfb8856606
392*2d9fd380Sjfb8856606 dev_info->max_rx_queues = (uint16_t)
393*2d9fd380Sjfb8856606 ident->lif.eth.config.queue_count[IONIC_QTYPE_RXQ];
394*2d9fd380Sjfb8856606 dev_info->max_tx_queues = (uint16_t)
395*2d9fd380Sjfb8856606 ident->lif.eth.config.queue_count[IONIC_QTYPE_TXQ];
396*2d9fd380Sjfb8856606 /* Also add ETHER_CRC_LEN if the adapter is able to keep CRC */
397*2d9fd380Sjfb8856606 dev_info->min_rx_bufsize = IONIC_MIN_MTU + RTE_ETHER_HDR_LEN;
398*2d9fd380Sjfb8856606 dev_info->max_rx_pktlen = IONIC_MAX_MTU + RTE_ETHER_HDR_LEN;
399*2d9fd380Sjfb8856606 dev_info->max_mac_addrs = adapter->max_mac_addrs;
400*2d9fd380Sjfb8856606 dev_info->min_mtu = IONIC_MIN_MTU;
401*2d9fd380Sjfb8856606 dev_info->max_mtu = IONIC_MAX_MTU;
402*2d9fd380Sjfb8856606
403*2d9fd380Sjfb8856606 dev_info->hash_key_size = IONIC_RSS_HASH_KEY_SIZE;
404*2d9fd380Sjfb8856606 dev_info->reta_size = ident->lif.eth.rss_ind_tbl_sz;
405*2d9fd380Sjfb8856606 dev_info->flow_type_rss_offloads = IONIC_ETH_RSS_OFFLOAD_ALL;
406*2d9fd380Sjfb8856606
407*2d9fd380Sjfb8856606 dev_info->speed_capa =
408*2d9fd380Sjfb8856606 ETH_LINK_SPEED_10G |
409*2d9fd380Sjfb8856606 ETH_LINK_SPEED_25G |
410*2d9fd380Sjfb8856606 ETH_LINK_SPEED_40G |
411*2d9fd380Sjfb8856606 ETH_LINK_SPEED_50G |
412*2d9fd380Sjfb8856606 ETH_LINK_SPEED_100G;
413*2d9fd380Sjfb8856606
414*2d9fd380Sjfb8856606 /*
415*2d9fd380Sjfb8856606 * Per-queue capabilities. Actually most of the offloads are enabled
416*2d9fd380Sjfb8856606 * by default on the port and can be used on selected queues (by adding
417*2d9fd380Sjfb8856606 * packet flags at runtime when required)
418*2d9fd380Sjfb8856606 */
419*2d9fd380Sjfb8856606
420*2d9fd380Sjfb8856606 dev_info->rx_queue_offload_capa =
421*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_IPV4_CKSUM |
422*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_UDP_CKSUM |
423*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_TCP_CKSUM |
424*2d9fd380Sjfb8856606 0;
425*2d9fd380Sjfb8856606
426*2d9fd380Sjfb8856606 dev_info->tx_queue_offload_capa =
427*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_IPV4_CKSUM |
428*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_UDP_CKSUM |
429*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_TCP_CKSUM |
430*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_VLAN_INSERT |
431*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
432*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_OUTER_UDP_CKSUM |
433*2d9fd380Sjfb8856606 0;
434*2d9fd380Sjfb8856606
435*2d9fd380Sjfb8856606 /*
436*2d9fd380Sjfb8856606 * Per-port capabilities
437*2d9fd380Sjfb8856606 * See ionic_set_features to request and check supported features
438*2d9fd380Sjfb8856606 */
439*2d9fd380Sjfb8856606
440*2d9fd380Sjfb8856606 dev_info->rx_offload_capa = dev_info->rx_queue_offload_capa |
441*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_JUMBO_FRAME |
442*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_VLAN_FILTER |
443*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_VLAN_STRIP |
444*2d9fd380Sjfb8856606 DEV_RX_OFFLOAD_SCATTER |
445*2d9fd380Sjfb8856606 0;
446*2d9fd380Sjfb8856606
447*2d9fd380Sjfb8856606 dev_info->tx_offload_capa = dev_info->tx_queue_offload_capa |
448*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_MULTI_SEGS |
449*2d9fd380Sjfb8856606 DEV_TX_OFFLOAD_TCP_TSO |
450*2d9fd380Sjfb8856606 0;
451*2d9fd380Sjfb8856606
452*2d9fd380Sjfb8856606 dev_info->rx_desc_lim = rx_desc_lim;
453*2d9fd380Sjfb8856606 dev_info->tx_desc_lim = tx_desc_lim;
454*2d9fd380Sjfb8856606
455*2d9fd380Sjfb8856606 /* Driver-preferred Rx/Tx parameters */
456*2d9fd380Sjfb8856606 dev_info->default_rxportconf.burst_size = 32;
457*2d9fd380Sjfb8856606 dev_info->default_txportconf.burst_size = 32;
458*2d9fd380Sjfb8856606 dev_info->default_rxportconf.nb_queues = 1;
459*2d9fd380Sjfb8856606 dev_info->default_txportconf.nb_queues = 1;
460*2d9fd380Sjfb8856606 dev_info->default_rxportconf.ring_size = IONIC_DEF_TXRX_DESC;
461*2d9fd380Sjfb8856606 dev_info->default_txportconf.ring_size = IONIC_DEF_TXRX_DESC;
462*2d9fd380Sjfb8856606
463*2d9fd380Sjfb8856606 return 0;
464*2d9fd380Sjfb8856606 }
465*2d9fd380Sjfb8856606
466*2d9fd380Sjfb8856606 static int
ionic_flow_ctrl_get(struct rte_eth_dev * eth_dev,struct rte_eth_fc_conf * fc_conf)467*2d9fd380Sjfb8856606 ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev,
468*2d9fd380Sjfb8856606 struct rte_eth_fc_conf *fc_conf)
469*2d9fd380Sjfb8856606 {
470*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
471*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
472*2d9fd380Sjfb8856606 struct ionic_dev *idev = &adapter->idev;
473*2d9fd380Sjfb8856606
474*2d9fd380Sjfb8856606 if (idev->port_info) {
475*2d9fd380Sjfb8856606 fc_conf->autoneg = idev->port_info->config.an_enable;
476*2d9fd380Sjfb8856606
477*2d9fd380Sjfb8856606 if (idev->port_info->config.pause_type)
478*2d9fd380Sjfb8856606 fc_conf->mode = RTE_FC_FULL;
479*2d9fd380Sjfb8856606 else
480*2d9fd380Sjfb8856606 fc_conf->mode = RTE_FC_NONE;
481*2d9fd380Sjfb8856606 }
482*2d9fd380Sjfb8856606
483*2d9fd380Sjfb8856606 return 0;
484*2d9fd380Sjfb8856606 }
485*2d9fd380Sjfb8856606
486*2d9fd380Sjfb8856606 static int
ionic_flow_ctrl_set(struct rte_eth_dev * eth_dev,struct rte_eth_fc_conf * fc_conf)487*2d9fd380Sjfb8856606 ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev,
488*2d9fd380Sjfb8856606 struct rte_eth_fc_conf *fc_conf)
489*2d9fd380Sjfb8856606 {
490*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
491*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
492*2d9fd380Sjfb8856606 struct ionic_dev *idev = &adapter->idev;
493*2d9fd380Sjfb8856606 uint8_t pause_type = IONIC_PORT_PAUSE_TYPE_NONE;
494*2d9fd380Sjfb8856606 uint8_t an_enable;
495*2d9fd380Sjfb8856606
496*2d9fd380Sjfb8856606 switch (fc_conf->mode) {
497*2d9fd380Sjfb8856606 case RTE_FC_NONE:
498*2d9fd380Sjfb8856606 pause_type = IONIC_PORT_PAUSE_TYPE_NONE;
499*2d9fd380Sjfb8856606 break;
500*2d9fd380Sjfb8856606 case RTE_FC_FULL:
501*2d9fd380Sjfb8856606 pause_type = IONIC_PORT_PAUSE_TYPE_LINK;
502*2d9fd380Sjfb8856606 break;
503*2d9fd380Sjfb8856606 case RTE_FC_RX_PAUSE:
504*2d9fd380Sjfb8856606 case RTE_FC_TX_PAUSE:
505*2d9fd380Sjfb8856606 return -ENOTSUP;
506*2d9fd380Sjfb8856606 }
507*2d9fd380Sjfb8856606
508*2d9fd380Sjfb8856606 an_enable = fc_conf->autoneg;
509*2d9fd380Sjfb8856606
510*2d9fd380Sjfb8856606 ionic_dev_cmd_port_pause(idev, pause_type);
511*2d9fd380Sjfb8856606 ionic_dev_cmd_port_autoneg(idev, an_enable);
512*2d9fd380Sjfb8856606
513*2d9fd380Sjfb8856606 return 0;
514*2d9fd380Sjfb8856606 }
515*2d9fd380Sjfb8856606
516*2d9fd380Sjfb8856606 static int
ionic_vlan_offload_set(struct rte_eth_dev * eth_dev,int mask)517*2d9fd380Sjfb8856606 ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask)
518*2d9fd380Sjfb8856606 {
519*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
520*2d9fd380Sjfb8856606 struct rte_eth_rxmode *rxmode;
521*2d9fd380Sjfb8856606 rxmode = ð_dev->data->dev_conf.rxmode;
522*2d9fd380Sjfb8856606 int i;
523*2d9fd380Sjfb8856606
524*2d9fd380Sjfb8856606 if (mask & ETH_VLAN_STRIP_MASK) {
525*2d9fd380Sjfb8856606 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
526*2d9fd380Sjfb8856606 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
527*2d9fd380Sjfb8856606 struct ionic_qcq *rxq =
528*2d9fd380Sjfb8856606 eth_dev->data->rx_queues[i];
529*2d9fd380Sjfb8856606 rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
530*2d9fd380Sjfb8856606 }
531*2d9fd380Sjfb8856606 lif->features |= IONIC_ETH_HW_VLAN_RX_STRIP;
532*2d9fd380Sjfb8856606 } else {
533*2d9fd380Sjfb8856606 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
534*2d9fd380Sjfb8856606 struct ionic_qcq *rxq =
535*2d9fd380Sjfb8856606 eth_dev->data->rx_queues[i];
536*2d9fd380Sjfb8856606 rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP;
537*2d9fd380Sjfb8856606 }
538*2d9fd380Sjfb8856606 lif->features &= ~IONIC_ETH_HW_VLAN_RX_STRIP;
539*2d9fd380Sjfb8856606 }
540*2d9fd380Sjfb8856606 }
541*2d9fd380Sjfb8856606
542*2d9fd380Sjfb8856606 if (mask & ETH_VLAN_FILTER_MASK) {
543*2d9fd380Sjfb8856606 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
544*2d9fd380Sjfb8856606 lif->features |= IONIC_ETH_HW_VLAN_RX_FILTER;
545*2d9fd380Sjfb8856606 else
546*2d9fd380Sjfb8856606 lif->features &= ~IONIC_ETH_HW_VLAN_RX_FILTER;
547*2d9fd380Sjfb8856606 }
548*2d9fd380Sjfb8856606
549*2d9fd380Sjfb8856606 ionic_lif_set_features(lif);
550*2d9fd380Sjfb8856606
551*2d9fd380Sjfb8856606 return 0;
552*2d9fd380Sjfb8856606 }
553*2d9fd380Sjfb8856606
554*2d9fd380Sjfb8856606 static int
ionic_dev_rss_reta_update(struct rte_eth_dev * eth_dev,struct rte_eth_rss_reta_entry64 * reta_conf,uint16_t reta_size)555*2d9fd380Sjfb8856606 ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev,
556*2d9fd380Sjfb8856606 struct rte_eth_rss_reta_entry64 *reta_conf,
557*2d9fd380Sjfb8856606 uint16_t reta_size)
558*2d9fd380Sjfb8856606 {
559*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
560*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
561*2d9fd380Sjfb8856606 struct ionic_identity *ident = &adapter->ident;
562*2d9fd380Sjfb8856606 uint32_t i, j, index, num;
563*2d9fd380Sjfb8856606
564*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
565*2d9fd380Sjfb8856606
566*2d9fd380Sjfb8856606 if (!lif->rss_ind_tbl) {
567*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "RSS RETA not initialized, "
568*2d9fd380Sjfb8856606 "can't update the table");
569*2d9fd380Sjfb8856606 return -EINVAL;
570*2d9fd380Sjfb8856606 }
571*2d9fd380Sjfb8856606
572*2d9fd380Sjfb8856606 if (reta_size != ident->lif.eth.rss_ind_tbl_sz) {
573*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "The size of hash lookup table configured "
574*2d9fd380Sjfb8856606 "(%d) doesn't match the number hardware can supported "
575*2d9fd380Sjfb8856606 "(%d)",
576*2d9fd380Sjfb8856606 reta_size, ident->lif.eth.rss_ind_tbl_sz);
577*2d9fd380Sjfb8856606 return -EINVAL;
578*2d9fd380Sjfb8856606 }
579*2d9fd380Sjfb8856606
580*2d9fd380Sjfb8856606 num = lif->adapter->ident.lif.eth.rss_ind_tbl_sz / RTE_RETA_GROUP_SIZE;
581*2d9fd380Sjfb8856606
582*2d9fd380Sjfb8856606 for (i = 0; i < num; i++) {
583*2d9fd380Sjfb8856606 for (j = 0; j < RTE_RETA_GROUP_SIZE; j++) {
584*2d9fd380Sjfb8856606 if (reta_conf[i].mask & ((uint64_t)1 << j)) {
585*2d9fd380Sjfb8856606 index = (i * RTE_RETA_GROUP_SIZE) + j;
586*2d9fd380Sjfb8856606 lif->rss_ind_tbl[index] = reta_conf[i].reta[j];
587*2d9fd380Sjfb8856606 }
588*2d9fd380Sjfb8856606 }
589*2d9fd380Sjfb8856606 }
590*2d9fd380Sjfb8856606
591*2d9fd380Sjfb8856606 return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL);
592*2d9fd380Sjfb8856606 }
593*2d9fd380Sjfb8856606
594*2d9fd380Sjfb8856606 static int
ionic_dev_rss_reta_query(struct rte_eth_dev * eth_dev,struct rte_eth_rss_reta_entry64 * reta_conf,uint16_t reta_size)595*2d9fd380Sjfb8856606 ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev,
596*2d9fd380Sjfb8856606 struct rte_eth_rss_reta_entry64 *reta_conf,
597*2d9fd380Sjfb8856606 uint16_t reta_size)
598*2d9fd380Sjfb8856606 {
599*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
600*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
601*2d9fd380Sjfb8856606 struct ionic_identity *ident = &adapter->ident;
602*2d9fd380Sjfb8856606 int i, num;
603*2d9fd380Sjfb8856606
604*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
605*2d9fd380Sjfb8856606
606*2d9fd380Sjfb8856606 if (reta_size != ident->lif.eth.rss_ind_tbl_sz) {
607*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "The size of hash lookup table configured "
608*2d9fd380Sjfb8856606 "(%d) doesn't match the number hardware can supported "
609*2d9fd380Sjfb8856606 "(%d)",
610*2d9fd380Sjfb8856606 reta_size, ident->lif.eth.rss_ind_tbl_sz);
611*2d9fd380Sjfb8856606 return -EINVAL;
612*2d9fd380Sjfb8856606 }
613*2d9fd380Sjfb8856606
614*2d9fd380Sjfb8856606 if (!lif->rss_ind_tbl) {
615*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "RSS RETA has not been built yet");
616*2d9fd380Sjfb8856606 return -EINVAL;
617*2d9fd380Sjfb8856606 }
618*2d9fd380Sjfb8856606
619*2d9fd380Sjfb8856606 num = reta_size / RTE_RETA_GROUP_SIZE;
620*2d9fd380Sjfb8856606
621*2d9fd380Sjfb8856606 for (i = 0; i < num; i++) {
622*2d9fd380Sjfb8856606 memcpy(reta_conf->reta,
623*2d9fd380Sjfb8856606 &lif->rss_ind_tbl[i * RTE_RETA_GROUP_SIZE],
624*2d9fd380Sjfb8856606 RTE_RETA_GROUP_SIZE);
625*2d9fd380Sjfb8856606 reta_conf++;
626*2d9fd380Sjfb8856606 }
627*2d9fd380Sjfb8856606
628*2d9fd380Sjfb8856606 return 0;
629*2d9fd380Sjfb8856606 }
630*2d9fd380Sjfb8856606
631*2d9fd380Sjfb8856606 static int
ionic_dev_rss_hash_conf_get(struct rte_eth_dev * eth_dev,struct rte_eth_rss_conf * rss_conf)632*2d9fd380Sjfb8856606 ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
633*2d9fd380Sjfb8856606 struct rte_eth_rss_conf *rss_conf)
634*2d9fd380Sjfb8856606 {
635*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
636*2d9fd380Sjfb8856606 uint64_t rss_hf = 0;
637*2d9fd380Sjfb8856606
638*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
639*2d9fd380Sjfb8856606
640*2d9fd380Sjfb8856606 if (!lif->rss_ind_tbl) {
641*2d9fd380Sjfb8856606 IONIC_PRINT(NOTICE, "RSS not enabled");
642*2d9fd380Sjfb8856606 return 0;
643*2d9fd380Sjfb8856606 }
644*2d9fd380Sjfb8856606
645*2d9fd380Sjfb8856606 /* Get key value (if not null, rss_key is 40-byte) */
646*2d9fd380Sjfb8856606 if (rss_conf->rss_key != NULL &&
647*2d9fd380Sjfb8856606 rss_conf->rss_key_len >= IONIC_RSS_HASH_KEY_SIZE)
648*2d9fd380Sjfb8856606 memcpy(rss_conf->rss_key, lif->rss_hash_key,
649*2d9fd380Sjfb8856606 IONIC_RSS_HASH_KEY_SIZE);
650*2d9fd380Sjfb8856606
651*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV4)
652*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_IPV4;
653*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV4_TCP)
654*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP;
655*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV4_UDP)
656*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP;
657*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV6)
658*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_IPV6;
659*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV6_TCP)
660*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP;
661*2d9fd380Sjfb8856606 if (lif->rss_types & IONIC_RSS_TYPE_IPV6_UDP)
662*2d9fd380Sjfb8856606 rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP;
663*2d9fd380Sjfb8856606
664*2d9fd380Sjfb8856606 rss_conf->rss_hf = rss_hf;
665*2d9fd380Sjfb8856606
666*2d9fd380Sjfb8856606 return 0;
667*2d9fd380Sjfb8856606 }
668*2d9fd380Sjfb8856606
669*2d9fd380Sjfb8856606 static int
ionic_dev_rss_hash_update(struct rte_eth_dev * eth_dev,struct rte_eth_rss_conf * rss_conf)670*2d9fd380Sjfb8856606 ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev,
671*2d9fd380Sjfb8856606 struct rte_eth_rss_conf *rss_conf)
672*2d9fd380Sjfb8856606 {
673*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
674*2d9fd380Sjfb8856606 uint32_t rss_types = 0;
675*2d9fd380Sjfb8856606 uint8_t *key = NULL;
676*2d9fd380Sjfb8856606
677*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
678*2d9fd380Sjfb8856606
679*2d9fd380Sjfb8856606 if (rss_conf->rss_key)
680*2d9fd380Sjfb8856606 key = rss_conf->rss_key;
681*2d9fd380Sjfb8856606
682*2d9fd380Sjfb8856606 if ((rss_conf->rss_hf & IONIC_ETH_RSS_OFFLOAD_ALL) == 0) {
683*2d9fd380Sjfb8856606 /*
684*2d9fd380Sjfb8856606 * Can't disable rss through hash flags,
685*2d9fd380Sjfb8856606 * if it is enabled by default during init
686*2d9fd380Sjfb8856606 */
687*2d9fd380Sjfb8856606 if (lif->rss_ind_tbl)
688*2d9fd380Sjfb8856606 return -EINVAL;
689*2d9fd380Sjfb8856606 } else {
690*2d9fd380Sjfb8856606 /* Can't enable rss if disabled by default during init */
691*2d9fd380Sjfb8856606 if (!lif->rss_ind_tbl)
692*2d9fd380Sjfb8856606 return -EINVAL;
693*2d9fd380Sjfb8856606
694*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_IPV4)
695*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV4;
696*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP)
697*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV4_TCP;
698*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP)
699*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV4_UDP;
700*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_IPV6)
701*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV6;
702*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_TCP)
703*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV6_TCP;
704*2d9fd380Sjfb8856606 if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_UDP)
705*2d9fd380Sjfb8856606 rss_types |= IONIC_RSS_TYPE_IPV6_UDP;
706*2d9fd380Sjfb8856606
707*2d9fd380Sjfb8856606 ionic_lif_rss_config(lif, rss_types, key, NULL);
708*2d9fd380Sjfb8856606 }
709*2d9fd380Sjfb8856606
710*2d9fd380Sjfb8856606 return 0;
711*2d9fd380Sjfb8856606 }
712*2d9fd380Sjfb8856606
713*2d9fd380Sjfb8856606 static int
ionic_dev_stats_get(struct rte_eth_dev * eth_dev,struct rte_eth_stats * stats)714*2d9fd380Sjfb8856606 ionic_dev_stats_get(struct rte_eth_dev *eth_dev,
715*2d9fd380Sjfb8856606 struct rte_eth_stats *stats)
716*2d9fd380Sjfb8856606 {
717*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
718*2d9fd380Sjfb8856606
719*2d9fd380Sjfb8856606 ionic_lif_get_stats(lif, stats);
720*2d9fd380Sjfb8856606
721*2d9fd380Sjfb8856606 return 0;
722*2d9fd380Sjfb8856606 }
723*2d9fd380Sjfb8856606
724*2d9fd380Sjfb8856606 static int
ionic_dev_stats_reset(struct rte_eth_dev * eth_dev)725*2d9fd380Sjfb8856606 ionic_dev_stats_reset(struct rte_eth_dev *eth_dev)
726*2d9fd380Sjfb8856606 {
727*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
728*2d9fd380Sjfb8856606
729*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
730*2d9fd380Sjfb8856606
731*2d9fd380Sjfb8856606 ionic_lif_reset_stats(lif);
732*2d9fd380Sjfb8856606
733*2d9fd380Sjfb8856606 return 0;
734*2d9fd380Sjfb8856606 }
735*2d9fd380Sjfb8856606
736*2d9fd380Sjfb8856606 static int
ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev * eth_dev,struct rte_eth_xstat_name * xstats_names,__rte_unused unsigned int size)737*2d9fd380Sjfb8856606 ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev *eth_dev,
738*2d9fd380Sjfb8856606 struct rte_eth_xstat_name *xstats_names,
739*2d9fd380Sjfb8856606 __rte_unused unsigned int size)
740*2d9fd380Sjfb8856606 {
741*2d9fd380Sjfb8856606 unsigned int i;
742*2d9fd380Sjfb8856606
743*2d9fd380Sjfb8856606 if (xstats_names != NULL) {
744*2d9fd380Sjfb8856606 for (i = 0; i < IONIC_NB_HW_STATS; i++) {
745*2d9fd380Sjfb8856606 snprintf(xstats_names[i].name,
746*2d9fd380Sjfb8856606 sizeof(xstats_names[i].name),
747*2d9fd380Sjfb8856606 "%s", rte_ionic_xstats_strings[i].name);
748*2d9fd380Sjfb8856606 }
749*2d9fd380Sjfb8856606 }
750*2d9fd380Sjfb8856606
751*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
752*2d9fd380Sjfb8856606 }
753*2d9fd380Sjfb8856606
754*2d9fd380Sjfb8856606 static int
ionic_dev_xstats_get_names_by_id(struct rte_eth_dev * eth_dev,struct rte_eth_xstat_name * xstats_names,const uint64_t * ids,unsigned int limit)755*2d9fd380Sjfb8856606 ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev,
756*2d9fd380Sjfb8856606 struct rte_eth_xstat_name *xstats_names, const uint64_t *ids,
757*2d9fd380Sjfb8856606 unsigned int limit)
758*2d9fd380Sjfb8856606 {
759*2d9fd380Sjfb8856606 struct rte_eth_xstat_name xstats_names_copy[IONIC_NB_HW_STATS];
760*2d9fd380Sjfb8856606 uint16_t i;
761*2d9fd380Sjfb8856606
762*2d9fd380Sjfb8856606 if (!ids) {
763*2d9fd380Sjfb8856606 if (xstats_names != NULL) {
764*2d9fd380Sjfb8856606 for (i = 0; i < IONIC_NB_HW_STATS; i++) {
765*2d9fd380Sjfb8856606 snprintf(xstats_names[i].name,
766*2d9fd380Sjfb8856606 sizeof(xstats_names[i].name),
767*2d9fd380Sjfb8856606 "%s", rte_ionic_xstats_strings[i].name);
768*2d9fd380Sjfb8856606 }
769*2d9fd380Sjfb8856606 }
770*2d9fd380Sjfb8856606
771*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
772*2d9fd380Sjfb8856606 }
773*2d9fd380Sjfb8856606
774*2d9fd380Sjfb8856606 ionic_dev_xstats_get_names_by_id(eth_dev, xstats_names_copy, NULL,
775*2d9fd380Sjfb8856606 IONIC_NB_HW_STATS);
776*2d9fd380Sjfb8856606
777*2d9fd380Sjfb8856606 for (i = 0; i < limit; i++) {
778*2d9fd380Sjfb8856606 if (ids[i] >= IONIC_NB_HW_STATS) {
779*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "id value isn't valid");
780*2d9fd380Sjfb8856606 return -1;
781*2d9fd380Sjfb8856606 }
782*2d9fd380Sjfb8856606
783*2d9fd380Sjfb8856606 strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
784*2d9fd380Sjfb8856606 }
785*2d9fd380Sjfb8856606
786*2d9fd380Sjfb8856606 return limit;
787*2d9fd380Sjfb8856606 }
788*2d9fd380Sjfb8856606
789*2d9fd380Sjfb8856606 static int
ionic_dev_xstats_get(struct rte_eth_dev * eth_dev,struct rte_eth_xstat * xstats,unsigned int n)790*2d9fd380Sjfb8856606 ionic_dev_xstats_get(struct rte_eth_dev *eth_dev, struct rte_eth_xstat *xstats,
791*2d9fd380Sjfb8856606 unsigned int n)
792*2d9fd380Sjfb8856606 {
793*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
794*2d9fd380Sjfb8856606 struct ionic_lif_stats hw_stats;
795*2d9fd380Sjfb8856606 uint16_t i;
796*2d9fd380Sjfb8856606
797*2d9fd380Sjfb8856606 if (n < IONIC_NB_HW_STATS)
798*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
799*2d9fd380Sjfb8856606
800*2d9fd380Sjfb8856606 ionic_lif_get_hw_stats(lif, &hw_stats);
801*2d9fd380Sjfb8856606
802*2d9fd380Sjfb8856606 for (i = 0; i < IONIC_NB_HW_STATS; i++) {
803*2d9fd380Sjfb8856606 xstats[i].value = *(uint64_t *)(((char *)&hw_stats) +
804*2d9fd380Sjfb8856606 rte_ionic_xstats_strings[i].offset);
805*2d9fd380Sjfb8856606 xstats[i].id = i;
806*2d9fd380Sjfb8856606 }
807*2d9fd380Sjfb8856606
808*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
809*2d9fd380Sjfb8856606 }
810*2d9fd380Sjfb8856606
811*2d9fd380Sjfb8856606 static int
ionic_dev_xstats_get_by_id(struct rte_eth_dev * eth_dev,const uint64_t * ids,uint64_t * values,unsigned int n)812*2d9fd380Sjfb8856606 ionic_dev_xstats_get_by_id(struct rte_eth_dev *eth_dev, const uint64_t *ids,
813*2d9fd380Sjfb8856606 uint64_t *values, unsigned int n)
814*2d9fd380Sjfb8856606 {
815*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
816*2d9fd380Sjfb8856606 struct ionic_lif_stats hw_stats;
817*2d9fd380Sjfb8856606 uint64_t values_copy[IONIC_NB_HW_STATS];
818*2d9fd380Sjfb8856606 uint16_t i;
819*2d9fd380Sjfb8856606
820*2d9fd380Sjfb8856606 if (!ids) {
821*2d9fd380Sjfb8856606 if (!ids && n < IONIC_NB_HW_STATS)
822*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
823*2d9fd380Sjfb8856606
824*2d9fd380Sjfb8856606 ionic_lif_get_hw_stats(lif, &hw_stats);
825*2d9fd380Sjfb8856606
826*2d9fd380Sjfb8856606 for (i = 0; i < IONIC_NB_HW_STATS; i++) {
827*2d9fd380Sjfb8856606 values[i] = *(uint64_t *)(((char *)&hw_stats) +
828*2d9fd380Sjfb8856606 rte_ionic_xstats_strings[i].offset);
829*2d9fd380Sjfb8856606 }
830*2d9fd380Sjfb8856606
831*2d9fd380Sjfb8856606 return IONIC_NB_HW_STATS;
832*2d9fd380Sjfb8856606 }
833*2d9fd380Sjfb8856606
834*2d9fd380Sjfb8856606 ionic_dev_xstats_get_by_id(eth_dev, NULL, values_copy,
835*2d9fd380Sjfb8856606 IONIC_NB_HW_STATS);
836*2d9fd380Sjfb8856606
837*2d9fd380Sjfb8856606 for (i = 0; i < n; i++) {
838*2d9fd380Sjfb8856606 if (ids[i] >= IONIC_NB_HW_STATS) {
839*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "id value isn't valid");
840*2d9fd380Sjfb8856606 return -1;
841*2d9fd380Sjfb8856606 }
842*2d9fd380Sjfb8856606
843*2d9fd380Sjfb8856606 values[i] = values_copy[ids[i]];
844*2d9fd380Sjfb8856606 }
845*2d9fd380Sjfb8856606
846*2d9fd380Sjfb8856606 return n;
847*2d9fd380Sjfb8856606 }
848*2d9fd380Sjfb8856606
849*2d9fd380Sjfb8856606 static int
ionic_dev_xstats_reset(struct rte_eth_dev * eth_dev)850*2d9fd380Sjfb8856606 ionic_dev_xstats_reset(struct rte_eth_dev *eth_dev)
851*2d9fd380Sjfb8856606 {
852*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
853*2d9fd380Sjfb8856606
854*2d9fd380Sjfb8856606 ionic_lif_reset_hw_stats(lif);
855*2d9fd380Sjfb8856606
856*2d9fd380Sjfb8856606 return 0;
857*2d9fd380Sjfb8856606 }
858*2d9fd380Sjfb8856606
859*2d9fd380Sjfb8856606 static int
ionic_dev_configure(struct rte_eth_dev * eth_dev)860*2d9fd380Sjfb8856606 ionic_dev_configure(struct rte_eth_dev *eth_dev)
861*2d9fd380Sjfb8856606 {
862*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
863*2d9fd380Sjfb8856606 int err;
864*2d9fd380Sjfb8856606
865*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
866*2d9fd380Sjfb8856606
867*2d9fd380Sjfb8856606 err = ionic_lif_configure(lif);
868*2d9fd380Sjfb8856606 if (err) {
869*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot configure LIF: %d", err);
870*2d9fd380Sjfb8856606 return err;
871*2d9fd380Sjfb8856606 }
872*2d9fd380Sjfb8856606
873*2d9fd380Sjfb8856606 return 0;
874*2d9fd380Sjfb8856606 }
875*2d9fd380Sjfb8856606
876*2d9fd380Sjfb8856606 static inline uint32_t
ionic_parse_link_speeds(uint16_t link_speeds)877*2d9fd380Sjfb8856606 ionic_parse_link_speeds(uint16_t link_speeds)
878*2d9fd380Sjfb8856606 {
879*2d9fd380Sjfb8856606 if (link_speeds & ETH_LINK_SPEED_100G)
880*2d9fd380Sjfb8856606 return 100000;
881*2d9fd380Sjfb8856606 else if (link_speeds & ETH_LINK_SPEED_50G)
882*2d9fd380Sjfb8856606 return 50000;
883*2d9fd380Sjfb8856606 else if (link_speeds & ETH_LINK_SPEED_40G)
884*2d9fd380Sjfb8856606 return 40000;
885*2d9fd380Sjfb8856606 else if (link_speeds & ETH_LINK_SPEED_25G)
886*2d9fd380Sjfb8856606 return 25000;
887*2d9fd380Sjfb8856606 else if (link_speeds & ETH_LINK_SPEED_10G)
888*2d9fd380Sjfb8856606 return 10000;
889*2d9fd380Sjfb8856606 else
890*2d9fd380Sjfb8856606 return 0;
891*2d9fd380Sjfb8856606 }
892*2d9fd380Sjfb8856606
893*2d9fd380Sjfb8856606 /*
894*2d9fd380Sjfb8856606 * Configure device link speed and setup link.
895*2d9fd380Sjfb8856606 * It returns 0 on success.
896*2d9fd380Sjfb8856606 */
897*2d9fd380Sjfb8856606 static int
ionic_dev_start(struct rte_eth_dev * eth_dev)898*2d9fd380Sjfb8856606 ionic_dev_start(struct rte_eth_dev *eth_dev)
899*2d9fd380Sjfb8856606 {
900*2d9fd380Sjfb8856606 struct rte_eth_conf *dev_conf = ð_dev->data->dev_conf;
901*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
902*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
903*2d9fd380Sjfb8856606 struct ionic_dev *idev = &adapter->idev;
904*2d9fd380Sjfb8856606 uint32_t allowed_speeds;
905*2d9fd380Sjfb8856606 int err;
906*2d9fd380Sjfb8856606
907*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
908*2d9fd380Sjfb8856606
909*2d9fd380Sjfb8856606 allowed_speeds =
910*2d9fd380Sjfb8856606 ETH_LINK_SPEED_FIXED |
911*2d9fd380Sjfb8856606 ETH_LINK_SPEED_10G |
912*2d9fd380Sjfb8856606 ETH_LINK_SPEED_25G |
913*2d9fd380Sjfb8856606 ETH_LINK_SPEED_40G |
914*2d9fd380Sjfb8856606 ETH_LINK_SPEED_50G |
915*2d9fd380Sjfb8856606 ETH_LINK_SPEED_100G;
916*2d9fd380Sjfb8856606
917*2d9fd380Sjfb8856606 if (dev_conf->link_speeds & ~allowed_speeds) {
918*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Invalid link setting");
919*2d9fd380Sjfb8856606 return -EINVAL;
920*2d9fd380Sjfb8856606 }
921*2d9fd380Sjfb8856606
922*2d9fd380Sjfb8856606 err = ionic_lif_start(lif);
923*2d9fd380Sjfb8856606 if (err) {
924*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot start LIF: %d", err);
925*2d9fd380Sjfb8856606 return err;
926*2d9fd380Sjfb8856606 }
927*2d9fd380Sjfb8856606
928*2d9fd380Sjfb8856606 if (eth_dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) {
929*2d9fd380Sjfb8856606 uint32_t speed = ionic_parse_link_speeds(dev_conf->link_speeds);
930*2d9fd380Sjfb8856606
931*2d9fd380Sjfb8856606 if (speed)
932*2d9fd380Sjfb8856606 ionic_dev_cmd_port_speed(idev, speed);
933*2d9fd380Sjfb8856606 }
934*2d9fd380Sjfb8856606
935*2d9fd380Sjfb8856606 ionic_dev_link_update(eth_dev, 0);
936*2d9fd380Sjfb8856606
937*2d9fd380Sjfb8856606 return 0;
938*2d9fd380Sjfb8856606 }
939*2d9fd380Sjfb8856606
940*2d9fd380Sjfb8856606 /*
941*2d9fd380Sjfb8856606 * Stop device: disable rx and tx functions to allow for reconfiguring.
942*2d9fd380Sjfb8856606 */
943*2d9fd380Sjfb8856606 static int
ionic_dev_stop(struct rte_eth_dev * eth_dev)944*2d9fd380Sjfb8856606 ionic_dev_stop(struct rte_eth_dev *eth_dev)
945*2d9fd380Sjfb8856606 {
946*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
947*2d9fd380Sjfb8856606 int err;
948*2d9fd380Sjfb8856606
949*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
950*2d9fd380Sjfb8856606
951*2d9fd380Sjfb8856606 err = ionic_lif_stop(lif);
952*2d9fd380Sjfb8856606 if (err)
953*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot stop LIF: %d", err);
954*2d9fd380Sjfb8856606
955*2d9fd380Sjfb8856606 return err;
956*2d9fd380Sjfb8856606 }
957*2d9fd380Sjfb8856606
958*2d9fd380Sjfb8856606 /*
959*2d9fd380Sjfb8856606 * Reset and stop device.
960*2d9fd380Sjfb8856606 */
961*2d9fd380Sjfb8856606 static int
ionic_dev_close(struct rte_eth_dev * eth_dev)962*2d9fd380Sjfb8856606 ionic_dev_close(struct rte_eth_dev *eth_dev)
963*2d9fd380Sjfb8856606 {
964*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
965*2d9fd380Sjfb8856606 int err;
966*2d9fd380Sjfb8856606
967*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
968*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
969*2d9fd380Sjfb8856606 return 0;
970*2d9fd380Sjfb8856606
971*2d9fd380Sjfb8856606 err = ionic_lif_stop(lif);
972*2d9fd380Sjfb8856606 if (err) {
973*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot stop LIF: %d", err);
974*2d9fd380Sjfb8856606 return -1;
975*2d9fd380Sjfb8856606 }
976*2d9fd380Sjfb8856606
977*2d9fd380Sjfb8856606 err = eth_ionic_dev_uninit(eth_dev);
978*2d9fd380Sjfb8856606 if (err) {
979*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot destroy LIF: %d", err);
980*2d9fd380Sjfb8856606 return -1;
981*2d9fd380Sjfb8856606 }
982*2d9fd380Sjfb8856606
983*2d9fd380Sjfb8856606 return 0;
984*2d9fd380Sjfb8856606 }
985*2d9fd380Sjfb8856606
986*2d9fd380Sjfb8856606 static int
eth_ionic_dev_init(struct rte_eth_dev * eth_dev,void * init_params)987*2d9fd380Sjfb8856606 eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params)
988*2d9fd380Sjfb8856606 {
989*2d9fd380Sjfb8856606 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
990*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
991*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = (struct ionic_adapter *)init_params;
992*2d9fd380Sjfb8856606 int err;
993*2d9fd380Sjfb8856606
994*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
995*2d9fd380Sjfb8856606
996*2d9fd380Sjfb8856606 eth_dev->dev_ops = &ionic_eth_dev_ops;
997*2d9fd380Sjfb8856606 eth_dev->rx_pkt_burst = &ionic_recv_pkts;
998*2d9fd380Sjfb8856606 eth_dev->tx_pkt_burst = &ionic_xmit_pkts;
999*2d9fd380Sjfb8856606 eth_dev->tx_pkt_prepare = &ionic_prep_pkts;
1000*2d9fd380Sjfb8856606
1001*2d9fd380Sjfb8856606 /* Multi-process not supported, primary does initialization anyway */
1002*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1003*2d9fd380Sjfb8856606 return 0;
1004*2d9fd380Sjfb8856606
1005*2d9fd380Sjfb8856606 rte_eth_copy_pci_info(eth_dev, pci_dev);
1006*2d9fd380Sjfb8856606 eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
1007*2d9fd380Sjfb8856606
1008*2d9fd380Sjfb8856606 lif->index = adapter->nlifs;
1009*2d9fd380Sjfb8856606 lif->eth_dev = eth_dev;
1010*2d9fd380Sjfb8856606 lif->adapter = adapter;
1011*2d9fd380Sjfb8856606 adapter->lifs[adapter->nlifs] = lif;
1012*2d9fd380Sjfb8856606
1013*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG, "Up to %u MAC addresses supported",
1014*2d9fd380Sjfb8856606 adapter->max_mac_addrs);
1015*2d9fd380Sjfb8856606
1016*2d9fd380Sjfb8856606 /* Allocate memory for storing MAC addresses */
1017*2d9fd380Sjfb8856606 eth_dev->data->mac_addrs = rte_zmalloc("ionic",
1018*2d9fd380Sjfb8856606 RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs, 0);
1019*2d9fd380Sjfb8856606
1020*2d9fd380Sjfb8856606 if (eth_dev->data->mac_addrs == NULL) {
1021*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Failed to allocate %u bytes needed to "
1022*2d9fd380Sjfb8856606 "store MAC addresses",
1023*2d9fd380Sjfb8856606 RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs);
1024*2d9fd380Sjfb8856606 err = -ENOMEM;
1025*2d9fd380Sjfb8856606 goto err;
1026*2d9fd380Sjfb8856606 }
1027*2d9fd380Sjfb8856606
1028*2d9fd380Sjfb8856606 err = ionic_lif_alloc(lif);
1029*2d9fd380Sjfb8856606 if (err) {
1030*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot allocate LIFs: %d, aborting",
1031*2d9fd380Sjfb8856606 err);
1032*2d9fd380Sjfb8856606 goto err;
1033*2d9fd380Sjfb8856606 }
1034*2d9fd380Sjfb8856606
1035*2d9fd380Sjfb8856606 err = ionic_lif_init(lif);
1036*2d9fd380Sjfb8856606 if (err) {
1037*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot init LIFs: %d, aborting", err);
1038*2d9fd380Sjfb8856606 goto err_free_lif;
1039*2d9fd380Sjfb8856606 }
1040*2d9fd380Sjfb8856606
1041*2d9fd380Sjfb8856606 /* Copy the MAC address */
1042*2d9fd380Sjfb8856606 rte_ether_addr_copy((struct rte_ether_addr *)lif->mac_addr,
1043*2d9fd380Sjfb8856606 ð_dev->data->mac_addrs[0]);
1044*2d9fd380Sjfb8856606
1045*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG, "Port %u initialized", eth_dev->data->port_id);
1046*2d9fd380Sjfb8856606
1047*2d9fd380Sjfb8856606 return 0;
1048*2d9fd380Sjfb8856606
1049*2d9fd380Sjfb8856606 err_free_lif:
1050*2d9fd380Sjfb8856606 ionic_lif_free(lif);
1051*2d9fd380Sjfb8856606 err:
1052*2d9fd380Sjfb8856606 return err;
1053*2d9fd380Sjfb8856606 }
1054*2d9fd380Sjfb8856606
1055*2d9fd380Sjfb8856606 static int
eth_ionic_dev_uninit(struct rte_eth_dev * eth_dev)1056*2d9fd380Sjfb8856606 eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev)
1057*2d9fd380Sjfb8856606 {
1058*2d9fd380Sjfb8856606 struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
1059*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = lif->adapter;
1060*2d9fd380Sjfb8856606
1061*2d9fd380Sjfb8856606 IONIC_PRINT_CALL();
1062*2d9fd380Sjfb8856606
1063*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1064*2d9fd380Sjfb8856606 return 0;
1065*2d9fd380Sjfb8856606
1066*2d9fd380Sjfb8856606 adapter->lifs[lif->index] = NULL;
1067*2d9fd380Sjfb8856606
1068*2d9fd380Sjfb8856606 ionic_lif_deinit(lif);
1069*2d9fd380Sjfb8856606 ionic_lif_free(lif);
1070*2d9fd380Sjfb8856606
1071*2d9fd380Sjfb8856606 return 0;
1072*2d9fd380Sjfb8856606 }
1073*2d9fd380Sjfb8856606
1074*2d9fd380Sjfb8856606 static int
ionic_configure_intr(struct ionic_adapter * adapter)1075*2d9fd380Sjfb8856606 ionic_configure_intr(struct ionic_adapter *adapter)
1076*2d9fd380Sjfb8856606 {
1077*2d9fd380Sjfb8856606 struct rte_pci_device *pci_dev = adapter->pci_dev;
1078*2d9fd380Sjfb8856606 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1079*2d9fd380Sjfb8856606 int err;
1080*2d9fd380Sjfb8856606
1081*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG, "Configuring %u intrs", adapter->nintrs);
1082*2d9fd380Sjfb8856606
1083*2d9fd380Sjfb8856606 if (rte_intr_efd_enable(intr_handle, adapter->nintrs)) {
1084*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Fail to create eventfd");
1085*2d9fd380Sjfb8856606 return -1;
1086*2d9fd380Sjfb8856606 }
1087*2d9fd380Sjfb8856606
1088*2d9fd380Sjfb8856606 if (rte_intr_dp_is_en(intr_handle))
1089*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG,
1090*2d9fd380Sjfb8856606 "Packet I/O interrupt on datapath is enabled");
1091*2d9fd380Sjfb8856606
1092*2d9fd380Sjfb8856606 if (!intr_handle->intr_vec) {
1093*2d9fd380Sjfb8856606 intr_handle->intr_vec = rte_zmalloc("intr_vec",
1094*2d9fd380Sjfb8856606 adapter->nintrs * sizeof(int), 0);
1095*2d9fd380Sjfb8856606
1096*2d9fd380Sjfb8856606 if (!intr_handle->intr_vec) {
1097*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Failed to allocate %u vectors",
1098*2d9fd380Sjfb8856606 adapter->nintrs);
1099*2d9fd380Sjfb8856606 return -ENOMEM;
1100*2d9fd380Sjfb8856606 }
1101*2d9fd380Sjfb8856606 }
1102*2d9fd380Sjfb8856606
1103*2d9fd380Sjfb8856606 err = rte_intr_callback_register(intr_handle,
1104*2d9fd380Sjfb8856606 ionic_dev_interrupt_handler,
1105*2d9fd380Sjfb8856606 adapter);
1106*2d9fd380Sjfb8856606
1107*2d9fd380Sjfb8856606 if (err) {
1108*2d9fd380Sjfb8856606 IONIC_PRINT(ERR,
1109*2d9fd380Sjfb8856606 "Failure registering interrupts handler (%d)",
1110*2d9fd380Sjfb8856606 err);
1111*2d9fd380Sjfb8856606 return err;
1112*2d9fd380Sjfb8856606 }
1113*2d9fd380Sjfb8856606
1114*2d9fd380Sjfb8856606 /* enable intr mapping */
1115*2d9fd380Sjfb8856606 err = rte_intr_enable(intr_handle);
1116*2d9fd380Sjfb8856606
1117*2d9fd380Sjfb8856606 if (err) {
1118*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Failure enabling interrupts (%d)", err);
1119*2d9fd380Sjfb8856606 return err;
1120*2d9fd380Sjfb8856606 }
1121*2d9fd380Sjfb8856606
1122*2d9fd380Sjfb8856606 return 0;
1123*2d9fd380Sjfb8856606 }
1124*2d9fd380Sjfb8856606
1125*2d9fd380Sjfb8856606 static void
ionic_unconfigure_intr(struct ionic_adapter * adapter)1126*2d9fd380Sjfb8856606 ionic_unconfigure_intr(struct ionic_adapter *adapter)
1127*2d9fd380Sjfb8856606 {
1128*2d9fd380Sjfb8856606 struct rte_pci_device *pci_dev = adapter->pci_dev;
1129*2d9fd380Sjfb8856606 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1130*2d9fd380Sjfb8856606
1131*2d9fd380Sjfb8856606 rte_intr_disable(intr_handle);
1132*2d9fd380Sjfb8856606
1133*2d9fd380Sjfb8856606 rte_intr_callback_unregister(intr_handle,
1134*2d9fd380Sjfb8856606 ionic_dev_interrupt_handler,
1135*2d9fd380Sjfb8856606 adapter);
1136*2d9fd380Sjfb8856606 }
1137*2d9fd380Sjfb8856606
1138*2d9fd380Sjfb8856606 static int
eth_ionic_pci_probe(struct rte_pci_driver * pci_drv __rte_unused,struct rte_pci_device * pci_dev)1139*2d9fd380Sjfb8856606 eth_ionic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1140*2d9fd380Sjfb8856606 struct rte_pci_device *pci_dev)
1141*2d9fd380Sjfb8856606 {
1142*2d9fd380Sjfb8856606 char name[RTE_ETH_NAME_MAX_LEN];
1143*2d9fd380Sjfb8856606 struct rte_mem_resource *resource;
1144*2d9fd380Sjfb8856606 struct ionic_adapter *adapter;
1145*2d9fd380Sjfb8856606 struct ionic_hw *hw;
1146*2d9fd380Sjfb8856606 unsigned long i;
1147*2d9fd380Sjfb8856606 int err;
1148*2d9fd380Sjfb8856606
1149*2d9fd380Sjfb8856606 /* Check structs (trigger error at compilation time) */
1150*2d9fd380Sjfb8856606 ionic_struct_size_checks();
1151*2d9fd380Sjfb8856606
1152*2d9fd380Sjfb8856606 /* Multi-process not supported */
1153*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1154*2d9fd380Sjfb8856606 err = -EPERM;
1155*2d9fd380Sjfb8856606 goto err;
1156*2d9fd380Sjfb8856606 }
1157*2d9fd380Sjfb8856606
1158*2d9fd380Sjfb8856606 IONIC_PRINT(DEBUG, "Initializing device %s",
1159*2d9fd380Sjfb8856606 pci_dev->device.name);
1160*2d9fd380Sjfb8856606
1161*2d9fd380Sjfb8856606 adapter = rte_zmalloc("ionic", sizeof(*adapter), 0);
1162*2d9fd380Sjfb8856606 if (!adapter) {
1163*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "OOM");
1164*2d9fd380Sjfb8856606 err = -ENOMEM;
1165*2d9fd380Sjfb8856606 goto err;
1166*2d9fd380Sjfb8856606 }
1167*2d9fd380Sjfb8856606
1168*2d9fd380Sjfb8856606 adapter->pci_dev = pci_dev;
1169*2d9fd380Sjfb8856606 hw = &adapter->hw;
1170*2d9fd380Sjfb8856606
1171*2d9fd380Sjfb8856606 hw->device_id = pci_dev->id.device_id;
1172*2d9fd380Sjfb8856606 hw->vendor_id = pci_dev->id.vendor_id;
1173*2d9fd380Sjfb8856606
1174*2d9fd380Sjfb8856606 err = ionic_init_mac(hw);
1175*2d9fd380Sjfb8856606 if (err != 0) {
1176*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Mac init failed: %d", err);
1177*2d9fd380Sjfb8856606 err = -EIO;
1178*2d9fd380Sjfb8856606 goto err_free_adapter;
1179*2d9fd380Sjfb8856606 }
1180*2d9fd380Sjfb8856606
1181*2d9fd380Sjfb8856606 adapter->is_mgmt_nic = (pci_dev->id.device_id == IONIC_DEV_ID_ETH_MGMT);
1182*2d9fd380Sjfb8856606
1183*2d9fd380Sjfb8856606 adapter->num_bars = 0;
1184*2d9fd380Sjfb8856606 for (i = 0; i < PCI_MAX_RESOURCE && i < IONIC_BARS_MAX; i++) {
1185*2d9fd380Sjfb8856606 resource = &pci_dev->mem_resource[i];
1186*2d9fd380Sjfb8856606 if (resource->phys_addr == 0 || resource->len == 0)
1187*2d9fd380Sjfb8856606 continue;
1188*2d9fd380Sjfb8856606 adapter->bars[adapter->num_bars].vaddr = resource->addr;
1189*2d9fd380Sjfb8856606 adapter->bars[adapter->num_bars].bus_addr = resource->phys_addr;
1190*2d9fd380Sjfb8856606 adapter->bars[adapter->num_bars].len = resource->len;
1191*2d9fd380Sjfb8856606 adapter->num_bars++;
1192*2d9fd380Sjfb8856606 }
1193*2d9fd380Sjfb8856606
1194*2d9fd380Sjfb8856606 /* Discover ionic dev resources */
1195*2d9fd380Sjfb8856606
1196*2d9fd380Sjfb8856606 err = ionic_setup(adapter);
1197*2d9fd380Sjfb8856606 if (err) {
1198*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot setup device: %d, aborting", err);
1199*2d9fd380Sjfb8856606 goto err_free_adapter;
1200*2d9fd380Sjfb8856606 }
1201*2d9fd380Sjfb8856606
1202*2d9fd380Sjfb8856606 err = ionic_identify(adapter);
1203*2d9fd380Sjfb8856606 if (err) {
1204*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot identify device: %d, aborting",
1205*2d9fd380Sjfb8856606 err);
1206*2d9fd380Sjfb8856606 goto err_free_adapter;
1207*2d9fd380Sjfb8856606 }
1208*2d9fd380Sjfb8856606
1209*2d9fd380Sjfb8856606 err = ionic_init(adapter);
1210*2d9fd380Sjfb8856606 if (err) {
1211*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot init device: %d, aborting", err);
1212*2d9fd380Sjfb8856606 goto err_free_adapter;
1213*2d9fd380Sjfb8856606 }
1214*2d9fd380Sjfb8856606
1215*2d9fd380Sjfb8856606 /* Configure the ports */
1216*2d9fd380Sjfb8856606 err = ionic_port_identify(adapter);
1217*2d9fd380Sjfb8856606 if (err) {
1218*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot identify port: %d, aborting",
1219*2d9fd380Sjfb8856606 err);
1220*2d9fd380Sjfb8856606 goto err_free_adapter;
1221*2d9fd380Sjfb8856606 }
1222*2d9fd380Sjfb8856606
1223*2d9fd380Sjfb8856606 err = ionic_port_init(adapter);
1224*2d9fd380Sjfb8856606 if (err) {
1225*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot init port: %d, aborting", err);
1226*2d9fd380Sjfb8856606 goto err_free_adapter;
1227*2d9fd380Sjfb8856606 }
1228*2d9fd380Sjfb8856606
1229*2d9fd380Sjfb8856606 /* Configure LIFs */
1230*2d9fd380Sjfb8856606 err = ionic_lif_identify(adapter);
1231*2d9fd380Sjfb8856606 if (err) {
1232*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot identify lif: %d, aborting", err);
1233*2d9fd380Sjfb8856606 goto err_free_adapter;
1234*2d9fd380Sjfb8856606 }
1235*2d9fd380Sjfb8856606
1236*2d9fd380Sjfb8856606 /* Allocate and init LIFs */
1237*2d9fd380Sjfb8856606 err = ionic_lifs_size(adapter);
1238*2d9fd380Sjfb8856606 if (err) {
1239*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot size LIFs: %d, aborting", err);
1240*2d9fd380Sjfb8856606 goto err_free_adapter;
1241*2d9fd380Sjfb8856606 }
1242*2d9fd380Sjfb8856606
1243*2d9fd380Sjfb8856606 adapter->max_mac_addrs = adapter->ident.lif.eth.max_ucast_filters;
1244*2d9fd380Sjfb8856606
1245*2d9fd380Sjfb8856606 adapter->nlifs = 0;
1246*2d9fd380Sjfb8856606 for (i = 0; i < adapter->ident.dev.nlifs; i++) {
1247*2d9fd380Sjfb8856606 snprintf(name, sizeof(name), "net_%s_lif_%lu",
1248*2d9fd380Sjfb8856606 pci_dev->device.name, i);
1249*2d9fd380Sjfb8856606
1250*2d9fd380Sjfb8856606 err = rte_eth_dev_create(&pci_dev->device, name,
1251*2d9fd380Sjfb8856606 sizeof(struct ionic_lif),
1252*2d9fd380Sjfb8856606 NULL, NULL,
1253*2d9fd380Sjfb8856606 eth_ionic_dev_init, adapter);
1254*2d9fd380Sjfb8856606 if (err) {
1255*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Cannot create eth device for "
1256*2d9fd380Sjfb8856606 "ionic lif %s", name);
1257*2d9fd380Sjfb8856606 break;
1258*2d9fd380Sjfb8856606 }
1259*2d9fd380Sjfb8856606
1260*2d9fd380Sjfb8856606 adapter->nlifs++;
1261*2d9fd380Sjfb8856606 }
1262*2d9fd380Sjfb8856606
1263*2d9fd380Sjfb8856606 err = ionic_configure_intr(adapter);
1264*2d9fd380Sjfb8856606
1265*2d9fd380Sjfb8856606 if (err) {
1266*2d9fd380Sjfb8856606 IONIC_PRINT(ERR, "Failed to configure interrupts");
1267*2d9fd380Sjfb8856606 goto err_free_adapter;
1268*2d9fd380Sjfb8856606 }
1269*2d9fd380Sjfb8856606
1270*2d9fd380Sjfb8856606 return 0;
1271*2d9fd380Sjfb8856606
1272*2d9fd380Sjfb8856606 err_free_adapter:
1273*2d9fd380Sjfb8856606 rte_free(adapter);
1274*2d9fd380Sjfb8856606 err:
1275*2d9fd380Sjfb8856606 return err;
1276*2d9fd380Sjfb8856606 }
1277*2d9fd380Sjfb8856606
1278*2d9fd380Sjfb8856606 static int
eth_ionic_pci_remove(struct rte_pci_device * pci_dev __rte_unused)1279*2d9fd380Sjfb8856606 eth_ionic_pci_remove(struct rte_pci_device *pci_dev __rte_unused)
1280*2d9fd380Sjfb8856606 {
1281*2d9fd380Sjfb8856606 char name[RTE_ETH_NAME_MAX_LEN];
1282*2d9fd380Sjfb8856606 struct ionic_adapter *adapter = NULL;
1283*2d9fd380Sjfb8856606 struct rte_eth_dev *eth_dev;
1284*2d9fd380Sjfb8856606 struct ionic_lif *lif;
1285*2d9fd380Sjfb8856606 uint32_t i;
1286*2d9fd380Sjfb8856606
1287*2d9fd380Sjfb8856606 /* Adapter lookup is using (the first) eth_dev name */
1288*2d9fd380Sjfb8856606 snprintf(name, sizeof(name), "net_%s_lif_0",
1289*2d9fd380Sjfb8856606 pci_dev->device.name);
1290*2d9fd380Sjfb8856606
1291*2d9fd380Sjfb8856606 eth_dev = rte_eth_dev_allocated(name);
1292*2d9fd380Sjfb8856606 if (eth_dev) {
1293*2d9fd380Sjfb8856606 lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
1294*2d9fd380Sjfb8856606 adapter = lif->adapter;
1295*2d9fd380Sjfb8856606 }
1296*2d9fd380Sjfb8856606
1297*2d9fd380Sjfb8856606 if (adapter) {
1298*2d9fd380Sjfb8856606 ionic_unconfigure_intr(adapter);
1299*2d9fd380Sjfb8856606
1300*2d9fd380Sjfb8856606 for (i = 0; i < adapter->nlifs; i++) {
1301*2d9fd380Sjfb8856606 lif = adapter->lifs[i];
1302*2d9fd380Sjfb8856606 rte_eth_dev_destroy(lif->eth_dev, eth_ionic_dev_uninit);
1303*2d9fd380Sjfb8856606 }
1304*2d9fd380Sjfb8856606
1305*2d9fd380Sjfb8856606 rte_free(adapter);
1306*2d9fd380Sjfb8856606 }
1307*2d9fd380Sjfb8856606
1308*2d9fd380Sjfb8856606 return 0;
1309*2d9fd380Sjfb8856606 }
1310*2d9fd380Sjfb8856606
1311*2d9fd380Sjfb8856606 static struct rte_pci_driver rte_ionic_pmd = {
1312*2d9fd380Sjfb8856606 .id_table = pci_id_ionic_map,
1313*2d9fd380Sjfb8856606 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
1314*2d9fd380Sjfb8856606 .probe = eth_ionic_pci_probe,
1315*2d9fd380Sjfb8856606 .remove = eth_ionic_pci_remove,
1316*2d9fd380Sjfb8856606 };
1317*2d9fd380Sjfb8856606
1318*2d9fd380Sjfb8856606 RTE_PMD_REGISTER_PCI(net_ionic, rte_ionic_pmd);
1319*2d9fd380Sjfb8856606 RTE_PMD_REGISTER_PCI_TABLE(net_ionic, pci_id_ionic_map);
1320*2d9fd380Sjfb8856606 RTE_PMD_REGISTER_KMOD_DEP(net_ionic, "* igb_uio | uio_pci_generic | vfio-pci");
1321*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ionic_logtype, pmd.net.ionic, NOTICE);
1322