xref: /f-stack/dpdk/drivers/net/ice/ice_ethdev.c (revision 2d9fd380)
14418919fSjohnjiang /* SPDX-License-Identifier: BSD-3-Clause
24418919fSjohnjiang  * Copyright(c) 2018 Intel Corporation
34418919fSjohnjiang  */
44418919fSjohnjiang 
54418919fSjohnjiang #include <rte_string_fns.h>
64418919fSjohnjiang #include <rte_ethdev_pci.h>
74418919fSjohnjiang 
84418919fSjohnjiang #include <stdio.h>
94418919fSjohnjiang #include <sys/types.h>
104418919fSjohnjiang #include <sys/stat.h>
114418919fSjohnjiang #include <unistd.h>
124418919fSjohnjiang 
134418919fSjohnjiang #include "base/ice_sched.h"
144418919fSjohnjiang #include "base/ice_flow.h"
154418919fSjohnjiang #include "base/ice_dcb.h"
164418919fSjohnjiang #include "base/ice_common.h"
174418919fSjohnjiang 
184418919fSjohnjiang #include "rte_pmd_ice.h"
194418919fSjohnjiang #include "ice_ethdev.h"
204418919fSjohnjiang #include "ice_rxtx.h"
214418919fSjohnjiang #include "ice_generic_flow.h"
224418919fSjohnjiang 
234418919fSjohnjiang /* devargs */
244418919fSjohnjiang #define ICE_SAFE_MODE_SUPPORT_ARG "safe-mode-support"
254418919fSjohnjiang #define ICE_PIPELINE_MODE_SUPPORT_ARG  "pipeline-mode-support"
264418919fSjohnjiang #define ICE_PROTO_XTR_ARG         "proto_xtr"
274418919fSjohnjiang 
284418919fSjohnjiang static const char * const ice_valid_args[] = {
294418919fSjohnjiang 	ICE_SAFE_MODE_SUPPORT_ARG,
304418919fSjohnjiang 	ICE_PIPELINE_MODE_SUPPORT_ARG,
314418919fSjohnjiang 	ICE_PROTO_XTR_ARG,
324418919fSjohnjiang 	NULL
334418919fSjohnjiang };
344418919fSjohnjiang 
354418919fSjohnjiang static const struct rte_mbuf_dynfield ice_proto_xtr_metadata_param = {
36*2d9fd380Sjfb8856606 	.name = "intel_pmd_dynfield_proto_xtr_metadata",
374418919fSjohnjiang 	.size = sizeof(uint32_t),
384418919fSjohnjiang 	.align = __alignof__(uint32_t),
394418919fSjohnjiang 	.flags = 0,
404418919fSjohnjiang };
414418919fSjohnjiang 
424418919fSjohnjiang struct proto_xtr_ol_flag {
434418919fSjohnjiang 	const struct rte_mbuf_dynflag param;
444418919fSjohnjiang 	uint64_t *ol_flag;
454418919fSjohnjiang 	bool required;
464418919fSjohnjiang };
474418919fSjohnjiang 
48*2d9fd380Sjfb8856606 static bool ice_proto_xtr_hw_support[PROTO_XTR_MAX];
49*2d9fd380Sjfb8856606 
504418919fSjohnjiang static struct proto_xtr_ol_flag ice_proto_xtr_ol_flag_params[] = {
514418919fSjohnjiang 	[PROTO_XTR_VLAN] = {
52*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_vlan" },
534418919fSjohnjiang 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_vlan_mask },
544418919fSjohnjiang 	[PROTO_XTR_IPV4] = {
55*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_ipv4" },
564418919fSjohnjiang 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_ipv4_mask },
574418919fSjohnjiang 	[PROTO_XTR_IPV6] = {
58*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_ipv6" },
594418919fSjohnjiang 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_ipv6_mask },
604418919fSjohnjiang 	[PROTO_XTR_IPV6_FLOW] = {
61*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_ipv6_flow" },
624418919fSjohnjiang 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_ipv6_flow_mask },
634418919fSjohnjiang 	[PROTO_XTR_TCP] = {
64*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_tcp" },
654418919fSjohnjiang 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_tcp_mask },
66*2d9fd380Sjfb8856606 	[PROTO_XTR_IP_OFFSET] = {
67*2d9fd380Sjfb8856606 		.param = { .name = "intel_pmd_dynflag_proto_xtr_ip_offset" },
68*2d9fd380Sjfb8856606 		.ol_flag = &rte_net_ice_dynflag_proto_xtr_ip_offset_mask },
694418919fSjohnjiang };
704418919fSjohnjiang 
714418919fSjohnjiang #define ICE_DFLT_OUTER_TAG_TYPE ICE_AQ_VSI_OUTER_TAG_VLAN_9100
724418919fSjohnjiang 
734418919fSjohnjiang #define ICE_OS_DEFAULT_PKG_NAME		"ICE OS Default Package"
744418919fSjohnjiang #define ICE_COMMS_PKG_NAME			"ICE COMMS Package"
754418919fSjohnjiang #define ICE_MAX_RES_DESC_NUM        1024
764418919fSjohnjiang 
774418919fSjohnjiang static int ice_dev_configure(struct rte_eth_dev *dev);
784418919fSjohnjiang static int ice_dev_start(struct rte_eth_dev *dev);
79*2d9fd380Sjfb8856606 static int ice_dev_stop(struct rte_eth_dev *dev);
80*2d9fd380Sjfb8856606 static int ice_dev_close(struct rte_eth_dev *dev);
814418919fSjohnjiang static int ice_dev_reset(struct rte_eth_dev *dev);
824418919fSjohnjiang static int ice_dev_info_get(struct rte_eth_dev *dev,
834418919fSjohnjiang 			    struct rte_eth_dev_info *dev_info);
844418919fSjohnjiang static int ice_link_update(struct rte_eth_dev *dev,
854418919fSjohnjiang 			   int wait_to_complete);
864418919fSjohnjiang static int ice_dev_set_link_up(struct rte_eth_dev *dev);
874418919fSjohnjiang static int ice_dev_set_link_down(struct rte_eth_dev *dev);
884418919fSjohnjiang 
894418919fSjohnjiang static int ice_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
904418919fSjohnjiang static int ice_vlan_offload_set(struct rte_eth_dev *dev, int mask);
914418919fSjohnjiang static int ice_rss_reta_update(struct rte_eth_dev *dev,
924418919fSjohnjiang 			       struct rte_eth_rss_reta_entry64 *reta_conf,
934418919fSjohnjiang 			       uint16_t reta_size);
944418919fSjohnjiang static int ice_rss_reta_query(struct rte_eth_dev *dev,
954418919fSjohnjiang 			      struct rte_eth_rss_reta_entry64 *reta_conf,
964418919fSjohnjiang 			      uint16_t reta_size);
974418919fSjohnjiang static int ice_rss_hash_update(struct rte_eth_dev *dev,
984418919fSjohnjiang 			       struct rte_eth_rss_conf *rss_conf);
994418919fSjohnjiang static int ice_rss_hash_conf_get(struct rte_eth_dev *dev,
1004418919fSjohnjiang 				 struct rte_eth_rss_conf *rss_conf);
1014418919fSjohnjiang static int ice_promisc_enable(struct rte_eth_dev *dev);
1024418919fSjohnjiang static int ice_promisc_disable(struct rte_eth_dev *dev);
1034418919fSjohnjiang static int ice_allmulti_enable(struct rte_eth_dev *dev);
1044418919fSjohnjiang static int ice_allmulti_disable(struct rte_eth_dev *dev);
1054418919fSjohnjiang static int ice_vlan_filter_set(struct rte_eth_dev *dev,
1064418919fSjohnjiang 			       uint16_t vlan_id,
1074418919fSjohnjiang 			       int on);
1084418919fSjohnjiang static int ice_macaddr_set(struct rte_eth_dev *dev,
1094418919fSjohnjiang 			   struct rte_ether_addr *mac_addr);
1104418919fSjohnjiang static int ice_macaddr_add(struct rte_eth_dev *dev,
1114418919fSjohnjiang 			   struct rte_ether_addr *mac_addr,
1124418919fSjohnjiang 			   __rte_unused uint32_t index,
1134418919fSjohnjiang 			   uint32_t pool);
1144418919fSjohnjiang static void ice_macaddr_remove(struct rte_eth_dev *dev, uint32_t index);
1154418919fSjohnjiang static int ice_rx_queue_intr_enable(struct rte_eth_dev *dev,
1164418919fSjohnjiang 				    uint16_t queue_id);
1174418919fSjohnjiang static int ice_rx_queue_intr_disable(struct rte_eth_dev *dev,
1184418919fSjohnjiang 				     uint16_t queue_id);
1194418919fSjohnjiang static int ice_fw_version_get(struct rte_eth_dev *dev, char *fw_version,
1204418919fSjohnjiang 			      size_t fw_size);
1214418919fSjohnjiang static int ice_vlan_pvid_set(struct rte_eth_dev *dev,
1224418919fSjohnjiang 			     uint16_t pvid, int on);
1234418919fSjohnjiang static int ice_get_eeprom_length(struct rte_eth_dev *dev);
1244418919fSjohnjiang static int ice_get_eeprom(struct rte_eth_dev *dev,
1254418919fSjohnjiang 			  struct rte_dev_eeprom_info *eeprom);
1264418919fSjohnjiang static int ice_stats_get(struct rte_eth_dev *dev,
1274418919fSjohnjiang 			 struct rte_eth_stats *stats);
1284418919fSjohnjiang static int ice_stats_reset(struct rte_eth_dev *dev);
1294418919fSjohnjiang static int ice_xstats_get(struct rte_eth_dev *dev,
1304418919fSjohnjiang 			  struct rte_eth_xstat *xstats, unsigned int n);
1314418919fSjohnjiang static int ice_xstats_get_names(struct rte_eth_dev *dev,
1324418919fSjohnjiang 				struct rte_eth_xstat_name *xstats_names,
1334418919fSjohnjiang 				unsigned int limit);
1344418919fSjohnjiang static int ice_dev_filter_ctrl(struct rte_eth_dev *dev,
1354418919fSjohnjiang 			enum rte_filter_type filter_type,
1364418919fSjohnjiang 			enum rte_filter_op filter_op,
1374418919fSjohnjiang 			void *arg);
1384418919fSjohnjiang static int ice_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
1394418919fSjohnjiang 			struct rte_eth_udp_tunnel *udp_tunnel);
1404418919fSjohnjiang static int ice_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
1414418919fSjohnjiang 			struct rte_eth_udp_tunnel *udp_tunnel);
1424418919fSjohnjiang 
1434418919fSjohnjiang static const struct rte_pci_id pci_id_ice_map[] = {
144*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E823L_BACKPLANE) },
145*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E823L_SFP) },
146*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E823L_10G_BASE_T) },
147*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E823L_1GBE) },
148*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E823L_QSFP) },
1494418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810C_BACKPLANE) },
1504418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810C_QSFP) },
1514418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810C_SFP) },
1524418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810_XXV_BACKPLANE) },
1534418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810_XXV_QSFP) },
1544418919fSjohnjiang 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E810_XXV_SFP) },
155*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822C_BACKPLANE) },
156*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822C_QSFP) },
157*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822C_SFP) },
158*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822C_10G_BASE_T) },
159*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822C_SGMII) },
160*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822L_BACKPLANE) },
161*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822L_SFP) },
162*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822L_10G_BASE_T) },
163*2d9fd380Sjfb8856606 	{ RTE_PCI_DEVICE(ICE_INTEL_VENDOR_ID, ICE_DEV_ID_E822L_SGMII) },
1644418919fSjohnjiang 	{ .vendor_id = 0, /* sentinel */ },
1654418919fSjohnjiang };
1664418919fSjohnjiang 
1674418919fSjohnjiang static const struct eth_dev_ops ice_eth_dev_ops = {
1684418919fSjohnjiang 	.dev_configure                = ice_dev_configure,
1694418919fSjohnjiang 	.dev_start                    = ice_dev_start,
1704418919fSjohnjiang 	.dev_stop                     = ice_dev_stop,
1714418919fSjohnjiang 	.dev_close                    = ice_dev_close,
1724418919fSjohnjiang 	.dev_reset                    = ice_dev_reset,
1734418919fSjohnjiang 	.dev_set_link_up              = ice_dev_set_link_up,
1744418919fSjohnjiang 	.dev_set_link_down            = ice_dev_set_link_down,
1754418919fSjohnjiang 	.rx_queue_start               = ice_rx_queue_start,
1764418919fSjohnjiang 	.rx_queue_stop                = ice_rx_queue_stop,
1774418919fSjohnjiang 	.tx_queue_start               = ice_tx_queue_start,
1784418919fSjohnjiang 	.tx_queue_stop                = ice_tx_queue_stop,
1794418919fSjohnjiang 	.rx_queue_setup               = ice_rx_queue_setup,
1804418919fSjohnjiang 	.rx_queue_release             = ice_rx_queue_release,
1814418919fSjohnjiang 	.tx_queue_setup               = ice_tx_queue_setup,
1824418919fSjohnjiang 	.tx_queue_release             = ice_tx_queue_release,
1834418919fSjohnjiang 	.dev_infos_get                = ice_dev_info_get,
1844418919fSjohnjiang 	.dev_supported_ptypes_get     = ice_dev_supported_ptypes_get,
1854418919fSjohnjiang 	.link_update                  = ice_link_update,
1864418919fSjohnjiang 	.mtu_set                      = ice_mtu_set,
1874418919fSjohnjiang 	.mac_addr_set                 = ice_macaddr_set,
1884418919fSjohnjiang 	.mac_addr_add                 = ice_macaddr_add,
1894418919fSjohnjiang 	.mac_addr_remove              = ice_macaddr_remove,
1904418919fSjohnjiang 	.vlan_filter_set              = ice_vlan_filter_set,
1914418919fSjohnjiang 	.vlan_offload_set             = ice_vlan_offload_set,
1924418919fSjohnjiang 	.reta_update                  = ice_rss_reta_update,
1934418919fSjohnjiang 	.reta_query                   = ice_rss_reta_query,
1944418919fSjohnjiang 	.rss_hash_update              = ice_rss_hash_update,
1954418919fSjohnjiang 	.rss_hash_conf_get            = ice_rss_hash_conf_get,
1964418919fSjohnjiang 	.promiscuous_enable           = ice_promisc_enable,
1974418919fSjohnjiang 	.promiscuous_disable          = ice_promisc_disable,
1984418919fSjohnjiang 	.allmulticast_enable          = ice_allmulti_enable,
1994418919fSjohnjiang 	.allmulticast_disable         = ice_allmulti_disable,
2004418919fSjohnjiang 	.rx_queue_intr_enable         = ice_rx_queue_intr_enable,
2014418919fSjohnjiang 	.rx_queue_intr_disable        = ice_rx_queue_intr_disable,
2024418919fSjohnjiang 	.fw_version_get               = ice_fw_version_get,
2034418919fSjohnjiang 	.vlan_pvid_set                = ice_vlan_pvid_set,
2044418919fSjohnjiang 	.rxq_info_get                 = ice_rxq_info_get,
2054418919fSjohnjiang 	.txq_info_get                 = ice_txq_info_get,
2064418919fSjohnjiang 	.rx_burst_mode_get            = ice_rx_burst_mode_get,
2074418919fSjohnjiang 	.tx_burst_mode_get            = ice_tx_burst_mode_get,
2084418919fSjohnjiang 	.get_eeprom_length            = ice_get_eeprom_length,
2094418919fSjohnjiang 	.get_eeprom                   = ice_get_eeprom,
2104418919fSjohnjiang 	.stats_get                    = ice_stats_get,
2114418919fSjohnjiang 	.stats_reset                  = ice_stats_reset,
2124418919fSjohnjiang 	.xstats_get                   = ice_xstats_get,
2134418919fSjohnjiang 	.xstats_get_names             = ice_xstats_get_names,
2144418919fSjohnjiang 	.xstats_reset                 = ice_stats_reset,
2154418919fSjohnjiang 	.filter_ctrl                  = ice_dev_filter_ctrl,
2164418919fSjohnjiang 	.udp_tunnel_port_add          = ice_dev_udp_tunnel_port_add,
2174418919fSjohnjiang 	.udp_tunnel_port_del          = ice_dev_udp_tunnel_port_del,
218*2d9fd380Sjfb8856606 	.tx_done_cleanup              = ice_tx_done_cleanup,
2194418919fSjohnjiang };
2204418919fSjohnjiang 
2214418919fSjohnjiang /* store statistics names and its offset in stats structure */
2224418919fSjohnjiang struct ice_xstats_name_off {
2234418919fSjohnjiang 	char name[RTE_ETH_XSTATS_NAME_SIZE];
2244418919fSjohnjiang 	unsigned int offset;
2254418919fSjohnjiang };
2264418919fSjohnjiang 
2274418919fSjohnjiang static const struct ice_xstats_name_off ice_stats_strings[] = {
2284418919fSjohnjiang 	{"rx_unicast_packets", offsetof(struct ice_eth_stats, rx_unicast)},
2294418919fSjohnjiang 	{"rx_multicast_packets", offsetof(struct ice_eth_stats, rx_multicast)},
2304418919fSjohnjiang 	{"rx_broadcast_packets", offsetof(struct ice_eth_stats, rx_broadcast)},
2314418919fSjohnjiang 	{"rx_dropped_packets", offsetof(struct ice_eth_stats, rx_discards)},
2324418919fSjohnjiang 	{"rx_unknown_protocol_packets", offsetof(struct ice_eth_stats,
2334418919fSjohnjiang 		rx_unknown_protocol)},
2344418919fSjohnjiang 	{"tx_unicast_packets", offsetof(struct ice_eth_stats, tx_unicast)},
2354418919fSjohnjiang 	{"tx_multicast_packets", offsetof(struct ice_eth_stats, tx_multicast)},
2364418919fSjohnjiang 	{"tx_broadcast_packets", offsetof(struct ice_eth_stats, tx_broadcast)},
2374418919fSjohnjiang 	{"tx_dropped_packets", offsetof(struct ice_eth_stats, tx_discards)},
2384418919fSjohnjiang };
2394418919fSjohnjiang 
2404418919fSjohnjiang #define ICE_NB_ETH_XSTATS (sizeof(ice_stats_strings) / \
2414418919fSjohnjiang 		sizeof(ice_stats_strings[0]))
2424418919fSjohnjiang 
2434418919fSjohnjiang static const struct ice_xstats_name_off ice_hw_port_strings[] = {
2444418919fSjohnjiang 	{"tx_link_down_dropped", offsetof(struct ice_hw_port_stats,
2454418919fSjohnjiang 		tx_dropped_link_down)},
2464418919fSjohnjiang 	{"rx_crc_errors", offsetof(struct ice_hw_port_stats, crc_errors)},
2474418919fSjohnjiang 	{"rx_illegal_byte_errors", offsetof(struct ice_hw_port_stats,
2484418919fSjohnjiang 		illegal_bytes)},
2494418919fSjohnjiang 	{"rx_error_bytes", offsetof(struct ice_hw_port_stats, error_bytes)},
2504418919fSjohnjiang 	{"mac_local_errors", offsetof(struct ice_hw_port_stats,
2514418919fSjohnjiang 		mac_local_faults)},
2524418919fSjohnjiang 	{"mac_remote_errors", offsetof(struct ice_hw_port_stats,
2534418919fSjohnjiang 		mac_remote_faults)},
2544418919fSjohnjiang 	{"rx_len_errors", offsetof(struct ice_hw_port_stats,
2554418919fSjohnjiang 		rx_len_errors)},
2564418919fSjohnjiang 	{"tx_xon_packets", offsetof(struct ice_hw_port_stats, link_xon_tx)},
2574418919fSjohnjiang 	{"rx_xon_packets", offsetof(struct ice_hw_port_stats, link_xon_rx)},
2584418919fSjohnjiang 	{"tx_xoff_packets", offsetof(struct ice_hw_port_stats, link_xoff_tx)},
2594418919fSjohnjiang 	{"rx_xoff_packets", offsetof(struct ice_hw_port_stats, link_xoff_rx)},
2604418919fSjohnjiang 	{"rx_size_64_packets", offsetof(struct ice_hw_port_stats, rx_size_64)},
2614418919fSjohnjiang 	{"rx_size_65_to_127_packets", offsetof(struct ice_hw_port_stats,
2624418919fSjohnjiang 		rx_size_127)},
2634418919fSjohnjiang 	{"rx_size_128_to_255_packets", offsetof(struct ice_hw_port_stats,
2644418919fSjohnjiang 		rx_size_255)},
2654418919fSjohnjiang 	{"rx_size_256_to_511_packets", offsetof(struct ice_hw_port_stats,
2664418919fSjohnjiang 		rx_size_511)},
2674418919fSjohnjiang 	{"rx_size_512_to_1023_packets", offsetof(struct ice_hw_port_stats,
2684418919fSjohnjiang 		rx_size_1023)},
2694418919fSjohnjiang 	{"rx_size_1024_to_1522_packets", offsetof(struct ice_hw_port_stats,
2704418919fSjohnjiang 		rx_size_1522)},
2714418919fSjohnjiang 	{"rx_size_1523_to_max_packets", offsetof(struct ice_hw_port_stats,
2724418919fSjohnjiang 		rx_size_big)},
2734418919fSjohnjiang 	{"rx_undersized_errors", offsetof(struct ice_hw_port_stats,
2744418919fSjohnjiang 		rx_undersize)},
2754418919fSjohnjiang 	{"rx_oversize_errors", offsetof(struct ice_hw_port_stats,
2764418919fSjohnjiang 		rx_oversize)},
2774418919fSjohnjiang 	{"rx_mac_short_pkt_dropped", offsetof(struct ice_hw_port_stats,
2784418919fSjohnjiang 		mac_short_pkt_dropped)},
2794418919fSjohnjiang 	{"rx_fragmented_errors", offsetof(struct ice_hw_port_stats,
2804418919fSjohnjiang 		rx_fragments)},
2814418919fSjohnjiang 	{"rx_jabber_errors", offsetof(struct ice_hw_port_stats, rx_jabber)},
2824418919fSjohnjiang 	{"tx_size_64_packets", offsetof(struct ice_hw_port_stats, tx_size_64)},
2834418919fSjohnjiang 	{"tx_size_65_to_127_packets", offsetof(struct ice_hw_port_stats,
2844418919fSjohnjiang 		tx_size_127)},
2854418919fSjohnjiang 	{"tx_size_128_to_255_packets", offsetof(struct ice_hw_port_stats,
2864418919fSjohnjiang 		tx_size_255)},
2874418919fSjohnjiang 	{"tx_size_256_to_511_packets", offsetof(struct ice_hw_port_stats,
2884418919fSjohnjiang 		tx_size_511)},
2894418919fSjohnjiang 	{"tx_size_512_to_1023_packets", offsetof(struct ice_hw_port_stats,
2904418919fSjohnjiang 		tx_size_1023)},
2914418919fSjohnjiang 	{"tx_size_1024_to_1522_packets", offsetof(struct ice_hw_port_stats,
2924418919fSjohnjiang 		tx_size_1522)},
2934418919fSjohnjiang 	{"tx_size_1523_to_max_packets", offsetof(struct ice_hw_port_stats,
2944418919fSjohnjiang 		tx_size_big)},
2954418919fSjohnjiang };
2964418919fSjohnjiang 
2974418919fSjohnjiang #define ICE_NB_HW_PORT_XSTATS (sizeof(ice_hw_port_strings) / \
2984418919fSjohnjiang 		sizeof(ice_hw_port_strings[0]))
2994418919fSjohnjiang 
3004418919fSjohnjiang static void
ice_init_controlq_parameter(struct ice_hw * hw)3014418919fSjohnjiang ice_init_controlq_parameter(struct ice_hw *hw)
3024418919fSjohnjiang {
3034418919fSjohnjiang 	/* fields for adminq */
3044418919fSjohnjiang 	hw->adminq.num_rq_entries = ICE_ADMINQ_LEN;
3054418919fSjohnjiang 	hw->adminq.num_sq_entries = ICE_ADMINQ_LEN;
3064418919fSjohnjiang 	hw->adminq.rq_buf_size = ICE_ADMINQ_BUF_SZ;
3074418919fSjohnjiang 	hw->adminq.sq_buf_size = ICE_ADMINQ_BUF_SZ;
3084418919fSjohnjiang 
3094418919fSjohnjiang 	/* fields for mailboxq, DPDK used as PF host */
3104418919fSjohnjiang 	hw->mailboxq.num_rq_entries = ICE_MAILBOXQ_LEN;
3114418919fSjohnjiang 	hw->mailboxq.num_sq_entries = ICE_MAILBOXQ_LEN;
3124418919fSjohnjiang 	hw->mailboxq.rq_buf_size = ICE_MAILBOXQ_BUF_SZ;
3134418919fSjohnjiang 	hw->mailboxq.sq_buf_size = ICE_MAILBOXQ_BUF_SZ;
3144418919fSjohnjiang }
3154418919fSjohnjiang 
3164418919fSjohnjiang static int
lookup_proto_xtr_type(const char * xtr_name)3174418919fSjohnjiang lookup_proto_xtr_type(const char *xtr_name)
3184418919fSjohnjiang {
3194418919fSjohnjiang 	static struct {
3204418919fSjohnjiang 		const char *name;
3214418919fSjohnjiang 		enum proto_xtr_type type;
3224418919fSjohnjiang 	} xtr_type_map[] = {
3234418919fSjohnjiang 		{ "vlan",      PROTO_XTR_VLAN      },
3244418919fSjohnjiang 		{ "ipv4",      PROTO_XTR_IPV4      },
3254418919fSjohnjiang 		{ "ipv6",      PROTO_XTR_IPV6      },
3264418919fSjohnjiang 		{ "ipv6_flow", PROTO_XTR_IPV6_FLOW },
3274418919fSjohnjiang 		{ "tcp",       PROTO_XTR_TCP       },
328*2d9fd380Sjfb8856606 		{ "ip_offset", PROTO_XTR_IP_OFFSET },
3294418919fSjohnjiang 	};
3304418919fSjohnjiang 	uint32_t i;
3314418919fSjohnjiang 
3324418919fSjohnjiang 	for (i = 0; i < RTE_DIM(xtr_type_map); i++) {
3334418919fSjohnjiang 		if (strcmp(xtr_name, xtr_type_map[i].name) == 0)
3344418919fSjohnjiang 			return xtr_type_map[i].type;
3354418919fSjohnjiang 	}
3364418919fSjohnjiang 
3374418919fSjohnjiang 	return -1;
3384418919fSjohnjiang }
3394418919fSjohnjiang 
3404418919fSjohnjiang /*
3414418919fSjohnjiang  * Parse elem, the elem could be single number/range or '(' ')' group
3424418919fSjohnjiang  * 1) A single number elem, it's just a simple digit. e.g. 9
3434418919fSjohnjiang  * 2) A single range elem, two digits with a '-' between. e.g. 2-6
3444418919fSjohnjiang  * 3) A group elem, combines multiple 1) or 2) with '( )'. e.g (0,2-4,6)
3454418919fSjohnjiang  *    Within group elem, '-' used for a range separator;
3464418919fSjohnjiang  *                       ',' used for a single number.
3474418919fSjohnjiang  */
3484418919fSjohnjiang static int
parse_queue_set(const char * input,int xtr_type,struct ice_devargs * devargs)3494418919fSjohnjiang parse_queue_set(const char *input, int xtr_type, struct ice_devargs *devargs)
3504418919fSjohnjiang {
3514418919fSjohnjiang 	const char *str = input;
3524418919fSjohnjiang 	char *end = NULL;
3534418919fSjohnjiang 	uint32_t min, max;
3544418919fSjohnjiang 	uint32_t idx;
3554418919fSjohnjiang 
3564418919fSjohnjiang 	while (isblank(*str))
3574418919fSjohnjiang 		str++;
3584418919fSjohnjiang 
3594418919fSjohnjiang 	if (!isdigit(*str) && *str != '(')
3604418919fSjohnjiang 		return -1;
3614418919fSjohnjiang 
3624418919fSjohnjiang 	/* process single number or single range of number */
3634418919fSjohnjiang 	if (*str != '(') {
3644418919fSjohnjiang 		errno = 0;
3654418919fSjohnjiang 		idx = strtoul(str, &end, 10);
3664418919fSjohnjiang 		if (errno || end == NULL || idx >= ICE_MAX_QUEUE_NUM)
3674418919fSjohnjiang 			return -1;
3684418919fSjohnjiang 
3694418919fSjohnjiang 		while (isblank(*end))
3704418919fSjohnjiang 			end++;
3714418919fSjohnjiang 
3724418919fSjohnjiang 		min = idx;
3734418919fSjohnjiang 		max = idx;
3744418919fSjohnjiang 
3754418919fSjohnjiang 		/* process single <number>-<number> */
3764418919fSjohnjiang 		if (*end == '-') {
3774418919fSjohnjiang 			end++;
3784418919fSjohnjiang 			while (isblank(*end))
3794418919fSjohnjiang 				end++;
3804418919fSjohnjiang 			if (!isdigit(*end))
3814418919fSjohnjiang 				return -1;
3824418919fSjohnjiang 
3834418919fSjohnjiang 			errno = 0;
3844418919fSjohnjiang 			idx = strtoul(end, &end, 10);
3854418919fSjohnjiang 			if (errno || end == NULL || idx >= ICE_MAX_QUEUE_NUM)
3864418919fSjohnjiang 				return -1;
3874418919fSjohnjiang 
3884418919fSjohnjiang 			max = idx;
3894418919fSjohnjiang 			while (isblank(*end))
3904418919fSjohnjiang 				end++;
3914418919fSjohnjiang 		}
3924418919fSjohnjiang 
3934418919fSjohnjiang 		if (*end != ':')
3944418919fSjohnjiang 			return -1;
3954418919fSjohnjiang 
3964418919fSjohnjiang 		for (idx = RTE_MIN(min, max);
3974418919fSjohnjiang 		     idx <= RTE_MAX(min, max); idx++)
3984418919fSjohnjiang 			devargs->proto_xtr[idx] = xtr_type;
3994418919fSjohnjiang 
4004418919fSjohnjiang 		return 0;
4014418919fSjohnjiang 	}
4024418919fSjohnjiang 
4034418919fSjohnjiang 	/* process set within bracket */
4044418919fSjohnjiang 	str++;
4054418919fSjohnjiang 	while (isblank(*str))
4064418919fSjohnjiang 		str++;
4074418919fSjohnjiang 	if (*str == '\0')
4084418919fSjohnjiang 		return -1;
4094418919fSjohnjiang 
4104418919fSjohnjiang 	min = ICE_MAX_QUEUE_NUM;
4114418919fSjohnjiang 	do {
4124418919fSjohnjiang 		/* go ahead to the first digit */
4134418919fSjohnjiang 		while (isblank(*str))
4144418919fSjohnjiang 			str++;
4154418919fSjohnjiang 		if (!isdigit(*str))
4164418919fSjohnjiang 			return -1;
4174418919fSjohnjiang 
4184418919fSjohnjiang 		/* get the digit value */
4194418919fSjohnjiang 		errno = 0;
4204418919fSjohnjiang 		idx = strtoul(str, &end, 10);
4214418919fSjohnjiang 		if (errno || end == NULL || idx >= ICE_MAX_QUEUE_NUM)
4224418919fSjohnjiang 			return -1;
4234418919fSjohnjiang 
4244418919fSjohnjiang 		/* go ahead to separator '-',',' and ')' */
4254418919fSjohnjiang 		while (isblank(*end))
4264418919fSjohnjiang 			end++;
4274418919fSjohnjiang 		if (*end == '-') {
4284418919fSjohnjiang 			if (min == ICE_MAX_QUEUE_NUM)
4294418919fSjohnjiang 				min = idx;
4304418919fSjohnjiang 			else /* avoid continuous '-' */
4314418919fSjohnjiang 				return -1;
4324418919fSjohnjiang 		} else if (*end == ',' || *end == ')') {
4334418919fSjohnjiang 			max = idx;
4344418919fSjohnjiang 			if (min == ICE_MAX_QUEUE_NUM)
4354418919fSjohnjiang 				min = idx;
4364418919fSjohnjiang 
4374418919fSjohnjiang 			for (idx = RTE_MIN(min, max);
4384418919fSjohnjiang 			     idx <= RTE_MAX(min, max); idx++)
4394418919fSjohnjiang 				devargs->proto_xtr[idx] = xtr_type;
4404418919fSjohnjiang 
4414418919fSjohnjiang 			min = ICE_MAX_QUEUE_NUM;
4424418919fSjohnjiang 		} else {
4434418919fSjohnjiang 			return -1;
4444418919fSjohnjiang 		}
4454418919fSjohnjiang 
4464418919fSjohnjiang 		str = end + 1;
4474418919fSjohnjiang 	} while (*end != ')' && *end != '\0');
4484418919fSjohnjiang 
4494418919fSjohnjiang 	return 0;
4504418919fSjohnjiang }
4514418919fSjohnjiang 
4524418919fSjohnjiang static int
parse_queue_proto_xtr(const char * queues,struct ice_devargs * devargs)4534418919fSjohnjiang parse_queue_proto_xtr(const char *queues, struct ice_devargs *devargs)
4544418919fSjohnjiang {
4554418919fSjohnjiang 	const char *queue_start;
4564418919fSjohnjiang 	uint32_t idx;
4574418919fSjohnjiang 	int xtr_type;
4584418919fSjohnjiang 	char xtr_name[32];
4594418919fSjohnjiang 
4604418919fSjohnjiang 	while (isblank(*queues))
4614418919fSjohnjiang 		queues++;
4624418919fSjohnjiang 
4634418919fSjohnjiang 	if (*queues != '[') {
4644418919fSjohnjiang 		xtr_type = lookup_proto_xtr_type(queues);
4654418919fSjohnjiang 		if (xtr_type < 0)
4664418919fSjohnjiang 			return -1;
4674418919fSjohnjiang 
4684418919fSjohnjiang 		devargs->proto_xtr_dflt = xtr_type;
4694418919fSjohnjiang 
4704418919fSjohnjiang 		return 0;
4714418919fSjohnjiang 	}
4724418919fSjohnjiang 
4734418919fSjohnjiang 	queues++;
4744418919fSjohnjiang 	do {
4754418919fSjohnjiang 		while (isblank(*queues))
4764418919fSjohnjiang 			queues++;
4774418919fSjohnjiang 		if (*queues == '\0')
4784418919fSjohnjiang 			return -1;
4794418919fSjohnjiang 
4804418919fSjohnjiang 		queue_start = queues;
4814418919fSjohnjiang 
4824418919fSjohnjiang 		/* go across a complete bracket */
4834418919fSjohnjiang 		if (*queue_start == '(') {
4844418919fSjohnjiang 			queues += strcspn(queues, ")");
4854418919fSjohnjiang 			if (*queues != ')')
4864418919fSjohnjiang 				return -1;
4874418919fSjohnjiang 		}
4884418919fSjohnjiang 
4894418919fSjohnjiang 		/* scan the separator ':' */
4904418919fSjohnjiang 		queues += strcspn(queues, ":");
4914418919fSjohnjiang 		if (*queues++ != ':')
4924418919fSjohnjiang 			return -1;
4934418919fSjohnjiang 		while (isblank(*queues))
4944418919fSjohnjiang 			queues++;
4954418919fSjohnjiang 
4964418919fSjohnjiang 		for (idx = 0; ; idx++) {
4974418919fSjohnjiang 			if (isblank(queues[idx]) ||
4984418919fSjohnjiang 			    queues[idx] == ',' ||
4994418919fSjohnjiang 			    queues[idx] == ']' ||
5004418919fSjohnjiang 			    queues[idx] == '\0')
5014418919fSjohnjiang 				break;
5024418919fSjohnjiang 
5034418919fSjohnjiang 			if (idx > sizeof(xtr_name) - 2)
5044418919fSjohnjiang 				return -1;
5054418919fSjohnjiang 
5064418919fSjohnjiang 			xtr_name[idx] = queues[idx];
5074418919fSjohnjiang 		}
5084418919fSjohnjiang 		xtr_name[idx] = '\0';
5094418919fSjohnjiang 		xtr_type = lookup_proto_xtr_type(xtr_name);
5104418919fSjohnjiang 		if (xtr_type < 0)
5114418919fSjohnjiang 			return -1;
5124418919fSjohnjiang 
5134418919fSjohnjiang 		queues += idx;
5144418919fSjohnjiang 
5154418919fSjohnjiang 		while (isblank(*queues) || *queues == ',' || *queues == ']')
5164418919fSjohnjiang 			queues++;
5174418919fSjohnjiang 
5184418919fSjohnjiang 		if (parse_queue_set(queue_start, xtr_type, devargs) < 0)
5194418919fSjohnjiang 			return -1;
5204418919fSjohnjiang 	} while (*queues != '\0');
5214418919fSjohnjiang 
5224418919fSjohnjiang 	return 0;
5234418919fSjohnjiang }
5244418919fSjohnjiang 
5254418919fSjohnjiang static int
handle_proto_xtr_arg(__rte_unused const char * key,const char * value,void * extra_args)5264418919fSjohnjiang handle_proto_xtr_arg(__rte_unused const char *key, const char *value,
5274418919fSjohnjiang 		     void *extra_args)
5284418919fSjohnjiang {
5294418919fSjohnjiang 	struct ice_devargs *devargs = extra_args;
5304418919fSjohnjiang 
5314418919fSjohnjiang 	if (value == NULL || extra_args == NULL)
5324418919fSjohnjiang 		return -EINVAL;
5334418919fSjohnjiang 
5344418919fSjohnjiang 	if (parse_queue_proto_xtr(value, devargs) < 0) {
5354418919fSjohnjiang 		PMD_DRV_LOG(ERR,
5364418919fSjohnjiang 			    "The protocol extraction parameter is wrong : '%s'",
5374418919fSjohnjiang 			    value);
5384418919fSjohnjiang 		return -1;
5394418919fSjohnjiang 	}
5404418919fSjohnjiang 
5414418919fSjohnjiang 	return 0;
5424418919fSjohnjiang }
5434418919fSjohnjiang 
544*2d9fd380Sjfb8856606 static void
ice_check_proto_xtr_support(struct ice_hw * hw)545*2d9fd380Sjfb8856606 ice_check_proto_xtr_support(struct ice_hw *hw)
5464418919fSjohnjiang {
5474418919fSjohnjiang #define FLX_REG(val, fld, idx) \
5484418919fSjohnjiang 	(((val) & GLFLXP_RXDID_FLX_WRD_##idx##_##fld##_M) >> \
5494418919fSjohnjiang 	 GLFLXP_RXDID_FLX_WRD_##idx##_##fld##_S)
5504418919fSjohnjiang 	static struct {
5514418919fSjohnjiang 		uint32_t rxdid;
552*2d9fd380Sjfb8856606 		uint8_t opcode;
553*2d9fd380Sjfb8856606 		uint8_t protid_0;
554*2d9fd380Sjfb8856606 		uint8_t protid_1;
5554418919fSjohnjiang 	} xtr_sets[] = {
556*2d9fd380Sjfb8856606 		[PROTO_XTR_VLAN] = { ICE_RXDID_COMMS_AUX_VLAN,
557*2d9fd380Sjfb8856606 				     ICE_RX_OPC_EXTRACT,
558*2d9fd380Sjfb8856606 				     ICE_PROT_EVLAN_O, ICE_PROT_VLAN_O},
559*2d9fd380Sjfb8856606 		[PROTO_XTR_IPV4] = { ICE_RXDID_COMMS_AUX_IPV4,
560*2d9fd380Sjfb8856606 				     ICE_RX_OPC_EXTRACT,
561*2d9fd380Sjfb8856606 				     ICE_PROT_IPV4_OF_OR_S,
5624418919fSjohnjiang 				     ICE_PROT_IPV4_OF_OR_S },
563*2d9fd380Sjfb8856606 		[PROTO_XTR_IPV6] = { ICE_RXDID_COMMS_AUX_IPV6,
564*2d9fd380Sjfb8856606 				     ICE_RX_OPC_EXTRACT,
565*2d9fd380Sjfb8856606 				     ICE_PROT_IPV6_OF_OR_S,
5664418919fSjohnjiang 				     ICE_PROT_IPV6_OF_OR_S },
567*2d9fd380Sjfb8856606 		[PROTO_XTR_IPV6_FLOW] = { ICE_RXDID_COMMS_AUX_IPV6_FLOW,
568*2d9fd380Sjfb8856606 					  ICE_RX_OPC_EXTRACT,
569*2d9fd380Sjfb8856606 					  ICE_PROT_IPV6_OF_OR_S,
5704418919fSjohnjiang 					  ICE_PROT_IPV6_OF_OR_S },
571*2d9fd380Sjfb8856606 		[PROTO_XTR_TCP] = { ICE_RXDID_COMMS_AUX_TCP,
572*2d9fd380Sjfb8856606 				    ICE_RX_OPC_EXTRACT,
573*2d9fd380Sjfb8856606 				    ICE_PROT_TCP_IL, ICE_PROT_ID_INVAL },
574*2d9fd380Sjfb8856606 		[PROTO_XTR_IP_OFFSET] = { ICE_RXDID_COMMS_AUX_IP_OFFSET,
575*2d9fd380Sjfb8856606 					  ICE_RX_OPC_PROTID,
576*2d9fd380Sjfb8856606 					  ICE_PROT_IPV4_OF_OR_S,
577*2d9fd380Sjfb8856606 					  ICE_PROT_IPV6_OF_OR_S },
5784418919fSjohnjiang 	};
5794418919fSjohnjiang 	uint32_t i;
5804418919fSjohnjiang 
5814418919fSjohnjiang 	for (i = 0; i < RTE_DIM(xtr_sets); i++) {
5824418919fSjohnjiang 		uint32_t rxdid = xtr_sets[i].rxdid;
5834418919fSjohnjiang 		uint32_t v;
5844418919fSjohnjiang 
5854418919fSjohnjiang 		if (xtr_sets[i].protid_0 != ICE_PROT_ID_INVAL) {
5864418919fSjohnjiang 			v = ICE_READ_REG(hw, GLFLXP_RXDID_FLX_WRD_4(rxdid));
5874418919fSjohnjiang 
588*2d9fd380Sjfb8856606 			if (FLX_REG(v, PROT_MDID, 4) == xtr_sets[i].protid_0 &&
589*2d9fd380Sjfb8856606 			    FLX_REG(v, RXDID_OPCODE, 4) == xtr_sets[i].opcode)
590*2d9fd380Sjfb8856606 				ice_proto_xtr_hw_support[i] = true;
5914418919fSjohnjiang 		}
5924418919fSjohnjiang 
5934418919fSjohnjiang 		if (xtr_sets[i].protid_1 != ICE_PROT_ID_INVAL) {
5944418919fSjohnjiang 			v = ICE_READ_REG(hw, GLFLXP_RXDID_FLX_WRD_5(rxdid));
5954418919fSjohnjiang 
596*2d9fd380Sjfb8856606 			if (FLX_REG(v, PROT_MDID, 5) == xtr_sets[i].protid_1 &&
597*2d9fd380Sjfb8856606 			    FLX_REG(v, RXDID_OPCODE, 5) == xtr_sets[i].opcode)
598*2d9fd380Sjfb8856606 				ice_proto_xtr_hw_support[i] = true;
5994418919fSjohnjiang 		}
6004418919fSjohnjiang 	}
6014418919fSjohnjiang }
6024418919fSjohnjiang 
6034418919fSjohnjiang static int
ice_res_pool_init(struct ice_res_pool_info * pool,uint32_t base,uint32_t num)6044418919fSjohnjiang ice_res_pool_init(struct ice_res_pool_info *pool, uint32_t base,
6054418919fSjohnjiang 		  uint32_t num)
6064418919fSjohnjiang {
6074418919fSjohnjiang 	struct pool_entry *entry;
6084418919fSjohnjiang 
6094418919fSjohnjiang 	if (!pool || !num)
6104418919fSjohnjiang 		return -EINVAL;
6114418919fSjohnjiang 
6124418919fSjohnjiang 	entry = rte_zmalloc(NULL, sizeof(*entry), 0);
6134418919fSjohnjiang 	if (!entry) {
6144418919fSjohnjiang 		PMD_INIT_LOG(ERR,
6154418919fSjohnjiang 			     "Failed to allocate memory for resource pool");
6164418919fSjohnjiang 		return -ENOMEM;
6174418919fSjohnjiang 	}
6184418919fSjohnjiang 
6194418919fSjohnjiang 	/* queue heap initialize */
6204418919fSjohnjiang 	pool->num_free = num;
6214418919fSjohnjiang 	pool->num_alloc = 0;
6224418919fSjohnjiang 	pool->base = base;
6234418919fSjohnjiang 	LIST_INIT(&pool->alloc_list);
6244418919fSjohnjiang 	LIST_INIT(&pool->free_list);
6254418919fSjohnjiang 
6264418919fSjohnjiang 	/* Initialize element  */
6274418919fSjohnjiang 	entry->base = 0;
6284418919fSjohnjiang 	entry->len = num;
6294418919fSjohnjiang 
6304418919fSjohnjiang 	LIST_INSERT_HEAD(&pool->free_list, entry, next);
6314418919fSjohnjiang 	return 0;
6324418919fSjohnjiang }
6334418919fSjohnjiang 
6344418919fSjohnjiang static int
ice_res_pool_alloc(struct ice_res_pool_info * pool,uint16_t num)6354418919fSjohnjiang ice_res_pool_alloc(struct ice_res_pool_info *pool,
6364418919fSjohnjiang 		   uint16_t num)
6374418919fSjohnjiang {
6384418919fSjohnjiang 	struct pool_entry *entry, *valid_entry;
6394418919fSjohnjiang 
6404418919fSjohnjiang 	if (!pool || !num) {
6414418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Invalid parameter");
6424418919fSjohnjiang 		return -EINVAL;
6434418919fSjohnjiang 	}
6444418919fSjohnjiang 
6454418919fSjohnjiang 	if (pool->num_free < num) {
6464418919fSjohnjiang 		PMD_INIT_LOG(ERR, "No resource. ask:%u, available:%u",
6474418919fSjohnjiang 			     num, pool->num_free);
6484418919fSjohnjiang 		return -ENOMEM;
6494418919fSjohnjiang 	}
6504418919fSjohnjiang 
6514418919fSjohnjiang 	valid_entry = NULL;
6524418919fSjohnjiang 	/* Lookup  in free list and find most fit one */
6534418919fSjohnjiang 	LIST_FOREACH(entry, &pool->free_list, next) {
6544418919fSjohnjiang 		if (entry->len >= num) {
6554418919fSjohnjiang 			/* Find best one */
6564418919fSjohnjiang 			if (entry->len == num) {
6574418919fSjohnjiang 				valid_entry = entry;
6584418919fSjohnjiang 				break;
6594418919fSjohnjiang 			}
6604418919fSjohnjiang 			if (!valid_entry ||
6614418919fSjohnjiang 			    valid_entry->len > entry->len)
6624418919fSjohnjiang 				valid_entry = entry;
6634418919fSjohnjiang 		}
6644418919fSjohnjiang 	}
6654418919fSjohnjiang 
6664418919fSjohnjiang 	/* Not find one to satisfy the request, return */
6674418919fSjohnjiang 	if (!valid_entry) {
6684418919fSjohnjiang 		PMD_INIT_LOG(ERR, "No valid entry found");
6694418919fSjohnjiang 		return -ENOMEM;
6704418919fSjohnjiang 	}
6714418919fSjohnjiang 	/**
6724418919fSjohnjiang 	 * The entry have equal queue number as requested,
6734418919fSjohnjiang 	 * remove it from alloc_list.
6744418919fSjohnjiang 	 */
6754418919fSjohnjiang 	if (valid_entry->len == num) {
6764418919fSjohnjiang 		LIST_REMOVE(valid_entry, next);
6774418919fSjohnjiang 	} else {
6784418919fSjohnjiang 		/**
6794418919fSjohnjiang 		 * The entry have more numbers than requested,
6804418919fSjohnjiang 		 * create a new entry for alloc_list and minus its
6814418919fSjohnjiang 		 * queue base and number in free_list.
6824418919fSjohnjiang 		 */
6834418919fSjohnjiang 		entry = rte_zmalloc(NULL, sizeof(*entry), 0);
6844418919fSjohnjiang 		if (!entry) {
6854418919fSjohnjiang 			PMD_INIT_LOG(ERR,
6864418919fSjohnjiang 				     "Failed to allocate memory for "
6874418919fSjohnjiang 				     "resource pool");
6884418919fSjohnjiang 			return -ENOMEM;
6894418919fSjohnjiang 		}
6904418919fSjohnjiang 		entry->base = valid_entry->base;
6914418919fSjohnjiang 		entry->len = num;
6924418919fSjohnjiang 		valid_entry->base += num;
6934418919fSjohnjiang 		valid_entry->len -= num;
6944418919fSjohnjiang 		valid_entry = entry;
6954418919fSjohnjiang 	}
6964418919fSjohnjiang 
6974418919fSjohnjiang 	/* Insert it into alloc list, not sorted */
6984418919fSjohnjiang 	LIST_INSERT_HEAD(&pool->alloc_list, valid_entry, next);
6994418919fSjohnjiang 
7004418919fSjohnjiang 	pool->num_free -= valid_entry->len;
7014418919fSjohnjiang 	pool->num_alloc += valid_entry->len;
7024418919fSjohnjiang 
7034418919fSjohnjiang 	return valid_entry->base + pool->base;
7044418919fSjohnjiang }
7054418919fSjohnjiang 
7064418919fSjohnjiang static void
ice_res_pool_destroy(struct ice_res_pool_info * pool)7074418919fSjohnjiang ice_res_pool_destroy(struct ice_res_pool_info *pool)
7084418919fSjohnjiang {
7094418919fSjohnjiang 	struct pool_entry *entry, *next_entry;
7104418919fSjohnjiang 
7114418919fSjohnjiang 	if (!pool)
7124418919fSjohnjiang 		return;
7134418919fSjohnjiang 
7144418919fSjohnjiang 	for (entry = LIST_FIRST(&pool->alloc_list);
7154418919fSjohnjiang 	     entry && (next_entry = LIST_NEXT(entry, next), 1);
7164418919fSjohnjiang 	     entry = next_entry) {
7174418919fSjohnjiang 		LIST_REMOVE(entry, next);
7184418919fSjohnjiang 		rte_free(entry);
7194418919fSjohnjiang 	}
7204418919fSjohnjiang 
7214418919fSjohnjiang 	for (entry = LIST_FIRST(&pool->free_list);
7224418919fSjohnjiang 	     entry && (next_entry = LIST_NEXT(entry, next), 1);
7234418919fSjohnjiang 	     entry = next_entry) {
7244418919fSjohnjiang 		LIST_REMOVE(entry, next);
7254418919fSjohnjiang 		rte_free(entry);
7264418919fSjohnjiang 	}
7274418919fSjohnjiang 
7284418919fSjohnjiang 	pool->num_free = 0;
7294418919fSjohnjiang 	pool->num_alloc = 0;
7304418919fSjohnjiang 	pool->base = 0;
7314418919fSjohnjiang 	LIST_INIT(&pool->alloc_list);
7324418919fSjohnjiang 	LIST_INIT(&pool->free_list);
7334418919fSjohnjiang }
7344418919fSjohnjiang 
7354418919fSjohnjiang static void
ice_vsi_config_default_rss(struct ice_aqc_vsi_props * info)7364418919fSjohnjiang ice_vsi_config_default_rss(struct ice_aqc_vsi_props *info)
7374418919fSjohnjiang {
7384418919fSjohnjiang 	/* Set VSI LUT selection */
7394418919fSjohnjiang 	info->q_opt_rss = ICE_AQ_VSI_Q_OPT_RSS_LUT_VSI &
7404418919fSjohnjiang 			  ICE_AQ_VSI_Q_OPT_RSS_LUT_M;
7414418919fSjohnjiang 	/* Set Hash scheme */
7424418919fSjohnjiang 	info->q_opt_rss |= ICE_AQ_VSI_Q_OPT_RSS_TPLZ &
7434418919fSjohnjiang 			   ICE_AQ_VSI_Q_OPT_RSS_HASH_M;
7444418919fSjohnjiang 	/* enable TC */
7454418919fSjohnjiang 	info->q_opt_tc = ICE_AQ_VSI_Q_OPT_TC_OVR_M;
7464418919fSjohnjiang }
7474418919fSjohnjiang 
7484418919fSjohnjiang static enum ice_status
ice_vsi_config_tc_queue_mapping(struct ice_vsi * vsi,struct ice_aqc_vsi_props * info,uint8_t enabled_tcmap)7494418919fSjohnjiang ice_vsi_config_tc_queue_mapping(struct ice_vsi *vsi,
7504418919fSjohnjiang 				struct ice_aqc_vsi_props *info,
7514418919fSjohnjiang 				uint8_t enabled_tcmap)
7524418919fSjohnjiang {
7534418919fSjohnjiang 	uint16_t bsf, qp_idx;
7544418919fSjohnjiang 
7554418919fSjohnjiang 	/* default tc 0 now. Multi-TC supporting need to be done later.
7564418919fSjohnjiang 	 * Configure TC and queue mapping parameters, for enabled TC,
7574418919fSjohnjiang 	 * allocate qpnum_per_tc queues to this traffic.
7584418919fSjohnjiang 	 */
7594418919fSjohnjiang 	if (enabled_tcmap != 0x01) {
7604418919fSjohnjiang 		PMD_INIT_LOG(ERR, "only TC0 is supported");
7614418919fSjohnjiang 		return -ENOTSUP;
7624418919fSjohnjiang 	}
7634418919fSjohnjiang 
7644418919fSjohnjiang 	vsi->nb_qps = RTE_MIN(vsi->nb_qps, ICE_MAX_Q_PER_TC);
7654418919fSjohnjiang 	bsf = rte_bsf32(vsi->nb_qps);
7664418919fSjohnjiang 	/* Adjust the queue number to actual queues that can be applied */
7674418919fSjohnjiang 	vsi->nb_qps = 0x1 << bsf;
7684418919fSjohnjiang 
7694418919fSjohnjiang 	qp_idx = 0;
7704418919fSjohnjiang 	/* Set tc and queue mapping with VSI */
7714418919fSjohnjiang 	info->tc_mapping[0] = rte_cpu_to_le_16((qp_idx <<
7724418919fSjohnjiang 						ICE_AQ_VSI_TC_Q_OFFSET_S) |
7734418919fSjohnjiang 					       (bsf << ICE_AQ_VSI_TC_Q_NUM_S));
7744418919fSjohnjiang 
7754418919fSjohnjiang 	/* Associate queue number with VSI */
7764418919fSjohnjiang 	info->mapping_flags |= rte_cpu_to_le_16(ICE_AQ_VSI_Q_MAP_CONTIG);
7774418919fSjohnjiang 	info->q_mapping[0] = rte_cpu_to_le_16(vsi->base_queue);
7784418919fSjohnjiang 	info->q_mapping[1] = rte_cpu_to_le_16(vsi->nb_qps);
7794418919fSjohnjiang 	info->valid_sections |=
7804418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_RXQ_MAP_VALID);
7814418919fSjohnjiang 	/* Set the info.ingress_table and info.egress_table
7824418919fSjohnjiang 	 * for UP translate table. Now just set it to 1:1 map by default
7834418919fSjohnjiang 	 * -- 0b 111 110 101 100 011 010 001 000 == 0xFAC688
7844418919fSjohnjiang 	 */
7854418919fSjohnjiang #define ICE_TC_QUEUE_TABLE_DFLT 0x00FAC688
7864418919fSjohnjiang 	info->ingress_table  = rte_cpu_to_le_32(ICE_TC_QUEUE_TABLE_DFLT);
7874418919fSjohnjiang 	info->egress_table   = rte_cpu_to_le_32(ICE_TC_QUEUE_TABLE_DFLT);
7884418919fSjohnjiang 	info->outer_up_table = rte_cpu_to_le_32(ICE_TC_QUEUE_TABLE_DFLT);
7894418919fSjohnjiang 	return 0;
7904418919fSjohnjiang }
7914418919fSjohnjiang 
7924418919fSjohnjiang static int
ice_init_mac_address(struct rte_eth_dev * dev)7934418919fSjohnjiang ice_init_mac_address(struct rte_eth_dev *dev)
7944418919fSjohnjiang {
7954418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7964418919fSjohnjiang 
7974418919fSjohnjiang 	if (!rte_is_unicast_ether_addr
7984418919fSjohnjiang 		((struct rte_ether_addr *)hw->port_info[0].mac.lan_addr)) {
7994418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Invalid MAC address");
8004418919fSjohnjiang 		return -EINVAL;
8014418919fSjohnjiang 	}
8024418919fSjohnjiang 
8034418919fSjohnjiang 	rte_ether_addr_copy(
8044418919fSjohnjiang 		(struct rte_ether_addr *)hw->port_info[0].mac.lan_addr,
8054418919fSjohnjiang 		(struct rte_ether_addr *)hw->port_info[0].mac.perm_addr);
8064418919fSjohnjiang 
8074418919fSjohnjiang 	dev->data->mac_addrs =
8084418919fSjohnjiang 		rte_zmalloc(NULL, sizeof(struct rte_ether_addr), 0);
8094418919fSjohnjiang 	if (!dev->data->mac_addrs) {
8104418919fSjohnjiang 		PMD_INIT_LOG(ERR,
8114418919fSjohnjiang 			     "Failed to allocate memory to store mac address");
8124418919fSjohnjiang 		return -ENOMEM;
8134418919fSjohnjiang 	}
8144418919fSjohnjiang 	/* store it to dev data */
8154418919fSjohnjiang 	rte_ether_addr_copy(
8164418919fSjohnjiang 		(struct rte_ether_addr *)hw->port_info[0].mac.perm_addr,
8174418919fSjohnjiang 		&dev->data->mac_addrs[0]);
8184418919fSjohnjiang 	return 0;
8194418919fSjohnjiang }
8204418919fSjohnjiang 
8214418919fSjohnjiang /* Find out specific MAC filter */
8224418919fSjohnjiang static struct ice_mac_filter *
ice_find_mac_filter(struct ice_vsi * vsi,struct rte_ether_addr * macaddr)8234418919fSjohnjiang ice_find_mac_filter(struct ice_vsi *vsi, struct rte_ether_addr *macaddr)
8244418919fSjohnjiang {
8254418919fSjohnjiang 	struct ice_mac_filter *f;
8264418919fSjohnjiang 
8274418919fSjohnjiang 	TAILQ_FOREACH(f, &vsi->mac_list, next) {
8284418919fSjohnjiang 		if (rte_is_same_ether_addr(macaddr, &f->mac_info.mac_addr))
8294418919fSjohnjiang 			return f;
8304418919fSjohnjiang 	}
8314418919fSjohnjiang 
8324418919fSjohnjiang 	return NULL;
8334418919fSjohnjiang }
8344418919fSjohnjiang 
8354418919fSjohnjiang static int
ice_add_mac_filter(struct ice_vsi * vsi,struct rte_ether_addr * mac_addr)8364418919fSjohnjiang ice_add_mac_filter(struct ice_vsi *vsi, struct rte_ether_addr *mac_addr)
8374418919fSjohnjiang {
8384418919fSjohnjiang 	struct ice_fltr_list_entry *m_list_itr = NULL;
8394418919fSjohnjiang 	struct ice_mac_filter *f;
8404418919fSjohnjiang 	struct LIST_HEAD_TYPE list_head;
8414418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
8424418919fSjohnjiang 	int ret = 0;
8434418919fSjohnjiang 
8444418919fSjohnjiang 	/* If it's added and configured, return */
8454418919fSjohnjiang 	f = ice_find_mac_filter(vsi, mac_addr);
8464418919fSjohnjiang 	if (f) {
8474418919fSjohnjiang 		PMD_DRV_LOG(INFO, "This MAC filter already exists.");
8484418919fSjohnjiang 		return 0;
8494418919fSjohnjiang 	}
8504418919fSjohnjiang 
8514418919fSjohnjiang 	INIT_LIST_HEAD(&list_head);
8524418919fSjohnjiang 
8534418919fSjohnjiang 	m_list_itr = (struct ice_fltr_list_entry *)
8544418919fSjohnjiang 		ice_malloc(hw, sizeof(*m_list_itr));
8554418919fSjohnjiang 	if (!m_list_itr) {
8564418919fSjohnjiang 		ret = -ENOMEM;
8574418919fSjohnjiang 		goto DONE;
8584418919fSjohnjiang 	}
8594418919fSjohnjiang 	ice_memcpy(m_list_itr->fltr_info.l_data.mac.mac_addr,
8604418919fSjohnjiang 		   mac_addr, ETH_ALEN, ICE_NONDMA_TO_NONDMA);
8614418919fSjohnjiang 	m_list_itr->fltr_info.src_id = ICE_SRC_ID_VSI;
8624418919fSjohnjiang 	m_list_itr->fltr_info.fltr_act = ICE_FWD_TO_VSI;
8634418919fSjohnjiang 	m_list_itr->fltr_info.lkup_type = ICE_SW_LKUP_MAC;
8644418919fSjohnjiang 	m_list_itr->fltr_info.flag = ICE_FLTR_TX;
8654418919fSjohnjiang 	m_list_itr->fltr_info.vsi_handle = vsi->idx;
8664418919fSjohnjiang 
8674418919fSjohnjiang 	LIST_ADD(&m_list_itr->list_entry, &list_head);
8684418919fSjohnjiang 
8694418919fSjohnjiang 	/* Add the mac */
8704418919fSjohnjiang 	ret = ice_add_mac(hw, &list_head);
8714418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
8724418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to add MAC filter");
8734418919fSjohnjiang 		ret = -EINVAL;
8744418919fSjohnjiang 		goto DONE;
8754418919fSjohnjiang 	}
8764418919fSjohnjiang 	/* Add the mac addr into mac list */
8774418919fSjohnjiang 	f = rte_zmalloc(NULL, sizeof(*f), 0);
8784418919fSjohnjiang 	if (!f) {
8794418919fSjohnjiang 		PMD_DRV_LOG(ERR, "failed to allocate memory");
8804418919fSjohnjiang 		ret = -ENOMEM;
8814418919fSjohnjiang 		goto DONE;
8824418919fSjohnjiang 	}
8834418919fSjohnjiang 	rte_ether_addr_copy(mac_addr, &f->mac_info.mac_addr);
8844418919fSjohnjiang 	TAILQ_INSERT_TAIL(&vsi->mac_list, f, next);
8854418919fSjohnjiang 	vsi->mac_num++;
8864418919fSjohnjiang 
8874418919fSjohnjiang 	ret = 0;
8884418919fSjohnjiang 
8894418919fSjohnjiang DONE:
8904418919fSjohnjiang 	rte_free(m_list_itr);
8914418919fSjohnjiang 	return ret;
8924418919fSjohnjiang }
8934418919fSjohnjiang 
8944418919fSjohnjiang static int
ice_remove_mac_filter(struct ice_vsi * vsi,struct rte_ether_addr * mac_addr)8954418919fSjohnjiang ice_remove_mac_filter(struct ice_vsi *vsi, struct rte_ether_addr *mac_addr)
8964418919fSjohnjiang {
8974418919fSjohnjiang 	struct ice_fltr_list_entry *m_list_itr = NULL;
8984418919fSjohnjiang 	struct ice_mac_filter *f;
8994418919fSjohnjiang 	struct LIST_HEAD_TYPE list_head;
9004418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
9014418919fSjohnjiang 	int ret = 0;
9024418919fSjohnjiang 
9034418919fSjohnjiang 	/* Can't find it, return an error */
9044418919fSjohnjiang 	f = ice_find_mac_filter(vsi, mac_addr);
9054418919fSjohnjiang 	if (!f)
9064418919fSjohnjiang 		return -EINVAL;
9074418919fSjohnjiang 
9084418919fSjohnjiang 	INIT_LIST_HEAD(&list_head);
9094418919fSjohnjiang 
9104418919fSjohnjiang 	m_list_itr = (struct ice_fltr_list_entry *)
9114418919fSjohnjiang 		ice_malloc(hw, sizeof(*m_list_itr));
9124418919fSjohnjiang 	if (!m_list_itr) {
9134418919fSjohnjiang 		ret = -ENOMEM;
9144418919fSjohnjiang 		goto DONE;
9154418919fSjohnjiang 	}
9164418919fSjohnjiang 	ice_memcpy(m_list_itr->fltr_info.l_data.mac.mac_addr,
9174418919fSjohnjiang 		   mac_addr, ETH_ALEN, ICE_NONDMA_TO_NONDMA);
9184418919fSjohnjiang 	m_list_itr->fltr_info.src_id = ICE_SRC_ID_VSI;
9194418919fSjohnjiang 	m_list_itr->fltr_info.fltr_act = ICE_FWD_TO_VSI;
9204418919fSjohnjiang 	m_list_itr->fltr_info.lkup_type = ICE_SW_LKUP_MAC;
9214418919fSjohnjiang 	m_list_itr->fltr_info.flag = ICE_FLTR_TX;
9224418919fSjohnjiang 	m_list_itr->fltr_info.vsi_handle = vsi->idx;
9234418919fSjohnjiang 
9244418919fSjohnjiang 	LIST_ADD(&m_list_itr->list_entry, &list_head);
9254418919fSjohnjiang 
9264418919fSjohnjiang 	/* remove the mac filter */
9274418919fSjohnjiang 	ret = ice_remove_mac(hw, &list_head);
9284418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
9294418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to remove MAC filter");
9304418919fSjohnjiang 		ret = -EINVAL;
9314418919fSjohnjiang 		goto DONE;
9324418919fSjohnjiang 	}
9334418919fSjohnjiang 
9344418919fSjohnjiang 	/* Remove the mac addr from mac list */
9354418919fSjohnjiang 	TAILQ_REMOVE(&vsi->mac_list, f, next);
9364418919fSjohnjiang 	rte_free(f);
9374418919fSjohnjiang 	vsi->mac_num--;
9384418919fSjohnjiang 
9394418919fSjohnjiang 	ret = 0;
9404418919fSjohnjiang DONE:
9414418919fSjohnjiang 	rte_free(m_list_itr);
9424418919fSjohnjiang 	return ret;
9434418919fSjohnjiang }
9444418919fSjohnjiang 
9454418919fSjohnjiang /* Find out specific VLAN filter */
9464418919fSjohnjiang static struct ice_vlan_filter *
ice_find_vlan_filter(struct ice_vsi * vsi,uint16_t vlan_id)9474418919fSjohnjiang ice_find_vlan_filter(struct ice_vsi *vsi, uint16_t vlan_id)
9484418919fSjohnjiang {
9494418919fSjohnjiang 	struct ice_vlan_filter *f;
9504418919fSjohnjiang 
9514418919fSjohnjiang 	TAILQ_FOREACH(f, &vsi->vlan_list, next) {
9524418919fSjohnjiang 		if (vlan_id == f->vlan_info.vlan_id)
9534418919fSjohnjiang 			return f;
9544418919fSjohnjiang 	}
9554418919fSjohnjiang 
9564418919fSjohnjiang 	return NULL;
9574418919fSjohnjiang }
9584418919fSjohnjiang 
9594418919fSjohnjiang static int
ice_add_vlan_filter(struct ice_vsi * vsi,uint16_t vlan_id)9604418919fSjohnjiang ice_add_vlan_filter(struct ice_vsi *vsi, uint16_t vlan_id)
9614418919fSjohnjiang {
9624418919fSjohnjiang 	struct ice_fltr_list_entry *v_list_itr = NULL;
9634418919fSjohnjiang 	struct ice_vlan_filter *f;
9644418919fSjohnjiang 	struct LIST_HEAD_TYPE list_head;
9654418919fSjohnjiang 	struct ice_hw *hw;
9664418919fSjohnjiang 	int ret = 0;
9674418919fSjohnjiang 
9684418919fSjohnjiang 	if (!vsi || vlan_id > RTE_ETHER_MAX_VLAN_ID)
9694418919fSjohnjiang 		return -EINVAL;
9704418919fSjohnjiang 
9714418919fSjohnjiang 	hw = ICE_VSI_TO_HW(vsi);
9724418919fSjohnjiang 
9734418919fSjohnjiang 	/* If it's added and configured, return. */
9744418919fSjohnjiang 	f = ice_find_vlan_filter(vsi, vlan_id);
9754418919fSjohnjiang 	if (f) {
9764418919fSjohnjiang 		PMD_DRV_LOG(INFO, "This VLAN filter already exists.");
9774418919fSjohnjiang 		return 0;
9784418919fSjohnjiang 	}
9794418919fSjohnjiang 
9804418919fSjohnjiang 	if (!vsi->vlan_anti_spoof_on && !vsi->vlan_filter_on)
9814418919fSjohnjiang 		return 0;
9824418919fSjohnjiang 
9834418919fSjohnjiang 	INIT_LIST_HEAD(&list_head);
9844418919fSjohnjiang 
9854418919fSjohnjiang 	v_list_itr = (struct ice_fltr_list_entry *)
9864418919fSjohnjiang 		      ice_malloc(hw, sizeof(*v_list_itr));
9874418919fSjohnjiang 	if (!v_list_itr) {
9884418919fSjohnjiang 		ret = -ENOMEM;
9894418919fSjohnjiang 		goto DONE;
9904418919fSjohnjiang 	}
9914418919fSjohnjiang 	v_list_itr->fltr_info.l_data.vlan.vlan_id = vlan_id;
9924418919fSjohnjiang 	v_list_itr->fltr_info.src_id = ICE_SRC_ID_VSI;
9934418919fSjohnjiang 	v_list_itr->fltr_info.fltr_act = ICE_FWD_TO_VSI;
9944418919fSjohnjiang 	v_list_itr->fltr_info.lkup_type = ICE_SW_LKUP_VLAN;
9954418919fSjohnjiang 	v_list_itr->fltr_info.flag = ICE_FLTR_TX;
9964418919fSjohnjiang 	v_list_itr->fltr_info.vsi_handle = vsi->idx;
9974418919fSjohnjiang 
9984418919fSjohnjiang 	LIST_ADD(&v_list_itr->list_entry, &list_head);
9994418919fSjohnjiang 
10004418919fSjohnjiang 	/* Add the vlan */
10014418919fSjohnjiang 	ret = ice_add_vlan(hw, &list_head);
10024418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
10034418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to add VLAN filter");
10044418919fSjohnjiang 		ret = -EINVAL;
10054418919fSjohnjiang 		goto DONE;
10064418919fSjohnjiang 	}
10074418919fSjohnjiang 
10084418919fSjohnjiang 	/* Add vlan into vlan list */
10094418919fSjohnjiang 	f = rte_zmalloc(NULL, sizeof(*f), 0);
10104418919fSjohnjiang 	if (!f) {
10114418919fSjohnjiang 		PMD_DRV_LOG(ERR, "failed to allocate memory");
10124418919fSjohnjiang 		ret = -ENOMEM;
10134418919fSjohnjiang 		goto DONE;
10144418919fSjohnjiang 	}
10154418919fSjohnjiang 	f->vlan_info.vlan_id = vlan_id;
10164418919fSjohnjiang 	TAILQ_INSERT_TAIL(&vsi->vlan_list, f, next);
10174418919fSjohnjiang 	vsi->vlan_num++;
10184418919fSjohnjiang 
10194418919fSjohnjiang 	ret = 0;
10204418919fSjohnjiang 
10214418919fSjohnjiang DONE:
10224418919fSjohnjiang 	rte_free(v_list_itr);
10234418919fSjohnjiang 	return ret;
10244418919fSjohnjiang }
10254418919fSjohnjiang 
10264418919fSjohnjiang static int
ice_remove_vlan_filter(struct ice_vsi * vsi,uint16_t vlan_id)10274418919fSjohnjiang ice_remove_vlan_filter(struct ice_vsi *vsi, uint16_t vlan_id)
10284418919fSjohnjiang {
10294418919fSjohnjiang 	struct ice_fltr_list_entry *v_list_itr = NULL;
10304418919fSjohnjiang 	struct ice_vlan_filter *f;
10314418919fSjohnjiang 	struct LIST_HEAD_TYPE list_head;
10324418919fSjohnjiang 	struct ice_hw *hw;
10334418919fSjohnjiang 	int ret = 0;
10344418919fSjohnjiang 
10354418919fSjohnjiang 	/**
10364418919fSjohnjiang 	 * Vlan 0 is the generic filter for untagged packets
10374418919fSjohnjiang 	 * and can't be removed.
10384418919fSjohnjiang 	 */
10394418919fSjohnjiang 	if (!vsi || vlan_id == 0 || vlan_id > RTE_ETHER_MAX_VLAN_ID)
10404418919fSjohnjiang 		return -EINVAL;
10414418919fSjohnjiang 
10424418919fSjohnjiang 	hw = ICE_VSI_TO_HW(vsi);
10434418919fSjohnjiang 
10444418919fSjohnjiang 	/* Can't find it, return an error */
10454418919fSjohnjiang 	f = ice_find_vlan_filter(vsi, vlan_id);
10464418919fSjohnjiang 	if (!f)
10474418919fSjohnjiang 		return -EINVAL;
10484418919fSjohnjiang 
10494418919fSjohnjiang 	INIT_LIST_HEAD(&list_head);
10504418919fSjohnjiang 
10514418919fSjohnjiang 	v_list_itr = (struct ice_fltr_list_entry *)
10524418919fSjohnjiang 		      ice_malloc(hw, sizeof(*v_list_itr));
10534418919fSjohnjiang 	if (!v_list_itr) {
10544418919fSjohnjiang 		ret = -ENOMEM;
10554418919fSjohnjiang 		goto DONE;
10564418919fSjohnjiang 	}
10574418919fSjohnjiang 
10584418919fSjohnjiang 	v_list_itr->fltr_info.l_data.vlan.vlan_id = vlan_id;
10594418919fSjohnjiang 	v_list_itr->fltr_info.src_id = ICE_SRC_ID_VSI;
10604418919fSjohnjiang 	v_list_itr->fltr_info.fltr_act = ICE_FWD_TO_VSI;
10614418919fSjohnjiang 	v_list_itr->fltr_info.lkup_type = ICE_SW_LKUP_VLAN;
10624418919fSjohnjiang 	v_list_itr->fltr_info.flag = ICE_FLTR_TX;
10634418919fSjohnjiang 	v_list_itr->fltr_info.vsi_handle = vsi->idx;
10644418919fSjohnjiang 
10654418919fSjohnjiang 	LIST_ADD(&v_list_itr->list_entry, &list_head);
10664418919fSjohnjiang 
10674418919fSjohnjiang 	/* remove the vlan filter */
10684418919fSjohnjiang 	ret = ice_remove_vlan(hw, &list_head);
10694418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
10704418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to remove VLAN filter");
10714418919fSjohnjiang 		ret = -EINVAL;
10724418919fSjohnjiang 		goto DONE;
10734418919fSjohnjiang 	}
10744418919fSjohnjiang 
10754418919fSjohnjiang 	/* Remove the vlan id from vlan list */
10764418919fSjohnjiang 	TAILQ_REMOVE(&vsi->vlan_list, f, next);
10774418919fSjohnjiang 	rte_free(f);
10784418919fSjohnjiang 	vsi->vlan_num--;
10794418919fSjohnjiang 
10804418919fSjohnjiang 	ret = 0;
10814418919fSjohnjiang DONE:
10824418919fSjohnjiang 	rte_free(v_list_itr);
10834418919fSjohnjiang 	return ret;
10844418919fSjohnjiang }
10854418919fSjohnjiang 
10864418919fSjohnjiang static int
ice_remove_all_mac_vlan_filters(struct ice_vsi * vsi)10874418919fSjohnjiang ice_remove_all_mac_vlan_filters(struct ice_vsi *vsi)
10884418919fSjohnjiang {
10894418919fSjohnjiang 	struct ice_mac_filter *m_f;
10904418919fSjohnjiang 	struct ice_vlan_filter *v_f;
10914418919fSjohnjiang 	int ret = 0;
10924418919fSjohnjiang 
10934418919fSjohnjiang 	if (!vsi || !vsi->mac_num)
10944418919fSjohnjiang 		return -EINVAL;
10954418919fSjohnjiang 
10964418919fSjohnjiang 	TAILQ_FOREACH(m_f, &vsi->mac_list, next) {
10974418919fSjohnjiang 		ret = ice_remove_mac_filter(vsi, &m_f->mac_info.mac_addr);
10984418919fSjohnjiang 		if (ret != ICE_SUCCESS) {
10994418919fSjohnjiang 			ret = -EINVAL;
11004418919fSjohnjiang 			goto DONE;
11014418919fSjohnjiang 		}
11024418919fSjohnjiang 	}
11034418919fSjohnjiang 
11044418919fSjohnjiang 	if (vsi->vlan_num == 0)
11054418919fSjohnjiang 		return 0;
11064418919fSjohnjiang 
11074418919fSjohnjiang 	TAILQ_FOREACH(v_f, &vsi->vlan_list, next) {
11084418919fSjohnjiang 		ret = ice_remove_vlan_filter(vsi, v_f->vlan_info.vlan_id);
11094418919fSjohnjiang 		if (ret != ICE_SUCCESS) {
11104418919fSjohnjiang 			ret = -EINVAL;
11114418919fSjohnjiang 			goto DONE;
11124418919fSjohnjiang 		}
11134418919fSjohnjiang 	}
11144418919fSjohnjiang 
11154418919fSjohnjiang DONE:
11164418919fSjohnjiang 	return ret;
11174418919fSjohnjiang }
11184418919fSjohnjiang 
11194418919fSjohnjiang static int
ice_vsi_config_qinq_insertion(struct ice_vsi * vsi,bool on)11204418919fSjohnjiang ice_vsi_config_qinq_insertion(struct ice_vsi *vsi, bool on)
11214418919fSjohnjiang {
11224418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
11234418919fSjohnjiang 	struct ice_vsi_ctx ctxt;
11244418919fSjohnjiang 	uint8_t qinq_flags;
11254418919fSjohnjiang 	int ret = 0;
11264418919fSjohnjiang 
11274418919fSjohnjiang 	/* Check if it has been already on or off */
11284418919fSjohnjiang 	if (vsi->info.valid_sections &
11294418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID)) {
11304418919fSjohnjiang 		if (on) {
11314418919fSjohnjiang 			if ((vsi->info.outer_tag_flags &
11324418919fSjohnjiang 			     ICE_AQ_VSI_OUTER_TAG_ACCEPT_HOST) ==
11334418919fSjohnjiang 			    ICE_AQ_VSI_OUTER_TAG_ACCEPT_HOST)
11344418919fSjohnjiang 				return 0; /* already on */
11354418919fSjohnjiang 		} else {
11364418919fSjohnjiang 			if (!(vsi->info.outer_tag_flags &
11374418919fSjohnjiang 			      ICE_AQ_VSI_OUTER_TAG_ACCEPT_HOST))
11384418919fSjohnjiang 				return 0; /* already off */
11394418919fSjohnjiang 		}
11404418919fSjohnjiang 	}
11414418919fSjohnjiang 
11424418919fSjohnjiang 	if (on)
11434418919fSjohnjiang 		qinq_flags = ICE_AQ_VSI_OUTER_TAG_ACCEPT_HOST;
11444418919fSjohnjiang 	else
11454418919fSjohnjiang 		qinq_flags = 0;
11464418919fSjohnjiang 	/* clear global insertion and use per packet insertion */
11474418919fSjohnjiang 	vsi->info.outer_tag_flags &= ~(ICE_AQ_VSI_OUTER_TAG_INSERT);
11484418919fSjohnjiang 	vsi->info.outer_tag_flags &= ~(ICE_AQ_VSI_OUTER_TAG_ACCEPT_HOST);
11494418919fSjohnjiang 	vsi->info.outer_tag_flags |= qinq_flags;
11504418919fSjohnjiang 	/* use default vlan type 0x8100 */
11514418919fSjohnjiang 	vsi->info.outer_tag_flags &= ~(ICE_AQ_VSI_OUTER_TAG_TYPE_M);
11524418919fSjohnjiang 	vsi->info.outer_tag_flags |= ICE_DFLT_OUTER_TAG_TYPE <<
11534418919fSjohnjiang 				     ICE_AQ_VSI_OUTER_TAG_TYPE_S;
11544418919fSjohnjiang 	(void)rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
11554418919fSjohnjiang 	ctxt.info.valid_sections =
11564418919fSjohnjiang 			rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID);
11574418919fSjohnjiang 	ctxt.vsi_num = vsi->vsi_id;
11584418919fSjohnjiang 	ret = ice_update_vsi(hw, vsi->idx, &ctxt, NULL);
11594418919fSjohnjiang 	if (ret) {
11604418919fSjohnjiang 		PMD_DRV_LOG(INFO,
11614418919fSjohnjiang 			    "Update VSI failed to %s qinq stripping",
11624418919fSjohnjiang 			    on ? "enable" : "disable");
11634418919fSjohnjiang 		return -EINVAL;
11644418919fSjohnjiang 	}
11654418919fSjohnjiang 
11664418919fSjohnjiang 	vsi->info.valid_sections |=
11674418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID);
11684418919fSjohnjiang 
11694418919fSjohnjiang 	return ret;
11704418919fSjohnjiang }
11714418919fSjohnjiang 
11724418919fSjohnjiang static int
ice_vsi_config_qinq_stripping(struct ice_vsi * vsi,bool on)11734418919fSjohnjiang ice_vsi_config_qinq_stripping(struct ice_vsi *vsi, bool on)
11744418919fSjohnjiang {
11754418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
11764418919fSjohnjiang 	struct ice_vsi_ctx ctxt;
11774418919fSjohnjiang 	uint8_t qinq_flags;
11784418919fSjohnjiang 	int ret = 0;
11794418919fSjohnjiang 
11804418919fSjohnjiang 	/* Check if it has been already on or off */
11814418919fSjohnjiang 	if (vsi->info.valid_sections &
11824418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID)) {
11834418919fSjohnjiang 		if (on) {
11844418919fSjohnjiang 			if ((vsi->info.outer_tag_flags &
11854418919fSjohnjiang 			     ICE_AQ_VSI_OUTER_TAG_MODE_M) ==
11864418919fSjohnjiang 			    ICE_AQ_VSI_OUTER_TAG_COPY)
11874418919fSjohnjiang 				return 0; /* already on */
11884418919fSjohnjiang 		} else {
11894418919fSjohnjiang 			if ((vsi->info.outer_tag_flags &
11904418919fSjohnjiang 			     ICE_AQ_VSI_OUTER_TAG_MODE_M) ==
11914418919fSjohnjiang 			    ICE_AQ_VSI_OUTER_TAG_NOTHING)
11924418919fSjohnjiang 				return 0; /* already off */
11934418919fSjohnjiang 		}
11944418919fSjohnjiang 	}
11954418919fSjohnjiang 
11964418919fSjohnjiang 	if (on)
11974418919fSjohnjiang 		qinq_flags = ICE_AQ_VSI_OUTER_TAG_COPY;
11984418919fSjohnjiang 	else
11994418919fSjohnjiang 		qinq_flags = ICE_AQ_VSI_OUTER_TAG_NOTHING;
12004418919fSjohnjiang 	vsi->info.outer_tag_flags &= ~(ICE_AQ_VSI_OUTER_TAG_MODE_M);
12014418919fSjohnjiang 	vsi->info.outer_tag_flags |= qinq_flags;
12024418919fSjohnjiang 	/* use default vlan type 0x8100 */
12034418919fSjohnjiang 	vsi->info.outer_tag_flags &= ~(ICE_AQ_VSI_OUTER_TAG_TYPE_M);
12044418919fSjohnjiang 	vsi->info.outer_tag_flags |= ICE_DFLT_OUTER_TAG_TYPE <<
12054418919fSjohnjiang 				     ICE_AQ_VSI_OUTER_TAG_TYPE_S;
12064418919fSjohnjiang 	(void)rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
12074418919fSjohnjiang 	ctxt.info.valid_sections =
12084418919fSjohnjiang 			rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID);
12094418919fSjohnjiang 	ctxt.vsi_num = vsi->vsi_id;
12104418919fSjohnjiang 	ret = ice_update_vsi(hw, vsi->idx, &ctxt, NULL);
12114418919fSjohnjiang 	if (ret) {
12124418919fSjohnjiang 		PMD_DRV_LOG(INFO,
12134418919fSjohnjiang 			    "Update VSI failed to %s qinq stripping",
12144418919fSjohnjiang 			    on ? "enable" : "disable");
12154418919fSjohnjiang 		return -EINVAL;
12164418919fSjohnjiang 	}
12174418919fSjohnjiang 
12184418919fSjohnjiang 	vsi->info.valid_sections |=
12194418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_OUTER_TAG_VALID);
12204418919fSjohnjiang 
12214418919fSjohnjiang 	return ret;
12224418919fSjohnjiang }
12234418919fSjohnjiang 
12244418919fSjohnjiang static int
ice_vsi_config_double_vlan(struct ice_vsi * vsi,int on)12254418919fSjohnjiang ice_vsi_config_double_vlan(struct ice_vsi *vsi, int on)
12264418919fSjohnjiang {
12274418919fSjohnjiang 	int ret;
12284418919fSjohnjiang 
12294418919fSjohnjiang 	ret = ice_vsi_config_qinq_stripping(vsi, on);
12304418919fSjohnjiang 	if (ret)
12314418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Fail to set qinq stripping - %d", ret);
12324418919fSjohnjiang 
12334418919fSjohnjiang 	ret = ice_vsi_config_qinq_insertion(vsi, on);
12344418919fSjohnjiang 	if (ret)
12354418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Fail to set qinq insertion - %d", ret);
12364418919fSjohnjiang 
12374418919fSjohnjiang 	return ret;
12384418919fSjohnjiang }
12394418919fSjohnjiang 
12404418919fSjohnjiang /* Enable IRQ0 */
12414418919fSjohnjiang static void
ice_pf_enable_irq0(struct ice_hw * hw)12424418919fSjohnjiang ice_pf_enable_irq0(struct ice_hw *hw)
12434418919fSjohnjiang {
12444418919fSjohnjiang 	/* reset the registers */
12454418919fSjohnjiang 	ICE_WRITE_REG(hw, PFINT_OICR_ENA, 0);
12464418919fSjohnjiang 	ICE_READ_REG(hw, PFINT_OICR);
12474418919fSjohnjiang 
12484418919fSjohnjiang #ifdef ICE_LSE_SPT
12494418919fSjohnjiang 	ICE_WRITE_REG(hw, PFINT_OICR_ENA,
12504418919fSjohnjiang 		      (uint32_t)(PFINT_OICR_ENA_INT_ENA_M &
12514418919fSjohnjiang 				 (~PFINT_OICR_LINK_STAT_CHANGE_M)));
12524418919fSjohnjiang 
12534418919fSjohnjiang 	ICE_WRITE_REG(hw, PFINT_OICR_CTL,
12544418919fSjohnjiang 		      (0 & PFINT_OICR_CTL_MSIX_INDX_M) |
12554418919fSjohnjiang 		      ((0 << PFINT_OICR_CTL_ITR_INDX_S) &
12564418919fSjohnjiang 		       PFINT_OICR_CTL_ITR_INDX_M) |
12574418919fSjohnjiang 		      PFINT_OICR_CTL_CAUSE_ENA_M);
12584418919fSjohnjiang 
12594418919fSjohnjiang 	ICE_WRITE_REG(hw, PFINT_FW_CTL,
12604418919fSjohnjiang 		      (0 & PFINT_FW_CTL_MSIX_INDX_M) |
12614418919fSjohnjiang 		      ((0 << PFINT_FW_CTL_ITR_INDX_S) &
12624418919fSjohnjiang 		       PFINT_FW_CTL_ITR_INDX_M) |
12634418919fSjohnjiang 		      PFINT_FW_CTL_CAUSE_ENA_M);
12644418919fSjohnjiang #else
12654418919fSjohnjiang 	ICE_WRITE_REG(hw, PFINT_OICR_ENA, PFINT_OICR_ENA_INT_ENA_M);
12664418919fSjohnjiang #endif
12674418919fSjohnjiang 
12684418919fSjohnjiang 	ICE_WRITE_REG(hw, GLINT_DYN_CTL(0),
12694418919fSjohnjiang 		      GLINT_DYN_CTL_INTENA_M |
12704418919fSjohnjiang 		      GLINT_DYN_CTL_CLEARPBA_M |
12714418919fSjohnjiang 		      GLINT_DYN_CTL_ITR_INDX_M);
12724418919fSjohnjiang 
12734418919fSjohnjiang 	ice_flush(hw);
12744418919fSjohnjiang }
12754418919fSjohnjiang 
12764418919fSjohnjiang /* Disable IRQ0 */
12774418919fSjohnjiang static void
ice_pf_disable_irq0(struct ice_hw * hw)12784418919fSjohnjiang ice_pf_disable_irq0(struct ice_hw *hw)
12794418919fSjohnjiang {
12804418919fSjohnjiang 	/* Disable all interrupt types */
12814418919fSjohnjiang 	ICE_WRITE_REG(hw, GLINT_DYN_CTL(0), GLINT_DYN_CTL_WB_ON_ITR_M);
12824418919fSjohnjiang 	ice_flush(hw);
12834418919fSjohnjiang }
12844418919fSjohnjiang 
12854418919fSjohnjiang #ifdef ICE_LSE_SPT
12864418919fSjohnjiang static void
ice_handle_aq_msg(struct rte_eth_dev * dev)12874418919fSjohnjiang ice_handle_aq_msg(struct rte_eth_dev *dev)
12884418919fSjohnjiang {
12894418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12904418919fSjohnjiang 	struct ice_ctl_q_info *cq = &hw->adminq;
12914418919fSjohnjiang 	struct ice_rq_event_info event;
12924418919fSjohnjiang 	uint16_t pending, opcode;
12934418919fSjohnjiang 	int ret;
12944418919fSjohnjiang 
12954418919fSjohnjiang 	event.buf_len = ICE_AQ_MAX_BUF_LEN;
12964418919fSjohnjiang 	event.msg_buf = rte_zmalloc(NULL, event.buf_len, 0);
12974418919fSjohnjiang 	if (!event.msg_buf) {
12984418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to allocate mem");
12994418919fSjohnjiang 		return;
13004418919fSjohnjiang 	}
13014418919fSjohnjiang 
13024418919fSjohnjiang 	pending = 1;
13034418919fSjohnjiang 	while (pending) {
13044418919fSjohnjiang 		ret = ice_clean_rq_elem(hw, cq, &event, &pending);
13054418919fSjohnjiang 
13064418919fSjohnjiang 		if (ret != ICE_SUCCESS) {
13074418919fSjohnjiang 			PMD_DRV_LOG(INFO,
13084418919fSjohnjiang 				    "Failed to read msg from AdminQ, "
13094418919fSjohnjiang 				    "adminq_err: %u",
13104418919fSjohnjiang 				    hw->adminq.sq_last_status);
13114418919fSjohnjiang 			break;
13124418919fSjohnjiang 		}
13134418919fSjohnjiang 		opcode = rte_le_to_cpu_16(event.desc.opcode);
13144418919fSjohnjiang 
13154418919fSjohnjiang 		switch (opcode) {
13164418919fSjohnjiang 		case ice_aqc_opc_get_link_status:
13174418919fSjohnjiang 			ret = ice_link_update(dev, 0);
13184418919fSjohnjiang 			if (!ret)
1319*2d9fd380Sjfb8856606 				rte_eth_dev_callback_process
13204418919fSjohnjiang 					(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
13214418919fSjohnjiang 			break;
13224418919fSjohnjiang 		default:
13234418919fSjohnjiang 			PMD_DRV_LOG(DEBUG, "Request %u is not supported yet",
13244418919fSjohnjiang 				    opcode);
13254418919fSjohnjiang 			break;
13264418919fSjohnjiang 		}
13274418919fSjohnjiang 	}
13284418919fSjohnjiang 	rte_free(event.msg_buf);
13294418919fSjohnjiang }
13304418919fSjohnjiang #endif
13314418919fSjohnjiang 
13324418919fSjohnjiang /**
13334418919fSjohnjiang  * Interrupt handler triggered by NIC for handling
13344418919fSjohnjiang  * specific interrupt.
13354418919fSjohnjiang  *
13364418919fSjohnjiang  * @param handle
13374418919fSjohnjiang  *  Pointer to interrupt handle.
13384418919fSjohnjiang  * @param param
13394418919fSjohnjiang  *  The address of parameter (struct rte_eth_dev *) regsitered before.
13404418919fSjohnjiang  *
13414418919fSjohnjiang  * @return
13424418919fSjohnjiang  *  void
13434418919fSjohnjiang  */
13444418919fSjohnjiang static void
ice_interrupt_handler(void * param)13454418919fSjohnjiang ice_interrupt_handler(void *param)
13464418919fSjohnjiang {
13474418919fSjohnjiang 	struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
13484418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
13494418919fSjohnjiang 	uint32_t oicr;
13504418919fSjohnjiang 	uint32_t reg;
13514418919fSjohnjiang 	uint8_t pf_num;
13524418919fSjohnjiang 	uint8_t event;
13534418919fSjohnjiang 	uint16_t queue;
13544418919fSjohnjiang 	int ret;
13554418919fSjohnjiang #ifdef ICE_LSE_SPT
13564418919fSjohnjiang 	uint32_t int_fw_ctl;
13574418919fSjohnjiang #endif
13584418919fSjohnjiang 
13594418919fSjohnjiang 	/* Disable interrupt */
13604418919fSjohnjiang 	ice_pf_disable_irq0(hw);
13614418919fSjohnjiang 
13624418919fSjohnjiang 	/* read out interrupt causes */
13634418919fSjohnjiang 	oicr = ICE_READ_REG(hw, PFINT_OICR);
13644418919fSjohnjiang #ifdef ICE_LSE_SPT
13654418919fSjohnjiang 	int_fw_ctl = ICE_READ_REG(hw, PFINT_FW_CTL);
13664418919fSjohnjiang #endif
13674418919fSjohnjiang 
13684418919fSjohnjiang 	/* No interrupt event indicated */
13694418919fSjohnjiang 	if (!(oicr & PFINT_OICR_INTEVENT_M)) {
13704418919fSjohnjiang 		PMD_DRV_LOG(INFO, "No interrupt event");
13714418919fSjohnjiang 		goto done;
13724418919fSjohnjiang 	}
13734418919fSjohnjiang 
13744418919fSjohnjiang #ifdef ICE_LSE_SPT
13754418919fSjohnjiang 	if (int_fw_ctl & PFINT_FW_CTL_INTEVENT_M) {
13764418919fSjohnjiang 		PMD_DRV_LOG(INFO, "FW_CTL: link state change event");
13774418919fSjohnjiang 		ice_handle_aq_msg(dev);
13784418919fSjohnjiang 	}
13794418919fSjohnjiang #else
13804418919fSjohnjiang 	if (oicr & PFINT_OICR_LINK_STAT_CHANGE_M) {
13814418919fSjohnjiang 		PMD_DRV_LOG(INFO, "OICR: link state change event");
13824418919fSjohnjiang 		ret = ice_link_update(dev, 0);
13834418919fSjohnjiang 		if (!ret)
1384*2d9fd380Sjfb8856606 			rte_eth_dev_callback_process
13854418919fSjohnjiang 				(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
13864418919fSjohnjiang 	}
13874418919fSjohnjiang #endif
13884418919fSjohnjiang 
13894418919fSjohnjiang 	if (oicr & PFINT_OICR_MAL_DETECT_M) {
13904418919fSjohnjiang 		PMD_DRV_LOG(WARNING, "OICR: MDD event");
13914418919fSjohnjiang 		reg = ICE_READ_REG(hw, GL_MDET_TX_PQM);
13924418919fSjohnjiang 		if (reg & GL_MDET_TX_PQM_VALID_M) {
13934418919fSjohnjiang 			pf_num = (reg & GL_MDET_TX_PQM_PF_NUM_M) >>
13944418919fSjohnjiang 				 GL_MDET_TX_PQM_PF_NUM_S;
13954418919fSjohnjiang 			event = (reg & GL_MDET_TX_PQM_MAL_TYPE_M) >>
13964418919fSjohnjiang 				GL_MDET_TX_PQM_MAL_TYPE_S;
13974418919fSjohnjiang 			queue = (reg & GL_MDET_TX_PQM_QNUM_M) >>
13984418919fSjohnjiang 				GL_MDET_TX_PQM_QNUM_S;
13994418919fSjohnjiang 
14004418919fSjohnjiang 			PMD_DRV_LOG(WARNING, "Malicious Driver Detection event "
14014418919fSjohnjiang 				    "%d by PQM on TX queue %d PF# %d",
14024418919fSjohnjiang 				    event, queue, pf_num);
14034418919fSjohnjiang 		}
14044418919fSjohnjiang 
14054418919fSjohnjiang 		reg = ICE_READ_REG(hw, GL_MDET_TX_TCLAN);
14064418919fSjohnjiang 		if (reg & GL_MDET_TX_TCLAN_VALID_M) {
14074418919fSjohnjiang 			pf_num = (reg & GL_MDET_TX_TCLAN_PF_NUM_M) >>
14084418919fSjohnjiang 				 GL_MDET_TX_TCLAN_PF_NUM_S;
14094418919fSjohnjiang 			event = (reg & GL_MDET_TX_TCLAN_MAL_TYPE_M) >>
14104418919fSjohnjiang 				GL_MDET_TX_TCLAN_MAL_TYPE_S;
14114418919fSjohnjiang 			queue = (reg & GL_MDET_TX_TCLAN_QNUM_M) >>
14124418919fSjohnjiang 				GL_MDET_TX_TCLAN_QNUM_S;
14134418919fSjohnjiang 
14144418919fSjohnjiang 			PMD_DRV_LOG(WARNING, "Malicious Driver Detection event "
14154418919fSjohnjiang 				    "%d by TCLAN on TX queue %d PF# %d",
14164418919fSjohnjiang 				    event, queue, pf_num);
14174418919fSjohnjiang 		}
14184418919fSjohnjiang 	}
14194418919fSjohnjiang done:
14204418919fSjohnjiang 	/* Enable interrupt */
14214418919fSjohnjiang 	ice_pf_enable_irq0(hw);
14224418919fSjohnjiang 	rte_intr_ack(dev->intr_handle);
14234418919fSjohnjiang }
14244418919fSjohnjiang 
14254418919fSjohnjiang static void
ice_init_proto_xtr(struct rte_eth_dev * dev)14264418919fSjohnjiang ice_init_proto_xtr(struct rte_eth_dev *dev)
14274418919fSjohnjiang {
14284418919fSjohnjiang 	struct ice_adapter *ad =
14294418919fSjohnjiang 			ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
14304418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
14314418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
14324418919fSjohnjiang 	const struct proto_xtr_ol_flag *ol_flag;
14334418919fSjohnjiang 	bool proto_xtr_enable = false;
14344418919fSjohnjiang 	int offset;
14354418919fSjohnjiang 	uint16_t i;
14364418919fSjohnjiang 
14374418919fSjohnjiang 	pf->proto_xtr = rte_zmalloc(NULL, pf->lan_nb_qps, 0);
14384418919fSjohnjiang 	if (unlikely(pf->proto_xtr == NULL)) {
14394418919fSjohnjiang 		PMD_DRV_LOG(ERR, "No memory for setting up protocol extraction table");
14404418919fSjohnjiang 		return;
14414418919fSjohnjiang 	}
14424418919fSjohnjiang 
14434418919fSjohnjiang 	for (i = 0; i < pf->lan_nb_qps; i++) {
14444418919fSjohnjiang 		pf->proto_xtr[i] = ad->devargs.proto_xtr[i] != PROTO_XTR_NONE ?
14454418919fSjohnjiang 				   ad->devargs.proto_xtr[i] :
14464418919fSjohnjiang 				   ad->devargs.proto_xtr_dflt;
14474418919fSjohnjiang 
14484418919fSjohnjiang 		if (pf->proto_xtr[i] != PROTO_XTR_NONE) {
14494418919fSjohnjiang 			uint8_t type = pf->proto_xtr[i];
14504418919fSjohnjiang 
14514418919fSjohnjiang 			ice_proto_xtr_ol_flag_params[type].required = true;
14524418919fSjohnjiang 			proto_xtr_enable = true;
14534418919fSjohnjiang 		}
14544418919fSjohnjiang 	}
14554418919fSjohnjiang 
14564418919fSjohnjiang 	if (likely(!proto_xtr_enable))
14574418919fSjohnjiang 		return;
14584418919fSjohnjiang 
1459*2d9fd380Sjfb8856606 	ice_check_proto_xtr_support(hw);
1460*2d9fd380Sjfb8856606 
14614418919fSjohnjiang 	offset = rte_mbuf_dynfield_register(&ice_proto_xtr_metadata_param);
14624418919fSjohnjiang 	if (unlikely(offset == -1)) {
14634418919fSjohnjiang 		PMD_DRV_LOG(ERR,
14644418919fSjohnjiang 			    "Protocol extraction metadata is disabled in mbuf with error %d",
14654418919fSjohnjiang 			    -rte_errno);
14664418919fSjohnjiang 		return;
14674418919fSjohnjiang 	}
14684418919fSjohnjiang 
14694418919fSjohnjiang 	PMD_DRV_LOG(DEBUG,
14704418919fSjohnjiang 		    "Protocol extraction metadata offset in mbuf is : %d",
14714418919fSjohnjiang 		    offset);
14724418919fSjohnjiang 	rte_net_ice_dynfield_proto_xtr_metadata_offs = offset;
14734418919fSjohnjiang 
14744418919fSjohnjiang 	for (i = 0; i < RTE_DIM(ice_proto_xtr_ol_flag_params); i++) {
14754418919fSjohnjiang 		ol_flag = &ice_proto_xtr_ol_flag_params[i];
14764418919fSjohnjiang 
14774418919fSjohnjiang 		if (!ol_flag->required)
14784418919fSjohnjiang 			continue;
14794418919fSjohnjiang 
1480*2d9fd380Sjfb8856606 		if (!ice_proto_xtr_hw_support[i]) {
1481*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR,
1482*2d9fd380Sjfb8856606 				    "Protocol extraction type %u is not supported in hardware",
1483*2d9fd380Sjfb8856606 				    i);
1484*2d9fd380Sjfb8856606 			rte_net_ice_dynfield_proto_xtr_metadata_offs = -1;
1485*2d9fd380Sjfb8856606 			break;
1486*2d9fd380Sjfb8856606 		}
1487*2d9fd380Sjfb8856606 
14884418919fSjohnjiang 		offset = rte_mbuf_dynflag_register(&ol_flag->param);
14894418919fSjohnjiang 		if (unlikely(offset == -1)) {
14904418919fSjohnjiang 			PMD_DRV_LOG(ERR,
14914418919fSjohnjiang 				    "Protocol extraction offload '%s' failed to register with error %d",
14924418919fSjohnjiang 				    ol_flag->param.name, -rte_errno);
14934418919fSjohnjiang 
14944418919fSjohnjiang 			rte_net_ice_dynfield_proto_xtr_metadata_offs = -1;
14954418919fSjohnjiang 			break;
14964418919fSjohnjiang 		}
14974418919fSjohnjiang 
14984418919fSjohnjiang 		PMD_DRV_LOG(DEBUG,
14994418919fSjohnjiang 			    "Protocol extraction offload '%s' offset in mbuf is : %d",
15004418919fSjohnjiang 			    ol_flag->param.name, offset);
15014418919fSjohnjiang 		*ol_flag->ol_flag = 1ULL << offset;
15024418919fSjohnjiang 	}
15034418919fSjohnjiang }
15044418919fSjohnjiang 
15054418919fSjohnjiang /*  Initialize SW parameters of PF */
15064418919fSjohnjiang static int
ice_pf_sw_init(struct rte_eth_dev * dev)15074418919fSjohnjiang ice_pf_sw_init(struct rte_eth_dev *dev)
15084418919fSjohnjiang {
15094418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
15104418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
15114418919fSjohnjiang 
15124418919fSjohnjiang 	pf->lan_nb_qp_max =
15134418919fSjohnjiang 		(uint16_t)RTE_MIN(hw->func_caps.common_cap.num_txq,
15144418919fSjohnjiang 				  hw->func_caps.common_cap.num_rxq);
15154418919fSjohnjiang 
15164418919fSjohnjiang 	pf->lan_nb_qps = pf->lan_nb_qp_max;
15174418919fSjohnjiang 
15184418919fSjohnjiang 	ice_init_proto_xtr(dev);
15194418919fSjohnjiang 
15204418919fSjohnjiang 	if (hw->func_caps.fd_fltr_guar > 0 ||
15214418919fSjohnjiang 	    hw->func_caps.fd_fltr_best_effort > 0) {
15224418919fSjohnjiang 		pf->flags |= ICE_FLAG_FDIR;
15234418919fSjohnjiang 		pf->fdir_nb_qps = ICE_DEFAULT_QP_NUM_FDIR;
15244418919fSjohnjiang 		pf->lan_nb_qps = pf->lan_nb_qp_max - pf->fdir_nb_qps;
15254418919fSjohnjiang 	} else {
15264418919fSjohnjiang 		pf->fdir_nb_qps = 0;
15274418919fSjohnjiang 	}
15284418919fSjohnjiang 	pf->fdir_qp_offset = 0;
15294418919fSjohnjiang 
15304418919fSjohnjiang 	return 0;
15314418919fSjohnjiang }
15324418919fSjohnjiang 
15334418919fSjohnjiang struct ice_vsi *
ice_setup_vsi(struct ice_pf * pf,enum ice_vsi_type type)15344418919fSjohnjiang ice_setup_vsi(struct ice_pf *pf, enum ice_vsi_type type)
15354418919fSjohnjiang {
15364418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
15374418919fSjohnjiang 	struct ice_vsi *vsi = NULL;
15384418919fSjohnjiang 	struct ice_vsi_ctx vsi_ctx;
15394418919fSjohnjiang 	int ret;
15404418919fSjohnjiang 	struct rte_ether_addr broadcast = {
15414418919fSjohnjiang 		.addr_bytes = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff} };
15424418919fSjohnjiang 	struct rte_ether_addr mac_addr;
15434418919fSjohnjiang 	uint16_t max_txqs[ICE_MAX_TRAFFIC_CLASS] = { 0 };
15444418919fSjohnjiang 	uint8_t tc_bitmap = 0x1;
15454418919fSjohnjiang 	uint16_t cfg;
15464418919fSjohnjiang 
15474418919fSjohnjiang 	/* hw->num_lports = 1 in NIC mode */
15484418919fSjohnjiang 	vsi = rte_zmalloc(NULL, sizeof(struct ice_vsi), 0);
15494418919fSjohnjiang 	if (!vsi)
15504418919fSjohnjiang 		return NULL;
15514418919fSjohnjiang 
15524418919fSjohnjiang 	vsi->idx = pf->next_vsi_idx;
15534418919fSjohnjiang 	pf->next_vsi_idx++;
15544418919fSjohnjiang 	vsi->type = type;
15554418919fSjohnjiang 	vsi->adapter = ICE_PF_TO_ADAPTER(pf);
15564418919fSjohnjiang 	vsi->max_macaddrs = ICE_NUM_MACADDR_MAX;
15574418919fSjohnjiang 	vsi->vlan_anti_spoof_on = 0;
15584418919fSjohnjiang 	vsi->vlan_filter_on = 1;
15594418919fSjohnjiang 	TAILQ_INIT(&vsi->mac_list);
15604418919fSjohnjiang 	TAILQ_INIT(&vsi->vlan_list);
15614418919fSjohnjiang 
15624418919fSjohnjiang 	/* Be sync with ETH_RSS_RETA_SIZE_x maximum value definition */
15634418919fSjohnjiang 	pf->hash_lut_size = hw->func_caps.common_cap.rss_table_size >
15644418919fSjohnjiang 			ETH_RSS_RETA_SIZE_512 ? ETH_RSS_RETA_SIZE_512 :
15654418919fSjohnjiang 			hw->func_caps.common_cap.rss_table_size;
15664418919fSjohnjiang 	pf->flags |= ICE_FLAG_RSS_AQ_CAPABLE;
15674418919fSjohnjiang 
15684418919fSjohnjiang 	memset(&vsi_ctx, 0, sizeof(vsi_ctx));
15694418919fSjohnjiang 	switch (type) {
15704418919fSjohnjiang 	case ICE_VSI_PF:
15714418919fSjohnjiang 		vsi->nb_qps = pf->lan_nb_qps;
15724418919fSjohnjiang 		vsi->base_queue = 1;
15734418919fSjohnjiang 		ice_vsi_config_default_rss(&vsi_ctx.info);
15744418919fSjohnjiang 		vsi_ctx.alloc_from_pool = true;
15754418919fSjohnjiang 		vsi_ctx.flags = ICE_AQ_VSI_TYPE_PF;
15764418919fSjohnjiang 		/* switch_id is queried by get_switch_config aq, which is done
15774418919fSjohnjiang 		 * by ice_init_hw
15784418919fSjohnjiang 		 */
15794418919fSjohnjiang 		vsi_ctx.info.sw_id = hw->port_info->sw_id;
15804418919fSjohnjiang 		vsi_ctx.info.sw_flags2 = ICE_AQ_VSI_SW_FLAG_LAN_ENA;
15814418919fSjohnjiang 		/* Allow all untagged or tagged packets */
15824418919fSjohnjiang 		vsi_ctx.info.vlan_flags = ICE_AQ_VSI_VLAN_MODE_ALL;
15834418919fSjohnjiang 		vsi_ctx.info.vlan_flags |= ICE_AQ_VSI_VLAN_EMOD_NOTHING;
15844418919fSjohnjiang 		vsi_ctx.info.q_opt_rss = ICE_AQ_VSI_Q_OPT_RSS_LUT_PF |
15854418919fSjohnjiang 					 ICE_AQ_VSI_Q_OPT_RSS_TPLZ;
15864418919fSjohnjiang 
15874418919fSjohnjiang 		/* FDIR */
15884418919fSjohnjiang 		cfg = ICE_AQ_VSI_PROP_SECURITY_VALID |
15894418919fSjohnjiang 			ICE_AQ_VSI_PROP_FLOW_DIR_VALID;
15904418919fSjohnjiang 		vsi_ctx.info.valid_sections |= rte_cpu_to_le_16(cfg);
15914418919fSjohnjiang 		cfg = ICE_AQ_VSI_FD_ENABLE;
15924418919fSjohnjiang 		vsi_ctx.info.fd_options = rte_cpu_to_le_16(cfg);
15934418919fSjohnjiang 		vsi_ctx.info.max_fd_fltr_dedicated =
15944418919fSjohnjiang 			rte_cpu_to_le_16(hw->func_caps.fd_fltr_guar);
15954418919fSjohnjiang 		vsi_ctx.info.max_fd_fltr_shared =
15964418919fSjohnjiang 			rte_cpu_to_le_16(hw->func_caps.fd_fltr_best_effort);
15974418919fSjohnjiang 
15984418919fSjohnjiang 		/* Enable VLAN/UP trip */
15994418919fSjohnjiang 		ret = ice_vsi_config_tc_queue_mapping(vsi,
16004418919fSjohnjiang 						      &vsi_ctx.info,
16014418919fSjohnjiang 						      ICE_DEFAULT_TCMAP);
16024418919fSjohnjiang 		if (ret) {
16034418919fSjohnjiang 			PMD_INIT_LOG(ERR,
16044418919fSjohnjiang 				     "tc queue mapping with vsi failed, "
16054418919fSjohnjiang 				     "err = %d",
16064418919fSjohnjiang 				     ret);
16074418919fSjohnjiang 			goto fail_mem;
16084418919fSjohnjiang 		}
16094418919fSjohnjiang 
16104418919fSjohnjiang 		break;
16114418919fSjohnjiang 	case ICE_VSI_CTRL:
16124418919fSjohnjiang 		vsi->nb_qps = pf->fdir_nb_qps;
16134418919fSjohnjiang 		vsi->base_queue = ICE_FDIR_QUEUE_ID;
16144418919fSjohnjiang 		vsi_ctx.alloc_from_pool = true;
16154418919fSjohnjiang 		vsi_ctx.flags = ICE_AQ_VSI_TYPE_PF;
16164418919fSjohnjiang 
16174418919fSjohnjiang 		cfg = ICE_AQ_VSI_PROP_FLOW_DIR_VALID;
16184418919fSjohnjiang 		vsi_ctx.info.valid_sections |= rte_cpu_to_le_16(cfg);
16194418919fSjohnjiang 		cfg = ICE_AQ_VSI_FD_PROG_ENABLE;
16204418919fSjohnjiang 		vsi_ctx.info.fd_options = rte_cpu_to_le_16(cfg);
16214418919fSjohnjiang 		vsi_ctx.info.sw_id = hw->port_info->sw_id;
16224418919fSjohnjiang 		vsi_ctx.info.sw_flags2 = ICE_AQ_VSI_SW_FLAG_LAN_ENA;
16234418919fSjohnjiang 		ret = ice_vsi_config_tc_queue_mapping(vsi,
16244418919fSjohnjiang 						      &vsi_ctx.info,
16254418919fSjohnjiang 						      ICE_DEFAULT_TCMAP);
16264418919fSjohnjiang 		if (ret) {
16274418919fSjohnjiang 			PMD_INIT_LOG(ERR,
16284418919fSjohnjiang 				     "tc queue mapping with vsi failed, "
16294418919fSjohnjiang 				     "err = %d",
16304418919fSjohnjiang 				     ret);
16314418919fSjohnjiang 			goto fail_mem;
16324418919fSjohnjiang 		}
16334418919fSjohnjiang 		break;
16344418919fSjohnjiang 	default:
16354418919fSjohnjiang 		/* for other types of VSI */
16364418919fSjohnjiang 		PMD_INIT_LOG(ERR, "other types of VSI not supported");
16374418919fSjohnjiang 		goto fail_mem;
16384418919fSjohnjiang 	}
16394418919fSjohnjiang 
16404418919fSjohnjiang 	/* VF has MSIX interrupt in VF range, don't allocate here */
16414418919fSjohnjiang 	if (type == ICE_VSI_PF) {
16424418919fSjohnjiang 		ret = ice_res_pool_alloc(&pf->msix_pool,
16434418919fSjohnjiang 					 RTE_MIN(vsi->nb_qps,
16444418919fSjohnjiang 						 RTE_MAX_RXTX_INTR_VEC_ID));
16454418919fSjohnjiang 		if (ret < 0) {
16464418919fSjohnjiang 			PMD_INIT_LOG(ERR, "VSI MAIN %d get heap failed %d",
16474418919fSjohnjiang 				     vsi->vsi_id, ret);
16484418919fSjohnjiang 		}
16494418919fSjohnjiang 		vsi->msix_intr = ret;
16504418919fSjohnjiang 		vsi->nb_msix = RTE_MIN(vsi->nb_qps, RTE_MAX_RXTX_INTR_VEC_ID);
16514418919fSjohnjiang 	} else if (type == ICE_VSI_CTRL) {
16524418919fSjohnjiang 		ret = ice_res_pool_alloc(&pf->msix_pool, 1);
16534418919fSjohnjiang 		if (ret < 0) {
16544418919fSjohnjiang 			PMD_DRV_LOG(ERR, "VSI %d get heap failed %d",
16554418919fSjohnjiang 				    vsi->vsi_id, ret);
16564418919fSjohnjiang 		}
16574418919fSjohnjiang 		vsi->msix_intr = ret;
16584418919fSjohnjiang 		vsi->nb_msix = 1;
16594418919fSjohnjiang 	} else {
16604418919fSjohnjiang 		vsi->msix_intr = 0;
16614418919fSjohnjiang 		vsi->nb_msix = 0;
16624418919fSjohnjiang 	}
16634418919fSjohnjiang 	ret = ice_add_vsi(hw, vsi->idx, &vsi_ctx, NULL);
16644418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
16654418919fSjohnjiang 		PMD_INIT_LOG(ERR, "add vsi failed, err = %d", ret);
16664418919fSjohnjiang 		goto fail_mem;
16674418919fSjohnjiang 	}
16684418919fSjohnjiang 	/* store vsi information is SW structure */
16694418919fSjohnjiang 	vsi->vsi_id = vsi_ctx.vsi_num;
16704418919fSjohnjiang 	vsi->info = vsi_ctx.info;
16714418919fSjohnjiang 	pf->vsis_allocated = vsi_ctx.vsis_allocd;
16724418919fSjohnjiang 	pf->vsis_unallocated = vsi_ctx.vsis_unallocated;
16734418919fSjohnjiang 
16744418919fSjohnjiang 	if (type == ICE_VSI_PF) {
16754418919fSjohnjiang 		/* MAC configuration */
16764418919fSjohnjiang 		rte_ether_addr_copy((struct rte_ether_addr *)
16774418919fSjohnjiang 					hw->port_info->mac.perm_addr,
16784418919fSjohnjiang 				    &pf->dev_addr);
16794418919fSjohnjiang 
16804418919fSjohnjiang 		rte_ether_addr_copy(&pf->dev_addr, &mac_addr);
16814418919fSjohnjiang 		ret = ice_add_mac_filter(vsi, &mac_addr);
16824418919fSjohnjiang 		if (ret != ICE_SUCCESS)
16834418919fSjohnjiang 			PMD_INIT_LOG(ERR, "Failed to add dflt MAC filter");
16844418919fSjohnjiang 
16854418919fSjohnjiang 		rte_ether_addr_copy(&broadcast, &mac_addr);
16864418919fSjohnjiang 		ret = ice_add_mac_filter(vsi, &mac_addr);
16874418919fSjohnjiang 		if (ret != ICE_SUCCESS)
16884418919fSjohnjiang 			PMD_INIT_LOG(ERR, "Failed to add MAC filter");
16894418919fSjohnjiang 	}
16904418919fSjohnjiang 
16914418919fSjohnjiang 	/* At the beginning, only TC0. */
16924418919fSjohnjiang 	/* What we need here is the maximam number of the TX queues.
16934418919fSjohnjiang 	 * Currently vsi->nb_qps means it.
16944418919fSjohnjiang 	 * Correct it if any change.
16954418919fSjohnjiang 	 */
16964418919fSjohnjiang 	max_txqs[0] = vsi->nb_qps;
16974418919fSjohnjiang 	ret = ice_cfg_vsi_lan(hw->port_info, vsi->idx,
16984418919fSjohnjiang 			      tc_bitmap, max_txqs);
16994418919fSjohnjiang 	if (ret != ICE_SUCCESS)
17004418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to config vsi sched");
17014418919fSjohnjiang 
17024418919fSjohnjiang 	return vsi;
17034418919fSjohnjiang fail_mem:
17044418919fSjohnjiang 	rte_free(vsi);
17054418919fSjohnjiang 	pf->next_vsi_idx--;
17064418919fSjohnjiang 	return NULL;
17074418919fSjohnjiang }
17084418919fSjohnjiang 
17094418919fSjohnjiang static int
ice_send_driver_ver(struct ice_hw * hw)17104418919fSjohnjiang ice_send_driver_ver(struct ice_hw *hw)
17114418919fSjohnjiang {
17124418919fSjohnjiang 	struct ice_driver_ver dv;
17134418919fSjohnjiang 
17144418919fSjohnjiang 	/* we don't have driver version use 0 for dummy */
17154418919fSjohnjiang 	dv.major_ver = 0;
17164418919fSjohnjiang 	dv.minor_ver = 0;
17174418919fSjohnjiang 	dv.build_ver = 0;
17184418919fSjohnjiang 	dv.subbuild_ver = 0;
17194418919fSjohnjiang 	strncpy((char *)dv.driver_string, "dpdk", sizeof(dv.driver_string));
17204418919fSjohnjiang 
17214418919fSjohnjiang 	return ice_aq_send_driver_ver(hw, &dv, NULL);
17224418919fSjohnjiang }
17234418919fSjohnjiang 
17244418919fSjohnjiang static int
ice_pf_setup(struct ice_pf * pf)17254418919fSjohnjiang ice_pf_setup(struct ice_pf *pf)
17264418919fSjohnjiang {
17274418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
17284418919fSjohnjiang 	struct ice_vsi *vsi;
17294418919fSjohnjiang 	uint16_t unused;
17304418919fSjohnjiang 
17314418919fSjohnjiang 	/* Clear all stats counters */
1732*2d9fd380Sjfb8856606 	pf->offset_loaded = false;
17334418919fSjohnjiang 	memset(&pf->stats, 0, sizeof(struct ice_hw_port_stats));
17344418919fSjohnjiang 	memset(&pf->stats_offset, 0, sizeof(struct ice_hw_port_stats));
17354418919fSjohnjiang 	memset(&pf->internal_stats, 0, sizeof(struct ice_eth_stats));
17364418919fSjohnjiang 	memset(&pf->internal_stats_offset, 0, sizeof(struct ice_eth_stats));
17374418919fSjohnjiang 
17384418919fSjohnjiang 	/* force guaranteed filter pool for PF */
17394418919fSjohnjiang 	ice_alloc_fd_guar_item(hw, &unused,
17404418919fSjohnjiang 			       hw->func_caps.fd_fltr_guar);
17414418919fSjohnjiang 	/* force shared filter pool for PF */
17424418919fSjohnjiang 	ice_alloc_fd_shrd_item(hw, &unused,
17434418919fSjohnjiang 			       hw->func_caps.fd_fltr_best_effort);
17444418919fSjohnjiang 
17454418919fSjohnjiang 	vsi = ice_setup_vsi(pf, ICE_VSI_PF);
17464418919fSjohnjiang 	if (!vsi) {
17474418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to add vsi for PF");
17484418919fSjohnjiang 		return -EINVAL;
17494418919fSjohnjiang 	}
17504418919fSjohnjiang 
17514418919fSjohnjiang 	pf->main_vsi = vsi;
17524418919fSjohnjiang 
17534418919fSjohnjiang 	return 0;
17544418919fSjohnjiang }
17554418919fSjohnjiang 
17564418919fSjohnjiang /*
17574418919fSjohnjiang  * Extract device serial number from PCIe Configuration Space and
17584418919fSjohnjiang  * determine the pkg file path according to the DSN.
17594418919fSjohnjiang  */
17604418919fSjohnjiang static int
ice_pkg_file_search_path(struct rte_pci_device * pci_dev,char * pkg_file)17614418919fSjohnjiang ice_pkg_file_search_path(struct rte_pci_device *pci_dev, char *pkg_file)
17624418919fSjohnjiang {
1763*2d9fd380Sjfb8856606 	off_t pos;
17644418919fSjohnjiang 	char opt_ddp_filename[ICE_MAX_PKG_FILENAME_SIZE];
17654418919fSjohnjiang 	uint32_t dsn_low, dsn_high;
17664418919fSjohnjiang 	memset(opt_ddp_filename, 0, ICE_MAX_PKG_FILENAME_SIZE);
17674418919fSjohnjiang 
1768*2d9fd380Sjfb8856606 	pos = rte_pci_find_ext_capability(pci_dev, RTE_PCI_EXT_CAP_ID_DSN);
17694418919fSjohnjiang 
17704418919fSjohnjiang 	if (pos) {
17714418919fSjohnjiang 		rte_pci_read_config(pci_dev, &dsn_low, 4, pos + 4);
17724418919fSjohnjiang 		rte_pci_read_config(pci_dev, &dsn_high, 4, pos + 8);
17734418919fSjohnjiang 		snprintf(opt_ddp_filename, ICE_MAX_PKG_FILENAME_SIZE,
17744418919fSjohnjiang 			 "ice-%08x%08x.pkg", dsn_high, dsn_low);
17754418919fSjohnjiang 	} else {
17764418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to read device serial number\n");
17774418919fSjohnjiang 		goto fail_dsn;
17784418919fSjohnjiang 	}
17794418919fSjohnjiang 
17804418919fSjohnjiang 	strncpy(pkg_file, ICE_PKG_FILE_SEARCH_PATH_UPDATES,
17814418919fSjohnjiang 		ICE_MAX_PKG_FILENAME_SIZE);
17824418919fSjohnjiang 	if (!access(strcat(pkg_file, opt_ddp_filename), 0))
17834418919fSjohnjiang 		return 0;
17844418919fSjohnjiang 
17854418919fSjohnjiang 	strncpy(pkg_file, ICE_PKG_FILE_SEARCH_PATH_DEFAULT,
17864418919fSjohnjiang 		ICE_MAX_PKG_FILENAME_SIZE);
17874418919fSjohnjiang 	if (!access(strcat(pkg_file, opt_ddp_filename), 0))
17884418919fSjohnjiang 		return 0;
17894418919fSjohnjiang 
17904418919fSjohnjiang fail_dsn:
17914418919fSjohnjiang 	strncpy(pkg_file, ICE_PKG_FILE_UPDATES, ICE_MAX_PKG_FILENAME_SIZE);
17924418919fSjohnjiang 	if (!access(pkg_file, 0))
17934418919fSjohnjiang 		return 0;
17944418919fSjohnjiang 	strncpy(pkg_file, ICE_PKG_FILE_DEFAULT, ICE_MAX_PKG_FILENAME_SIZE);
17954418919fSjohnjiang 	return 0;
17964418919fSjohnjiang }
17974418919fSjohnjiang 
1798*2d9fd380Sjfb8856606 enum ice_pkg_type
ice_load_pkg_type(struct ice_hw * hw)17994418919fSjohnjiang ice_load_pkg_type(struct ice_hw *hw)
18004418919fSjohnjiang {
18014418919fSjohnjiang 	enum ice_pkg_type package_type;
18024418919fSjohnjiang 
18034418919fSjohnjiang 	/* store the activated package type (OS default or Comms) */
18044418919fSjohnjiang 	if (!strncmp((char *)hw->active_pkg_name, ICE_OS_DEFAULT_PKG_NAME,
18054418919fSjohnjiang 		ICE_PKG_NAME_SIZE))
18064418919fSjohnjiang 		package_type = ICE_PKG_TYPE_OS_DEFAULT;
18074418919fSjohnjiang 	else if (!strncmp((char *)hw->active_pkg_name, ICE_COMMS_PKG_NAME,
18084418919fSjohnjiang 		ICE_PKG_NAME_SIZE))
18094418919fSjohnjiang 		package_type = ICE_PKG_TYPE_COMMS;
18104418919fSjohnjiang 	else
18114418919fSjohnjiang 		package_type = ICE_PKG_TYPE_UNKNOWN;
18124418919fSjohnjiang 
18134418919fSjohnjiang 	PMD_INIT_LOG(NOTICE, "Active package is: %d.%d.%d.%d, %s",
18144418919fSjohnjiang 		hw->active_pkg_ver.major, hw->active_pkg_ver.minor,
18154418919fSjohnjiang 		hw->active_pkg_ver.update, hw->active_pkg_ver.draft,
18164418919fSjohnjiang 		hw->active_pkg_name);
18174418919fSjohnjiang 
18184418919fSjohnjiang 	return package_type;
18194418919fSjohnjiang }
18204418919fSjohnjiang 
ice_load_pkg(struct rte_eth_dev * dev)18214418919fSjohnjiang static int ice_load_pkg(struct rte_eth_dev *dev)
18224418919fSjohnjiang {
18234418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
18244418919fSjohnjiang 	char pkg_file[ICE_MAX_PKG_FILENAME_SIZE];
18254418919fSjohnjiang 	int err;
18264418919fSjohnjiang 	uint8_t *buf;
18274418919fSjohnjiang 	int buf_len;
18284418919fSjohnjiang 	FILE *file;
18294418919fSjohnjiang 	struct stat fstat;
18304418919fSjohnjiang 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
18314418919fSjohnjiang 	struct ice_adapter *ad =
18324418919fSjohnjiang 		ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
18334418919fSjohnjiang 
18344418919fSjohnjiang 	ice_pkg_file_search_path(pci_dev, pkg_file);
18354418919fSjohnjiang 
18364418919fSjohnjiang 	file = fopen(pkg_file, "rb");
18374418919fSjohnjiang 	if (!file)  {
18384418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to open file: %s\n", pkg_file);
18394418919fSjohnjiang 		return -1;
18404418919fSjohnjiang 	}
18414418919fSjohnjiang 
18424418919fSjohnjiang 	err = stat(pkg_file, &fstat);
18434418919fSjohnjiang 	if (err) {
18444418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to get file stats\n");
18454418919fSjohnjiang 		fclose(file);
18464418919fSjohnjiang 		return err;
18474418919fSjohnjiang 	}
18484418919fSjohnjiang 
18494418919fSjohnjiang 	buf_len = fstat.st_size;
18504418919fSjohnjiang 	buf = rte_malloc(NULL, buf_len, 0);
18514418919fSjohnjiang 
18524418919fSjohnjiang 	if (!buf) {
18534418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to allocate buf of size %d for package\n",
18544418919fSjohnjiang 				buf_len);
18554418919fSjohnjiang 		fclose(file);
18564418919fSjohnjiang 		return -1;
18574418919fSjohnjiang 	}
18584418919fSjohnjiang 
18594418919fSjohnjiang 	err = fread(buf, buf_len, 1, file);
18604418919fSjohnjiang 	if (err != 1) {
18614418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to read package data\n");
18624418919fSjohnjiang 		fclose(file);
18634418919fSjohnjiang 		err = -1;
18644418919fSjohnjiang 		goto fail_exit;
18654418919fSjohnjiang 	}
18664418919fSjohnjiang 
18674418919fSjohnjiang 	fclose(file);
18684418919fSjohnjiang 
18694418919fSjohnjiang 	err = ice_copy_and_init_pkg(hw, buf, buf_len);
18704418919fSjohnjiang 	if (err) {
18714418919fSjohnjiang 		PMD_INIT_LOG(ERR, "ice_copy_and_init_hw failed: %d\n", err);
18724418919fSjohnjiang 		goto fail_exit;
18734418919fSjohnjiang 	}
18744418919fSjohnjiang 
18754418919fSjohnjiang 	/* store the loaded pkg type info */
18764418919fSjohnjiang 	ad->active_pkg_type = ice_load_pkg_type(hw);
18774418919fSjohnjiang 
18784418919fSjohnjiang 	err = ice_init_hw_tbls(hw);
18794418919fSjohnjiang 	if (err) {
18804418919fSjohnjiang 		PMD_INIT_LOG(ERR, "ice_init_hw_tbls failed: %d\n", err);
18814418919fSjohnjiang 		goto fail_init_tbls;
18824418919fSjohnjiang 	}
18834418919fSjohnjiang 
18844418919fSjohnjiang 	return 0;
18854418919fSjohnjiang 
18864418919fSjohnjiang fail_init_tbls:
18874418919fSjohnjiang 	rte_free(hw->pkg_copy);
18884418919fSjohnjiang fail_exit:
18894418919fSjohnjiang 	rte_free(buf);
18904418919fSjohnjiang 	return err;
18914418919fSjohnjiang }
18924418919fSjohnjiang 
18934418919fSjohnjiang static void
ice_base_queue_get(struct ice_pf * pf)18944418919fSjohnjiang ice_base_queue_get(struct ice_pf *pf)
18954418919fSjohnjiang {
18964418919fSjohnjiang 	uint32_t reg;
18974418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
18984418919fSjohnjiang 
18994418919fSjohnjiang 	reg = ICE_READ_REG(hw, PFLAN_RX_QALLOC);
19004418919fSjohnjiang 	if (reg & PFLAN_RX_QALLOC_VALID_M) {
19014418919fSjohnjiang 		pf->base_queue = reg & PFLAN_RX_QALLOC_FIRSTQ_M;
19024418919fSjohnjiang 	} else {
19034418919fSjohnjiang 		PMD_INIT_LOG(WARNING, "Failed to get Rx base queue"
19044418919fSjohnjiang 					" index");
19054418919fSjohnjiang 	}
19064418919fSjohnjiang }
19074418919fSjohnjiang 
19084418919fSjohnjiang static int
parse_bool(const char * key,const char * value,void * args)19094418919fSjohnjiang parse_bool(const char *key, const char *value, void *args)
19104418919fSjohnjiang {
19114418919fSjohnjiang 	int *i = (int *)args;
19124418919fSjohnjiang 	char *end;
19134418919fSjohnjiang 	int num;
19144418919fSjohnjiang 
19154418919fSjohnjiang 	num = strtoul(value, &end, 10);
19164418919fSjohnjiang 
19174418919fSjohnjiang 	if (num != 0 && num != 1) {
19184418919fSjohnjiang 		PMD_DRV_LOG(WARNING, "invalid value:\"%s\" for key:\"%s\", "
19194418919fSjohnjiang 			"value must be 0 or 1",
19204418919fSjohnjiang 			value, key);
19214418919fSjohnjiang 		return -1;
19224418919fSjohnjiang 	}
19234418919fSjohnjiang 
19244418919fSjohnjiang 	*i = num;
19254418919fSjohnjiang 	return 0;
19264418919fSjohnjiang }
19274418919fSjohnjiang 
ice_parse_devargs(struct rte_eth_dev * dev)19284418919fSjohnjiang static int ice_parse_devargs(struct rte_eth_dev *dev)
19294418919fSjohnjiang {
19304418919fSjohnjiang 	struct ice_adapter *ad =
19314418919fSjohnjiang 		ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
19324418919fSjohnjiang 	struct rte_devargs *devargs = dev->device->devargs;
19334418919fSjohnjiang 	struct rte_kvargs *kvlist;
19344418919fSjohnjiang 	int ret;
19354418919fSjohnjiang 
19364418919fSjohnjiang 	if (devargs == NULL)
19374418919fSjohnjiang 		return 0;
19384418919fSjohnjiang 
19394418919fSjohnjiang 	kvlist = rte_kvargs_parse(devargs->args, ice_valid_args);
19404418919fSjohnjiang 	if (kvlist == NULL) {
19414418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Invalid kvargs key\n");
19424418919fSjohnjiang 		return -EINVAL;
19434418919fSjohnjiang 	}
19444418919fSjohnjiang 
19454418919fSjohnjiang 	ad->devargs.proto_xtr_dflt = PROTO_XTR_NONE;
19464418919fSjohnjiang 	memset(ad->devargs.proto_xtr, PROTO_XTR_NONE,
19474418919fSjohnjiang 	       sizeof(ad->devargs.proto_xtr));
19484418919fSjohnjiang 
19494418919fSjohnjiang 	ret = rte_kvargs_process(kvlist, ICE_PROTO_XTR_ARG,
19504418919fSjohnjiang 				 &handle_proto_xtr_arg, &ad->devargs);
19514418919fSjohnjiang 	if (ret)
19524418919fSjohnjiang 		goto bail;
19534418919fSjohnjiang 
19544418919fSjohnjiang 	ret = rte_kvargs_process(kvlist, ICE_SAFE_MODE_SUPPORT_ARG,
19554418919fSjohnjiang 				 &parse_bool, &ad->devargs.safe_mode_support);
19564418919fSjohnjiang 	if (ret)
19574418919fSjohnjiang 		goto bail;
19584418919fSjohnjiang 
19594418919fSjohnjiang 	ret = rte_kvargs_process(kvlist, ICE_PIPELINE_MODE_SUPPORT_ARG,
19604418919fSjohnjiang 				 &parse_bool, &ad->devargs.pipe_mode_support);
19614418919fSjohnjiang 	if (ret)
19624418919fSjohnjiang 		goto bail;
19634418919fSjohnjiang 
19644418919fSjohnjiang bail:
19654418919fSjohnjiang 	rte_kvargs_free(kvlist);
19664418919fSjohnjiang 	return ret;
19674418919fSjohnjiang }
19684418919fSjohnjiang 
19694418919fSjohnjiang /* Forward LLDP packets to default VSI by set switch rules */
19704418919fSjohnjiang static int
ice_vsi_config_sw_lldp(struct ice_vsi * vsi,bool on)19714418919fSjohnjiang ice_vsi_config_sw_lldp(struct ice_vsi *vsi,  bool on)
19724418919fSjohnjiang {
19734418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
19744418919fSjohnjiang 	struct ice_fltr_list_entry *s_list_itr = NULL;
19754418919fSjohnjiang 	struct LIST_HEAD_TYPE list_head;
19764418919fSjohnjiang 	int ret = 0;
19774418919fSjohnjiang 
19784418919fSjohnjiang 	INIT_LIST_HEAD(&list_head);
19794418919fSjohnjiang 
19804418919fSjohnjiang 	s_list_itr = (struct ice_fltr_list_entry *)
19814418919fSjohnjiang 			ice_malloc(hw, sizeof(*s_list_itr));
19824418919fSjohnjiang 	if (!s_list_itr)
19834418919fSjohnjiang 		return -ENOMEM;
19844418919fSjohnjiang 	s_list_itr->fltr_info.lkup_type = ICE_SW_LKUP_ETHERTYPE;
19854418919fSjohnjiang 	s_list_itr->fltr_info.vsi_handle = vsi->idx;
19864418919fSjohnjiang 	s_list_itr->fltr_info.l_data.ethertype_mac.ethertype =
19874418919fSjohnjiang 			RTE_ETHER_TYPE_LLDP;
19884418919fSjohnjiang 	s_list_itr->fltr_info.fltr_act = ICE_FWD_TO_VSI;
19894418919fSjohnjiang 	s_list_itr->fltr_info.flag = ICE_FLTR_RX;
19904418919fSjohnjiang 	s_list_itr->fltr_info.src_id = ICE_SRC_ID_LPORT;
19914418919fSjohnjiang 	LIST_ADD(&s_list_itr->list_entry, &list_head);
19924418919fSjohnjiang 	if (on)
19934418919fSjohnjiang 		ret = ice_add_eth_mac(hw, &list_head);
19944418919fSjohnjiang 	else
19954418919fSjohnjiang 		ret = ice_remove_eth_mac(hw, &list_head);
19964418919fSjohnjiang 
19974418919fSjohnjiang 	rte_free(s_list_itr);
19984418919fSjohnjiang 	return ret;
19994418919fSjohnjiang }
20004418919fSjohnjiang 
20014418919fSjohnjiang static enum ice_status
ice_get_hw_res(struct ice_hw * hw,uint16_t res_type,uint16_t num,uint16_t desc_id,uint16_t * prof_buf,uint16_t * num_prof)20024418919fSjohnjiang ice_get_hw_res(struct ice_hw *hw, uint16_t res_type,
20034418919fSjohnjiang 		uint16_t num, uint16_t desc_id,
20044418919fSjohnjiang 		uint16_t *prof_buf, uint16_t *num_prof)
20054418919fSjohnjiang {
2006*2d9fd380Sjfb8856606 	struct ice_aqc_res_elem *resp_buf;
20074418919fSjohnjiang 	int ret;
20084418919fSjohnjiang 	uint16_t buf_len;
20094418919fSjohnjiang 	bool res_shared = 1;
20104418919fSjohnjiang 	struct ice_aq_desc aq_desc;
20114418919fSjohnjiang 	struct ice_sq_cd *cd = NULL;
20124418919fSjohnjiang 	struct ice_aqc_get_allocd_res_desc *cmd =
20134418919fSjohnjiang 			&aq_desc.params.get_res_desc;
20144418919fSjohnjiang 
2015*2d9fd380Sjfb8856606 	buf_len = sizeof(*resp_buf) * num;
20164418919fSjohnjiang 	resp_buf = ice_malloc(hw, buf_len);
20174418919fSjohnjiang 	if (!resp_buf)
20184418919fSjohnjiang 		return -ENOMEM;
20194418919fSjohnjiang 
20204418919fSjohnjiang 	ice_fill_dflt_direct_cmd_desc(&aq_desc,
20214418919fSjohnjiang 			ice_aqc_opc_get_allocd_res_desc);
20224418919fSjohnjiang 
20234418919fSjohnjiang 	cmd->ops.cmd.res = CPU_TO_LE16(((res_type << ICE_AQC_RES_TYPE_S) &
20244418919fSjohnjiang 				ICE_AQC_RES_TYPE_M) | (res_shared ?
20254418919fSjohnjiang 				ICE_AQC_RES_TYPE_FLAG_SHARED : 0));
20264418919fSjohnjiang 	cmd->ops.cmd.first_desc = CPU_TO_LE16(desc_id);
20274418919fSjohnjiang 
20284418919fSjohnjiang 	ret = ice_aq_send_cmd(hw, &aq_desc, resp_buf, buf_len, cd);
20294418919fSjohnjiang 	if (!ret)
20304418919fSjohnjiang 		*num_prof = LE16_TO_CPU(cmd->ops.resp.num_desc);
20314418919fSjohnjiang 	else
20324418919fSjohnjiang 		goto exit;
20334418919fSjohnjiang 
2034*2d9fd380Sjfb8856606 	ice_memcpy(prof_buf, resp_buf, sizeof(*resp_buf) *
20354418919fSjohnjiang 			(*num_prof), ICE_NONDMA_TO_NONDMA);
20364418919fSjohnjiang 
20374418919fSjohnjiang exit:
20384418919fSjohnjiang 	rte_free(resp_buf);
20394418919fSjohnjiang 	return ret;
20404418919fSjohnjiang }
20414418919fSjohnjiang static int
ice_cleanup_resource(struct ice_hw * hw,uint16_t res_type)20424418919fSjohnjiang ice_cleanup_resource(struct ice_hw *hw, uint16_t res_type)
20434418919fSjohnjiang {
20444418919fSjohnjiang 	int ret;
20454418919fSjohnjiang 	uint16_t prof_id;
20464418919fSjohnjiang 	uint16_t prof_buf[ICE_MAX_RES_DESC_NUM];
20474418919fSjohnjiang 	uint16_t first_desc = 1;
20484418919fSjohnjiang 	uint16_t num_prof = 0;
20494418919fSjohnjiang 
20504418919fSjohnjiang 	ret = ice_get_hw_res(hw, res_type, ICE_MAX_RES_DESC_NUM,
20514418919fSjohnjiang 			first_desc, prof_buf, &num_prof);
20524418919fSjohnjiang 	if (ret) {
20534418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to get fxp resource");
20544418919fSjohnjiang 		return ret;
20554418919fSjohnjiang 	}
20564418919fSjohnjiang 
20574418919fSjohnjiang 	for (prof_id = 0; prof_id < num_prof; prof_id++) {
20584418919fSjohnjiang 		ret = ice_free_hw_res(hw, res_type, 1, &prof_buf[prof_id]);
20594418919fSjohnjiang 		if (ret) {
20604418919fSjohnjiang 			PMD_INIT_LOG(ERR, "Failed to free fxp resource");
20614418919fSjohnjiang 			return ret;
20624418919fSjohnjiang 		}
20634418919fSjohnjiang 	}
20644418919fSjohnjiang 	return 0;
20654418919fSjohnjiang }
20664418919fSjohnjiang 
20674418919fSjohnjiang static int
ice_reset_fxp_resource(struct ice_hw * hw)20684418919fSjohnjiang ice_reset_fxp_resource(struct ice_hw *hw)
20694418919fSjohnjiang {
20704418919fSjohnjiang 	int ret;
20714418919fSjohnjiang 
20724418919fSjohnjiang 	ret = ice_cleanup_resource(hw, ICE_AQC_RES_TYPE_FD_PROF_BLDR_PROFID);
20734418919fSjohnjiang 	if (ret) {
20744418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to clearup fdir resource");
20754418919fSjohnjiang 		return ret;
20764418919fSjohnjiang 	}
20774418919fSjohnjiang 
20784418919fSjohnjiang 	ret = ice_cleanup_resource(hw, ICE_AQC_RES_TYPE_HASH_PROF_BLDR_PROFID);
20794418919fSjohnjiang 	if (ret) {
20804418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to clearup rss resource");
20814418919fSjohnjiang 		return ret;
20824418919fSjohnjiang 	}
20834418919fSjohnjiang 
20844418919fSjohnjiang 	return 0;
20854418919fSjohnjiang }
20864418919fSjohnjiang 
2087*2d9fd380Sjfb8856606 static void
ice_rss_ctx_init(struct ice_pf * pf)2088*2d9fd380Sjfb8856606 ice_rss_ctx_init(struct ice_pf *pf)
2089*2d9fd380Sjfb8856606 {
2090*2d9fd380Sjfb8856606 	memset(&pf->hash_ctx, 0, sizeof(pf->hash_ctx));
2091*2d9fd380Sjfb8856606 }
2092*2d9fd380Sjfb8856606 
2093*2d9fd380Sjfb8856606 static uint64_t
ice_get_supported_rxdid(struct ice_hw * hw)2094*2d9fd380Sjfb8856606 ice_get_supported_rxdid(struct ice_hw *hw)
2095*2d9fd380Sjfb8856606 {
2096*2d9fd380Sjfb8856606 	uint64_t supported_rxdid = 0; /* bitmap for supported RXDID */
2097*2d9fd380Sjfb8856606 	uint32_t regval;
2098*2d9fd380Sjfb8856606 	int i;
2099*2d9fd380Sjfb8856606 
2100*2d9fd380Sjfb8856606 	supported_rxdid |= BIT(ICE_RXDID_LEGACY_1);
2101*2d9fd380Sjfb8856606 
2102*2d9fd380Sjfb8856606 	for (i = ICE_RXDID_FLEX_NIC; i < ICE_FLEX_DESC_RXDID_MAX_NUM; i++) {
2103*2d9fd380Sjfb8856606 		regval = ICE_READ_REG(hw, GLFLXP_RXDID_FLAGS(i, 0));
2104*2d9fd380Sjfb8856606 		if ((regval >> GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_S)
2105*2d9fd380Sjfb8856606 			& GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_M)
2106*2d9fd380Sjfb8856606 			supported_rxdid |= BIT(i);
2107*2d9fd380Sjfb8856606 	}
2108*2d9fd380Sjfb8856606 	return supported_rxdid;
2109*2d9fd380Sjfb8856606 }
2110*2d9fd380Sjfb8856606 
21114418919fSjohnjiang static int
ice_dev_init(struct rte_eth_dev * dev)21124418919fSjohnjiang ice_dev_init(struct rte_eth_dev *dev)
21134418919fSjohnjiang {
21144418919fSjohnjiang 	struct rte_pci_device *pci_dev;
21154418919fSjohnjiang 	struct rte_intr_handle *intr_handle;
21164418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
21174418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
21184418919fSjohnjiang 	struct ice_adapter *ad =
21194418919fSjohnjiang 		ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
21204418919fSjohnjiang 	struct ice_vsi *vsi;
21214418919fSjohnjiang 	int ret;
21224418919fSjohnjiang 
21234418919fSjohnjiang 	dev->dev_ops = &ice_eth_dev_ops;
2124*2d9fd380Sjfb8856606 	dev->rx_queue_count = ice_rx_queue_count;
2125*2d9fd380Sjfb8856606 	dev->rx_descriptor_status = ice_rx_descriptor_status;
2126*2d9fd380Sjfb8856606 	dev->tx_descriptor_status = ice_tx_descriptor_status;
21274418919fSjohnjiang 	dev->rx_pkt_burst = ice_recv_pkts;
21284418919fSjohnjiang 	dev->tx_pkt_burst = ice_xmit_pkts;
21294418919fSjohnjiang 	dev->tx_pkt_prepare = ice_prep_pkts;
21304418919fSjohnjiang 
21314418919fSjohnjiang 	/* for secondary processes, we don't initialise any further as primary
21324418919fSjohnjiang 	 * has already done this work.
21334418919fSjohnjiang 	 */
21344418919fSjohnjiang 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
21354418919fSjohnjiang 		ice_set_rx_function(dev);
21364418919fSjohnjiang 		ice_set_tx_function(dev);
21374418919fSjohnjiang 		return 0;
21384418919fSjohnjiang 	}
21394418919fSjohnjiang 
2140*2d9fd380Sjfb8856606 	dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
2141*2d9fd380Sjfb8856606 
21424418919fSjohnjiang 	ice_set_default_ptype_table(dev);
21434418919fSjohnjiang 	pci_dev = RTE_DEV_TO_PCI(dev->device);
21444418919fSjohnjiang 	intr_handle = &pci_dev->intr_handle;
21454418919fSjohnjiang 
21464418919fSjohnjiang 	pf->adapter = ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
21474418919fSjohnjiang 	pf->adapter->eth_dev = dev;
21484418919fSjohnjiang 	pf->dev_data = dev->data;
21494418919fSjohnjiang 	hw->back = pf->adapter;
21504418919fSjohnjiang 	hw->hw_addr = (uint8_t *)pci_dev->mem_resource[0].addr;
21514418919fSjohnjiang 	hw->vendor_id = pci_dev->id.vendor_id;
21524418919fSjohnjiang 	hw->device_id = pci_dev->id.device_id;
21534418919fSjohnjiang 	hw->subsystem_vendor_id = pci_dev->id.subsystem_vendor_id;
21544418919fSjohnjiang 	hw->subsystem_device_id = pci_dev->id.subsystem_device_id;
21554418919fSjohnjiang 	hw->bus.device = pci_dev->addr.devid;
21564418919fSjohnjiang 	hw->bus.func = pci_dev->addr.function;
21574418919fSjohnjiang 
21584418919fSjohnjiang 	ret = ice_parse_devargs(dev);
21594418919fSjohnjiang 	if (ret) {
21604418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to parse devargs");
21614418919fSjohnjiang 		return -EINVAL;
21624418919fSjohnjiang 	}
21634418919fSjohnjiang 
21644418919fSjohnjiang 	ice_init_controlq_parameter(hw);
21654418919fSjohnjiang 
21664418919fSjohnjiang 	ret = ice_init_hw(hw);
21674418919fSjohnjiang 	if (ret) {
21684418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to initialize HW");
21694418919fSjohnjiang 		return -EINVAL;
21704418919fSjohnjiang 	}
21714418919fSjohnjiang 
21724418919fSjohnjiang 	ret = ice_load_pkg(dev);
21734418919fSjohnjiang 	if (ret) {
21744418919fSjohnjiang 		if (ad->devargs.safe_mode_support == 0) {
21754418919fSjohnjiang 			PMD_INIT_LOG(ERR, "Failed to load the DDP package,"
21764418919fSjohnjiang 					"Use safe-mode-support=1 to enter Safe Mode");
21774418919fSjohnjiang 			return ret;
21784418919fSjohnjiang 		}
21794418919fSjohnjiang 
21804418919fSjohnjiang 		PMD_INIT_LOG(WARNING, "Failed to load the DDP package,"
21814418919fSjohnjiang 					"Entering Safe Mode");
21824418919fSjohnjiang 		ad->is_safe_mode = 1;
21834418919fSjohnjiang 	}
21844418919fSjohnjiang 
21854418919fSjohnjiang 	PMD_INIT_LOG(INFO, "FW %d.%d.%05d API %d.%d",
21864418919fSjohnjiang 		     hw->fw_maj_ver, hw->fw_min_ver, hw->fw_build,
21874418919fSjohnjiang 		     hw->api_maj_ver, hw->api_min_ver);
21884418919fSjohnjiang 
21894418919fSjohnjiang 	ice_pf_sw_init(dev);
21904418919fSjohnjiang 	ret = ice_init_mac_address(dev);
21914418919fSjohnjiang 	if (ret) {
21924418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to initialize mac address");
21934418919fSjohnjiang 		goto err_init_mac;
21944418919fSjohnjiang 	}
21954418919fSjohnjiang 
21964418919fSjohnjiang 	ret = ice_res_pool_init(&pf->msix_pool, 1,
21974418919fSjohnjiang 				hw->func_caps.common_cap.num_msix_vectors - 1);
21984418919fSjohnjiang 	if (ret) {
21994418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to init MSIX pool");
22004418919fSjohnjiang 		goto err_msix_pool_init;
22014418919fSjohnjiang 	}
22024418919fSjohnjiang 
22034418919fSjohnjiang 	ret = ice_pf_setup(pf);
22044418919fSjohnjiang 	if (ret) {
22054418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to setup PF");
22064418919fSjohnjiang 		goto err_pf_setup;
22074418919fSjohnjiang 	}
22084418919fSjohnjiang 
22094418919fSjohnjiang 	ret = ice_send_driver_ver(hw);
22104418919fSjohnjiang 	if (ret) {
22114418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to send driver version");
22124418919fSjohnjiang 		goto err_pf_setup;
22134418919fSjohnjiang 	}
22144418919fSjohnjiang 
22154418919fSjohnjiang 	vsi = pf->main_vsi;
22164418919fSjohnjiang 
22174418919fSjohnjiang 	/* Disable double vlan by default */
2218*2d9fd380Sjfb8856606 	ice_vsi_config_double_vlan(vsi, false);
22194418919fSjohnjiang 
2220*2d9fd380Sjfb8856606 	ret = ice_aq_stop_lldp(hw, true, false, NULL);
22214418919fSjohnjiang 	if (ret != ICE_SUCCESS)
22224418919fSjohnjiang 		PMD_INIT_LOG(DEBUG, "lldp has already stopped\n");
2223*2d9fd380Sjfb8856606 	ret = ice_init_dcb(hw, true);
22244418919fSjohnjiang 	if (ret != ICE_SUCCESS)
22254418919fSjohnjiang 		PMD_INIT_LOG(DEBUG, "Failed to init DCB\n");
22264418919fSjohnjiang 	/* Forward LLDP packets to default VSI */
2227*2d9fd380Sjfb8856606 	ret = ice_vsi_config_sw_lldp(vsi, true);
22284418919fSjohnjiang 	if (ret != ICE_SUCCESS)
22294418919fSjohnjiang 		PMD_INIT_LOG(DEBUG, "Failed to cfg lldp\n");
22304418919fSjohnjiang 	/* register callback func to eal lib */
22314418919fSjohnjiang 	rte_intr_callback_register(intr_handle,
22324418919fSjohnjiang 				   ice_interrupt_handler, dev);
22334418919fSjohnjiang 
22344418919fSjohnjiang 	ice_pf_enable_irq0(hw);
22354418919fSjohnjiang 
22364418919fSjohnjiang 	/* enable uio intr after callback register */
22374418919fSjohnjiang 	rte_intr_enable(intr_handle);
22384418919fSjohnjiang 
22394418919fSjohnjiang 	/* get base queue pairs index  in the device */
22404418919fSjohnjiang 	ice_base_queue_get(pf);
22414418919fSjohnjiang 
2242*2d9fd380Sjfb8856606 	/* Initialize RSS context for gtpu_eh */
2243*2d9fd380Sjfb8856606 	ice_rss_ctx_init(pf);
2244*2d9fd380Sjfb8856606 
22454418919fSjohnjiang 	if (!ad->is_safe_mode) {
22464418919fSjohnjiang 		ret = ice_flow_init(ad);
22474418919fSjohnjiang 		if (ret) {
22484418919fSjohnjiang 			PMD_INIT_LOG(ERR, "Failed to initialize flow");
22494418919fSjohnjiang 			return ret;
22504418919fSjohnjiang 		}
22514418919fSjohnjiang 	}
22524418919fSjohnjiang 
22534418919fSjohnjiang 	ret = ice_reset_fxp_resource(hw);
22544418919fSjohnjiang 	if (ret) {
22554418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to reset fxp resource");
22564418919fSjohnjiang 		return ret;
22574418919fSjohnjiang 	}
22584418919fSjohnjiang 
2259*2d9fd380Sjfb8856606 	pf->supported_rxdid = ice_get_supported_rxdid(hw);
2260*2d9fd380Sjfb8856606 
22614418919fSjohnjiang 	return 0;
22624418919fSjohnjiang 
22634418919fSjohnjiang err_pf_setup:
22644418919fSjohnjiang 	ice_res_pool_destroy(&pf->msix_pool);
22654418919fSjohnjiang err_msix_pool_init:
22664418919fSjohnjiang 	rte_free(dev->data->mac_addrs);
22674418919fSjohnjiang 	dev->data->mac_addrs = NULL;
22684418919fSjohnjiang err_init_mac:
22694418919fSjohnjiang 	ice_sched_cleanup_all(hw);
22704418919fSjohnjiang 	rte_free(hw->port_info);
22714418919fSjohnjiang 	ice_shutdown_all_ctrlq(hw);
22724418919fSjohnjiang 	rte_free(pf->proto_xtr);
22734418919fSjohnjiang 
22744418919fSjohnjiang 	return ret;
22754418919fSjohnjiang }
22764418919fSjohnjiang 
22774418919fSjohnjiang int
ice_release_vsi(struct ice_vsi * vsi)22784418919fSjohnjiang ice_release_vsi(struct ice_vsi *vsi)
22794418919fSjohnjiang {
22804418919fSjohnjiang 	struct ice_hw *hw;
22814418919fSjohnjiang 	struct ice_vsi_ctx vsi_ctx;
22824418919fSjohnjiang 	enum ice_status ret;
22830c6bd470Sfengbojiang 	int error = 0;
22844418919fSjohnjiang 
22854418919fSjohnjiang 	if (!vsi)
22860c6bd470Sfengbojiang 		return error;
22874418919fSjohnjiang 
22884418919fSjohnjiang 	hw = ICE_VSI_TO_HW(vsi);
22894418919fSjohnjiang 
22904418919fSjohnjiang 	ice_remove_all_mac_vlan_filters(vsi);
22914418919fSjohnjiang 
22924418919fSjohnjiang 	memset(&vsi_ctx, 0, sizeof(vsi_ctx));
22934418919fSjohnjiang 
22944418919fSjohnjiang 	vsi_ctx.vsi_num = vsi->vsi_id;
22954418919fSjohnjiang 	vsi_ctx.info = vsi->info;
22964418919fSjohnjiang 	ret = ice_free_vsi(hw, vsi->idx, &vsi_ctx, false, NULL);
22974418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
22984418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Failed to free vsi by aq, %u", vsi->vsi_id);
22990c6bd470Sfengbojiang 		error = -1;
23004418919fSjohnjiang 	}
23014418919fSjohnjiang 
23020c6bd470Sfengbojiang 	rte_free(vsi->rss_lut);
23030c6bd470Sfengbojiang 	rte_free(vsi->rss_key);
23044418919fSjohnjiang 	rte_free(vsi);
23050c6bd470Sfengbojiang 	return error;
23064418919fSjohnjiang }
23074418919fSjohnjiang 
23084418919fSjohnjiang void
ice_vsi_disable_queues_intr(struct ice_vsi * vsi)23094418919fSjohnjiang ice_vsi_disable_queues_intr(struct ice_vsi *vsi)
23104418919fSjohnjiang {
23114418919fSjohnjiang 	struct rte_eth_dev *dev = vsi->adapter->eth_dev;
23124418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
23134418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
23144418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
23154418919fSjohnjiang 	uint16_t msix_intr, i;
23164418919fSjohnjiang 
23174418919fSjohnjiang 	/* disable interrupt and also clear all the exist config */
23184418919fSjohnjiang 	for (i = 0; i < vsi->nb_qps; i++) {
23194418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_TQCTL(vsi->base_queue + i), 0);
23204418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_RQCTL(vsi->base_queue + i), 0);
23214418919fSjohnjiang 		rte_wmb();
23224418919fSjohnjiang 	}
23234418919fSjohnjiang 
23244418919fSjohnjiang 	if (rte_intr_allow_others(intr_handle))
23254418919fSjohnjiang 		/* vfio-pci */
23264418919fSjohnjiang 		for (i = 0; i < vsi->nb_msix; i++) {
23274418919fSjohnjiang 			msix_intr = vsi->msix_intr + i;
23284418919fSjohnjiang 			ICE_WRITE_REG(hw, GLINT_DYN_CTL(msix_intr),
23294418919fSjohnjiang 				      GLINT_DYN_CTL_WB_ON_ITR_M);
23304418919fSjohnjiang 		}
23314418919fSjohnjiang 	else
23324418919fSjohnjiang 		/* igb_uio */
23334418919fSjohnjiang 		ICE_WRITE_REG(hw, GLINT_DYN_CTL(0), GLINT_DYN_CTL_WB_ON_ITR_M);
23344418919fSjohnjiang }
23354418919fSjohnjiang 
2336*2d9fd380Sjfb8856606 static int
ice_dev_stop(struct rte_eth_dev * dev)23374418919fSjohnjiang ice_dev_stop(struct rte_eth_dev *dev)
23384418919fSjohnjiang {
23394418919fSjohnjiang 	struct rte_eth_dev_data *data = dev->data;
23404418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
23414418919fSjohnjiang 	struct ice_vsi *main_vsi = pf->main_vsi;
23424418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
23434418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
23444418919fSjohnjiang 	uint16_t i;
23454418919fSjohnjiang 
23464418919fSjohnjiang 	/* avoid stopping again */
23474418919fSjohnjiang 	if (pf->adapter_stopped)
2348*2d9fd380Sjfb8856606 		return 0;
23494418919fSjohnjiang 
23504418919fSjohnjiang 	/* stop and clear all Rx queues */
23514418919fSjohnjiang 	for (i = 0; i < data->nb_rx_queues; i++)
23524418919fSjohnjiang 		ice_rx_queue_stop(dev, i);
23534418919fSjohnjiang 
23544418919fSjohnjiang 	/* stop and clear all Tx queues */
23554418919fSjohnjiang 	for (i = 0; i < data->nb_tx_queues; i++)
23564418919fSjohnjiang 		ice_tx_queue_stop(dev, i);
23574418919fSjohnjiang 
23584418919fSjohnjiang 	/* disable all queue interrupts */
23594418919fSjohnjiang 	ice_vsi_disable_queues_intr(main_vsi);
23604418919fSjohnjiang 
23614418919fSjohnjiang 	if (pf->init_link_up)
23624418919fSjohnjiang 		ice_dev_set_link_up(dev);
23634418919fSjohnjiang 	else
23644418919fSjohnjiang 		ice_dev_set_link_down(dev);
23654418919fSjohnjiang 
23664418919fSjohnjiang 	/* Clean datapath event and queue/vec mapping */
23674418919fSjohnjiang 	rte_intr_efd_disable(intr_handle);
23684418919fSjohnjiang 	if (intr_handle->intr_vec) {
23694418919fSjohnjiang 		rte_free(intr_handle->intr_vec);
23704418919fSjohnjiang 		intr_handle->intr_vec = NULL;
23714418919fSjohnjiang 	}
23724418919fSjohnjiang 
23734418919fSjohnjiang 	pf->adapter_stopped = true;
2374*2d9fd380Sjfb8856606 	dev->data->dev_started = 0;
2375*2d9fd380Sjfb8856606 
2376*2d9fd380Sjfb8856606 	return 0;
23774418919fSjohnjiang }
23784418919fSjohnjiang 
2379*2d9fd380Sjfb8856606 static int
ice_dev_close(struct rte_eth_dev * dev)23804418919fSjohnjiang ice_dev_close(struct rte_eth_dev *dev)
23814418919fSjohnjiang {
23824418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
23834418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
23844418919fSjohnjiang 	struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
23854418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
23864418919fSjohnjiang 	struct ice_adapter *ad =
23874418919fSjohnjiang 		ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
2388*2d9fd380Sjfb8856606 	int ret;
2389*2d9fd380Sjfb8856606 
2390*2d9fd380Sjfb8856606 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2391*2d9fd380Sjfb8856606 		return 0;
23924418919fSjohnjiang 
23934418919fSjohnjiang 	/* Since stop will make link down, then the link event will be
23944418919fSjohnjiang 	 * triggered, disable the irq firstly to avoid the port_infoe etc
23954418919fSjohnjiang 	 * resources deallocation causing the interrupt service thread
23964418919fSjohnjiang 	 * crash.
23974418919fSjohnjiang 	 */
23984418919fSjohnjiang 	ice_pf_disable_irq0(hw);
23994418919fSjohnjiang 
2400*2d9fd380Sjfb8856606 	ret = ice_dev_stop(dev);
24014418919fSjohnjiang 
24024418919fSjohnjiang 	if (!ad->is_safe_mode)
24034418919fSjohnjiang 		ice_flow_uninit(ad);
24044418919fSjohnjiang 
24054418919fSjohnjiang 	/* release all queue resource */
24064418919fSjohnjiang 	ice_free_queues(dev);
24074418919fSjohnjiang 
24084418919fSjohnjiang 	ice_res_pool_destroy(&pf->msix_pool);
24094418919fSjohnjiang 	ice_release_vsi(pf->main_vsi);
24104418919fSjohnjiang 	ice_sched_cleanup_all(hw);
24114418919fSjohnjiang 	ice_free_hw_tbls(hw);
24124418919fSjohnjiang 	rte_free(hw->port_info);
24134418919fSjohnjiang 	hw->port_info = NULL;
24144418919fSjohnjiang 	ice_shutdown_all_ctrlq(hw);
24154418919fSjohnjiang 	rte_free(pf->proto_xtr);
24164418919fSjohnjiang 	pf->proto_xtr = NULL;
24174418919fSjohnjiang 
24184418919fSjohnjiang 	/* disable uio intr before callback unregister */
24194418919fSjohnjiang 	rte_intr_disable(intr_handle);
24204418919fSjohnjiang 
24214418919fSjohnjiang 	/* unregister callback func from eal lib */
24224418919fSjohnjiang 	rte_intr_callback_unregister(intr_handle,
24234418919fSjohnjiang 				     ice_interrupt_handler, dev);
2424*2d9fd380Sjfb8856606 
2425*2d9fd380Sjfb8856606 	return ret;
24264418919fSjohnjiang }
24274418919fSjohnjiang 
24284418919fSjohnjiang static int
ice_dev_uninit(struct rte_eth_dev * dev)24294418919fSjohnjiang ice_dev_uninit(struct rte_eth_dev *dev)
24304418919fSjohnjiang {
24314418919fSjohnjiang 	ice_dev_close(dev);
24324418919fSjohnjiang 
24334418919fSjohnjiang 	return 0;
24344418919fSjohnjiang }
24354418919fSjohnjiang 
2436*2d9fd380Sjfb8856606 static bool
is_hash_cfg_valid(struct ice_rss_hash_cfg * cfg)2437*2d9fd380Sjfb8856606 is_hash_cfg_valid(struct ice_rss_hash_cfg *cfg)
2438*2d9fd380Sjfb8856606 {
2439*2d9fd380Sjfb8856606 	return (cfg->hash_flds != 0 && cfg->addl_hdrs != 0) ? true : false;
2440*2d9fd380Sjfb8856606 }
2441*2d9fd380Sjfb8856606 
2442*2d9fd380Sjfb8856606 static void
hash_cfg_reset(struct ice_rss_hash_cfg * cfg)2443*2d9fd380Sjfb8856606 hash_cfg_reset(struct ice_rss_hash_cfg *cfg)
2444*2d9fd380Sjfb8856606 {
2445*2d9fd380Sjfb8856606 	cfg->hash_flds = 0;
2446*2d9fd380Sjfb8856606 	cfg->addl_hdrs = 0;
2447*2d9fd380Sjfb8856606 	cfg->symm = 0;
2448*2d9fd380Sjfb8856606 	cfg->hdr_type = ICE_RSS_ANY_HEADERS;
2449*2d9fd380Sjfb8856606 }
2450*2d9fd380Sjfb8856606 
2451*2d9fd380Sjfb8856606 static int
ice_hash_moveout(struct ice_pf * pf,struct ice_rss_hash_cfg * cfg)2452*2d9fd380Sjfb8856606 ice_hash_moveout(struct ice_pf *pf, struct ice_rss_hash_cfg *cfg)
2453*2d9fd380Sjfb8856606 {
2454*2d9fd380Sjfb8856606 	enum ice_status status = ICE_SUCCESS;
2455*2d9fd380Sjfb8856606 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
2456*2d9fd380Sjfb8856606 	struct ice_vsi *vsi = pf->main_vsi;
2457*2d9fd380Sjfb8856606 
2458*2d9fd380Sjfb8856606 	if (!is_hash_cfg_valid(cfg))
2459*2d9fd380Sjfb8856606 		return -ENOENT;
2460*2d9fd380Sjfb8856606 
2461*2d9fd380Sjfb8856606 	status = ice_rem_rss_cfg(hw, vsi->idx, cfg);
2462*2d9fd380Sjfb8856606 	if (status && status != ICE_ERR_DOES_NOT_EXIST) {
2463*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR,
2464*2d9fd380Sjfb8856606 			    "ice_rem_rss_cfg failed for VSI:%d, error:%d\n",
2465*2d9fd380Sjfb8856606 			    vsi->idx, status);
2466*2d9fd380Sjfb8856606 		return -EBUSY;
2467*2d9fd380Sjfb8856606 	}
2468*2d9fd380Sjfb8856606 
2469*2d9fd380Sjfb8856606 	return 0;
2470*2d9fd380Sjfb8856606 }
2471*2d9fd380Sjfb8856606 
2472*2d9fd380Sjfb8856606 static int
ice_hash_moveback(struct ice_pf * pf,struct ice_rss_hash_cfg * cfg)2473*2d9fd380Sjfb8856606 ice_hash_moveback(struct ice_pf *pf, struct ice_rss_hash_cfg *cfg)
2474*2d9fd380Sjfb8856606 {
2475*2d9fd380Sjfb8856606 	enum ice_status status = ICE_SUCCESS;
2476*2d9fd380Sjfb8856606 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
2477*2d9fd380Sjfb8856606 	struct ice_vsi *vsi = pf->main_vsi;
2478*2d9fd380Sjfb8856606 
2479*2d9fd380Sjfb8856606 	if (!is_hash_cfg_valid(cfg))
2480*2d9fd380Sjfb8856606 		return -ENOENT;
2481*2d9fd380Sjfb8856606 
2482*2d9fd380Sjfb8856606 	status = ice_add_rss_cfg(hw, vsi->idx, cfg);
2483*2d9fd380Sjfb8856606 	if (status) {
2484*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR,
2485*2d9fd380Sjfb8856606 			    "ice_add_rss_cfg failed for VSI:%d, error:%d\n",
2486*2d9fd380Sjfb8856606 			    vsi->idx, status);
2487*2d9fd380Sjfb8856606 		return -EBUSY;
2488*2d9fd380Sjfb8856606 	}
2489*2d9fd380Sjfb8856606 
2490*2d9fd380Sjfb8856606 	return 0;
2491*2d9fd380Sjfb8856606 }
2492*2d9fd380Sjfb8856606 
2493*2d9fd380Sjfb8856606 static int
ice_hash_remove(struct ice_pf * pf,struct ice_rss_hash_cfg * cfg)2494*2d9fd380Sjfb8856606 ice_hash_remove(struct ice_pf *pf, struct ice_rss_hash_cfg *cfg)
2495*2d9fd380Sjfb8856606 {
2496*2d9fd380Sjfb8856606 	int ret;
2497*2d9fd380Sjfb8856606 
2498*2d9fd380Sjfb8856606 	ret = ice_hash_moveout(pf, cfg);
2499*2d9fd380Sjfb8856606 	if (ret && (ret != -ENOENT))
2500*2d9fd380Sjfb8856606 		return ret;
2501*2d9fd380Sjfb8856606 
2502*2d9fd380Sjfb8856606 	hash_cfg_reset(cfg);
2503*2d9fd380Sjfb8856606 
2504*2d9fd380Sjfb8856606 	return 0;
2505*2d9fd380Sjfb8856606 }
2506*2d9fd380Sjfb8856606 
2507*2d9fd380Sjfb8856606 static int
ice_add_rss_cfg_pre_gtpu(struct ice_pf * pf,struct ice_hash_gtpu_ctx * ctx,u8 ctx_idx)2508*2d9fd380Sjfb8856606 ice_add_rss_cfg_pre_gtpu(struct ice_pf *pf, struct ice_hash_gtpu_ctx *ctx,
2509*2d9fd380Sjfb8856606 			 u8 ctx_idx)
2510*2d9fd380Sjfb8856606 {
2511*2d9fd380Sjfb8856606 	int ret;
2512*2d9fd380Sjfb8856606 
2513*2d9fd380Sjfb8856606 	switch (ctx_idx) {
2514*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP:
2515*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2516*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2517*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2518*2d9fd380Sjfb8856606 			return ret;
2519*2d9fd380Sjfb8856606 
2520*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2521*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2522*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2523*2d9fd380Sjfb8856606 			return ret;
2524*2d9fd380Sjfb8856606 
2525*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2526*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP]);
2527*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2528*2d9fd380Sjfb8856606 			return ret;
2529*2d9fd380Sjfb8856606 
2530*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2531*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_UDP]);
2532*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2533*2d9fd380Sjfb8856606 			return ret;
2534*2d9fd380Sjfb8856606 
2535*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2536*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_TCP]);
2537*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2538*2d9fd380Sjfb8856606 			return ret;
2539*2d9fd380Sjfb8856606 
2540*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2541*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP]);
2542*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2543*2d9fd380Sjfb8856606 			return ret;
2544*2d9fd380Sjfb8856606 
2545*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2546*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_UDP]);
2547*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2548*2d9fd380Sjfb8856606 			return ret;
2549*2d9fd380Sjfb8856606 
2550*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2551*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_TCP]);
2552*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2553*2d9fd380Sjfb8856606 			return ret;
2554*2d9fd380Sjfb8856606 
2555*2d9fd380Sjfb8856606 		break;
2556*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP_UDP:
2557*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2558*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_UDP]);
2559*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2560*2d9fd380Sjfb8856606 			return ret;
2561*2d9fd380Sjfb8856606 
2562*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2563*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_UDP]);
2564*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2565*2d9fd380Sjfb8856606 			return ret;
2566*2d9fd380Sjfb8856606 
2567*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2568*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP]);
2569*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2570*2d9fd380Sjfb8856606 			return ret;
2571*2d9fd380Sjfb8856606 
2572*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2573*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_TCP]);
2574*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2575*2d9fd380Sjfb8856606 			return ret;
2576*2d9fd380Sjfb8856606 
2577*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2578*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP]);
2579*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2580*2d9fd380Sjfb8856606 			return ret;
2581*2d9fd380Sjfb8856606 
2582*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2583*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_TCP]);
2584*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2585*2d9fd380Sjfb8856606 			return ret;
2586*2d9fd380Sjfb8856606 
2587*2d9fd380Sjfb8856606 		break;
2588*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP_TCP:
2589*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2590*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_TCP]);
2591*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2592*2d9fd380Sjfb8856606 			return ret;
2593*2d9fd380Sjfb8856606 
2594*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2595*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_TCP]);
2596*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2597*2d9fd380Sjfb8856606 			return ret;
2598*2d9fd380Sjfb8856606 
2599*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2600*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP]);
2601*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2602*2d9fd380Sjfb8856606 			return ret;
2603*2d9fd380Sjfb8856606 
2604*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2605*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_UDP]);
2606*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2607*2d9fd380Sjfb8856606 			return ret;
2608*2d9fd380Sjfb8856606 
2609*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2610*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP]);
2611*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2612*2d9fd380Sjfb8856606 			return ret;
2613*2d9fd380Sjfb8856606 
2614*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2615*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_UDP]);
2616*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2617*2d9fd380Sjfb8856606 			return ret;
2618*2d9fd380Sjfb8856606 
2619*2d9fd380Sjfb8856606 		break;
2620*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP:
2621*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2622*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_UDP]);
2623*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2624*2d9fd380Sjfb8856606 			return ret;
2625*2d9fd380Sjfb8856606 
2626*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2627*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_TCP]);
2628*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2629*2d9fd380Sjfb8856606 			return ret;
2630*2d9fd380Sjfb8856606 
2631*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2632*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP]);
2633*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2634*2d9fd380Sjfb8856606 			return ret;
2635*2d9fd380Sjfb8856606 
2636*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2637*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2638*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2639*2d9fd380Sjfb8856606 			return ret;
2640*2d9fd380Sjfb8856606 
2641*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2642*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2643*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2644*2d9fd380Sjfb8856606 			return ret;
2645*2d9fd380Sjfb8856606 
2646*2d9fd380Sjfb8856606 		break;
2647*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP_UDP:
2648*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP_TCP:
2649*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2650*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP]);
2651*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2652*2d9fd380Sjfb8856606 			return ret;
2653*2d9fd380Sjfb8856606 
2654*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2655*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2656*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2657*2d9fd380Sjfb8856606 			return ret;
2658*2d9fd380Sjfb8856606 
2659*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2660*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2661*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2662*2d9fd380Sjfb8856606 			return ret;
2663*2d9fd380Sjfb8856606 
2664*2d9fd380Sjfb8856606 		break;
2665*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP:
2666*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2667*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_UDP]);
2668*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2669*2d9fd380Sjfb8856606 			return ret;
2670*2d9fd380Sjfb8856606 
2671*2d9fd380Sjfb8856606 		ret = ice_hash_remove(pf,
2672*2d9fd380Sjfb8856606 				      &ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_TCP]);
2673*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2674*2d9fd380Sjfb8856606 			return ret;
2675*2d9fd380Sjfb8856606 
2676*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2677*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP]);
2678*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2679*2d9fd380Sjfb8856606 			return ret;
2680*2d9fd380Sjfb8856606 
2681*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2682*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2683*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2684*2d9fd380Sjfb8856606 			return ret;
2685*2d9fd380Sjfb8856606 
2686*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2687*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2688*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2689*2d9fd380Sjfb8856606 			return ret;
2690*2d9fd380Sjfb8856606 
2691*2d9fd380Sjfb8856606 		break;
2692*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP_UDP:
2693*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP_TCP:
2694*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2695*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP]);
2696*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2697*2d9fd380Sjfb8856606 			return ret;
2698*2d9fd380Sjfb8856606 
2699*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2700*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2701*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2702*2d9fd380Sjfb8856606 			return ret;
2703*2d9fd380Sjfb8856606 
2704*2d9fd380Sjfb8856606 		ret = ice_hash_moveout(pf,
2705*2d9fd380Sjfb8856606 				       &ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2706*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2707*2d9fd380Sjfb8856606 			return ret;
2708*2d9fd380Sjfb8856606 
2709*2d9fd380Sjfb8856606 		break;
2710*2d9fd380Sjfb8856606 	default:
2711*2d9fd380Sjfb8856606 		break;
2712*2d9fd380Sjfb8856606 	}
2713*2d9fd380Sjfb8856606 
2714*2d9fd380Sjfb8856606 	return 0;
2715*2d9fd380Sjfb8856606 }
2716*2d9fd380Sjfb8856606 
calc_gtpu_ctx_idx(uint32_t hdr)2717*2d9fd380Sjfb8856606 static u8 calc_gtpu_ctx_idx(uint32_t hdr)
2718*2d9fd380Sjfb8856606 {
2719*2d9fd380Sjfb8856606 	u8 eh_idx, ip_idx;
2720*2d9fd380Sjfb8856606 
2721*2d9fd380Sjfb8856606 	if (hdr & ICE_FLOW_SEG_HDR_GTPU_EH)
2722*2d9fd380Sjfb8856606 		eh_idx = 0;
2723*2d9fd380Sjfb8856606 	else if (hdr & ICE_FLOW_SEG_HDR_GTPU_UP)
2724*2d9fd380Sjfb8856606 		eh_idx = 1;
2725*2d9fd380Sjfb8856606 	else if (hdr & ICE_FLOW_SEG_HDR_GTPU_DWN)
2726*2d9fd380Sjfb8856606 		eh_idx = 2;
2727*2d9fd380Sjfb8856606 	else
2728*2d9fd380Sjfb8856606 		return ICE_HASH_GTPU_CTX_MAX;
2729*2d9fd380Sjfb8856606 
2730*2d9fd380Sjfb8856606 	ip_idx = 0;
2731*2d9fd380Sjfb8856606 	if (hdr & ICE_FLOW_SEG_HDR_UDP)
2732*2d9fd380Sjfb8856606 		ip_idx = 1;
2733*2d9fd380Sjfb8856606 	else if (hdr & ICE_FLOW_SEG_HDR_TCP)
2734*2d9fd380Sjfb8856606 		ip_idx = 2;
2735*2d9fd380Sjfb8856606 
2736*2d9fd380Sjfb8856606 	if (hdr & (ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV6))
2737*2d9fd380Sjfb8856606 		return eh_idx * 3 + ip_idx;
2738*2d9fd380Sjfb8856606 	else
2739*2d9fd380Sjfb8856606 		return ICE_HASH_GTPU_CTX_MAX;
2740*2d9fd380Sjfb8856606 }
2741*2d9fd380Sjfb8856606 
2742*2d9fd380Sjfb8856606 static int
ice_add_rss_cfg_pre(struct ice_pf * pf,uint32_t hdr)2743*2d9fd380Sjfb8856606 ice_add_rss_cfg_pre(struct ice_pf *pf, uint32_t hdr)
2744*2d9fd380Sjfb8856606 {
2745*2d9fd380Sjfb8856606 	u8 gtpu_ctx_idx = calc_gtpu_ctx_idx(hdr);
2746*2d9fd380Sjfb8856606 
2747*2d9fd380Sjfb8856606 	if (hdr & ICE_FLOW_SEG_HDR_IPV4)
2748*2d9fd380Sjfb8856606 		return ice_add_rss_cfg_pre_gtpu(pf, &pf->hash_ctx.gtpu4,
2749*2d9fd380Sjfb8856606 						gtpu_ctx_idx);
2750*2d9fd380Sjfb8856606 	else if (hdr & ICE_FLOW_SEG_HDR_IPV6)
2751*2d9fd380Sjfb8856606 		return ice_add_rss_cfg_pre_gtpu(pf, &pf->hash_ctx.gtpu6,
2752*2d9fd380Sjfb8856606 						gtpu_ctx_idx);
2753*2d9fd380Sjfb8856606 
2754*2d9fd380Sjfb8856606 	return 0;
2755*2d9fd380Sjfb8856606 }
2756*2d9fd380Sjfb8856606 
2757*2d9fd380Sjfb8856606 static int
ice_add_rss_cfg_post_gtpu(struct ice_pf * pf,struct ice_hash_gtpu_ctx * ctx,u8 ctx_idx,struct ice_rss_hash_cfg * cfg)2758*2d9fd380Sjfb8856606 ice_add_rss_cfg_post_gtpu(struct ice_pf *pf, struct ice_hash_gtpu_ctx *ctx,
2759*2d9fd380Sjfb8856606 			  u8 ctx_idx, struct ice_rss_hash_cfg *cfg)
2760*2d9fd380Sjfb8856606 {
2761*2d9fd380Sjfb8856606 	int ret;
2762*2d9fd380Sjfb8856606 
2763*2d9fd380Sjfb8856606 	if (ctx_idx < ICE_HASH_GTPU_CTX_MAX)
2764*2d9fd380Sjfb8856606 		ctx->ctx[ctx_idx] = *cfg;
2765*2d9fd380Sjfb8856606 
2766*2d9fd380Sjfb8856606 	switch (ctx_idx) {
2767*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP:
2768*2d9fd380Sjfb8856606 		break;
2769*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP_UDP:
2770*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2771*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP]);
2772*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2773*2d9fd380Sjfb8856606 			return ret;
2774*2d9fd380Sjfb8856606 
2775*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2776*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_TCP]);
2777*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2778*2d9fd380Sjfb8856606 			return ret;
2779*2d9fd380Sjfb8856606 
2780*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2781*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP]);
2782*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2783*2d9fd380Sjfb8856606 			return ret;
2784*2d9fd380Sjfb8856606 
2785*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2786*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_TCP]);
2787*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2788*2d9fd380Sjfb8856606 			return ret;
2789*2d9fd380Sjfb8856606 
2790*2d9fd380Sjfb8856606 		break;
2791*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_EH_IP_TCP:
2792*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2793*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP]);
2794*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2795*2d9fd380Sjfb8856606 			return ret;
2796*2d9fd380Sjfb8856606 
2797*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2798*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_UP_IP_UDP]);
2799*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2800*2d9fd380Sjfb8856606 			return ret;
2801*2d9fd380Sjfb8856606 
2802*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2803*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP]);
2804*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2805*2d9fd380Sjfb8856606 			return ret;
2806*2d9fd380Sjfb8856606 
2807*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2808*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_DW_IP_UDP]);
2809*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2810*2d9fd380Sjfb8856606 			return ret;
2811*2d9fd380Sjfb8856606 
2812*2d9fd380Sjfb8856606 		break;
2813*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP:
2814*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP_UDP:
2815*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_UP_IP_TCP:
2816*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP:
2817*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP_UDP:
2818*2d9fd380Sjfb8856606 	case ICE_HASH_GTPU_CTX_DW_IP_TCP:
2819*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2820*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP]);
2821*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2822*2d9fd380Sjfb8856606 			return ret;
2823*2d9fd380Sjfb8856606 
2824*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2825*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_UDP]);
2826*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2827*2d9fd380Sjfb8856606 			return ret;
2828*2d9fd380Sjfb8856606 
2829*2d9fd380Sjfb8856606 		ret = ice_hash_moveback(pf,
2830*2d9fd380Sjfb8856606 					&ctx->ctx[ICE_HASH_GTPU_CTX_EH_IP_TCP]);
2831*2d9fd380Sjfb8856606 		if (ret && (ret != -ENOENT))
2832*2d9fd380Sjfb8856606 			return ret;
2833*2d9fd380Sjfb8856606 
2834*2d9fd380Sjfb8856606 		break;
2835*2d9fd380Sjfb8856606 	default:
2836*2d9fd380Sjfb8856606 		break;
2837*2d9fd380Sjfb8856606 	}
2838*2d9fd380Sjfb8856606 
2839*2d9fd380Sjfb8856606 	return 0;
2840*2d9fd380Sjfb8856606 }
2841*2d9fd380Sjfb8856606 
2842*2d9fd380Sjfb8856606 static int
ice_add_rss_cfg_post(struct ice_pf * pf,struct ice_rss_hash_cfg * cfg)2843*2d9fd380Sjfb8856606 ice_add_rss_cfg_post(struct ice_pf *pf, struct ice_rss_hash_cfg *cfg)
2844*2d9fd380Sjfb8856606 {
2845*2d9fd380Sjfb8856606 	u8 gtpu_ctx_idx = calc_gtpu_ctx_idx(cfg->addl_hdrs);
2846*2d9fd380Sjfb8856606 
2847*2d9fd380Sjfb8856606 	if (cfg->addl_hdrs & ICE_FLOW_SEG_HDR_IPV4)
2848*2d9fd380Sjfb8856606 		return ice_add_rss_cfg_post_gtpu(pf, &pf->hash_ctx.gtpu4,
2849*2d9fd380Sjfb8856606 						 gtpu_ctx_idx, cfg);
2850*2d9fd380Sjfb8856606 	else if (cfg->addl_hdrs & ICE_FLOW_SEG_HDR_IPV6)
2851*2d9fd380Sjfb8856606 		return ice_add_rss_cfg_post_gtpu(pf, &pf->hash_ctx.gtpu6,
2852*2d9fd380Sjfb8856606 						 gtpu_ctx_idx, cfg);
2853*2d9fd380Sjfb8856606 
2854*2d9fd380Sjfb8856606 	return 0;
2855*2d9fd380Sjfb8856606 }
2856*2d9fd380Sjfb8856606 
2857*2d9fd380Sjfb8856606 static void
ice_rem_rss_cfg_post(struct ice_pf * pf,uint32_t hdr)2858*2d9fd380Sjfb8856606 ice_rem_rss_cfg_post(struct ice_pf *pf, uint32_t hdr)
2859*2d9fd380Sjfb8856606 {
2860*2d9fd380Sjfb8856606 	u8 gtpu_ctx_idx = calc_gtpu_ctx_idx(hdr);
2861*2d9fd380Sjfb8856606 
2862*2d9fd380Sjfb8856606 	if (gtpu_ctx_idx >= ICE_HASH_GTPU_CTX_MAX)
2863*2d9fd380Sjfb8856606 		return;
2864*2d9fd380Sjfb8856606 
2865*2d9fd380Sjfb8856606 	if (hdr & ICE_FLOW_SEG_HDR_IPV4)
2866*2d9fd380Sjfb8856606 		hash_cfg_reset(&pf->hash_ctx.gtpu4.ctx[gtpu_ctx_idx]);
2867*2d9fd380Sjfb8856606 	else if (hdr & ICE_FLOW_SEG_HDR_IPV6)
2868*2d9fd380Sjfb8856606 		hash_cfg_reset(&pf->hash_ctx.gtpu6.ctx[gtpu_ctx_idx]);
2869*2d9fd380Sjfb8856606 }
2870*2d9fd380Sjfb8856606 
2871*2d9fd380Sjfb8856606 int
ice_rem_rss_cfg_wrap(struct ice_pf * pf,uint16_t vsi_id,struct ice_rss_hash_cfg * cfg)2872*2d9fd380Sjfb8856606 ice_rem_rss_cfg_wrap(struct ice_pf *pf, uint16_t vsi_id,
2873*2d9fd380Sjfb8856606 		     struct ice_rss_hash_cfg *cfg)
2874*2d9fd380Sjfb8856606 {
2875*2d9fd380Sjfb8856606 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
2876*2d9fd380Sjfb8856606 	int ret;
2877*2d9fd380Sjfb8856606 
2878*2d9fd380Sjfb8856606 	ret = ice_rem_rss_cfg(hw, vsi_id, cfg);
2879*2d9fd380Sjfb8856606 	if (ret && ret != ICE_ERR_DOES_NOT_EXIST)
2880*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "remove rss cfg failed\n");
2881*2d9fd380Sjfb8856606 
2882*2d9fd380Sjfb8856606 	ice_rem_rss_cfg_post(pf, cfg->addl_hdrs);
2883*2d9fd380Sjfb8856606 
2884*2d9fd380Sjfb8856606 	return 0;
2885*2d9fd380Sjfb8856606 }
2886*2d9fd380Sjfb8856606 
2887*2d9fd380Sjfb8856606 int
ice_add_rss_cfg_wrap(struct ice_pf * pf,uint16_t vsi_id,struct ice_rss_hash_cfg * cfg)2888*2d9fd380Sjfb8856606 ice_add_rss_cfg_wrap(struct ice_pf *pf, uint16_t vsi_id,
2889*2d9fd380Sjfb8856606 		     struct ice_rss_hash_cfg *cfg)
2890*2d9fd380Sjfb8856606 {
2891*2d9fd380Sjfb8856606 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
2892*2d9fd380Sjfb8856606 	int ret;
2893*2d9fd380Sjfb8856606 
2894*2d9fd380Sjfb8856606 	ret = ice_add_rss_cfg_pre(pf, cfg->addl_hdrs);
2895*2d9fd380Sjfb8856606 	if (ret)
2896*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "add rss cfg pre failed\n");
2897*2d9fd380Sjfb8856606 
2898*2d9fd380Sjfb8856606 	ret = ice_add_rss_cfg(hw, vsi_id, cfg);
2899*2d9fd380Sjfb8856606 	if (ret)
2900*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "add rss cfg failed\n");
2901*2d9fd380Sjfb8856606 
2902*2d9fd380Sjfb8856606 	ret = ice_add_rss_cfg_post(pf, cfg);
2903*2d9fd380Sjfb8856606 	if (ret)
2904*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "add rss cfg post failed\n");
2905*2d9fd380Sjfb8856606 
2906*2d9fd380Sjfb8856606 	return 0;
2907*2d9fd380Sjfb8856606 }
2908*2d9fd380Sjfb8856606 
2909*2d9fd380Sjfb8856606 static void
ice_rss_hash_set(struct ice_pf * pf,uint64_t rss_hf)2910*2d9fd380Sjfb8856606 ice_rss_hash_set(struct ice_pf *pf, uint64_t rss_hf)
2911*2d9fd380Sjfb8856606 {
2912*2d9fd380Sjfb8856606 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
2913*2d9fd380Sjfb8856606 	struct ice_vsi *vsi = pf->main_vsi;
2914*2d9fd380Sjfb8856606 	struct ice_rss_hash_cfg cfg;
2915*2d9fd380Sjfb8856606 	int ret;
2916*2d9fd380Sjfb8856606 
2917*2d9fd380Sjfb8856606 #define ICE_RSS_HF_ALL ( \
2918*2d9fd380Sjfb8856606 	ETH_RSS_IPV4 | \
2919*2d9fd380Sjfb8856606 	ETH_RSS_IPV6 | \
2920*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV4_UDP | \
2921*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV6_UDP | \
2922*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV4_TCP | \
2923*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV6_TCP | \
2924*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV4_SCTP | \
2925*2d9fd380Sjfb8856606 	ETH_RSS_NONFRAG_IPV6_SCTP)
2926*2d9fd380Sjfb8856606 
2927*2d9fd380Sjfb8856606 	ret = ice_rem_vsi_rss_cfg(hw, vsi->idx);
2928*2d9fd380Sjfb8856606 	if (ret)
2929*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "%s Remove rss vsi fail %d",
2930*2d9fd380Sjfb8856606 			    __func__, ret);
2931*2d9fd380Sjfb8856606 
2932*2d9fd380Sjfb8856606 	cfg.symm = 0;
2933*2d9fd380Sjfb8856606 	cfg.hdr_type = ICE_RSS_ANY_HEADERS;
2934*2d9fd380Sjfb8856606 	/* Configure RSS for IPv4 with src/dst addr as input set */
2935*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_IPV4) {
2936*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
2937*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_FLOW_HASH_IPV4;
2938*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2939*2d9fd380Sjfb8856606 		if (ret)
2940*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s IPV4 rss flow fail %d",
2941*2d9fd380Sjfb8856606 				    __func__, ret);
2942*2d9fd380Sjfb8856606 	}
2943*2d9fd380Sjfb8856606 
2944*2d9fd380Sjfb8856606 	/* Configure RSS for IPv6 with src/dst addr as input set */
2945*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_IPV6) {
2946*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
2947*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_FLOW_HASH_IPV6;
2948*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2949*2d9fd380Sjfb8856606 		if (ret)
2950*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s IPV6 rss flow fail %d",
2951*2d9fd380Sjfb8856606 				    __func__, ret);
2952*2d9fd380Sjfb8856606 	}
2953*2d9fd380Sjfb8856606 
2954*2d9fd380Sjfb8856606 	/* Configure RSS for udp4 with src/dst addr and port as input set */
2955*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) {
2956*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_UDP | ICE_FLOW_SEG_HDR_IPV4 |
2957*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
2958*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_UDP_IPV4;
2959*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2960*2d9fd380Sjfb8856606 		if (ret)
2961*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s UDP_IPV4 rss flow fail %d",
2962*2d9fd380Sjfb8856606 				    __func__, ret);
2963*2d9fd380Sjfb8856606 	}
2964*2d9fd380Sjfb8856606 
2965*2d9fd380Sjfb8856606 	/* Configure RSS for udp6 with src/dst addr and port as input set */
2966*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) {
2967*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_UDP | ICE_FLOW_SEG_HDR_IPV6 |
2968*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
2969*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_UDP_IPV6;
2970*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2971*2d9fd380Sjfb8856606 		if (ret)
2972*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s UDP_IPV6 rss flow fail %d",
2973*2d9fd380Sjfb8856606 				    __func__, ret);
2974*2d9fd380Sjfb8856606 	}
2975*2d9fd380Sjfb8856606 
2976*2d9fd380Sjfb8856606 	/* Configure RSS for tcp4 with src/dst addr and port as input set */
2977*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) {
2978*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_TCP | ICE_FLOW_SEG_HDR_IPV4 |
2979*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
2980*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_TCP_IPV4;
2981*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2982*2d9fd380Sjfb8856606 		if (ret)
2983*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s TCP_IPV4 rss flow fail %d",
2984*2d9fd380Sjfb8856606 				    __func__, ret);
2985*2d9fd380Sjfb8856606 	}
2986*2d9fd380Sjfb8856606 
2987*2d9fd380Sjfb8856606 	/* Configure RSS for tcp6 with src/dst addr and port as input set */
2988*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) {
2989*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_TCP | ICE_FLOW_SEG_HDR_IPV6 |
2990*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
2991*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_TCP_IPV6;
2992*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
2993*2d9fd380Sjfb8856606 		if (ret)
2994*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s TCP_IPV6 rss flow fail %d",
2995*2d9fd380Sjfb8856606 				    __func__, ret);
2996*2d9fd380Sjfb8856606 	}
2997*2d9fd380Sjfb8856606 
2998*2d9fd380Sjfb8856606 	/* Configure RSS for sctp4 with src/dst addr and port as input set */
2999*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV4_SCTP) {
3000*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_SCTP | ICE_FLOW_SEG_HDR_IPV4 |
3001*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3002*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_SCTP_IPV4;
3003*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3004*2d9fd380Sjfb8856606 		if (ret)
3005*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s SCTP_IPV4 rss flow fail %d",
3006*2d9fd380Sjfb8856606 				    __func__, ret);
3007*2d9fd380Sjfb8856606 	}
3008*2d9fd380Sjfb8856606 
3009*2d9fd380Sjfb8856606 	/* Configure RSS for sctp6 with src/dst addr and port as input set */
3010*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV6_SCTP) {
3011*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_SCTP | ICE_FLOW_SEG_HDR_IPV6 |
3012*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3013*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_SCTP_IPV6;
3014*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3015*2d9fd380Sjfb8856606 		if (ret)
3016*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s SCTP_IPV6 rss flow fail %d",
3017*2d9fd380Sjfb8856606 				    __func__, ret);
3018*2d9fd380Sjfb8856606 	}
3019*2d9fd380Sjfb8856606 
3020*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_IPV4) {
3021*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_IPV4 |
3022*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3023*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_FLOW_HASH_IPV4;
3024*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3025*2d9fd380Sjfb8856606 		if (ret)
3026*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV4 rss flow fail %d",
3027*2d9fd380Sjfb8856606 				    __func__, ret);
3028*2d9fd380Sjfb8856606 
3029*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_IPV4 |
3030*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3031*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3032*2d9fd380Sjfb8856606 		if (ret)
3033*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV4 rss flow fail %d",
3034*2d9fd380Sjfb8856606 				    __func__, ret);
3035*2d9fd380Sjfb8856606 
3036*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_IPV4 |
3037*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3038*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3039*2d9fd380Sjfb8856606 		if (ret)
3040*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV4 rss flow fail %d",
3041*2d9fd380Sjfb8856606 				    __func__, ret);
3042*2d9fd380Sjfb8856606 	}
3043*2d9fd380Sjfb8856606 
3044*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_IPV6) {
3045*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_IPV6 |
3046*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3047*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_FLOW_HASH_IPV6;
3048*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3049*2d9fd380Sjfb8856606 		if (ret)
3050*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV6 rss flow fail %d",
3051*2d9fd380Sjfb8856606 				    __func__, ret);
3052*2d9fd380Sjfb8856606 
3053*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_IPV6 |
3054*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3055*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3056*2d9fd380Sjfb8856606 		if (ret)
3057*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV6 rss flow fail %d",
3058*2d9fd380Sjfb8856606 				    __func__, ret);
3059*2d9fd380Sjfb8856606 
3060*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_IPV6 |
3061*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV_OTHER;
3062*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3063*2d9fd380Sjfb8856606 		if (ret)
3064*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV6 rss flow fail %d",
3065*2d9fd380Sjfb8856606 				    __func__, ret);
3066*2d9fd380Sjfb8856606 	}
3067*2d9fd380Sjfb8856606 
3068*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) {
3069*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_UDP |
3070*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3071*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_UDP_IPV4;
3072*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3073*2d9fd380Sjfb8856606 		if (ret)
3074*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV4_UDP rss flow fail %d",
3075*2d9fd380Sjfb8856606 				    __func__, ret);
3076*2d9fd380Sjfb8856606 
3077*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_UDP |
3078*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3079*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3080*2d9fd380Sjfb8856606 		if (ret)
3081*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV4_UDP rss flow fail %d",
3082*2d9fd380Sjfb8856606 				    __func__, ret);
3083*2d9fd380Sjfb8856606 
3084*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_UDP |
3085*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3086*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3087*2d9fd380Sjfb8856606 		if (ret)
3088*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV4_UDP rss flow fail %d",
3089*2d9fd380Sjfb8856606 				    __func__, ret);
3090*2d9fd380Sjfb8856606 	}
3091*2d9fd380Sjfb8856606 
3092*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) {
3093*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_UDP |
3094*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3095*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_UDP_IPV6;
3096*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3097*2d9fd380Sjfb8856606 		if (ret)
3098*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV6_UDP rss flow fail %d",
3099*2d9fd380Sjfb8856606 				    __func__, ret);
3100*2d9fd380Sjfb8856606 
3101*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_UDP |
3102*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3103*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3104*2d9fd380Sjfb8856606 		if (ret)
3105*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV6_UDP rss flow fail %d",
3106*2d9fd380Sjfb8856606 				    __func__, ret);
3107*2d9fd380Sjfb8856606 
3108*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_UDP |
3109*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3110*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3111*2d9fd380Sjfb8856606 		if (ret)
3112*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV6_UDP rss flow fail %d",
3113*2d9fd380Sjfb8856606 				    __func__, ret);
3114*2d9fd380Sjfb8856606 	}
3115*2d9fd380Sjfb8856606 
3116*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) {
3117*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_TCP |
3118*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3119*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_TCP_IPV4;
3120*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3121*2d9fd380Sjfb8856606 		if (ret)
3122*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV4_TCP rss flow fail %d",
3123*2d9fd380Sjfb8856606 				    __func__, ret);
3124*2d9fd380Sjfb8856606 
3125*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_TCP |
3126*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3127*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3128*2d9fd380Sjfb8856606 		if (ret)
3129*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV4_TCP rss flow fail %d",
3130*2d9fd380Sjfb8856606 				    __func__, ret);
3131*2d9fd380Sjfb8856606 
3132*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_TCP |
3133*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV4 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3134*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3135*2d9fd380Sjfb8856606 		if (ret)
3136*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV4_TCP rss flow fail %d",
3137*2d9fd380Sjfb8856606 				    __func__, ret);
3138*2d9fd380Sjfb8856606 	}
3139*2d9fd380Sjfb8856606 
3140*2d9fd380Sjfb8856606 	if (rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) {
3141*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_IP | ICE_FLOW_SEG_HDR_TCP |
3142*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3143*2d9fd380Sjfb8856606 		cfg.hash_flds = ICE_HASH_TCP_IPV6;
3144*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3145*2d9fd380Sjfb8856606 		if (ret)
3146*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_IPV6_TCP rss flow fail %d",
3147*2d9fd380Sjfb8856606 				    __func__, ret);
3148*2d9fd380Sjfb8856606 
3149*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_GTPU_EH | ICE_FLOW_SEG_HDR_TCP |
3150*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3151*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3152*2d9fd380Sjfb8856606 		if (ret)
3153*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s GTPU_EH_IPV6_TCP rss flow fail %d",
3154*2d9fd380Sjfb8856606 				    __func__, ret);
3155*2d9fd380Sjfb8856606 
3156*2d9fd380Sjfb8856606 		cfg.addl_hdrs = ICE_FLOW_SEG_HDR_PPPOE | ICE_FLOW_SEG_HDR_TCP |
3157*2d9fd380Sjfb8856606 				ICE_FLOW_SEG_HDR_IPV6 | ICE_FLOW_SEG_HDR_IPV_OTHER;
3158*2d9fd380Sjfb8856606 		ret = ice_add_rss_cfg_wrap(pf, vsi->idx, &cfg);
3159*2d9fd380Sjfb8856606 		if (ret)
3160*2d9fd380Sjfb8856606 			PMD_DRV_LOG(ERR, "%s PPPoE_IPV6_TCP rss flow fail %d",
3161*2d9fd380Sjfb8856606 				    __func__, ret);
3162*2d9fd380Sjfb8856606 	}
3163*2d9fd380Sjfb8856606 
3164*2d9fd380Sjfb8856606 	pf->rss_hf = rss_hf & ICE_RSS_HF_ALL;
3165*2d9fd380Sjfb8856606 }
3166*2d9fd380Sjfb8856606 
ice_init_rss(struct ice_pf * pf)31674418919fSjohnjiang static int ice_init_rss(struct ice_pf *pf)
31684418919fSjohnjiang {
31694418919fSjohnjiang 	struct ice_hw *hw = ICE_PF_TO_HW(pf);
31704418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
31714418919fSjohnjiang 	struct rte_eth_dev *dev = pf->adapter->eth_dev;
3172*2d9fd380Sjfb8856606 	struct ice_aq_get_set_rss_lut_params lut_params;
31734418919fSjohnjiang 	struct rte_eth_rss_conf *rss_conf;
31744418919fSjohnjiang 	struct ice_aqc_get_set_rss_keys key;
31754418919fSjohnjiang 	uint16_t i, nb_q;
31764418919fSjohnjiang 	int ret = 0;
31774418919fSjohnjiang 	bool is_safe_mode = pf->adapter->is_safe_mode;
31784418919fSjohnjiang 	uint32_t reg;
31794418919fSjohnjiang 
31804418919fSjohnjiang 	rss_conf = &dev->data->dev_conf.rx_adv_conf.rss_conf;
31814418919fSjohnjiang 	nb_q = dev->data->nb_rx_queues;
31824418919fSjohnjiang 	vsi->rss_key_size = ICE_AQC_GET_SET_RSS_KEY_DATA_RSS_KEY_SIZE;
31834418919fSjohnjiang 	vsi->rss_lut_size = pf->hash_lut_size;
31844418919fSjohnjiang 
31854418919fSjohnjiang 	if (is_safe_mode) {
31864418919fSjohnjiang 		PMD_DRV_LOG(WARNING, "RSS is not supported in safe mode\n");
31874418919fSjohnjiang 		return 0;
31884418919fSjohnjiang 	}
31894418919fSjohnjiang 
31900c6bd470Sfengbojiang 	if (!vsi->rss_key) {
31914418919fSjohnjiang 		vsi->rss_key = rte_zmalloc(NULL,
31924418919fSjohnjiang 					   vsi->rss_key_size, 0);
31930c6bd470Sfengbojiang 		if (vsi->rss_key == NULL) {
31940c6bd470Sfengbojiang 			PMD_DRV_LOG(ERR, "Failed to allocate memory for rss_key");
31950c6bd470Sfengbojiang 			return -ENOMEM;
31960c6bd470Sfengbojiang 		}
31970c6bd470Sfengbojiang 	}
31980c6bd470Sfengbojiang 	if (!vsi->rss_lut) {
31994418919fSjohnjiang 		vsi->rss_lut = rte_zmalloc(NULL,
32004418919fSjohnjiang 					   vsi->rss_lut_size, 0);
32010c6bd470Sfengbojiang 		if (vsi->rss_lut == NULL) {
32020c6bd470Sfengbojiang 			PMD_DRV_LOG(ERR, "Failed to allocate memory for rss_key");
32030c6bd470Sfengbojiang 			rte_free(vsi->rss_key);
32040c6bd470Sfengbojiang 			vsi->rss_key = NULL;
32050c6bd470Sfengbojiang 			return -ENOMEM;
32060c6bd470Sfengbojiang 		}
32070c6bd470Sfengbojiang 	}
32084418919fSjohnjiang 	/* configure RSS key */
32094418919fSjohnjiang 	if (!rss_conf->rss_key) {
32104418919fSjohnjiang 		/* Calculate the default hash key */
32114418919fSjohnjiang 		for (i = 0; i <= vsi->rss_key_size; i++)
32124418919fSjohnjiang 			vsi->rss_key[i] = (uint8_t)rte_rand();
32134418919fSjohnjiang 	} else {
32144418919fSjohnjiang 		rte_memcpy(vsi->rss_key, rss_conf->rss_key,
32154418919fSjohnjiang 			   RTE_MIN(rss_conf->rss_key_len,
32164418919fSjohnjiang 				   vsi->rss_key_size));
32174418919fSjohnjiang 	}
32184418919fSjohnjiang 	rte_memcpy(key.standard_rss_key, vsi->rss_key, vsi->rss_key_size);
32194418919fSjohnjiang 	ret = ice_aq_set_rss_key(hw, vsi->idx, &key);
32204418919fSjohnjiang 	if (ret)
32210c6bd470Sfengbojiang 		goto out;
32224418919fSjohnjiang 
32234418919fSjohnjiang 	/* init RSS LUT table */
32244418919fSjohnjiang 	for (i = 0; i < vsi->rss_lut_size; i++)
32254418919fSjohnjiang 		vsi->rss_lut[i] = i % nb_q;
32264418919fSjohnjiang 
3227*2d9fd380Sjfb8856606 	lut_params.vsi_handle = vsi->idx;
3228*2d9fd380Sjfb8856606 	lut_params.lut_size = vsi->rss_lut_size;
3229*2d9fd380Sjfb8856606 	lut_params.lut_type = ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF;
3230*2d9fd380Sjfb8856606 	lut_params.lut = vsi->rss_lut;
3231*2d9fd380Sjfb8856606 	lut_params.global_lut_id = 0;
3232*2d9fd380Sjfb8856606 	ret = ice_aq_set_rss_lut(hw, &lut_params);
32334418919fSjohnjiang 	if (ret)
32340c6bd470Sfengbojiang 		goto out;
32354418919fSjohnjiang 
32364418919fSjohnjiang 	/* Enable registers for symmetric_toeplitz function. */
32374418919fSjohnjiang 	reg = ICE_READ_REG(hw, VSIQF_HASH_CTL(vsi->vsi_id));
32384418919fSjohnjiang 	reg = (reg & (~VSIQF_HASH_CTL_HASH_SCHEME_M)) |
32394418919fSjohnjiang 		(1 << VSIQF_HASH_CTL_HASH_SCHEME_S);
32404418919fSjohnjiang 	ICE_WRITE_REG(hw, VSIQF_HASH_CTL(vsi->vsi_id), reg);
32414418919fSjohnjiang 
3242*2d9fd380Sjfb8856606 	/* RSS hash configuration */
3243*2d9fd380Sjfb8856606 	ice_rss_hash_set(pf, rss_conf->rss_hf);
32444418919fSjohnjiang 
32454418919fSjohnjiang 	return 0;
32460c6bd470Sfengbojiang out:
32470c6bd470Sfengbojiang 	rte_free(vsi->rss_key);
32480c6bd470Sfengbojiang 	vsi->rss_key = NULL;
32490c6bd470Sfengbojiang 	rte_free(vsi->rss_lut);
32500c6bd470Sfengbojiang 	vsi->rss_lut = NULL;
32510c6bd470Sfengbojiang 	return -EINVAL;
32520c6bd470Sfengbojiang }
32530c6bd470Sfengbojiang 
32540c6bd470Sfengbojiang static int
ice_dev_configure(struct rte_eth_dev * dev)32550c6bd470Sfengbojiang ice_dev_configure(struct rte_eth_dev *dev)
32560c6bd470Sfengbojiang {
32570c6bd470Sfengbojiang 	struct ice_adapter *ad =
32580c6bd470Sfengbojiang 		ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
32590c6bd470Sfengbojiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
32600c6bd470Sfengbojiang 	int ret;
32610c6bd470Sfengbojiang 
32620c6bd470Sfengbojiang 	/* Initialize to TRUE. If any of Rx queues doesn't meet the
32630c6bd470Sfengbojiang 	 * bulk allocation or vector Rx preconditions we will reset it.
32640c6bd470Sfengbojiang 	 */
32650c6bd470Sfengbojiang 	ad->rx_bulk_alloc_allowed = true;
32660c6bd470Sfengbojiang 	ad->tx_simple_allowed = true;
32670c6bd470Sfengbojiang 
32680c6bd470Sfengbojiang 	if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
32690c6bd470Sfengbojiang 		dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
32700c6bd470Sfengbojiang 
32710c6bd470Sfengbojiang 	ret = ice_init_rss(pf);
32720c6bd470Sfengbojiang 	if (ret) {
32730c6bd470Sfengbojiang 		PMD_DRV_LOG(ERR, "Failed to enable rss for PF");
32740c6bd470Sfengbojiang 		return ret;
32750c6bd470Sfengbojiang 	}
32760c6bd470Sfengbojiang 
32770c6bd470Sfengbojiang 	return 0;
32784418919fSjohnjiang }
32794418919fSjohnjiang 
32804418919fSjohnjiang static void
__vsi_queues_bind_intr(struct ice_vsi * vsi,uint16_t msix_vect,int base_queue,int nb_queue)32814418919fSjohnjiang __vsi_queues_bind_intr(struct ice_vsi *vsi, uint16_t msix_vect,
32824418919fSjohnjiang 		       int base_queue, int nb_queue)
32834418919fSjohnjiang {
32844418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
32854418919fSjohnjiang 	uint32_t val, val_tx;
32864418919fSjohnjiang 	int i;
32874418919fSjohnjiang 
32884418919fSjohnjiang 	for (i = 0; i < nb_queue; i++) {
32894418919fSjohnjiang 		/*do actual bind*/
32904418919fSjohnjiang 		val = (msix_vect & QINT_RQCTL_MSIX_INDX_M) |
32914418919fSjohnjiang 		      (0 << QINT_RQCTL_ITR_INDX_S) | QINT_RQCTL_CAUSE_ENA_M;
32924418919fSjohnjiang 		val_tx = (msix_vect & QINT_TQCTL_MSIX_INDX_M) |
32934418919fSjohnjiang 			 (0 << QINT_TQCTL_ITR_INDX_S) | QINT_TQCTL_CAUSE_ENA_M;
32944418919fSjohnjiang 
32954418919fSjohnjiang 		PMD_DRV_LOG(INFO, "queue %d is binding to vect %d",
32964418919fSjohnjiang 			    base_queue + i, msix_vect);
32974418919fSjohnjiang 		/* set ITR0 value */
32980c6bd470Sfengbojiang 		ICE_WRITE_REG(hw, GLINT_ITR(0, msix_vect), 0x2);
32994418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_RQCTL(base_queue + i), val);
33004418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_TQCTL(base_queue + i), val_tx);
33014418919fSjohnjiang 	}
33024418919fSjohnjiang }
33034418919fSjohnjiang 
33044418919fSjohnjiang void
ice_vsi_queues_bind_intr(struct ice_vsi * vsi)33054418919fSjohnjiang ice_vsi_queues_bind_intr(struct ice_vsi *vsi)
33064418919fSjohnjiang {
33074418919fSjohnjiang 	struct rte_eth_dev *dev = vsi->adapter->eth_dev;
33084418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
33094418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
33104418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
33114418919fSjohnjiang 	uint16_t msix_vect = vsi->msix_intr;
33124418919fSjohnjiang 	uint16_t nb_msix = RTE_MIN(vsi->nb_msix, intr_handle->nb_efd);
33134418919fSjohnjiang 	uint16_t queue_idx = 0;
33144418919fSjohnjiang 	int record = 0;
33154418919fSjohnjiang 	int i;
33164418919fSjohnjiang 
33174418919fSjohnjiang 	/* clear Rx/Tx queue interrupt */
33184418919fSjohnjiang 	for (i = 0; i < vsi->nb_used_qps; i++) {
33194418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_TQCTL(vsi->base_queue + i), 0);
33204418919fSjohnjiang 		ICE_WRITE_REG(hw, QINT_RQCTL(vsi->base_queue + i), 0);
33214418919fSjohnjiang 	}
33224418919fSjohnjiang 
33234418919fSjohnjiang 	/* PF bind interrupt */
33244418919fSjohnjiang 	if (rte_intr_dp_is_en(intr_handle)) {
33254418919fSjohnjiang 		queue_idx = 0;
33264418919fSjohnjiang 		record = 1;
33274418919fSjohnjiang 	}
33284418919fSjohnjiang 
33294418919fSjohnjiang 	for (i = 0; i < vsi->nb_used_qps; i++) {
33304418919fSjohnjiang 		if (nb_msix <= 1) {
33314418919fSjohnjiang 			if (!rte_intr_allow_others(intr_handle))
33324418919fSjohnjiang 				msix_vect = ICE_MISC_VEC_ID;
33334418919fSjohnjiang 
33344418919fSjohnjiang 			/* uio mapping all queue to one msix_vect */
33354418919fSjohnjiang 			__vsi_queues_bind_intr(vsi, msix_vect,
33364418919fSjohnjiang 					       vsi->base_queue + i,
33374418919fSjohnjiang 					       vsi->nb_used_qps - i);
33384418919fSjohnjiang 
33394418919fSjohnjiang 			for (; !!record && i < vsi->nb_used_qps; i++)
33404418919fSjohnjiang 				intr_handle->intr_vec[queue_idx + i] =
33414418919fSjohnjiang 					msix_vect;
33424418919fSjohnjiang 			break;
33434418919fSjohnjiang 		}
33444418919fSjohnjiang 
33454418919fSjohnjiang 		/* vfio 1:1 queue/msix_vect mapping */
33464418919fSjohnjiang 		__vsi_queues_bind_intr(vsi, msix_vect,
33474418919fSjohnjiang 				       vsi->base_queue + i, 1);
33484418919fSjohnjiang 
33494418919fSjohnjiang 		if (!!record)
33504418919fSjohnjiang 			intr_handle->intr_vec[queue_idx + i] = msix_vect;
33514418919fSjohnjiang 
33524418919fSjohnjiang 		msix_vect++;
33534418919fSjohnjiang 		nb_msix--;
33544418919fSjohnjiang 	}
33554418919fSjohnjiang }
33564418919fSjohnjiang 
33574418919fSjohnjiang void
ice_vsi_enable_queues_intr(struct ice_vsi * vsi)33584418919fSjohnjiang ice_vsi_enable_queues_intr(struct ice_vsi *vsi)
33594418919fSjohnjiang {
33604418919fSjohnjiang 	struct rte_eth_dev *dev = vsi->adapter->eth_dev;
33614418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
33624418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
33634418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
33644418919fSjohnjiang 	uint16_t msix_intr, i;
33654418919fSjohnjiang 
33664418919fSjohnjiang 	if (rte_intr_allow_others(intr_handle))
33674418919fSjohnjiang 		for (i = 0; i < vsi->nb_used_qps; i++) {
33684418919fSjohnjiang 			msix_intr = vsi->msix_intr + i;
33694418919fSjohnjiang 			ICE_WRITE_REG(hw, GLINT_DYN_CTL(msix_intr),
33704418919fSjohnjiang 				      GLINT_DYN_CTL_INTENA_M |
33714418919fSjohnjiang 				      GLINT_DYN_CTL_CLEARPBA_M |
33724418919fSjohnjiang 				      GLINT_DYN_CTL_ITR_INDX_M |
33734418919fSjohnjiang 				      GLINT_DYN_CTL_WB_ON_ITR_M);
33744418919fSjohnjiang 		}
33754418919fSjohnjiang 	else
33764418919fSjohnjiang 		ICE_WRITE_REG(hw, GLINT_DYN_CTL(0),
33774418919fSjohnjiang 			      GLINT_DYN_CTL_INTENA_M |
33784418919fSjohnjiang 			      GLINT_DYN_CTL_CLEARPBA_M |
33794418919fSjohnjiang 			      GLINT_DYN_CTL_ITR_INDX_M |
33804418919fSjohnjiang 			      GLINT_DYN_CTL_WB_ON_ITR_M);
33814418919fSjohnjiang }
33824418919fSjohnjiang 
33834418919fSjohnjiang static int
ice_rxq_intr_setup(struct rte_eth_dev * dev)33844418919fSjohnjiang ice_rxq_intr_setup(struct rte_eth_dev *dev)
33854418919fSjohnjiang {
33864418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
33874418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
33884418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
33894418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
33904418919fSjohnjiang 	uint32_t intr_vector = 0;
33914418919fSjohnjiang 
33924418919fSjohnjiang 	rte_intr_disable(intr_handle);
33934418919fSjohnjiang 
33944418919fSjohnjiang 	/* check and configure queue intr-vector mapping */
33954418919fSjohnjiang 	if ((rte_intr_cap_multiple(intr_handle) ||
33964418919fSjohnjiang 	     !RTE_ETH_DEV_SRIOV(dev).active) &&
33974418919fSjohnjiang 	    dev->data->dev_conf.intr_conf.rxq != 0) {
33984418919fSjohnjiang 		intr_vector = dev->data->nb_rx_queues;
33994418919fSjohnjiang 		if (intr_vector > ICE_MAX_INTR_QUEUE_NUM) {
34004418919fSjohnjiang 			PMD_DRV_LOG(ERR, "At most %d intr queues supported",
34014418919fSjohnjiang 				    ICE_MAX_INTR_QUEUE_NUM);
34024418919fSjohnjiang 			return -ENOTSUP;
34034418919fSjohnjiang 		}
34044418919fSjohnjiang 		if (rte_intr_efd_enable(intr_handle, intr_vector))
34054418919fSjohnjiang 			return -1;
34064418919fSjohnjiang 	}
34074418919fSjohnjiang 
34084418919fSjohnjiang 	if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
34094418919fSjohnjiang 		intr_handle->intr_vec =
34104418919fSjohnjiang 		rte_zmalloc(NULL, dev->data->nb_rx_queues * sizeof(int),
34114418919fSjohnjiang 			    0);
34124418919fSjohnjiang 		if (!intr_handle->intr_vec) {
34134418919fSjohnjiang 			PMD_DRV_LOG(ERR,
34144418919fSjohnjiang 				    "Failed to allocate %d rx_queues intr_vec",
34154418919fSjohnjiang 				    dev->data->nb_rx_queues);
34164418919fSjohnjiang 			return -ENOMEM;
34174418919fSjohnjiang 		}
34184418919fSjohnjiang 	}
34194418919fSjohnjiang 
34204418919fSjohnjiang 	/* Map queues with MSIX interrupt */
34214418919fSjohnjiang 	vsi->nb_used_qps = dev->data->nb_rx_queues;
34224418919fSjohnjiang 	ice_vsi_queues_bind_intr(vsi);
34234418919fSjohnjiang 
34244418919fSjohnjiang 	/* Enable interrupts for all the queues */
34254418919fSjohnjiang 	ice_vsi_enable_queues_intr(vsi);
34264418919fSjohnjiang 
34274418919fSjohnjiang 	rte_intr_enable(intr_handle);
34284418919fSjohnjiang 
34294418919fSjohnjiang 	return 0;
34304418919fSjohnjiang }
34314418919fSjohnjiang 
34324418919fSjohnjiang static void
ice_get_init_link_status(struct rte_eth_dev * dev)34334418919fSjohnjiang ice_get_init_link_status(struct rte_eth_dev *dev)
34344418919fSjohnjiang {
34354418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
34364418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
34374418919fSjohnjiang 	bool enable_lse = dev->data->dev_conf.intr_conf.lsc ? true : false;
34384418919fSjohnjiang 	struct ice_link_status link_status;
34394418919fSjohnjiang 	int ret;
34404418919fSjohnjiang 
34414418919fSjohnjiang 	ret = ice_aq_get_link_info(hw->port_info, enable_lse,
34424418919fSjohnjiang 				   &link_status, NULL);
34434418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
34444418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to get link info");
34454418919fSjohnjiang 		pf->init_link_up = false;
34464418919fSjohnjiang 		return;
34474418919fSjohnjiang 	}
34484418919fSjohnjiang 
34494418919fSjohnjiang 	if (link_status.link_info & ICE_AQ_LINK_UP)
34504418919fSjohnjiang 		pf->init_link_up = true;
34514418919fSjohnjiang }
34524418919fSjohnjiang 
34534418919fSjohnjiang static int
ice_dev_start(struct rte_eth_dev * dev)34544418919fSjohnjiang ice_dev_start(struct rte_eth_dev *dev)
34554418919fSjohnjiang {
34564418919fSjohnjiang 	struct rte_eth_dev_data *data = dev->data;
34574418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
34584418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
34594418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
34604418919fSjohnjiang 	uint16_t nb_rxq = 0;
34614418919fSjohnjiang 	uint16_t nb_txq, i;
34624418919fSjohnjiang 	uint16_t max_frame_size;
34634418919fSjohnjiang 	int mask, ret;
34644418919fSjohnjiang 
34654418919fSjohnjiang 	/* program Tx queues' context in hardware */
34664418919fSjohnjiang 	for (nb_txq = 0; nb_txq < data->nb_tx_queues; nb_txq++) {
34674418919fSjohnjiang 		ret = ice_tx_queue_start(dev, nb_txq);
34684418919fSjohnjiang 		if (ret) {
34694418919fSjohnjiang 			PMD_DRV_LOG(ERR, "fail to start Tx queue %u", nb_txq);
34704418919fSjohnjiang 			goto tx_err;
34714418919fSjohnjiang 		}
34724418919fSjohnjiang 	}
34734418919fSjohnjiang 
34744418919fSjohnjiang 	/* program Rx queues' context in hardware*/
34754418919fSjohnjiang 	for (nb_rxq = 0; nb_rxq < data->nb_rx_queues; nb_rxq++) {
34764418919fSjohnjiang 		ret = ice_rx_queue_start(dev, nb_rxq);
34774418919fSjohnjiang 		if (ret) {
34784418919fSjohnjiang 			PMD_DRV_LOG(ERR, "fail to start Rx queue %u", nb_rxq);
34794418919fSjohnjiang 			goto rx_err;
34804418919fSjohnjiang 		}
34814418919fSjohnjiang 	}
34824418919fSjohnjiang 
34834418919fSjohnjiang 	ice_set_rx_function(dev);
34844418919fSjohnjiang 	ice_set_tx_function(dev);
34854418919fSjohnjiang 
34864418919fSjohnjiang 	mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
34874418919fSjohnjiang 			ETH_VLAN_EXTEND_MASK;
34884418919fSjohnjiang 	ret = ice_vlan_offload_set(dev, mask);
34894418919fSjohnjiang 	if (ret) {
34904418919fSjohnjiang 		PMD_INIT_LOG(ERR, "Unable to set VLAN offload");
34914418919fSjohnjiang 		goto rx_err;
34924418919fSjohnjiang 	}
34934418919fSjohnjiang 
34944418919fSjohnjiang 	/* enable Rx interrput and mapping Rx queue to interrupt vector */
34954418919fSjohnjiang 	if (ice_rxq_intr_setup(dev))
34964418919fSjohnjiang 		return -EIO;
34974418919fSjohnjiang 
34984418919fSjohnjiang 	/* Enable receiving broadcast packets and transmitting packets */
34994418919fSjohnjiang 	ret = ice_set_vsi_promisc(hw, vsi->idx,
35004418919fSjohnjiang 				  ICE_PROMISC_BCAST_RX | ICE_PROMISC_BCAST_TX |
35014418919fSjohnjiang 				  ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX,
35024418919fSjohnjiang 				  0);
35034418919fSjohnjiang 	if (ret != ICE_SUCCESS)
35044418919fSjohnjiang 		PMD_DRV_LOG(INFO, "fail to set vsi broadcast");
35054418919fSjohnjiang 
35064418919fSjohnjiang 	ret = ice_aq_set_event_mask(hw, hw->port_info->lport,
35074418919fSjohnjiang 				    ((u16)(ICE_AQ_LINK_EVENT_LINK_FAULT |
35084418919fSjohnjiang 				     ICE_AQ_LINK_EVENT_PHY_TEMP_ALARM |
35094418919fSjohnjiang 				     ICE_AQ_LINK_EVENT_EXCESSIVE_ERRORS |
35104418919fSjohnjiang 				     ICE_AQ_LINK_EVENT_SIGNAL_DETECT |
35114418919fSjohnjiang 				     ICE_AQ_LINK_EVENT_AN_COMPLETED |
35124418919fSjohnjiang 				     ICE_AQ_LINK_EVENT_PORT_TX_SUSPENDED)),
35134418919fSjohnjiang 				     NULL);
35144418919fSjohnjiang 	if (ret != ICE_SUCCESS)
35154418919fSjohnjiang 		PMD_DRV_LOG(WARNING, "Fail to set phy mask");
35164418919fSjohnjiang 
35174418919fSjohnjiang 	ice_get_init_link_status(dev);
35184418919fSjohnjiang 
35194418919fSjohnjiang 	ice_dev_set_link_up(dev);
35204418919fSjohnjiang 
35214418919fSjohnjiang 	/* Call get_link_info aq commond to enable/disable LSE */
35224418919fSjohnjiang 	ice_link_update(dev, 0);
35234418919fSjohnjiang 
35244418919fSjohnjiang 	pf->adapter_stopped = false;
35254418919fSjohnjiang 
35264418919fSjohnjiang 	/* Set the max frame size to default value*/
35274418919fSjohnjiang 	max_frame_size = pf->dev_data->dev_conf.rxmode.max_rx_pkt_len ?
35284418919fSjohnjiang 		pf->dev_data->dev_conf.rxmode.max_rx_pkt_len :
35294418919fSjohnjiang 		ICE_FRAME_SIZE_MAX;
35304418919fSjohnjiang 
35314418919fSjohnjiang 	/* Set the max frame size to HW*/
35324418919fSjohnjiang 	ice_aq_set_mac_cfg(hw, max_frame_size, NULL);
35334418919fSjohnjiang 
35344418919fSjohnjiang 	return 0;
35354418919fSjohnjiang 
35364418919fSjohnjiang 	/* stop the started queues if failed to start all queues */
35374418919fSjohnjiang rx_err:
35384418919fSjohnjiang 	for (i = 0; i < nb_rxq; i++)
35394418919fSjohnjiang 		ice_rx_queue_stop(dev, i);
35404418919fSjohnjiang tx_err:
35414418919fSjohnjiang 	for (i = 0; i < nb_txq; i++)
35424418919fSjohnjiang 		ice_tx_queue_stop(dev, i);
35434418919fSjohnjiang 
35444418919fSjohnjiang 	return -EIO;
35454418919fSjohnjiang }
35464418919fSjohnjiang 
35474418919fSjohnjiang static int
ice_dev_reset(struct rte_eth_dev * dev)35484418919fSjohnjiang ice_dev_reset(struct rte_eth_dev *dev)
35494418919fSjohnjiang {
35504418919fSjohnjiang 	int ret;
35514418919fSjohnjiang 
35524418919fSjohnjiang 	if (dev->data->sriov.active)
35534418919fSjohnjiang 		return -ENOTSUP;
35544418919fSjohnjiang 
35554418919fSjohnjiang 	ret = ice_dev_uninit(dev);
35564418919fSjohnjiang 	if (ret) {
35574418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to uninit device, status = %d", ret);
35584418919fSjohnjiang 		return -ENXIO;
35594418919fSjohnjiang 	}
35604418919fSjohnjiang 
35614418919fSjohnjiang 	ret = ice_dev_init(dev);
35624418919fSjohnjiang 	if (ret) {
35634418919fSjohnjiang 		PMD_INIT_LOG(ERR, "failed to init device, status = %d", ret);
35644418919fSjohnjiang 		return -ENXIO;
35654418919fSjohnjiang 	}
35664418919fSjohnjiang 
35674418919fSjohnjiang 	return 0;
35684418919fSjohnjiang }
35694418919fSjohnjiang 
35704418919fSjohnjiang static int
ice_dev_info_get(struct rte_eth_dev * dev,struct rte_eth_dev_info * dev_info)35714418919fSjohnjiang ice_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
35724418919fSjohnjiang {
35734418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
35744418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
35754418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
35764418919fSjohnjiang 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
35774418919fSjohnjiang 	bool is_safe_mode = pf->adapter->is_safe_mode;
35784418919fSjohnjiang 	u64 phy_type_low;
35794418919fSjohnjiang 	u64 phy_type_high;
35804418919fSjohnjiang 
35814418919fSjohnjiang 	dev_info->min_rx_bufsize = ICE_BUF_SIZE_MIN;
35824418919fSjohnjiang 	dev_info->max_rx_pktlen = ICE_FRAME_SIZE_MAX;
35834418919fSjohnjiang 	dev_info->max_rx_queues = vsi->nb_qps;
35844418919fSjohnjiang 	dev_info->max_tx_queues = vsi->nb_qps;
35854418919fSjohnjiang 	dev_info->max_mac_addrs = vsi->max_macaddrs;
35864418919fSjohnjiang 	dev_info->max_vfs = pci_dev->max_vfs;
35874418919fSjohnjiang 	dev_info->max_mtu = dev_info->max_rx_pktlen - ICE_ETH_OVERHEAD;
35884418919fSjohnjiang 	dev_info->min_mtu = RTE_ETHER_MIN_MTU;
35894418919fSjohnjiang 
35904418919fSjohnjiang 	dev_info->rx_offload_capa =
35914418919fSjohnjiang 		DEV_RX_OFFLOAD_VLAN_STRIP |
35924418919fSjohnjiang 		DEV_RX_OFFLOAD_JUMBO_FRAME |
35934418919fSjohnjiang 		DEV_RX_OFFLOAD_KEEP_CRC |
35944418919fSjohnjiang 		DEV_RX_OFFLOAD_SCATTER |
35954418919fSjohnjiang 		DEV_RX_OFFLOAD_VLAN_FILTER;
35964418919fSjohnjiang 	dev_info->tx_offload_capa =
35974418919fSjohnjiang 		DEV_TX_OFFLOAD_VLAN_INSERT |
35984418919fSjohnjiang 		DEV_TX_OFFLOAD_TCP_TSO |
35994418919fSjohnjiang 		DEV_TX_OFFLOAD_MULTI_SEGS |
36004418919fSjohnjiang 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
36014418919fSjohnjiang 	dev_info->flow_type_rss_offloads = 0;
36024418919fSjohnjiang 
36034418919fSjohnjiang 	if (!is_safe_mode) {
36044418919fSjohnjiang 		dev_info->rx_offload_capa |=
36054418919fSjohnjiang 			DEV_RX_OFFLOAD_IPV4_CKSUM |
36064418919fSjohnjiang 			DEV_RX_OFFLOAD_UDP_CKSUM |
36074418919fSjohnjiang 			DEV_RX_OFFLOAD_TCP_CKSUM |
36084418919fSjohnjiang 			DEV_RX_OFFLOAD_QINQ_STRIP |
36094418919fSjohnjiang 			DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
36104418919fSjohnjiang 			DEV_RX_OFFLOAD_VLAN_EXTEND |
36114418919fSjohnjiang 			DEV_RX_OFFLOAD_RSS_HASH;
36124418919fSjohnjiang 		dev_info->tx_offload_capa |=
36134418919fSjohnjiang 			DEV_TX_OFFLOAD_QINQ_INSERT |
36144418919fSjohnjiang 			DEV_TX_OFFLOAD_IPV4_CKSUM |
36154418919fSjohnjiang 			DEV_TX_OFFLOAD_UDP_CKSUM |
36164418919fSjohnjiang 			DEV_TX_OFFLOAD_TCP_CKSUM |
36174418919fSjohnjiang 			DEV_TX_OFFLOAD_SCTP_CKSUM |
36184418919fSjohnjiang 			DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
36194418919fSjohnjiang 			DEV_TX_OFFLOAD_OUTER_UDP_CKSUM;
36204418919fSjohnjiang 		dev_info->flow_type_rss_offloads |= ICE_RSS_OFFLOAD_ALL;
36214418919fSjohnjiang 	}
36224418919fSjohnjiang 
36234418919fSjohnjiang 	dev_info->rx_queue_offload_capa = 0;
36244418919fSjohnjiang 	dev_info->tx_queue_offload_capa = 0;
36254418919fSjohnjiang 
36264418919fSjohnjiang 	dev_info->reta_size = pf->hash_lut_size;
36274418919fSjohnjiang 	dev_info->hash_key_size = (VSIQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t);
36284418919fSjohnjiang 
36294418919fSjohnjiang 	dev_info->default_rxconf = (struct rte_eth_rxconf) {
36304418919fSjohnjiang 		.rx_thresh = {
36314418919fSjohnjiang 			.pthresh = ICE_DEFAULT_RX_PTHRESH,
36324418919fSjohnjiang 			.hthresh = ICE_DEFAULT_RX_HTHRESH,
36334418919fSjohnjiang 			.wthresh = ICE_DEFAULT_RX_WTHRESH,
36344418919fSjohnjiang 		},
36354418919fSjohnjiang 		.rx_free_thresh = ICE_DEFAULT_RX_FREE_THRESH,
36364418919fSjohnjiang 		.rx_drop_en = 0,
36374418919fSjohnjiang 		.offloads = 0,
36384418919fSjohnjiang 	};
36394418919fSjohnjiang 
36404418919fSjohnjiang 	dev_info->default_txconf = (struct rte_eth_txconf) {
36414418919fSjohnjiang 		.tx_thresh = {
36424418919fSjohnjiang 			.pthresh = ICE_DEFAULT_TX_PTHRESH,
36434418919fSjohnjiang 			.hthresh = ICE_DEFAULT_TX_HTHRESH,
36444418919fSjohnjiang 			.wthresh = ICE_DEFAULT_TX_WTHRESH,
36454418919fSjohnjiang 		},
36464418919fSjohnjiang 		.tx_free_thresh = ICE_DEFAULT_TX_FREE_THRESH,
36474418919fSjohnjiang 		.tx_rs_thresh = ICE_DEFAULT_TX_RSBIT_THRESH,
36484418919fSjohnjiang 		.offloads = 0,
36494418919fSjohnjiang 	};
36504418919fSjohnjiang 
36514418919fSjohnjiang 	dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
36524418919fSjohnjiang 		.nb_max = ICE_MAX_RING_DESC,
36534418919fSjohnjiang 		.nb_min = ICE_MIN_RING_DESC,
36544418919fSjohnjiang 		.nb_align = ICE_ALIGN_RING_DESC,
36554418919fSjohnjiang 	};
36564418919fSjohnjiang 
36574418919fSjohnjiang 	dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
36584418919fSjohnjiang 		.nb_max = ICE_MAX_RING_DESC,
36594418919fSjohnjiang 		.nb_min = ICE_MIN_RING_DESC,
36604418919fSjohnjiang 		.nb_align = ICE_ALIGN_RING_DESC,
36614418919fSjohnjiang 	};
36624418919fSjohnjiang 
36634418919fSjohnjiang 	dev_info->speed_capa = ETH_LINK_SPEED_10M |
36644418919fSjohnjiang 			       ETH_LINK_SPEED_100M |
36654418919fSjohnjiang 			       ETH_LINK_SPEED_1G |
36664418919fSjohnjiang 			       ETH_LINK_SPEED_2_5G |
36674418919fSjohnjiang 			       ETH_LINK_SPEED_5G |
36684418919fSjohnjiang 			       ETH_LINK_SPEED_10G |
36694418919fSjohnjiang 			       ETH_LINK_SPEED_20G |
36704418919fSjohnjiang 			       ETH_LINK_SPEED_25G;
36714418919fSjohnjiang 
36724418919fSjohnjiang 	phy_type_low = hw->port_info->phy.phy_type_low;
36734418919fSjohnjiang 	phy_type_high = hw->port_info->phy.phy_type_high;
36744418919fSjohnjiang 
36754418919fSjohnjiang 	if (ICE_PHY_TYPE_SUPPORT_50G(phy_type_low))
36764418919fSjohnjiang 		dev_info->speed_capa |= ETH_LINK_SPEED_50G;
36774418919fSjohnjiang 
36784418919fSjohnjiang 	if (ICE_PHY_TYPE_SUPPORT_100G_LOW(phy_type_low) ||
36794418919fSjohnjiang 			ICE_PHY_TYPE_SUPPORT_100G_HIGH(phy_type_high))
36804418919fSjohnjiang 		dev_info->speed_capa |= ETH_LINK_SPEED_100G;
36814418919fSjohnjiang 
36824418919fSjohnjiang 	dev_info->nb_rx_queues = dev->data->nb_rx_queues;
36834418919fSjohnjiang 	dev_info->nb_tx_queues = dev->data->nb_tx_queues;
36844418919fSjohnjiang 
36854418919fSjohnjiang 	dev_info->default_rxportconf.burst_size = ICE_RX_MAX_BURST;
36864418919fSjohnjiang 	dev_info->default_txportconf.burst_size = ICE_TX_MAX_BURST;
36874418919fSjohnjiang 	dev_info->default_rxportconf.nb_queues = 1;
36884418919fSjohnjiang 	dev_info->default_txportconf.nb_queues = 1;
36894418919fSjohnjiang 	dev_info->default_rxportconf.ring_size = ICE_BUF_SIZE_MIN;
36904418919fSjohnjiang 	dev_info->default_txportconf.ring_size = ICE_BUF_SIZE_MIN;
36914418919fSjohnjiang 
36924418919fSjohnjiang 	return 0;
36934418919fSjohnjiang }
36944418919fSjohnjiang 
36954418919fSjohnjiang static inline int
ice_atomic_read_link_status(struct rte_eth_dev * dev,struct rte_eth_link * link)36964418919fSjohnjiang ice_atomic_read_link_status(struct rte_eth_dev *dev,
36974418919fSjohnjiang 			    struct rte_eth_link *link)
36984418919fSjohnjiang {
36994418919fSjohnjiang 	struct rte_eth_link *dst = link;
37004418919fSjohnjiang 	struct rte_eth_link *src = &dev->data->dev_link;
37014418919fSjohnjiang 
37024418919fSjohnjiang 	if (rte_atomic64_cmpset((uint64_t *)dst, *(uint64_t *)dst,
37034418919fSjohnjiang 				*(uint64_t *)src) == 0)
37044418919fSjohnjiang 		return -1;
37054418919fSjohnjiang 
37064418919fSjohnjiang 	return 0;
37074418919fSjohnjiang }
37084418919fSjohnjiang 
37094418919fSjohnjiang static inline int
ice_atomic_write_link_status(struct rte_eth_dev * dev,struct rte_eth_link * link)37104418919fSjohnjiang ice_atomic_write_link_status(struct rte_eth_dev *dev,
37114418919fSjohnjiang 			     struct rte_eth_link *link)
37124418919fSjohnjiang {
37134418919fSjohnjiang 	struct rte_eth_link *dst = &dev->data->dev_link;
37144418919fSjohnjiang 	struct rte_eth_link *src = link;
37154418919fSjohnjiang 
37164418919fSjohnjiang 	if (rte_atomic64_cmpset((uint64_t *)dst, *(uint64_t *)dst,
37174418919fSjohnjiang 				*(uint64_t *)src) == 0)
37184418919fSjohnjiang 		return -1;
37194418919fSjohnjiang 
37204418919fSjohnjiang 	return 0;
37214418919fSjohnjiang }
37224418919fSjohnjiang 
37234418919fSjohnjiang static int
ice_link_update(struct rte_eth_dev * dev,int wait_to_complete)37244418919fSjohnjiang ice_link_update(struct rte_eth_dev *dev, int wait_to_complete)
37254418919fSjohnjiang {
37264418919fSjohnjiang #define CHECK_INTERVAL 100  /* 100ms */
37274418919fSjohnjiang #define MAX_REPEAT_TIME 10  /* 1s (10 * 100ms) in total */
37284418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
37294418919fSjohnjiang 	struct ice_link_status link_status;
37304418919fSjohnjiang 	struct rte_eth_link link, old;
37314418919fSjohnjiang 	int status;
37324418919fSjohnjiang 	unsigned int rep_cnt = MAX_REPEAT_TIME;
37334418919fSjohnjiang 	bool enable_lse = dev->data->dev_conf.intr_conf.lsc ? true : false;
37344418919fSjohnjiang 
37354418919fSjohnjiang 	memset(&link, 0, sizeof(link));
37364418919fSjohnjiang 	memset(&old, 0, sizeof(old));
37374418919fSjohnjiang 	memset(&link_status, 0, sizeof(link_status));
37384418919fSjohnjiang 	ice_atomic_read_link_status(dev, &old);
37394418919fSjohnjiang 
37404418919fSjohnjiang 	do {
37414418919fSjohnjiang 		/* Get link status information from hardware */
37424418919fSjohnjiang 		status = ice_aq_get_link_info(hw->port_info, enable_lse,
37434418919fSjohnjiang 					      &link_status, NULL);
37444418919fSjohnjiang 		if (status != ICE_SUCCESS) {
37454418919fSjohnjiang 			link.link_speed = ETH_SPEED_NUM_100M;
37464418919fSjohnjiang 			link.link_duplex = ETH_LINK_FULL_DUPLEX;
37474418919fSjohnjiang 			PMD_DRV_LOG(ERR, "Failed to get link info");
37484418919fSjohnjiang 			goto out;
37494418919fSjohnjiang 		}
37504418919fSjohnjiang 
37514418919fSjohnjiang 		link.link_status = link_status.link_info & ICE_AQ_LINK_UP;
37524418919fSjohnjiang 		if (!wait_to_complete || link.link_status)
37534418919fSjohnjiang 			break;
37544418919fSjohnjiang 
37554418919fSjohnjiang 		rte_delay_ms(CHECK_INTERVAL);
37564418919fSjohnjiang 	} while (--rep_cnt);
37574418919fSjohnjiang 
37584418919fSjohnjiang 	if (!link.link_status)
37594418919fSjohnjiang 		goto out;
37604418919fSjohnjiang 
37614418919fSjohnjiang 	/* Full-duplex operation at all supported speeds */
37624418919fSjohnjiang 	link.link_duplex = ETH_LINK_FULL_DUPLEX;
37634418919fSjohnjiang 
37644418919fSjohnjiang 	/* Parse the link status */
37654418919fSjohnjiang 	switch (link_status.link_speed) {
37664418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_10MB:
37674418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_10M;
37684418919fSjohnjiang 		break;
37694418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_100MB:
37704418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_100M;
37714418919fSjohnjiang 		break;
37724418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_1000MB:
37734418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_1G;
37744418919fSjohnjiang 		break;
37754418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_2500MB:
37764418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_2_5G;
37774418919fSjohnjiang 		break;
37784418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_5GB:
37794418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_5G;
37804418919fSjohnjiang 		break;
37814418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_10GB:
37824418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_10G;
37834418919fSjohnjiang 		break;
37844418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_20GB:
37854418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_20G;
37864418919fSjohnjiang 		break;
37874418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_25GB:
37884418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_25G;
37894418919fSjohnjiang 		break;
37904418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_40GB:
37914418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_40G;
37924418919fSjohnjiang 		break;
37934418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_50GB:
37944418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_50G;
37954418919fSjohnjiang 		break;
37964418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_100GB:
37974418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_100G;
37984418919fSjohnjiang 		break;
37994418919fSjohnjiang 	case ICE_AQ_LINK_SPEED_UNKNOWN:
38004418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Unknown link speed");
3801*2d9fd380Sjfb8856606 		link.link_speed = ETH_SPEED_NUM_UNKNOWN;
3802*2d9fd380Sjfb8856606 		break;
3803*2d9fd380Sjfb8856606 	default:
3804*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "None link speed");
38054418919fSjohnjiang 		link.link_speed = ETH_SPEED_NUM_NONE;
38064418919fSjohnjiang 		break;
38074418919fSjohnjiang 	}
38084418919fSjohnjiang 
38094418919fSjohnjiang 	link.link_autoneg = !(dev->data->dev_conf.link_speeds &
38104418919fSjohnjiang 			      ETH_LINK_SPEED_FIXED);
38114418919fSjohnjiang 
38124418919fSjohnjiang out:
38134418919fSjohnjiang 	ice_atomic_write_link_status(dev, &link);
38144418919fSjohnjiang 	if (link.link_status == old.link_status)
38154418919fSjohnjiang 		return -1;
38164418919fSjohnjiang 
38174418919fSjohnjiang 	return 0;
38184418919fSjohnjiang }
38194418919fSjohnjiang 
38204418919fSjohnjiang /* Force the physical link state by getting the current PHY capabilities from
38214418919fSjohnjiang  * hardware and setting the PHY config based on the determined capabilities. If
38224418919fSjohnjiang  * link changes, link event will be triggered because both the Enable Automatic
38234418919fSjohnjiang  * Link Update and LESM Enable bits are set when setting the PHY capabilities.
38244418919fSjohnjiang  */
38254418919fSjohnjiang static enum ice_status
ice_force_phys_link_state(struct ice_hw * hw,bool link_up)38264418919fSjohnjiang ice_force_phys_link_state(struct ice_hw *hw, bool link_up)
38274418919fSjohnjiang {
38284418919fSjohnjiang 	struct ice_aqc_set_phy_cfg_data cfg = { 0 };
38294418919fSjohnjiang 	struct ice_aqc_get_phy_caps_data *pcaps;
38304418919fSjohnjiang 	struct ice_port_info *pi;
38314418919fSjohnjiang 	enum ice_status status;
38324418919fSjohnjiang 
38334418919fSjohnjiang 	if (!hw || !hw->port_info)
38344418919fSjohnjiang 		return ICE_ERR_PARAM;
38354418919fSjohnjiang 
38364418919fSjohnjiang 	pi = hw->port_info;
38374418919fSjohnjiang 
38384418919fSjohnjiang 	pcaps = (struct ice_aqc_get_phy_caps_data *)
38394418919fSjohnjiang 		ice_malloc(hw, sizeof(*pcaps));
38404418919fSjohnjiang 	if (!pcaps)
38414418919fSjohnjiang 		return ICE_ERR_NO_MEMORY;
38424418919fSjohnjiang 
38434418919fSjohnjiang 	status = ice_aq_get_phy_caps(pi, false, ICE_AQC_REPORT_SW_CFG, pcaps,
38444418919fSjohnjiang 				     NULL);
38454418919fSjohnjiang 	if (status)
38464418919fSjohnjiang 		goto out;
38474418919fSjohnjiang 
38484418919fSjohnjiang 	/* No change in link */
38494418919fSjohnjiang 	if (link_up == !!(pcaps->caps & ICE_AQC_PHY_EN_LINK) &&
38504418919fSjohnjiang 	    link_up == !!(pi->phy.link_info.link_info & ICE_AQ_LINK_UP))
38514418919fSjohnjiang 		goto out;
38524418919fSjohnjiang 
38534418919fSjohnjiang 	cfg.phy_type_low = pcaps->phy_type_low;
38544418919fSjohnjiang 	cfg.phy_type_high = pcaps->phy_type_high;
38554418919fSjohnjiang 	cfg.caps = pcaps->caps | ICE_AQ_PHY_ENA_AUTO_LINK_UPDT;
3856*2d9fd380Sjfb8856606 	cfg.low_power_ctrl_an = pcaps->low_power_ctrl_an;
38574418919fSjohnjiang 	cfg.eee_cap = pcaps->eee_cap;
38584418919fSjohnjiang 	cfg.eeer_value = pcaps->eeer_value;
38594418919fSjohnjiang 	cfg.link_fec_opt = pcaps->link_fec_options;
38604418919fSjohnjiang 	if (link_up)
38614418919fSjohnjiang 		cfg.caps |= ICE_AQ_PHY_ENA_LINK;
38624418919fSjohnjiang 	else
38634418919fSjohnjiang 		cfg.caps &= ~ICE_AQ_PHY_ENA_LINK;
38644418919fSjohnjiang 
38654418919fSjohnjiang 	status = ice_aq_set_phy_cfg(hw, pi, &cfg, NULL);
38664418919fSjohnjiang 
38674418919fSjohnjiang out:
38684418919fSjohnjiang 	ice_free(hw, pcaps);
38694418919fSjohnjiang 	return status;
38704418919fSjohnjiang }
38714418919fSjohnjiang 
38724418919fSjohnjiang static int
ice_dev_set_link_up(struct rte_eth_dev * dev)38734418919fSjohnjiang ice_dev_set_link_up(struct rte_eth_dev *dev)
38744418919fSjohnjiang {
38754418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
38764418919fSjohnjiang 
38774418919fSjohnjiang 	return ice_force_phys_link_state(hw, true);
38784418919fSjohnjiang }
38794418919fSjohnjiang 
38804418919fSjohnjiang static int
ice_dev_set_link_down(struct rte_eth_dev * dev)38814418919fSjohnjiang ice_dev_set_link_down(struct rte_eth_dev *dev)
38824418919fSjohnjiang {
38834418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
38844418919fSjohnjiang 
38854418919fSjohnjiang 	return ice_force_phys_link_state(hw, false);
38864418919fSjohnjiang }
38874418919fSjohnjiang 
38884418919fSjohnjiang static int
ice_mtu_set(struct rte_eth_dev * dev,uint16_t mtu)38894418919fSjohnjiang ice_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
38904418919fSjohnjiang {
38914418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
38924418919fSjohnjiang 	struct rte_eth_dev_data *dev_data = pf->dev_data;
38934418919fSjohnjiang 	uint32_t frame_size = mtu + ICE_ETH_OVERHEAD;
38944418919fSjohnjiang 
38954418919fSjohnjiang 	/* check if mtu is within the allowed range */
38964418919fSjohnjiang 	if (mtu < RTE_ETHER_MIN_MTU || frame_size > ICE_FRAME_SIZE_MAX)
38974418919fSjohnjiang 		return -EINVAL;
38984418919fSjohnjiang 
38994418919fSjohnjiang 	/* mtu setting is forbidden if port is start */
39004418919fSjohnjiang 	if (dev_data->dev_started) {
39014418919fSjohnjiang 		PMD_DRV_LOG(ERR,
39024418919fSjohnjiang 			    "port %d must be stopped before configuration",
39034418919fSjohnjiang 			    dev_data->port_id);
39044418919fSjohnjiang 		return -EBUSY;
39054418919fSjohnjiang 	}
39064418919fSjohnjiang 
39074418919fSjohnjiang 	if (frame_size > RTE_ETHER_MAX_LEN)
39084418919fSjohnjiang 		dev_data->dev_conf.rxmode.offloads |=
39094418919fSjohnjiang 			DEV_RX_OFFLOAD_JUMBO_FRAME;
39104418919fSjohnjiang 	else
39114418919fSjohnjiang 		dev_data->dev_conf.rxmode.offloads &=
39124418919fSjohnjiang 			~DEV_RX_OFFLOAD_JUMBO_FRAME;
39134418919fSjohnjiang 
39144418919fSjohnjiang 	dev_data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
39154418919fSjohnjiang 
39164418919fSjohnjiang 	return 0;
39174418919fSjohnjiang }
39184418919fSjohnjiang 
ice_macaddr_set(struct rte_eth_dev * dev,struct rte_ether_addr * mac_addr)39194418919fSjohnjiang static int ice_macaddr_set(struct rte_eth_dev *dev,
39204418919fSjohnjiang 			   struct rte_ether_addr *mac_addr)
39214418919fSjohnjiang {
39224418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
39234418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
39244418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
39254418919fSjohnjiang 	struct ice_mac_filter *f;
39264418919fSjohnjiang 	uint8_t flags = 0;
39274418919fSjohnjiang 	int ret;
39284418919fSjohnjiang 
39294418919fSjohnjiang 	if (!rte_is_valid_assigned_ether_addr(mac_addr)) {
39304418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Tried to set invalid MAC address.");
39314418919fSjohnjiang 		return -EINVAL;
39324418919fSjohnjiang 	}
39334418919fSjohnjiang 
39344418919fSjohnjiang 	TAILQ_FOREACH(f, &vsi->mac_list, next) {
39354418919fSjohnjiang 		if (rte_is_same_ether_addr(&pf->dev_addr, &f->mac_info.mac_addr))
39364418919fSjohnjiang 			break;
39374418919fSjohnjiang 	}
39384418919fSjohnjiang 
39394418919fSjohnjiang 	if (!f) {
39404418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to find filter for default mac");
39414418919fSjohnjiang 		return -EIO;
39424418919fSjohnjiang 	}
39434418919fSjohnjiang 
39444418919fSjohnjiang 	ret = ice_remove_mac_filter(vsi, &f->mac_info.mac_addr);
39454418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
39464418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to delete mac filter");
39474418919fSjohnjiang 		return -EIO;
39484418919fSjohnjiang 	}
39494418919fSjohnjiang 	ret = ice_add_mac_filter(vsi, mac_addr);
39504418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
39514418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to add mac filter");
39524418919fSjohnjiang 		return -EIO;
39534418919fSjohnjiang 	}
39544418919fSjohnjiang 	rte_ether_addr_copy(mac_addr, &pf->dev_addr);
39554418919fSjohnjiang 
39564418919fSjohnjiang 	flags = ICE_AQC_MAN_MAC_UPDATE_LAA_WOL;
39574418919fSjohnjiang 	ret = ice_aq_manage_mac_write(hw, mac_addr->addr_bytes, flags, NULL);
39584418919fSjohnjiang 	if (ret != ICE_SUCCESS)
39594418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to set manage mac");
39604418919fSjohnjiang 
39614418919fSjohnjiang 	return 0;
39624418919fSjohnjiang }
39634418919fSjohnjiang 
39644418919fSjohnjiang /* Add a MAC address, and update filters */
39654418919fSjohnjiang static int
ice_macaddr_add(struct rte_eth_dev * dev,struct rte_ether_addr * mac_addr,__rte_unused uint32_t index,__rte_unused uint32_t pool)39664418919fSjohnjiang ice_macaddr_add(struct rte_eth_dev *dev,
39674418919fSjohnjiang 		struct rte_ether_addr *mac_addr,
39684418919fSjohnjiang 		__rte_unused uint32_t index,
39694418919fSjohnjiang 		__rte_unused uint32_t pool)
39704418919fSjohnjiang {
39714418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
39724418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
39734418919fSjohnjiang 	int ret;
39744418919fSjohnjiang 
39754418919fSjohnjiang 	ret = ice_add_mac_filter(vsi, mac_addr);
39764418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
39774418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to add MAC filter");
39784418919fSjohnjiang 		return -EINVAL;
39794418919fSjohnjiang 	}
39804418919fSjohnjiang 
39814418919fSjohnjiang 	return ICE_SUCCESS;
39824418919fSjohnjiang }
39834418919fSjohnjiang 
39844418919fSjohnjiang /* Remove a MAC address, and update filters */
39854418919fSjohnjiang static void
ice_macaddr_remove(struct rte_eth_dev * dev,uint32_t index)39864418919fSjohnjiang ice_macaddr_remove(struct rte_eth_dev *dev, uint32_t index)
39874418919fSjohnjiang {
39884418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
39894418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
39904418919fSjohnjiang 	struct rte_eth_dev_data *data = dev->data;
39914418919fSjohnjiang 	struct rte_ether_addr *macaddr;
39924418919fSjohnjiang 	int ret;
39934418919fSjohnjiang 
39944418919fSjohnjiang 	macaddr = &data->mac_addrs[index];
39954418919fSjohnjiang 	ret = ice_remove_mac_filter(vsi, macaddr);
39964418919fSjohnjiang 	if (ret) {
39974418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to remove MAC filter");
39984418919fSjohnjiang 		return;
39994418919fSjohnjiang 	}
40004418919fSjohnjiang }
40014418919fSjohnjiang 
40024418919fSjohnjiang static int
ice_vlan_filter_set(struct rte_eth_dev * dev,uint16_t vlan_id,int on)40034418919fSjohnjiang ice_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
40044418919fSjohnjiang {
40054418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
40064418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
40074418919fSjohnjiang 	int ret;
40084418919fSjohnjiang 
40094418919fSjohnjiang 	PMD_INIT_FUNC_TRACE();
40104418919fSjohnjiang 
40114418919fSjohnjiang 	if (on) {
40124418919fSjohnjiang 		ret = ice_add_vlan_filter(vsi, vlan_id);
40134418919fSjohnjiang 		if (ret < 0) {
40144418919fSjohnjiang 			PMD_DRV_LOG(ERR, "Failed to add vlan filter");
40154418919fSjohnjiang 			return -EINVAL;
40164418919fSjohnjiang 		}
40174418919fSjohnjiang 	} else {
40184418919fSjohnjiang 		ret = ice_remove_vlan_filter(vsi, vlan_id);
40194418919fSjohnjiang 		if (ret < 0) {
40204418919fSjohnjiang 			PMD_DRV_LOG(ERR, "Failed to remove vlan filter");
40214418919fSjohnjiang 			return -EINVAL;
40224418919fSjohnjiang 		}
40234418919fSjohnjiang 	}
40244418919fSjohnjiang 
40254418919fSjohnjiang 	return 0;
40264418919fSjohnjiang }
40274418919fSjohnjiang 
40284418919fSjohnjiang /* Configure vlan filter on or off */
40294418919fSjohnjiang static int
ice_vsi_config_vlan_filter(struct ice_vsi * vsi,bool on)40304418919fSjohnjiang ice_vsi_config_vlan_filter(struct ice_vsi *vsi, bool on)
40314418919fSjohnjiang {
40324418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
40334418919fSjohnjiang 	struct ice_vsi_ctx ctxt;
40344418919fSjohnjiang 	uint8_t sec_flags, sw_flags2;
40354418919fSjohnjiang 	int ret = 0;
40364418919fSjohnjiang 
40374418919fSjohnjiang 	sec_flags = ICE_AQ_VSI_SEC_TX_VLAN_PRUNE_ENA <<
40384418919fSjohnjiang 		    ICE_AQ_VSI_SEC_TX_PRUNE_ENA_S;
40394418919fSjohnjiang 	sw_flags2 = ICE_AQ_VSI_SW_FLAG_RX_VLAN_PRUNE_ENA;
40404418919fSjohnjiang 
40414418919fSjohnjiang 	if (on) {
40424418919fSjohnjiang 		vsi->info.sec_flags |= sec_flags;
40434418919fSjohnjiang 		vsi->info.sw_flags2 |= sw_flags2;
40444418919fSjohnjiang 	} else {
40454418919fSjohnjiang 		vsi->info.sec_flags &= ~sec_flags;
40464418919fSjohnjiang 		vsi->info.sw_flags2 &= ~sw_flags2;
40474418919fSjohnjiang 	}
40484418919fSjohnjiang 	vsi->info.sw_id = hw->port_info->sw_id;
40494418919fSjohnjiang 	(void)rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
40504418919fSjohnjiang 	ctxt.info.valid_sections =
40514418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_SW_VALID |
40524418919fSjohnjiang 				 ICE_AQ_VSI_PROP_SECURITY_VALID);
40534418919fSjohnjiang 	ctxt.vsi_num = vsi->vsi_id;
40544418919fSjohnjiang 
40554418919fSjohnjiang 	ret = ice_update_vsi(hw, vsi->idx, &ctxt, NULL);
40564418919fSjohnjiang 	if (ret) {
40574418919fSjohnjiang 		PMD_DRV_LOG(INFO, "Update VSI failed to %s vlan rx pruning",
40584418919fSjohnjiang 			    on ? "enable" : "disable");
40594418919fSjohnjiang 		return -EINVAL;
40604418919fSjohnjiang 	} else {
40614418919fSjohnjiang 		vsi->info.valid_sections |=
40624418919fSjohnjiang 			rte_cpu_to_le_16(ICE_AQ_VSI_PROP_SW_VALID |
40634418919fSjohnjiang 					 ICE_AQ_VSI_PROP_SECURITY_VALID);
40644418919fSjohnjiang 	}
40654418919fSjohnjiang 
40664418919fSjohnjiang 	/* consist with other drivers, allow untagged packet when vlan filter on */
40674418919fSjohnjiang 	if (on)
40684418919fSjohnjiang 		ret = ice_add_vlan_filter(vsi, 0);
40694418919fSjohnjiang 	else
40704418919fSjohnjiang 		ret = ice_remove_vlan_filter(vsi, 0);
40714418919fSjohnjiang 
40724418919fSjohnjiang 	return 0;
40734418919fSjohnjiang }
40744418919fSjohnjiang 
40754418919fSjohnjiang static int
ice_vsi_config_vlan_stripping(struct ice_vsi * vsi,bool on)40764418919fSjohnjiang ice_vsi_config_vlan_stripping(struct ice_vsi *vsi, bool on)
40774418919fSjohnjiang {
40784418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
40794418919fSjohnjiang 	struct ice_vsi_ctx ctxt;
40804418919fSjohnjiang 	uint8_t vlan_flags;
40814418919fSjohnjiang 	int ret = 0;
40824418919fSjohnjiang 
40834418919fSjohnjiang 	/* Check if it has been already on or off */
40844418919fSjohnjiang 	if (vsi->info.valid_sections &
40854418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_VLAN_VALID)) {
40864418919fSjohnjiang 		if (on) {
40874418919fSjohnjiang 			if ((vsi->info.vlan_flags &
40884418919fSjohnjiang 			     ICE_AQ_VSI_VLAN_EMOD_M) ==
40894418919fSjohnjiang 			    ICE_AQ_VSI_VLAN_EMOD_STR_BOTH)
40904418919fSjohnjiang 				return 0; /* already on */
40914418919fSjohnjiang 		} else {
40924418919fSjohnjiang 			if ((vsi->info.vlan_flags &
40934418919fSjohnjiang 			     ICE_AQ_VSI_VLAN_EMOD_M) ==
40944418919fSjohnjiang 			    ICE_AQ_VSI_VLAN_EMOD_NOTHING)
40954418919fSjohnjiang 				return 0; /* already off */
40964418919fSjohnjiang 		}
40974418919fSjohnjiang 	}
40984418919fSjohnjiang 
40994418919fSjohnjiang 	if (on)
41004418919fSjohnjiang 		vlan_flags = ICE_AQ_VSI_VLAN_EMOD_STR_BOTH;
41014418919fSjohnjiang 	else
41024418919fSjohnjiang 		vlan_flags = ICE_AQ_VSI_VLAN_EMOD_NOTHING;
41034418919fSjohnjiang 	vsi->info.vlan_flags &= ~(ICE_AQ_VSI_VLAN_EMOD_M);
41044418919fSjohnjiang 	vsi->info.vlan_flags |= vlan_flags;
41054418919fSjohnjiang 	(void)rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
41064418919fSjohnjiang 	ctxt.info.valid_sections =
41074418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_VLAN_VALID);
41084418919fSjohnjiang 	ctxt.vsi_num = vsi->vsi_id;
41094418919fSjohnjiang 	ret = ice_update_vsi(hw, vsi->idx, &ctxt, NULL);
41104418919fSjohnjiang 	if (ret) {
41114418919fSjohnjiang 		PMD_DRV_LOG(INFO, "Update VSI failed to %s vlan stripping",
41124418919fSjohnjiang 			    on ? "enable" : "disable");
41134418919fSjohnjiang 		return -EINVAL;
41144418919fSjohnjiang 	}
41154418919fSjohnjiang 
41164418919fSjohnjiang 	vsi->info.valid_sections |=
41174418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_VLAN_VALID);
41184418919fSjohnjiang 
41194418919fSjohnjiang 	return ret;
41204418919fSjohnjiang }
41214418919fSjohnjiang 
41224418919fSjohnjiang static int
ice_vlan_offload_set(struct rte_eth_dev * dev,int mask)41234418919fSjohnjiang ice_vlan_offload_set(struct rte_eth_dev *dev, int mask)
41244418919fSjohnjiang {
41254418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
41264418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
41274418919fSjohnjiang 	struct rte_eth_rxmode *rxmode;
41284418919fSjohnjiang 
41294418919fSjohnjiang 	rxmode = &dev->data->dev_conf.rxmode;
41304418919fSjohnjiang 	if (mask & ETH_VLAN_FILTER_MASK) {
41314418919fSjohnjiang 		if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
4132*2d9fd380Sjfb8856606 			ice_vsi_config_vlan_filter(vsi, true);
41334418919fSjohnjiang 		else
4134*2d9fd380Sjfb8856606 			ice_vsi_config_vlan_filter(vsi, false);
41354418919fSjohnjiang 	}
41364418919fSjohnjiang 
41374418919fSjohnjiang 	if (mask & ETH_VLAN_STRIP_MASK) {
41384418919fSjohnjiang 		if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
4139*2d9fd380Sjfb8856606 			ice_vsi_config_vlan_stripping(vsi, true);
41404418919fSjohnjiang 		else
4141*2d9fd380Sjfb8856606 			ice_vsi_config_vlan_stripping(vsi, false);
41424418919fSjohnjiang 	}
41434418919fSjohnjiang 
41444418919fSjohnjiang 	if (mask & ETH_VLAN_EXTEND_MASK) {
41454418919fSjohnjiang 		if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_EXTEND)
4146*2d9fd380Sjfb8856606 			ice_vsi_config_double_vlan(vsi, true);
41474418919fSjohnjiang 		else
4148*2d9fd380Sjfb8856606 			ice_vsi_config_double_vlan(vsi, false);
41494418919fSjohnjiang 	}
41504418919fSjohnjiang 
41514418919fSjohnjiang 	return 0;
41524418919fSjohnjiang }
41534418919fSjohnjiang 
41544418919fSjohnjiang static int
ice_get_rss_lut(struct ice_vsi * vsi,uint8_t * lut,uint16_t lut_size)41554418919fSjohnjiang ice_get_rss_lut(struct ice_vsi *vsi, uint8_t *lut, uint16_t lut_size)
41564418919fSjohnjiang {
4157*2d9fd380Sjfb8856606 	struct ice_aq_get_set_rss_lut_params lut_params;
41584418919fSjohnjiang 	struct ice_pf *pf = ICE_VSI_TO_PF(vsi);
41594418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
41604418919fSjohnjiang 	int ret;
41614418919fSjohnjiang 
41624418919fSjohnjiang 	if (!lut)
41634418919fSjohnjiang 		return -EINVAL;
41644418919fSjohnjiang 
41654418919fSjohnjiang 	if (pf->flags & ICE_FLAG_RSS_AQ_CAPABLE) {
4166*2d9fd380Sjfb8856606 		lut_params.vsi_handle = vsi->idx;
4167*2d9fd380Sjfb8856606 		lut_params.lut_size = lut_size;
4168*2d9fd380Sjfb8856606 		lut_params.lut_type = ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF;
4169*2d9fd380Sjfb8856606 		lut_params.lut = lut;
4170*2d9fd380Sjfb8856606 		lut_params.global_lut_id = 0;
4171*2d9fd380Sjfb8856606 		ret = ice_aq_get_rss_lut(hw, &lut_params);
41724418919fSjohnjiang 		if (ret) {
41734418919fSjohnjiang 			PMD_DRV_LOG(ERR, "Failed to get RSS lookup table");
41744418919fSjohnjiang 			return -EINVAL;
41754418919fSjohnjiang 		}
41764418919fSjohnjiang 	} else {
41774418919fSjohnjiang 		uint64_t *lut_dw = (uint64_t *)lut;
41784418919fSjohnjiang 		uint16_t i, lut_size_dw = lut_size / 4;
41794418919fSjohnjiang 
41804418919fSjohnjiang 		for (i = 0; i < lut_size_dw; i++)
41814418919fSjohnjiang 			lut_dw[i] = ICE_READ_REG(hw, PFQF_HLUT(i));
41824418919fSjohnjiang 	}
41834418919fSjohnjiang 
41844418919fSjohnjiang 	return 0;
41854418919fSjohnjiang }
41864418919fSjohnjiang 
41874418919fSjohnjiang static int
ice_set_rss_lut(struct ice_vsi * vsi,uint8_t * lut,uint16_t lut_size)41884418919fSjohnjiang ice_set_rss_lut(struct ice_vsi *vsi, uint8_t *lut, uint16_t lut_size)
41894418919fSjohnjiang {
4190*2d9fd380Sjfb8856606 	struct ice_aq_get_set_rss_lut_params lut_params;
41914418919fSjohnjiang 	struct ice_pf *pf;
41924418919fSjohnjiang 	struct ice_hw *hw;
41934418919fSjohnjiang 	int ret;
41944418919fSjohnjiang 
41954418919fSjohnjiang 	if (!vsi || !lut)
41964418919fSjohnjiang 		return -EINVAL;
41974418919fSjohnjiang 
41984418919fSjohnjiang 	pf = ICE_VSI_TO_PF(vsi);
41994418919fSjohnjiang 	hw = ICE_VSI_TO_HW(vsi);
42004418919fSjohnjiang 
42014418919fSjohnjiang 	if (pf->flags & ICE_FLAG_RSS_AQ_CAPABLE) {
4202*2d9fd380Sjfb8856606 		lut_params.vsi_handle = vsi->idx;
4203*2d9fd380Sjfb8856606 		lut_params.lut_size = lut_size;
4204*2d9fd380Sjfb8856606 		lut_params.lut_type = ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_PF;
4205*2d9fd380Sjfb8856606 		lut_params.lut = lut;
4206*2d9fd380Sjfb8856606 		lut_params.global_lut_id = 0;
4207*2d9fd380Sjfb8856606 		ret = ice_aq_set_rss_lut(hw, &lut_params);
42084418919fSjohnjiang 		if (ret) {
42094418919fSjohnjiang 			PMD_DRV_LOG(ERR, "Failed to set RSS lookup table");
42104418919fSjohnjiang 			return -EINVAL;
42114418919fSjohnjiang 		}
42124418919fSjohnjiang 	} else {
42134418919fSjohnjiang 		uint64_t *lut_dw = (uint64_t *)lut;
42144418919fSjohnjiang 		uint16_t i, lut_size_dw = lut_size / 4;
42154418919fSjohnjiang 
42164418919fSjohnjiang 		for (i = 0; i < lut_size_dw; i++)
42174418919fSjohnjiang 			ICE_WRITE_REG(hw, PFQF_HLUT(i), lut_dw[i]);
42184418919fSjohnjiang 
42194418919fSjohnjiang 		ice_flush(hw);
42204418919fSjohnjiang 	}
42214418919fSjohnjiang 
42224418919fSjohnjiang 	return 0;
42234418919fSjohnjiang }
42244418919fSjohnjiang 
42254418919fSjohnjiang static int
ice_rss_reta_update(struct rte_eth_dev * dev,struct rte_eth_rss_reta_entry64 * reta_conf,uint16_t reta_size)42264418919fSjohnjiang ice_rss_reta_update(struct rte_eth_dev *dev,
42274418919fSjohnjiang 		    struct rte_eth_rss_reta_entry64 *reta_conf,
42284418919fSjohnjiang 		    uint16_t reta_size)
42294418919fSjohnjiang {
42304418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
42314418919fSjohnjiang 	uint16_t i, lut_size = pf->hash_lut_size;
42324418919fSjohnjiang 	uint16_t idx, shift;
42334418919fSjohnjiang 	uint8_t *lut;
42344418919fSjohnjiang 	int ret;
42354418919fSjohnjiang 
42364418919fSjohnjiang 	if (reta_size != ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_128 &&
42374418919fSjohnjiang 	    reta_size != ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_512 &&
42384418919fSjohnjiang 	    reta_size != ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_2K) {
42394418919fSjohnjiang 		PMD_DRV_LOG(ERR,
42404418919fSjohnjiang 			    "The size of hash lookup table configured (%d)"
42414418919fSjohnjiang 			    "doesn't match the number hardware can "
42424418919fSjohnjiang 			    "supported (128, 512, 2048)",
42434418919fSjohnjiang 			    reta_size);
42444418919fSjohnjiang 		return -EINVAL;
42454418919fSjohnjiang 	}
42464418919fSjohnjiang 
42474418919fSjohnjiang 	/* It MUST use the current LUT size to get the RSS lookup table,
42484418919fSjohnjiang 	 * otherwise if will fail with -100 error code.
42494418919fSjohnjiang 	 */
42504418919fSjohnjiang 	lut = rte_zmalloc(NULL,  RTE_MAX(reta_size, lut_size), 0);
42514418919fSjohnjiang 	if (!lut) {
42524418919fSjohnjiang 		PMD_DRV_LOG(ERR, "No memory can be allocated");
42534418919fSjohnjiang 		return -ENOMEM;
42544418919fSjohnjiang 	}
42554418919fSjohnjiang 	ret = ice_get_rss_lut(pf->main_vsi, lut, lut_size);
42564418919fSjohnjiang 	if (ret)
42574418919fSjohnjiang 		goto out;
42584418919fSjohnjiang 
42594418919fSjohnjiang 	for (i = 0; i < reta_size; i++) {
42604418919fSjohnjiang 		idx = i / RTE_RETA_GROUP_SIZE;
42614418919fSjohnjiang 		shift = i % RTE_RETA_GROUP_SIZE;
42624418919fSjohnjiang 		if (reta_conf[idx].mask & (1ULL << shift))
42634418919fSjohnjiang 			lut[i] = reta_conf[idx].reta[shift];
42644418919fSjohnjiang 	}
42654418919fSjohnjiang 	ret = ice_set_rss_lut(pf->main_vsi, lut, reta_size);
42664418919fSjohnjiang 	if (ret == 0 && lut_size != reta_size) {
42674418919fSjohnjiang 		PMD_DRV_LOG(INFO,
42684418919fSjohnjiang 			    "The size of hash lookup table is changed from (%d) to (%d)",
42694418919fSjohnjiang 			    lut_size, reta_size);
42704418919fSjohnjiang 		pf->hash_lut_size = reta_size;
42714418919fSjohnjiang 	}
42724418919fSjohnjiang 
42734418919fSjohnjiang out:
42744418919fSjohnjiang 	rte_free(lut);
42754418919fSjohnjiang 
42764418919fSjohnjiang 	return ret;
42774418919fSjohnjiang }
42784418919fSjohnjiang 
42794418919fSjohnjiang static int
ice_rss_reta_query(struct rte_eth_dev * dev,struct rte_eth_rss_reta_entry64 * reta_conf,uint16_t reta_size)42804418919fSjohnjiang ice_rss_reta_query(struct rte_eth_dev *dev,
42814418919fSjohnjiang 		   struct rte_eth_rss_reta_entry64 *reta_conf,
42824418919fSjohnjiang 		   uint16_t reta_size)
42834418919fSjohnjiang {
42844418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
42854418919fSjohnjiang 	uint16_t i, lut_size = pf->hash_lut_size;
42864418919fSjohnjiang 	uint16_t idx, shift;
42874418919fSjohnjiang 	uint8_t *lut;
42884418919fSjohnjiang 	int ret;
42894418919fSjohnjiang 
42904418919fSjohnjiang 	if (reta_size != lut_size) {
42914418919fSjohnjiang 		PMD_DRV_LOG(ERR,
42924418919fSjohnjiang 			    "The size of hash lookup table configured (%d)"
42934418919fSjohnjiang 			    "doesn't match the number hardware can "
42944418919fSjohnjiang 			    "supported (%d)",
42954418919fSjohnjiang 			    reta_size, lut_size);
42964418919fSjohnjiang 		return -EINVAL;
42974418919fSjohnjiang 	}
42984418919fSjohnjiang 
42994418919fSjohnjiang 	lut = rte_zmalloc(NULL, reta_size, 0);
43004418919fSjohnjiang 	if (!lut) {
43014418919fSjohnjiang 		PMD_DRV_LOG(ERR, "No memory can be allocated");
43024418919fSjohnjiang 		return -ENOMEM;
43034418919fSjohnjiang 	}
43044418919fSjohnjiang 
43054418919fSjohnjiang 	ret = ice_get_rss_lut(pf->main_vsi, lut, reta_size);
43064418919fSjohnjiang 	if (ret)
43074418919fSjohnjiang 		goto out;
43084418919fSjohnjiang 
43094418919fSjohnjiang 	for (i = 0; i < reta_size; i++) {
43104418919fSjohnjiang 		idx = i / RTE_RETA_GROUP_SIZE;
43114418919fSjohnjiang 		shift = i % RTE_RETA_GROUP_SIZE;
43124418919fSjohnjiang 		if (reta_conf[idx].mask & (1ULL << shift))
43134418919fSjohnjiang 			reta_conf[idx].reta[shift] = lut[i];
43144418919fSjohnjiang 	}
43154418919fSjohnjiang 
43164418919fSjohnjiang out:
43174418919fSjohnjiang 	rte_free(lut);
43184418919fSjohnjiang 
43194418919fSjohnjiang 	return ret;
43204418919fSjohnjiang }
43214418919fSjohnjiang 
43224418919fSjohnjiang static int
ice_set_rss_key(struct ice_vsi * vsi,uint8_t * key,uint8_t key_len)43234418919fSjohnjiang ice_set_rss_key(struct ice_vsi *vsi, uint8_t *key, uint8_t key_len)
43244418919fSjohnjiang {
43254418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
43264418919fSjohnjiang 	int ret = 0;
43274418919fSjohnjiang 
43284418919fSjohnjiang 	if (!key || key_len == 0) {
43294418919fSjohnjiang 		PMD_DRV_LOG(DEBUG, "No key to be configured");
43304418919fSjohnjiang 		return 0;
43314418919fSjohnjiang 	} else if (key_len != (VSIQF_HKEY_MAX_INDEX + 1) *
43324418919fSjohnjiang 		   sizeof(uint32_t)) {
43334418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Invalid key length %u", key_len);
43344418919fSjohnjiang 		return -EINVAL;
43354418919fSjohnjiang 	}
43364418919fSjohnjiang 
43374418919fSjohnjiang 	struct ice_aqc_get_set_rss_keys *key_dw =
43384418919fSjohnjiang 		(struct ice_aqc_get_set_rss_keys *)key;
43394418919fSjohnjiang 
43404418919fSjohnjiang 	ret = ice_aq_set_rss_key(hw, vsi->idx, key_dw);
43414418919fSjohnjiang 	if (ret) {
43424418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to configure RSS key via AQ");
43434418919fSjohnjiang 		ret = -EINVAL;
43444418919fSjohnjiang 	}
43454418919fSjohnjiang 
43464418919fSjohnjiang 	return ret;
43474418919fSjohnjiang }
43484418919fSjohnjiang 
43494418919fSjohnjiang static int
ice_get_rss_key(struct ice_vsi * vsi,uint8_t * key,uint8_t * key_len)43504418919fSjohnjiang ice_get_rss_key(struct ice_vsi *vsi, uint8_t *key, uint8_t *key_len)
43514418919fSjohnjiang {
43524418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
43534418919fSjohnjiang 	int ret;
43544418919fSjohnjiang 
43554418919fSjohnjiang 	if (!key || !key_len)
43564418919fSjohnjiang 		return -EINVAL;
43574418919fSjohnjiang 
43584418919fSjohnjiang 	ret = ice_aq_get_rss_key
43594418919fSjohnjiang 		(hw, vsi->idx,
43604418919fSjohnjiang 		 (struct ice_aqc_get_set_rss_keys *)key);
43614418919fSjohnjiang 	if (ret) {
43624418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to get RSS key via AQ");
43634418919fSjohnjiang 		return -EINVAL;
43644418919fSjohnjiang 	}
43654418919fSjohnjiang 	*key_len = (VSIQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t);
43664418919fSjohnjiang 
43674418919fSjohnjiang 	return 0;
43684418919fSjohnjiang }
43694418919fSjohnjiang 
43704418919fSjohnjiang static int
ice_rss_hash_update(struct rte_eth_dev * dev,struct rte_eth_rss_conf * rss_conf)43714418919fSjohnjiang ice_rss_hash_update(struct rte_eth_dev *dev,
43724418919fSjohnjiang 		    struct rte_eth_rss_conf *rss_conf)
43734418919fSjohnjiang {
43744418919fSjohnjiang 	enum ice_status status = ICE_SUCCESS;
43754418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
43764418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
43774418919fSjohnjiang 
43784418919fSjohnjiang 	/* set hash key */
43794418919fSjohnjiang 	status = ice_set_rss_key(vsi, rss_conf->rss_key, rss_conf->rss_key_len);
43804418919fSjohnjiang 	if (status)
43814418919fSjohnjiang 		return status;
43824418919fSjohnjiang 
4383*2d9fd380Sjfb8856606 	if (rss_conf->rss_hf == 0)
4384*2d9fd380Sjfb8856606 		return 0;
4385*2d9fd380Sjfb8856606 
4386*2d9fd380Sjfb8856606 	/* RSS hash configuration */
4387*2d9fd380Sjfb8856606 	ice_rss_hash_set(pf, rss_conf->rss_hf);
4388*2d9fd380Sjfb8856606 
43894418919fSjohnjiang 	return 0;
43904418919fSjohnjiang }
43914418919fSjohnjiang 
43924418919fSjohnjiang static int
ice_rss_hash_conf_get(struct rte_eth_dev * dev,struct rte_eth_rss_conf * rss_conf)43934418919fSjohnjiang ice_rss_hash_conf_get(struct rte_eth_dev *dev,
43944418919fSjohnjiang 		      struct rte_eth_rss_conf *rss_conf)
43954418919fSjohnjiang {
43964418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
43974418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
43984418919fSjohnjiang 
43994418919fSjohnjiang 	ice_get_rss_key(vsi, rss_conf->rss_key,
44004418919fSjohnjiang 			&rss_conf->rss_key_len);
44014418919fSjohnjiang 
4402*2d9fd380Sjfb8856606 	rss_conf->rss_hf = pf->rss_hf;
44034418919fSjohnjiang 	return 0;
44044418919fSjohnjiang }
44054418919fSjohnjiang 
44064418919fSjohnjiang static int
ice_promisc_enable(struct rte_eth_dev * dev)44074418919fSjohnjiang ice_promisc_enable(struct rte_eth_dev *dev)
44084418919fSjohnjiang {
44094418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
44104418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
44114418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
44124418919fSjohnjiang 	enum ice_status status;
44134418919fSjohnjiang 	uint8_t pmask;
44144418919fSjohnjiang 	int ret = 0;
44154418919fSjohnjiang 
44164418919fSjohnjiang 	pmask = ICE_PROMISC_UCAST_RX | ICE_PROMISC_UCAST_TX |
44174418919fSjohnjiang 		ICE_PROMISC_MCAST_RX | ICE_PROMISC_MCAST_TX;
44184418919fSjohnjiang 
44194418919fSjohnjiang 	status = ice_set_vsi_promisc(hw, vsi->idx, pmask, 0);
44204418919fSjohnjiang 	switch (status) {
44214418919fSjohnjiang 	case ICE_ERR_ALREADY_EXISTS:
44224418919fSjohnjiang 		PMD_DRV_LOG(DEBUG, "Promisc mode has already been enabled");
44234418919fSjohnjiang 	case ICE_SUCCESS:
44244418919fSjohnjiang 		break;
44254418919fSjohnjiang 	default:
44264418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to enable promisc, err=%d", status);
44274418919fSjohnjiang 		ret = -EAGAIN;
44284418919fSjohnjiang 	}
44294418919fSjohnjiang 
44304418919fSjohnjiang 	return ret;
44314418919fSjohnjiang }
44324418919fSjohnjiang 
44334418919fSjohnjiang static int
ice_promisc_disable(struct rte_eth_dev * dev)44344418919fSjohnjiang ice_promisc_disable(struct rte_eth_dev *dev)
44354418919fSjohnjiang {
44364418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
44374418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
44384418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
44394418919fSjohnjiang 	enum ice_status status;
44404418919fSjohnjiang 	uint8_t pmask;
44414418919fSjohnjiang 	int ret = 0;
44424418919fSjohnjiang 
44434418919fSjohnjiang 	pmask = ICE_PROMISC_UCAST_RX | ICE_PROMISC_UCAST_TX |
44444418919fSjohnjiang 		ICE_PROMISC_MCAST_RX | ICE_PROMISC_MCAST_TX;
44454418919fSjohnjiang 
44464418919fSjohnjiang 	status = ice_clear_vsi_promisc(hw, vsi->idx, pmask, 0);
44474418919fSjohnjiang 	if (status != ICE_SUCCESS) {
44484418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to clear promisc, err=%d", status);
44494418919fSjohnjiang 		ret = -EAGAIN;
44504418919fSjohnjiang 	}
44514418919fSjohnjiang 
44524418919fSjohnjiang 	return ret;
44534418919fSjohnjiang }
44544418919fSjohnjiang 
44554418919fSjohnjiang static int
ice_allmulti_enable(struct rte_eth_dev * dev)44564418919fSjohnjiang ice_allmulti_enable(struct rte_eth_dev *dev)
44574418919fSjohnjiang {
44584418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
44594418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
44604418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
44614418919fSjohnjiang 	enum ice_status status;
44624418919fSjohnjiang 	uint8_t pmask;
44634418919fSjohnjiang 	int ret = 0;
44644418919fSjohnjiang 
44654418919fSjohnjiang 	pmask = ICE_PROMISC_MCAST_RX | ICE_PROMISC_MCAST_TX;
44664418919fSjohnjiang 
44674418919fSjohnjiang 	status = ice_set_vsi_promisc(hw, vsi->idx, pmask, 0);
44684418919fSjohnjiang 
44694418919fSjohnjiang 	switch (status) {
44704418919fSjohnjiang 	case ICE_ERR_ALREADY_EXISTS:
44714418919fSjohnjiang 		PMD_DRV_LOG(DEBUG, "Allmulti has already been enabled");
44724418919fSjohnjiang 	case ICE_SUCCESS:
44734418919fSjohnjiang 		break;
44744418919fSjohnjiang 	default:
44754418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to enable allmulti, err=%d", status);
44764418919fSjohnjiang 		ret = -EAGAIN;
44774418919fSjohnjiang 	}
44784418919fSjohnjiang 
44794418919fSjohnjiang 	return ret;
44804418919fSjohnjiang }
44814418919fSjohnjiang 
44824418919fSjohnjiang static int
ice_allmulti_disable(struct rte_eth_dev * dev)44834418919fSjohnjiang ice_allmulti_disable(struct rte_eth_dev *dev)
44844418919fSjohnjiang {
44854418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
44864418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
44874418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
44884418919fSjohnjiang 	enum ice_status status;
44894418919fSjohnjiang 	uint8_t pmask;
44904418919fSjohnjiang 	int ret = 0;
44914418919fSjohnjiang 
44924418919fSjohnjiang 	if (dev->data->promiscuous == 1)
44934418919fSjohnjiang 		return 0; /* must remain in all_multicast mode */
44944418919fSjohnjiang 
44954418919fSjohnjiang 	pmask = ICE_PROMISC_MCAST_RX | ICE_PROMISC_MCAST_TX;
44964418919fSjohnjiang 
44974418919fSjohnjiang 	status = ice_clear_vsi_promisc(hw, vsi->idx, pmask, 0);
44984418919fSjohnjiang 	if (status != ICE_SUCCESS) {
44994418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to clear allmulti, err=%d", status);
45004418919fSjohnjiang 		ret = -EAGAIN;
45014418919fSjohnjiang 	}
45024418919fSjohnjiang 
45034418919fSjohnjiang 	return ret;
45044418919fSjohnjiang }
45054418919fSjohnjiang 
ice_rx_queue_intr_enable(struct rte_eth_dev * dev,uint16_t queue_id)45064418919fSjohnjiang static int ice_rx_queue_intr_enable(struct rte_eth_dev *dev,
45074418919fSjohnjiang 				    uint16_t queue_id)
45084418919fSjohnjiang {
45094418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
45104418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
45114418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
45124418919fSjohnjiang 	uint32_t val;
45134418919fSjohnjiang 	uint16_t msix_intr;
45144418919fSjohnjiang 
45154418919fSjohnjiang 	msix_intr = intr_handle->intr_vec[queue_id];
45164418919fSjohnjiang 
45174418919fSjohnjiang 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
45184418919fSjohnjiang 	      GLINT_DYN_CTL_ITR_INDX_M;
45194418919fSjohnjiang 	val &= ~GLINT_DYN_CTL_WB_ON_ITR_M;
45204418919fSjohnjiang 
45214418919fSjohnjiang 	ICE_WRITE_REG(hw, GLINT_DYN_CTL(msix_intr), val);
45224418919fSjohnjiang 	rte_intr_ack(&pci_dev->intr_handle);
45234418919fSjohnjiang 
45244418919fSjohnjiang 	return 0;
45254418919fSjohnjiang }
45264418919fSjohnjiang 
ice_rx_queue_intr_disable(struct rte_eth_dev * dev,uint16_t queue_id)45274418919fSjohnjiang static int ice_rx_queue_intr_disable(struct rte_eth_dev *dev,
45284418919fSjohnjiang 				     uint16_t queue_id)
45294418919fSjohnjiang {
45304418919fSjohnjiang 	struct rte_pci_device *pci_dev = ICE_DEV_TO_PCI(dev);
45314418919fSjohnjiang 	struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
45324418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
45334418919fSjohnjiang 	uint16_t msix_intr;
45344418919fSjohnjiang 
45354418919fSjohnjiang 	msix_intr = intr_handle->intr_vec[queue_id];
45364418919fSjohnjiang 
45374418919fSjohnjiang 	ICE_WRITE_REG(hw, GLINT_DYN_CTL(msix_intr), GLINT_DYN_CTL_WB_ON_ITR_M);
45384418919fSjohnjiang 
45394418919fSjohnjiang 	return 0;
45404418919fSjohnjiang }
45414418919fSjohnjiang 
45424418919fSjohnjiang static int
ice_fw_version_get(struct rte_eth_dev * dev,char * fw_version,size_t fw_size)45434418919fSjohnjiang ice_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
45444418919fSjohnjiang {
45454418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
45464418919fSjohnjiang 	u8 ver, patch;
45474418919fSjohnjiang 	u16 build;
45484418919fSjohnjiang 	int ret;
45494418919fSjohnjiang 
4550*2d9fd380Sjfb8856606 	ver = hw->flash.orom.major;
4551*2d9fd380Sjfb8856606 	patch = hw->flash.orom.patch;
4552*2d9fd380Sjfb8856606 	build = hw->flash.orom.build;
45534418919fSjohnjiang 
45544418919fSjohnjiang 	ret = snprintf(fw_version, fw_size,
4555*2d9fd380Sjfb8856606 			"%x.%02x 0x%08x %d.%d.%d",
4556*2d9fd380Sjfb8856606 			hw->flash.nvm.major,
4557*2d9fd380Sjfb8856606 			hw->flash.nvm.minor,
4558*2d9fd380Sjfb8856606 			hw->flash.nvm.eetrack,
45594418919fSjohnjiang 			ver, build, patch);
45604418919fSjohnjiang 
45614418919fSjohnjiang 	/* add the size of '\0' */
45624418919fSjohnjiang 	ret += 1;
45634418919fSjohnjiang 	if (fw_size < (u32)ret)
45644418919fSjohnjiang 		return ret;
45654418919fSjohnjiang 	else
45664418919fSjohnjiang 		return 0;
45674418919fSjohnjiang }
45684418919fSjohnjiang 
45694418919fSjohnjiang static int
ice_vsi_vlan_pvid_set(struct ice_vsi * vsi,struct ice_vsi_vlan_pvid_info * info)45704418919fSjohnjiang ice_vsi_vlan_pvid_set(struct ice_vsi *vsi, struct ice_vsi_vlan_pvid_info *info)
45714418919fSjohnjiang {
45724418919fSjohnjiang 	struct ice_hw *hw;
45734418919fSjohnjiang 	struct ice_vsi_ctx ctxt;
45744418919fSjohnjiang 	uint8_t vlan_flags = 0;
45754418919fSjohnjiang 	int ret;
45764418919fSjohnjiang 
45774418919fSjohnjiang 	if (!vsi || !info) {
45784418919fSjohnjiang 		PMD_DRV_LOG(ERR, "invalid parameters");
45794418919fSjohnjiang 		return -EINVAL;
45804418919fSjohnjiang 	}
45814418919fSjohnjiang 
45824418919fSjohnjiang 	if (info->on) {
45834418919fSjohnjiang 		vsi->info.pvid = info->config.pvid;
45844418919fSjohnjiang 		/**
45854418919fSjohnjiang 		 * If insert pvid is enabled, only tagged pkts are
45864418919fSjohnjiang 		 * allowed to be sent out.
45874418919fSjohnjiang 		 */
45884418919fSjohnjiang 		vlan_flags = ICE_AQ_VSI_PVLAN_INSERT_PVID |
45894418919fSjohnjiang 			     ICE_AQ_VSI_VLAN_MODE_UNTAGGED;
45904418919fSjohnjiang 	} else {
45914418919fSjohnjiang 		vsi->info.pvid = 0;
45924418919fSjohnjiang 		if (info->config.reject.tagged == 0)
45934418919fSjohnjiang 			vlan_flags |= ICE_AQ_VSI_VLAN_MODE_TAGGED;
45944418919fSjohnjiang 
45954418919fSjohnjiang 		if (info->config.reject.untagged == 0)
45964418919fSjohnjiang 			vlan_flags |= ICE_AQ_VSI_VLAN_MODE_UNTAGGED;
45974418919fSjohnjiang 	}
45984418919fSjohnjiang 	vsi->info.vlan_flags &= ~(ICE_AQ_VSI_PVLAN_INSERT_PVID |
45994418919fSjohnjiang 				  ICE_AQ_VSI_VLAN_MODE_M);
46004418919fSjohnjiang 	vsi->info.vlan_flags |= vlan_flags;
46014418919fSjohnjiang 	memset(&ctxt, 0, sizeof(ctxt));
46024418919fSjohnjiang 	rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
46034418919fSjohnjiang 	ctxt.info.valid_sections =
46044418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_VLAN_VALID);
46054418919fSjohnjiang 	ctxt.vsi_num = vsi->vsi_id;
46064418919fSjohnjiang 
46074418919fSjohnjiang 	hw = ICE_VSI_TO_HW(vsi);
46084418919fSjohnjiang 	ret = ice_update_vsi(hw, vsi->idx, &ctxt, NULL);
46094418919fSjohnjiang 	if (ret != ICE_SUCCESS) {
46104418919fSjohnjiang 		PMD_DRV_LOG(ERR,
46114418919fSjohnjiang 			    "update VSI for VLAN insert failed, err %d",
46124418919fSjohnjiang 			    ret);
46134418919fSjohnjiang 		return -EINVAL;
46144418919fSjohnjiang 	}
46154418919fSjohnjiang 
46164418919fSjohnjiang 	vsi->info.valid_sections |=
46174418919fSjohnjiang 		rte_cpu_to_le_16(ICE_AQ_VSI_PROP_VLAN_VALID);
46184418919fSjohnjiang 
46194418919fSjohnjiang 	return ret;
46204418919fSjohnjiang }
46214418919fSjohnjiang 
46224418919fSjohnjiang static int
ice_vlan_pvid_set(struct rte_eth_dev * dev,uint16_t pvid,int on)46234418919fSjohnjiang ice_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid, int on)
46244418919fSjohnjiang {
46254418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
46264418919fSjohnjiang 	struct ice_vsi *vsi = pf->main_vsi;
46274418919fSjohnjiang 	struct rte_eth_dev_data *data = pf->dev_data;
46284418919fSjohnjiang 	struct ice_vsi_vlan_pvid_info info;
46294418919fSjohnjiang 	int ret;
46304418919fSjohnjiang 
46314418919fSjohnjiang 	memset(&info, 0, sizeof(info));
46324418919fSjohnjiang 	info.on = on;
46334418919fSjohnjiang 	if (info.on) {
46344418919fSjohnjiang 		info.config.pvid = pvid;
46354418919fSjohnjiang 	} else {
46364418919fSjohnjiang 		info.config.reject.tagged =
46374418919fSjohnjiang 			data->dev_conf.txmode.hw_vlan_reject_tagged;
46384418919fSjohnjiang 		info.config.reject.untagged =
46394418919fSjohnjiang 			data->dev_conf.txmode.hw_vlan_reject_untagged;
46404418919fSjohnjiang 	}
46414418919fSjohnjiang 
46424418919fSjohnjiang 	ret = ice_vsi_vlan_pvid_set(vsi, &info);
46434418919fSjohnjiang 	if (ret < 0) {
46444418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Failed to set pvid.");
46454418919fSjohnjiang 		return -EINVAL;
46464418919fSjohnjiang 	}
46474418919fSjohnjiang 
46484418919fSjohnjiang 	return 0;
46494418919fSjohnjiang }
46504418919fSjohnjiang 
46514418919fSjohnjiang static int
ice_get_eeprom_length(struct rte_eth_dev * dev)46524418919fSjohnjiang ice_get_eeprom_length(struct rte_eth_dev *dev)
46534418919fSjohnjiang {
46544418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
46554418919fSjohnjiang 
4656*2d9fd380Sjfb8856606 	return hw->flash.flash_size;
46574418919fSjohnjiang }
46584418919fSjohnjiang 
46594418919fSjohnjiang static int
ice_get_eeprom(struct rte_eth_dev * dev,struct rte_dev_eeprom_info * eeprom)46604418919fSjohnjiang ice_get_eeprom(struct rte_eth_dev *dev,
46614418919fSjohnjiang 	       struct rte_dev_eeprom_info *eeprom)
46624418919fSjohnjiang {
46634418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
46644418919fSjohnjiang 	enum ice_status status = ICE_SUCCESS;
4665*2d9fd380Sjfb8856606 	uint8_t *data = eeprom->data;
46664418919fSjohnjiang 
46674418919fSjohnjiang 	eeprom->magic = hw->vendor_id | (hw->device_id << 16);
46684418919fSjohnjiang 
4669*2d9fd380Sjfb8856606 	status = ice_acquire_nvm(hw, ICE_RES_READ);
4670*2d9fd380Sjfb8856606 	if (status) {
4671*2d9fd380Sjfb8856606 		PMD_DRV_LOG(ERR, "acquire nvm failed.");
4672*2d9fd380Sjfb8856606 		return -EIO;
4673*2d9fd380Sjfb8856606 	}
4674*2d9fd380Sjfb8856606 
4675*2d9fd380Sjfb8856606 	status = ice_read_flat_nvm(hw, eeprom->offset, &eeprom->length,
4676*2d9fd380Sjfb8856606 				   data, false);
4677*2d9fd380Sjfb8856606 
4678*2d9fd380Sjfb8856606 	ice_release_nvm(hw);
4679*2d9fd380Sjfb8856606 
46804418919fSjohnjiang 	if (status) {
46814418919fSjohnjiang 		PMD_DRV_LOG(ERR, "EEPROM read failed.");
46824418919fSjohnjiang 		return -EIO;
46834418919fSjohnjiang 	}
46844418919fSjohnjiang 
46854418919fSjohnjiang 	return 0;
46864418919fSjohnjiang }
46874418919fSjohnjiang 
46884418919fSjohnjiang static void
ice_stat_update_32(struct ice_hw * hw,uint32_t reg,bool offset_loaded,uint64_t * offset,uint64_t * stat)46894418919fSjohnjiang ice_stat_update_32(struct ice_hw *hw,
46904418919fSjohnjiang 		   uint32_t reg,
46914418919fSjohnjiang 		   bool offset_loaded,
46924418919fSjohnjiang 		   uint64_t *offset,
46934418919fSjohnjiang 		   uint64_t *stat)
46944418919fSjohnjiang {
46954418919fSjohnjiang 	uint64_t new_data;
46964418919fSjohnjiang 
46974418919fSjohnjiang 	new_data = (uint64_t)ICE_READ_REG(hw, reg);
46984418919fSjohnjiang 	if (!offset_loaded)
46994418919fSjohnjiang 		*offset = new_data;
47004418919fSjohnjiang 
47014418919fSjohnjiang 	if (new_data >= *offset)
47024418919fSjohnjiang 		*stat = (uint64_t)(new_data - *offset);
47034418919fSjohnjiang 	else
47044418919fSjohnjiang 		*stat = (uint64_t)((new_data +
47054418919fSjohnjiang 				    ((uint64_t)1 << ICE_32_BIT_WIDTH))
47064418919fSjohnjiang 				   - *offset);
47074418919fSjohnjiang }
47084418919fSjohnjiang 
47094418919fSjohnjiang static void
ice_stat_update_40(struct ice_hw * hw,uint32_t hireg,uint32_t loreg,bool offset_loaded,uint64_t * offset,uint64_t * stat)47104418919fSjohnjiang ice_stat_update_40(struct ice_hw *hw,
47114418919fSjohnjiang 		   uint32_t hireg,
47124418919fSjohnjiang 		   uint32_t loreg,
47134418919fSjohnjiang 		   bool offset_loaded,
47144418919fSjohnjiang 		   uint64_t *offset,
47154418919fSjohnjiang 		   uint64_t *stat)
47164418919fSjohnjiang {
47174418919fSjohnjiang 	uint64_t new_data;
47184418919fSjohnjiang 
47194418919fSjohnjiang 	new_data = (uint64_t)ICE_READ_REG(hw, loreg);
47204418919fSjohnjiang 	new_data |= (uint64_t)(ICE_READ_REG(hw, hireg) & ICE_8_BIT_MASK) <<
47214418919fSjohnjiang 		    ICE_32_BIT_WIDTH;
47224418919fSjohnjiang 
47234418919fSjohnjiang 	if (!offset_loaded)
47244418919fSjohnjiang 		*offset = new_data;
47254418919fSjohnjiang 
47264418919fSjohnjiang 	if (new_data >= *offset)
47274418919fSjohnjiang 		*stat = new_data - *offset;
47284418919fSjohnjiang 	else
47294418919fSjohnjiang 		*stat = (uint64_t)((new_data +
47304418919fSjohnjiang 				    ((uint64_t)1 << ICE_40_BIT_WIDTH)) -
47314418919fSjohnjiang 				   *offset);
47324418919fSjohnjiang 
47334418919fSjohnjiang 	*stat &= ICE_40_BIT_MASK;
47344418919fSjohnjiang }
47354418919fSjohnjiang 
47364418919fSjohnjiang /* Get all the statistics of a VSI */
47374418919fSjohnjiang static void
ice_update_vsi_stats(struct ice_vsi * vsi)47384418919fSjohnjiang ice_update_vsi_stats(struct ice_vsi *vsi)
47394418919fSjohnjiang {
47404418919fSjohnjiang 	struct ice_eth_stats *oes = &vsi->eth_stats_offset;
47414418919fSjohnjiang 	struct ice_eth_stats *nes = &vsi->eth_stats;
47424418919fSjohnjiang 	struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
47434418919fSjohnjiang 	int idx = rte_le_to_cpu_16(vsi->vsi_id);
47444418919fSjohnjiang 
47454418919fSjohnjiang 	ice_stat_update_40(hw, GLV_GORCH(idx), GLV_GORCL(idx),
47464418919fSjohnjiang 			   vsi->offset_loaded, &oes->rx_bytes,
47474418919fSjohnjiang 			   &nes->rx_bytes);
47484418919fSjohnjiang 	ice_stat_update_40(hw, GLV_UPRCH(idx), GLV_UPRCL(idx),
47494418919fSjohnjiang 			   vsi->offset_loaded, &oes->rx_unicast,
47504418919fSjohnjiang 			   &nes->rx_unicast);
47514418919fSjohnjiang 	ice_stat_update_40(hw, GLV_MPRCH(idx), GLV_MPRCL(idx),
47524418919fSjohnjiang 			   vsi->offset_loaded, &oes->rx_multicast,
47534418919fSjohnjiang 			   &nes->rx_multicast);
47544418919fSjohnjiang 	ice_stat_update_40(hw, GLV_BPRCH(idx), GLV_BPRCL(idx),
47554418919fSjohnjiang 			   vsi->offset_loaded, &oes->rx_broadcast,
47564418919fSjohnjiang 			   &nes->rx_broadcast);
47570c6bd470Sfengbojiang 	/* enlarge the limitation when rx_bytes overflowed */
47580c6bd470Sfengbojiang 	if (vsi->offset_loaded) {
47590c6bd470Sfengbojiang 		if (ICE_RXTX_BYTES_LOW(vsi->old_rx_bytes) > nes->rx_bytes)
47600c6bd470Sfengbojiang 			nes->rx_bytes += (uint64_t)1 << ICE_40_BIT_WIDTH;
47610c6bd470Sfengbojiang 		nes->rx_bytes += ICE_RXTX_BYTES_HIGH(vsi->old_rx_bytes);
47620c6bd470Sfengbojiang 	}
47630c6bd470Sfengbojiang 	vsi->old_rx_bytes = nes->rx_bytes;
47644418919fSjohnjiang 	/* exclude CRC bytes */
47654418919fSjohnjiang 	nes->rx_bytes -= (nes->rx_unicast + nes->rx_multicast +
47664418919fSjohnjiang 			  nes->rx_broadcast) * RTE_ETHER_CRC_LEN;
47674418919fSjohnjiang 
47684418919fSjohnjiang 	ice_stat_update_32(hw, GLV_RDPC(idx), vsi->offset_loaded,
47694418919fSjohnjiang 			   &oes->rx_discards, &nes->rx_discards);
47704418919fSjohnjiang 	/* GLV_REPC not supported */
47714418919fSjohnjiang 	/* GLV_RMPC not supported */
47724418919fSjohnjiang 	ice_stat_update_32(hw, GLSWID_RUPP(idx), vsi->offset_loaded,
47734418919fSjohnjiang 			   &oes->rx_unknown_protocol,
47744418919fSjohnjiang 			   &nes->rx_unknown_protocol);
47754418919fSjohnjiang 	ice_stat_update_40(hw, GLV_GOTCH(idx), GLV_GOTCL(idx),
47764418919fSjohnjiang 			   vsi->offset_loaded, &oes->tx_bytes,
47774418919fSjohnjiang 			   &nes->tx_bytes);
47784418919fSjohnjiang 	ice_stat_update_40(hw, GLV_UPTCH(idx), GLV_UPTCL(idx),
47794418919fSjohnjiang 			   vsi->offset_loaded, &oes->tx_unicast,
47804418919fSjohnjiang 			   &nes->tx_unicast);
47814418919fSjohnjiang 	ice_stat_update_40(hw, GLV_MPTCH(idx), GLV_MPTCL(idx),
47824418919fSjohnjiang 			   vsi->offset_loaded, &oes->tx_multicast,
47834418919fSjohnjiang 			   &nes->tx_multicast);
47844418919fSjohnjiang 	ice_stat_update_40(hw, GLV_BPTCH(idx), GLV_BPTCL(idx),
47854418919fSjohnjiang 			   vsi->offset_loaded,  &oes->tx_broadcast,
47864418919fSjohnjiang 			   &nes->tx_broadcast);
47874418919fSjohnjiang 	/* GLV_TDPC not supported */
47884418919fSjohnjiang 	ice_stat_update_32(hw, GLV_TEPC(idx), vsi->offset_loaded,
47894418919fSjohnjiang 			   &oes->tx_errors, &nes->tx_errors);
47900c6bd470Sfengbojiang 	/* enlarge the limitation when tx_bytes overflowed */
47910c6bd470Sfengbojiang 	if (vsi->offset_loaded) {
47920c6bd470Sfengbojiang 		if (ICE_RXTX_BYTES_LOW(vsi->old_tx_bytes) > nes->tx_bytes)
47930c6bd470Sfengbojiang 			nes->tx_bytes += (uint64_t)1 << ICE_40_BIT_WIDTH;
47940c6bd470Sfengbojiang 		nes->tx_bytes += ICE_RXTX_BYTES_HIGH(vsi->old_tx_bytes);
47950c6bd470Sfengbojiang 	}
47960c6bd470Sfengbojiang 	vsi->old_tx_bytes = nes->tx_bytes;
47974418919fSjohnjiang 	vsi->offset_loaded = true;
47984418919fSjohnjiang 
47994418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "************** VSI[%u] stats start **************",
48004418919fSjohnjiang 		    vsi->vsi_id);
48014418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_bytes:            %"PRIu64"", nes->rx_bytes);
48024418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_unicast:          %"PRIu64"", nes->rx_unicast);
48034418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_multicast:        %"PRIu64"", nes->rx_multicast);
48044418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_broadcast:        %"PRIu64"", nes->rx_broadcast);
48054418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_discards:         %"PRIu64"", nes->rx_discards);
48064418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_unknown_protocol: %"PRIu64"",
48074418919fSjohnjiang 		    nes->rx_unknown_protocol);
48084418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_bytes:            %"PRIu64"", nes->tx_bytes);
48094418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_unicast:          %"PRIu64"", nes->tx_unicast);
48104418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_multicast:        %"PRIu64"", nes->tx_multicast);
48114418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_broadcast:        %"PRIu64"", nes->tx_broadcast);
48124418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_discards:         %"PRIu64"", nes->tx_discards);
48134418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_errors:           %"PRIu64"", nes->tx_errors);
48144418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "************** VSI[%u] stats end ****************",
48154418919fSjohnjiang 		    vsi->vsi_id);
48164418919fSjohnjiang }
48174418919fSjohnjiang 
48184418919fSjohnjiang static void
ice_read_stats_registers(struct ice_pf * pf,struct ice_hw * hw)48194418919fSjohnjiang ice_read_stats_registers(struct ice_pf *pf, struct ice_hw *hw)
48204418919fSjohnjiang {
48214418919fSjohnjiang 	struct ice_hw_port_stats *ns = &pf->stats; /* new stats */
48224418919fSjohnjiang 	struct ice_hw_port_stats *os = &pf->stats_offset; /* old stats */
48234418919fSjohnjiang 
48244418919fSjohnjiang 	/* Get statistics of struct ice_eth_stats */
48254418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_GORCH(hw->port_info->lport),
48264418919fSjohnjiang 			   GLPRT_GORCL(hw->port_info->lport),
48274418919fSjohnjiang 			   pf->offset_loaded, &os->eth.rx_bytes,
48284418919fSjohnjiang 			   &ns->eth.rx_bytes);
48294418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_UPRCH(hw->port_info->lport),
48304418919fSjohnjiang 			   GLPRT_UPRCL(hw->port_info->lport),
48314418919fSjohnjiang 			   pf->offset_loaded, &os->eth.rx_unicast,
48324418919fSjohnjiang 			   &ns->eth.rx_unicast);
48334418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_MPRCH(hw->port_info->lport),
48344418919fSjohnjiang 			   GLPRT_MPRCL(hw->port_info->lport),
48354418919fSjohnjiang 			   pf->offset_loaded, &os->eth.rx_multicast,
48364418919fSjohnjiang 			   &ns->eth.rx_multicast);
48374418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_BPRCH(hw->port_info->lport),
48384418919fSjohnjiang 			   GLPRT_BPRCL(hw->port_info->lport),
48394418919fSjohnjiang 			   pf->offset_loaded, &os->eth.rx_broadcast,
48404418919fSjohnjiang 			   &ns->eth.rx_broadcast);
48414418919fSjohnjiang 	ice_stat_update_32(hw, PRTRPB_RDPC,
48424418919fSjohnjiang 			   pf->offset_loaded, &os->eth.rx_discards,
48434418919fSjohnjiang 			   &ns->eth.rx_discards);
48440c6bd470Sfengbojiang 	/* enlarge the limitation when rx_bytes overflowed */
48450c6bd470Sfengbojiang 	if (pf->offset_loaded) {
48460c6bd470Sfengbojiang 		if (ICE_RXTX_BYTES_LOW(pf->old_rx_bytes) > ns->eth.rx_bytes)
48470c6bd470Sfengbojiang 			ns->eth.rx_bytes += (uint64_t)1 << ICE_40_BIT_WIDTH;
48480c6bd470Sfengbojiang 		ns->eth.rx_bytes += ICE_RXTX_BYTES_HIGH(pf->old_rx_bytes);
48490c6bd470Sfengbojiang 	}
48500c6bd470Sfengbojiang 	pf->old_rx_bytes = ns->eth.rx_bytes;
48514418919fSjohnjiang 
48524418919fSjohnjiang 	/* Workaround: CRC size should not be included in byte statistics,
48534418919fSjohnjiang 	 * so subtract RTE_ETHER_CRC_LEN from the byte counter for each rx
48544418919fSjohnjiang 	 * packet.
48554418919fSjohnjiang 	 */
48564418919fSjohnjiang 	ns->eth.rx_bytes -= (ns->eth.rx_unicast + ns->eth.rx_multicast +
48574418919fSjohnjiang 			     ns->eth.rx_broadcast) * RTE_ETHER_CRC_LEN;
48584418919fSjohnjiang 
48594418919fSjohnjiang 	/* GLPRT_REPC not supported */
48604418919fSjohnjiang 	/* GLPRT_RMPC not supported */
48614418919fSjohnjiang 	ice_stat_update_32(hw, GLSWID_RUPP(hw->port_info->lport),
48624418919fSjohnjiang 			   pf->offset_loaded,
48634418919fSjohnjiang 			   &os->eth.rx_unknown_protocol,
48644418919fSjohnjiang 			   &ns->eth.rx_unknown_protocol);
48654418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_GOTCH(hw->port_info->lport),
48664418919fSjohnjiang 			   GLPRT_GOTCL(hw->port_info->lport),
48674418919fSjohnjiang 			   pf->offset_loaded, &os->eth.tx_bytes,
48684418919fSjohnjiang 			   &ns->eth.tx_bytes);
48694418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_UPTCH(hw->port_info->lport),
48704418919fSjohnjiang 			   GLPRT_UPTCL(hw->port_info->lport),
48714418919fSjohnjiang 			   pf->offset_loaded, &os->eth.tx_unicast,
48724418919fSjohnjiang 			   &ns->eth.tx_unicast);
48734418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_MPTCH(hw->port_info->lport),
48744418919fSjohnjiang 			   GLPRT_MPTCL(hw->port_info->lport),
48754418919fSjohnjiang 			   pf->offset_loaded, &os->eth.tx_multicast,
48764418919fSjohnjiang 			   &ns->eth.tx_multicast);
48774418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_BPTCH(hw->port_info->lport),
48784418919fSjohnjiang 			   GLPRT_BPTCL(hw->port_info->lport),
48794418919fSjohnjiang 			   pf->offset_loaded, &os->eth.tx_broadcast,
48804418919fSjohnjiang 			   &ns->eth.tx_broadcast);
48810c6bd470Sfengbojiang 	/* enlarge the limitation when tx_bytes overflowed */
48820c6bd470Sfengbojiang 	if (pf->offset_loaded) {
48830c6bd470Sfengbojiang 		if (ICE_RXTX_BYTES_LOW(pf->old_tx_bytes) > ns->eth.tx_bytes)
48840c6bd470Sfengbojiang 			ns->eth.tx_bytes += (uint64_t)1 << ICE_40_BIT_WIDTH;
48850c6bd470Sfengbojiang 		ns->eth.tx_bytes += ICE_RXTX_BYTES_HIGH(pf->old_tx_bytes);
48860c6bd470Sfengbojiang 	}
48870c6bd470Sfengbojiang 	pf->old_tx_bytes = ns->eth.tx_bytes;
48884418919fSjohnjiang 	ns->eth.tx_bytes -= (ns->eth.tx_unicast + ns->eth.tx_multicast +
48894418919fSjohnjiang 			     ns->eth.tx_broadcast) * RTE_ETHER_CRC_LEN;
48904418919fSjohnjiang 
48914418919fSjohnjiang 	/* GLPRT_TEPC not supported */
48924418919fSjohnjiang 
48934418919fSjohnjiang 	/* additional port specific stats */
48944418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_TDOLD(hw->port_info->lport),
48954418919fSjohnjiang 			   pf->offset_loaded, &os->tx_dropped_link_down,
48964418919fSjohnjiang 			   &ns->tx_dropped_link_down);
48974418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_CRCERRS(hw->port_info->lport),
48984418919fSjohnjiang 			   pf->offset_loaded, &os->crc_errors,
48994418919fSjohnjiang 			   &ns->crc_errors);
49004418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_ILLERRC(hw->port_info->lport),
49014418919fSjohnjiang 			   pf->offset_loaded, &os->illegal_bytes,
49024418919fSjohnjiang 			   &ns->illegal_bytes);
49034418919fSjohnjiang 	/* GLPRT_ERRBC not supported */
49044418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_MLFC(hw->port_info->lport),
49054418919fSjohnjiang 			   pf->offset_loaded, &os->mac_local_faults,
49064418919fSjohnjiang 			   &ns->mac_local_faults);
49074418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_MRFC(hw->port_info->lport),
49084418919fSjohnjiang 			   pf->offset_loaded, &os->mac_remote_faults,
49094418919fSjohnjiang 			   &ns->mac_remote_faults);
49104418919fSjohnjiang 
49114418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_RLEC(hw->port_info->lport),
49124418919fSjohnjiang 			   pf->offset_loaded, &os->rx_len_errors,
49134418919fSjohnjiang 			   &ns->rx_len_errors);
49144418919fSjohnjiang 
49154418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_LXONRXC(hw->port_info->lport),
49164418919fSjohnjiang 			   pf->offset_loaded, &os->link_xon_rx,
49174418919fSjohnjiang 			   &ns->link_xon_rx);
49184418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_LXOFFRXC(hw->port_info->lport),
49194418919fSjohnjiang 			   pf->offset_loaded, &os->link_xoff_rx,
49204418919fSjohnjiang 			   &ns->link_xoff_rx);
49214418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_LXONTXC(hw->port_info->lport),
49224418919fSjohnjiang 			   pf->offset_loaded, &os->link_xon_tx,
49234418919fSjohnjiang 			   &ns->link_xon_tx);
49244418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_LXOFFTXC(hw->port_info->lport),
49254418919fSjohnjiang 			   pf->offset_loaded, &os->link_xoff_tx,
49264418919fSjohnjiang 			   &ns->link_xoff_tx);
49274418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC64H(hw->port_info->lport),
49284418919fSjohnjiang 			   GLPRT_PRC64L(hw->port_info->lport),
49294418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_64,
49304418919fSjohnjiang 			   &ns->rx_size_64);
49314418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC127H(hw->port_info->lport),
49324418919fSjohnjiang 			   GLPRT_PRC127L(hw->port_info->lport),
49334418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_127,
49344418919fSjohnjiang 			   &ns->rx_size_127);
49354418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC255H(hw->port_info->lport),
49364418919fSjohnjiang 			   GLPRT_PRC255L(hw->port_info->lport),
49374418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_255,
49384418919fSjohnjiang 			   &ns->rx_size_255);
49394418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC511H(hw->port_info->lport),
49404418919fSjohnjiang 			   GLPRT_PRC511L(hw->port_info->lport),
49414418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_511,
49424418919fSjohnjiang 			   &ns->rx_size_511);
49434418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC1023H(hw->port_info->lport),
49444418919fSjohnjiang 			   GLPRT_PRC1023L(hw->port_info->lport),
49454418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_1023,
49464418919fSjohnjiang 			   &ns->rx_size_1023);
49474418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC1522H(hw->port_info->lport),
49484418919fSjohnjiang 			   GLPRT_PRC1522L(hw->port_info->lport),
49494418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_1522,
49504418919fSjohnjiang 			   &ns->rx_size_1522);
49514418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PRC9522H(hw->port_info->lport),
49524418919fSjohnjiang 			   GLPRT_PRC9522L(hw->port_info->lport),
49534418919fSjohnjiang 			   pf->offset_loaded, &os->rx_size_big,
49544418919fSjohnjiang 			   &ns->rx_size_big);
49554418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_RUC(hw->port_info->lport),
49564418919fSjohnjiang 			   pf->offset_loaded, &os->rx_undersize,
49574418919fSjohnjiang 			   &ns->rx_undersize);
49584418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_RFC(hw->port_info->lport),
49594418919fSjohnjiang 			   pf->offset_loaded, &os->rx_fragments,
49604418919fSjohnjiang 			   &ns->rx_fragments);
49614418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_ROC(hw->port_info->lport),
49624418919fSjohnjiang 			   pf->offset_loaded, &os->rx_oversize,
49634418919fSjohnjiang 			   &ns->rx_oversize);
49644418919fSjohnjiang 	ice_stat_update_32(hw, GLPRT_RJC(hw->port_info->lport),
49654418919fSjohnjiang 			   pf->offset_loaded, &os->rx_jabber,
49664418919fSjohnjiang 			   &ns->rx_jabber);
49674418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC64H(hw->port_info->lport),
49684418919fSjohnjiang 			   GLPRT_PTC64L(hw->port_info->lport),
49694418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_64,
49704418919fSjohnjiang 			   &ns->tx_size_64);
49714418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC127H(hw->port_info->lport),
49724418919fSjohnjiang 			   GLPRT_PTC127L(hw->port_info->lport),
49734418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_127,
49744418919fSjohnjiang 			   &ns->tx_size_127);
49754418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC255H(hw->port_info->lport),
49764418919fSjohnjiang 			   GLPRT_PTC255L(hw->port_info->lport),
49774418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_255,
49784418919fSjohnjiang 			   &ns->tx_size_255);
49794418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC511H(hw->port_info->lport),
49804418919fSjohnjiang 			   GLPRT_PTC511L(hw->port_info->lport),
49814418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_511,
49824418919fSjohnjiang 			   &ns->tx_size_511);
49834418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC1023H(hw->port_info->lport),
49844418919fSjohnjiang 			   GLPRT_PTC1023L(hw->port_info->lport),
49854418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_1023,
49864418919fSjohnjiang 			   &ns->tx_size_1023);
49874418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC1522H(hw->port_info->lport),
49884418919fSjohnjiang 			   GLPRT_PTC1522L(hw->port_info->lport),
49894418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_1522,
49904418919fSjohnjiang 			   &ns->tx_size_1522);
49914418919fSjohnjiang 	ice_stat_update_40(hw, GLPRT_PTC9522H(hw->port_info->lport),
49924418919fSjohnjiang 			   GLPRT_PTC9522L(hw->port_info->lport),
49934418919fSjohnjiang 			   pf->offset_loaded, &os->tx_size_big,
49944418919fSjohnjiang 			   &ns->tx_size_big);
49954418919fSjohnjiang 
49964418919fSjohnjiang 	/* GLPRT_MSPDC not supported */
49974418919fSjohnjiang 	/* GLPRT_XEC not supported */
49984418919fSjohnjiang 
49994418919fSjohnjiang 	pf->offset_loaded = true;
50004418919fSjohnjiang 
50014418919fSjohnjiang 	if (pf->main_vsi)
50024418919fSjohnjiang 		ice_update_vsi_stats(pf->main_vsi);
50034418919fSjohnjiang }
50044418919fSjohnjiang 
50054418919fSjohnjiang /* Get all statistics of a port */
50064418919fSjohnjiang static int
ice_stats_get(struct rte_eth_dev * dev,struct rte_eth_stats * stats)50074418919fSjohnjiang ice_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
50084418919fSjohnjiang {
50094418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
50104418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
50114418919fSjohnjiang 	struct ice_hw_port_stats *ns = &pf->stats; /* new stats */
50124418919fSjohnjiang 
50134418919fSjohnjiang 	/* call read registers - updates values, now write them to struct */
50144418919fSjohnjiang 	ice_read_stats_registers(pf, hw);
50154418919fSjohnjiang 
50164418919fSjohnjiang 	stats->ipackets = pf->main_vsi->eth_stats.rx_unicast +
50174418919fSjohnjiang 			  pf->main_vsi->eth_stats.rx_multicast +
50184418919fSjohnjiang 			  pf->main_vsi->eth_stats.rx_broadcast -
50194418919fSjohnjiang 			  pf->main_vsi->eth_stats.rx_discards;
50204418919fSjohnjiang 	stats->opackets = ns->eth.tx_unicast +
50214418919fSjohnjiang 			  ns->eth.tx_multicast +
50224418919fSjohnjiang 			  ns->eth.tx_broadcast;
50234418919fSjohnjiang 	stats->ibytes   = pf->main_vsi->eth_stats.rx_bytes;
50244418919fSjohnjiang 	stats->obytes   = ns->eth.tx_bytes;
50254418919fSjohnjiang 	stats->oerrors  = ns->eth.tx_errors +
50264418919fSjohnjiang 			  pf->main_vsi->eth_stats.tx_errors;
50274418919fSjohnjiang 
50284418919fSjohnjiang 	/* Rx Errors */
50294418919fSjohnjiang 	stats->imissed  = ns->eth.rx_discards +
50304418919fSjohnjiang 			  pf->main_vsi->eth_stats.rx_discards;
50314418919fSjohnjiang 	stats->ierrors  = ns->crc_errors +
50324418919fSjohnjiang 			  ns->rx_undersize +
50334418919fSjohnjiang 			  ns->rx_oversize + ns->rx_fragments + ns->rx_jabber;
50344418919fSjohnjiang 
50354418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "*************** PF stats start *****************");
50364418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_bytes:	%"PRIu64"", ns->eth.rx_bytes);
50374418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_unicast:	%"PRIu64"", ns->eth.rx_unicast);
50384418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_multicast:%"PRIu64"", ns->eth.rx_multicast);
50394418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_broadcast:%"PRIu64"", ns->eth.rx_broadcast);
50404418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_discards:%"PRIu64"", ns->eth.rx_discards);
50414418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "vsi rx_discards:%"PRIu64"",
50424418919fSjohnjiang 		    pf->main_vsi->eth_stats.rx_discards);
50434418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_unknown_protocol:  %"PRIu64"",
50444418919fSjohnjiang 		    ns->eth.rx_unknown_protocol);
50454418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_bytes:	%"PRIu64"", ns->eth.tx_bytes);
50464418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_unicast:	%"PRIu64"", ns->eth.tx_unicast);
50474418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_multicast:%"PRIu64"", ns->eth.tx_multicast);
50484418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_broadcast:%"PRIu64"", ns->eth.tx_broadcast);
50494418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_discards:%"PRIu64"", ns->eth.tx_discards);
50504418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "vsi tx_discards:%"PRIu64"",
50514418919fSjohnjiang 		    pf->main_vsi->eth_stats.tx_discards);
50524418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_errors:		%"PRIu64"", ns->eth.tx_errors);
50534418919fSjohnjiang 
50544418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_dropped_link_down:	%"PRIu64"",
50554418919fSjohnjiang 		    ns->tx_dropped_link_down);
50564418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "crc_errors:	%"PRIu64"", ns->crc_errors);
50574418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "illegal_bytes:	%"PRIu64"",
50584418919fSjohnjiang 		    ns->illegal_bytes);
50594418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "error_bytes:	%"PRIu64"", ns->error_bytes);
50604418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "mac_local_faults:	%"PRIu64"",
50614418919fSjohnjiang 		    ns->mac_local_faults);
50624418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "mac_remote_faults:	%"PRIu64"",
50634418919fSjohnjiang 		    ns->mac_remote_faults);
50644418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "link_xon_rx:	%"PRIu64"", ns->link_xon_rx);
50654418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "link_xoff_rx:	%"PRIu64"", ns->link_xoff_rx);
50664418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "link_xon_tx:	%"PRIu64"", ns->link_xon_tx);
50674418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "link_xoff_tx:	%"PRIu64"", ns->link_xoff_tx);
50684418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_64:		%"PRIu64"", ns->rx_size_64);
50694418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_127:	%"PRIu64"", ns->rx_size_127);
50704418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_255:	%"PRIu64"", ns->rx_size_255);
50714418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_511:	%"PRIu64"", ns->rx_size_511);
50724418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_1023:	%"PRIu64"", ns->rx_size_1023);
50734418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_1522:	%"PRIu64"", ns->rx_size_1522);
50744418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_size_big:	%"PRIu64"", ns->rx_size_big);
50754418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_undersize:	%"PRIu64"", ns->rx_undersize);
50764418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_fragments:	%"PRIu64"", ns->rx_fragments);
50774418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_oversize:	%"PRIu64"", ns->rx_oversize);
50784418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_jabber:		%"PRIu64"", ns->rx_jabber);
50794418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_64:		%"PRIu64"", ns->tx_size_64);
50804418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_127:	%"PRIu64"", ns->tx_size_127);
50814418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_255:	%"PRIu64"", ns->tx_size_255);
50824418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_511:	%"PRIu64"", ns->tx_size_511);
50834418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_1023:	%"PRIu64"", ns->tx_size_1023);
50844418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_1522:	%"PRIu64"", ns->tx_size_1522);
50854418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "tx_size_big:	%"PRIu64"", ns->tx_size_big);
50864418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "rx_len_errors:	%"PRIu64"", ns->rx_len_errors);
50874418919fSjohnjiang 	PMD_DRV_LOG(DEBUG, "************* PF stats end ****************");
50884418919fSjohnjiang 	return 0;
50894418919fSjohnjiang }
50904418919fSjohnjiang 
50914418919fSjohnjiang /* Reset the statistics */
50924418919fSjohnjiang static int
ice_stats_reset(struct rte_eth_dev * dev)50934418919fSjohnjiang ice_stats_reset(struct rte_eth_dev *dev)
50944418919fSjohnjiang {
50954418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
50964418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
50974418919fSjohnjiang 
50984418919fSjohnjiang 	/* Mark PF and VSI stats to update the offset, aka "reset" */
50994418919fSjohnjiang 	pf->offset_loaded = false;
51004418919fSjohnjiang 	if (pf->main_vsi)
51014418919fSjohnjiang 		pf->main_vsi->offset_loaded = false;
51024418919fSjohnjiang 
51034418919fSjohnjiang 	/* read the stats, reading current register values into offset */
51044418919fSjohnjiang 	ice_read_stats_registers(pf, hw);
51054418919fSjohnjiang 
51064418919fSjohnjiang 	return 0;
51074418919fSjohnjiang }
51084418919fSjohnjiang 
51094418919fSjohnjiang static uint32_t
ice_xstats_calc_num(void)51104418919fSjohnjiang ice_xstats_calc_num(void)
51114418919fSjohnjiang {
51124418919fSjohnjiang 	uint32_t num;
51134418919fSjohnjiang 
51144418919fSjohnjiang 	num = ICE_NB_ETH_XSTATS + ICE_NB_HW_PORT_XSTATS;
51154418919fSjohnjiang 
51164418919fSjohnjiang 	return num;
51174418919fSjohnjiang }
51184418919fSjohnjiang 
51194418919fSjohnjiang static int
ice_xstats_get(struct rte_eth_dev * dev,struct rte_eth_xstat * xstats,unsigned int n)51204418919fSjohnjiang ice_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
51214418919fSjohnjiang 	       unsigned int n)
51224418919fSjohnjiang {
51234418919fSjohnjiang 	struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
51244418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
51254418919fSjohnjiang 	unsigned int i;
51264418919fSjohnjiang 	unsigned int count;
51274418919fSjohnjiang 	struct ice_hw_port_stats *hw_stats = &pf->stats;
51284418919fSjohnjiang 
51294418919fSjohnjiang 	count = ice_xstats_calc_num();
51304418919fSjohnjiang 	if (n < count)
51314418919fSjohnjiang 		return count;
51324418919fSjohnjiang 
51334418919fSjohnjiang 	ice_read_stats_registers(pf, hw);
51344418919fSjohnjiang 
51354418919fSjohnjiang 	if (!xstats)
51364418919fSjohnjiang 		return 0;
51374418919fSjohnjiang 
51384418919fSjohnjiang 	count = 0;
51394418919fSjohnjiang 
51404418919fSjohnjiang 	/* Get stats from ice_eth_stats struct */
51414418919fSjohnjiang 	for (i = 0; i < ICE_NB_ETH_XSTATS; i++) {
51424418919fSjohnjiang 		xstats[count].value =
51434418919fSjohnjiang 			*(uint64_t *)((char *)&hw_stats->eth +
51444418919fSjohnjiang 				      ice_stats_strings[i].offset);
51454418919fSjohnjiang 		xstats[count].id = count;
51464418919fSjohnjiang 		count++;
51474418919fSjohnjiang 	}
51484418919fSjohnjiang 
51494418919fSjohnjiang 	/* Get individiual stats from ice_hw_port struct */
51504418919fSjohnjiang 	for (i = 0; i < ICE_NB_HW_PORT_XSTATS; i++) {
51514418919fSjohnjiang 		xstats[count].value =
51524418919fSjohnjiang 			*(uint64_t *)((char *)hw_stats +
51534418919fSjohnjiang 				      ice_hw_port_strings[i].offset);
51544418919fSjohnjiang 		xstats[count].id = count;
51554418919fSjohnjiang 		count++;
51564418919fSjohnjiang 	}
51574418919fSjohnjiang 
51584418919fSjohnjiang 	return count;
51594418919fSjohnjiang }
51604418919fSjohnjiang 
ice_xstats_get_names(__rte_unused struct rte_eth_dev * dev,struct rte_eth_xstat_name * xstats_names,__rte_unused unsigned int limit)51614418919fSjohnjiang static int ice_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
51624418919fSjohnjiang 				struct rte_eth_xstat_name *xstats_names,
51634418919fSjohnjiang 				__rte_unused unsigned int limit)
51644418919fSjohnjiang {
51654418919fSjohnjiang 	unsigned int count = 0;
51664418919fSjohnjiang 	unsigned int i;
51674418919fSjohnjiang 
51684418919fSjohnjiang 	if (!xstats_names)
51694418919fSjohnjiang 		return ice_xstats_calc_num();
51704418919fSjohnjiang 
51714418919fSjohnjiang 	/* Note: limit checked in rte_eth_xstats_names() */
51724418919fSjohnjiang 
51734418919fSjohnjiang 	/* Get stats from ice_eth_stats struct */
51744418919fSjohnjiang 	for (i = 0; i < ICE_NB_ETH_XSTATS; i++) {
51754418919fSjohnjiang 		strlcpy(xstats_names[count].name, ice_stats_strings[i].name,
51764418919fSjohnjiang 			sizeof(xstats_names[count].name));
51774418919fSjohnjiang 		count++;
51784418919fSjohnjiang 	}
51794418919fSjohnjiang 
51804418919fSjohnjiang 	/* Get individiual stats from ice_hw_port struct */
51814418919fSjohnjiang 	for (i = 0; i < ICE_NB_HW_PORT_XSTATS; i++) {
51824418919fSjohnjiang 		strlcpy(xstats_names[count].name, ice_hw_port_strings[i].name,
51834418919fSjohnjiang 			sizeof(xstats_names[count].name));
51844418919fSjohnjiang 		count++;
51854418919fSjohnjiang 	}
51864418919fSjohnjiang 
51874418919fSjohnjiang 	return count;
51884418919fSjohnjiang }
51894418919fSjohnjiang 
51904418919fSjohnjiang static int
ice_dev_filter_ctrl(struct rte_eth_dev * dev,enum rte_filter_type filter_type,enum rte_filter_op filter_op,void * arg)51914418919fSjohnjiang ice_dev_filter_ctrl(struct rte_eth_dev *dev,
51924418919fSjohnjiang 		     enum rte_filter_type filter_type,
51934418919fSjohnjiang 		     enum rte_filter_op filter_op,
51944418919fSjohnjiang 		     void *arg)
51954418919fSjohnjiang {
51964418919fSjohnjiang 	int ret = 0;
51974418919fSjohnjiang 
51984418919fSjohnjiang 	if (!dev)
51994418919fSjohnjiang 		return -EINVAL;
52004418919fSjohnjiang 
52014418919fSjohnjiang 	switch (filter_type) {
52024418919fSjohnjiang 	case RTE_ETH_FILTER_GENERIC:
52034418919fSjohnjiang 		if (filter_op != RTE_ETH_FILTER_GET)
52044418919fSjohnjiang 			return -EINVAL;
52054418919fSjohnjiang 		*(const void **)arg = &ice_flow_ops;
52064418919fSjohnjiang 		break;
52074418919fSjohnjiang 	default:
52084418919fSjohnjiang 		PMD_DRV_LOG(WARNING, "Filter type (%d) not supported",
52094418919fSjohnjiang 					filter_type);
52104418919fSjohnjiang 		ret = -EINVAL;
52114418919fSjohnjiang 		break;
52124418919fSjohnjiang 	}
52134418919fSjohnjiang 
52144418919fSjohnjiang 	return ret;
52154418919fSjohnjiang }
52164418919fSjohnjiang 
52174418919fSjohnjiang /* Add UDP tunneling port */
52184418919fSjohnjiang static int
ice_dev_udp_tunnel_port_add(struct rte_eth_dev * dev,struct rte_eth_udp_tunnel * udp_tunnel)52194418919fSjohnjiang ice_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
52204418919fSjohnjiang 			     struct rte_eth_udp_tunnel *udp_tunnel)
52214418919fSjohnjiang {
52224418919fSjohnjiang 	int ret = 0;
52234418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
52244418919fSjohnjiang 
52254418919fSjohnjiang 	if (udp_tunnel == NULL)
52264418919fSjohnjiang 		return -EINVAL;
52274418919fSjohnjiang 
52284418919fSjohnjiang 	switch (udp_tunnel->prot_type) {
52294418919fSjohnjiang 	case RTE_TUNNEL_TYPE_VXLAN:
52304418919fSjohnjiang 		ret = ice_create_tunnel(hw, TNL_VXLAN, udp_tunnel->udp_port);
52314418919fSjohnjiang 		break;
52324418919fSjohnjiang 	default:
52334418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Invalid tunnel type");
52344418919fSjohnjiang 		ret = -EINVAL;
52354418919fSjohnjiang 		break;
52364418919fSjohnjiang 	}
52374418919fSjohnjiang 
52384418919fSjohnjiang 	return ret;
52394418919fSjohnjiang }
52404418919fSjohnjiang 
52414418919fSjohnjiang /* Delete UDP tunneling port */
52424418919fSjohnjiang static int
ice_dev_udp_tunnel_port_del(struct rte_eth_dev * dev,struct rte_eth_udp_tunnel * udp_tunnel)52434418919fSjohnjiang ice_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
52444418919fSjohnjiang 			     struct rte_eth_udp_tunnel *udp_tunnel)
52454418919fSjohnjiang {
52464418919fSjohnjiang 	int ret = 0;
52474418919fSjohnjiang 	struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
52484418919fSjohnjiang 
52494418919fSjohnjiang 	if (udp_tunnel == NULL)
52504418919fSjohnjiang 		return -EINVAL;
52514418919fSjohnjiang 
52524418919fSjohnjiang 	switch (udp_tunnel->prot_type) {
52534418919fSjohnjiang 	case RTE_TUNNEL_TYPE_VXLAN:
52544418919fSjohnjiang 		ret = ice_destroy_tunnel(hw, udp_tunnel->udp_port, 0);
52554418919fSjohnjiang 		break;
52564418919fSjohnjiang 	default:
52574418919fSjohnjiang 		PMD_DRV_LOG(ERR, "Invalid tunnel type");
52584418919fSjohnjiang 		ret = -EINVAL;
52594418919fSjohnjiang 		break;
52604418919fSjohnjiang 	}
52614418919fSjohnjiang 
52624418919fSjohnjiang 	return ret;
52634418919fSjohnjiang }
52644418919fSjohnjiang 
52654418919fSjohnjiang static int
ice_pci_probe(struct rte_pci_driver * pci_drv __rte_unused,struct rte_pci_device * pci_dev)52664418919fSjohnjiang ice_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
52674418919fSjohnjiang 	      struct rte_pci_device *pci_dev)
52684418919fSjohnjiang {
52694418919fSjohnjiang 	return rte_eth_dev_pci_generic_probe(pci_dev,
52704418919fSjohnjiang 					     sizeof(struct ice_adapter),
52714418919fSjohnjiang 					     ice_dev_init);
52724418919fSjohnjiang }
52734418919fSjohnjiang 
52744418919fSjohnjiang static int
ice_pci_remove(struct rte_pci_device * pci_dev)52754418919fSjohnjiang ice_pci_remove(struct rte_pci_device *pci_dev)
52764418919fSjohnjiang {
52774418919fSjohnjiang 	return rte_eth_dev_pci_generic_remove(pci_dev, ice_dev_uninit);
52784418919fSjohnjiang }
52794418919fSjohnjiang 
52804418919fSjohnjiang static struct rte_pci_driver rte_ice_pmd = {
52814418919fSjohnjiang 	.id_table = pci_id_ice_map,
52824418919fSjohnjiang 	.drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
52834418919fSjohnjiang 	.probe = ice_pci_probe,
52844418919fSjohnjiang 	.remove = ice_pci_remove,
52854418919fSjohnjiang };
52864418919fSjohnjiang 
52874418919fSjohnjiang /**
52884418919fSjohnjiang  * Driver initialization routine.
52894418919fSjohnjiang  * Invoked once at EAL init time.
52904418919fSjohnjiang  * Register itself as the [Poll Mode] Driver of PCI devices.
52914418919fSjohnjiang  */
52924418919fSjohnjiang RTE_PMD_REGISTER_PCI(net_ice, rte_ice_pmd);
52934418919fSjohnjiang RTE_PMD_REGISTER_PCI_TABLE(net_ice, pci_id_ice_map);
52944418919fSjohnjiang RTE_PMD_REGISTER_KMOD_DEP(net_ice, "* igb_uio | uio_pci_generic | vfio-pci");
52954418919fSjohnjiang RTE_PMD_REGISTER_PARAM_STRING(net_ice,
5296*2d9fd380Sjfb8856606 			      ICE_PROTO_XTR_ARG "=[queue:]<vlan|ipv4|ipv6|ipv6_flow|tcp|ip_offset>"
52974418919fSjohnjiang 			      ICE_SAFE_MODE_SUPPORT_ARG "=<0|1>"
5298*2d9fd380Sjfb8856606 			      ICE_PIPELINE_MODE_SUPPORT_ARG "=<0|1>");
52994418919fSjohnjiang 
5300*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ice_logtype_init, pmd.net.ice.init, NOTICE);
5301*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ice_logtype_driver, pmd.net.ice.driver, NOTICE);
53024418919fSjohnjiang #ifdef RTE_LIBRTE_ICE_DEBUG_RX
5303*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ice_logtype_rx, pmd.net.ice.rx, DEBUG);
53044418919fSjohnjiang #endif
53054418919fSjohnjiang #ifdef RTE_LIBRTE_ICE_DEBUG_TX
5306*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ice_logtype_tx, pmd.net.ice.tx, DEBUG);
53074418919fSjohnjiang #endif
53084418919fSjohnjiang #ifdef RTE_LIBRTE_ICE_DEBUG_TX_FREE
5309*2d9fd380Sjfb8856606 RTE_LOG_REGISTER(ice_logtype_tx_free, pmd.net.ice.tx_free, DEBUG);
53104418919fSjohnjiang #endif
5311