1d30ea906Sjfb8856606 /* SPDX-License-Identifier: BSD-3-Clause
2d30ea906Sjfb8856606 * Copyright(c) 2010-2016 Intel Corporation
3a9643ea8Slogwang */
4a9643ea8Slogwang
5a9643ea8Slogwang #include <sys/queue.h>
6a9643ea8Slogwang #include <stdio.h>
7a9643ea8Slogwang #include <errno.h>
8a9643ea8Slogwang #include <stdint.h>
9a9643ea8Slogwang #include <stdarg.h>
10a9643ea8Slogwang
11a9643ea8Slogwang #include <rte_common.h>
12a9643ea8Slogwang #include <rte_interrupts.h>
13a9643ea8Slogwang #include <rte_byteorder.h>
14a9643ea8Slogwang #include <rte_debug.h>
15a9643ea8Slogwang #include <rte_pci.h>
162bfe3f2eSlogwang #include <rte_bus_pci.h>
17a9643ea8Slogwang #include <rte_ether.h>
18d30ea906Sjfb8856606 #include <rte_ethdev_driver.h>
192bfe3f2eSlogwang #include <rte_ethdev_pci.h>
20a9643ea8Slogwang #include <rte_memory.h>
21a9643ea8Slogwang #include <rte_eal.h>
22a9643ea8Slogwang #include <rte_malloc.h>
23a9643ea8Slogwang #include <rte_dev.h>
24a9643ea8Slogwang
25a9643ea8Slogwang #include "e1000_logs.h"
26a9643ea8Slogwang #include "base/e1000_api.h"
27a9643ea8Slogwang #include "e1000_ethdev.h"
28a9643ea8Slogwang
29a9643ea8Slogwang #define EM_EIAC 0x000DC
30a9643ea8Slogwang
31a9643ea8Slogwang #define PMD_ROUNDUP(x,y) (((x) + (y) - 1)/(y) * (y))
32a9643ea8Slogwang
33a9643ea8Slogwang
34a9643ea8Slogwang static int eth_em_configure(struct rte_eth_dev *dev);
35a9643ea8Slogwang static int eth_em_start(struct rte_eth_dev *dev);
36*2d9fd380Sjfb8856606 static int eth_em_stop(struct rte_eth_dev *dev);
37*2d9fd380Sjfb8856606 static int eth_em_close(struct rte_eth_dev *dev);
384418919fSjohnjiang static int eth_em_promiscuous_enable(struct rte_eth_dev *dev);
394418919fSjohnjiang static int eth_em_promiscuous_disable(struct rte_eth_dev *dev);
404418919fSjohnjiang static int eth_em_allmulticast_enable(struct rte_eth_dev *dev);
414418919fSjohnjiang static int eth_em_allmulticast_disable(struct rte_eth_dev *dev);
42a9643ea8Slogwang static int eth_em_link_update(struct rte_eth_dev *dev,
43a9643ea8Slogwang int wait_to_complete);
442bfe3f2eSlogwang static int eth_em_stats_get(struct rte_eth_dev *dev,
45a9643ea8Slogwang struct rte_eth_stats *rte_stats);
464418919fSjohnjiang static int eth_em_stats_reset(struct rte_eth_dev *dev);
474418919fSjohnjiang static int eth_em_infos_get(struct rte_eth_dev *dev,
48a9643ea8Slogwang struct rte_eth_dev_info *dev_info);
49a9643ea8Slogwang static int eth_em_flow_ctrl_get(struct rte_eth_dev *dev,
50a9643ea8Slogwang struct rte_eth_fc_conf *fc_conf);
51a9643ea8Slogwang static int eth_em_flow_ctrl_set(struct rte_eth_dev *dev,
52a9643ea8Slogwang struct rte_eth_fc_conf *fc_conf);
53a9643ea8Slogwang static int eth_em_interrupt_setup(struct rte_eth_dev *dev);
54a9643ea8Slogwang static int eth_em_rxq_interrupt_setup(struct rte_eth_dev *dev);
55a9643ea8Slogwang static int eth_em_interrupt_get_status(struct rte_eth_dev *dev);
562bfe3f2eSlogwang static int eth_em_interrupt_action(struct rte_eth_dev *dev,
572bfe3f2eSlogwang struct rte_intr_handle *handle);
582bfe3f2eSlogwang static void eth_em_interrupt_handler(void *param);
59a9643ea8Slogwang
60a9643ea8Slogwang static int em_hw_init(struct e1000_hw *hw);
61a9643ea8Slogwang static int em_hardware_init(struct e1000_hw *hw);
62a9643ea8Slogwang static void em_hw_control_acquire(struct e1000_hw *hw);
63a9643ea8Slogwang static void em_hw_control_release(struct e1000_hw *hw);
64a9643ea8Slogwang static void em_init_manageability(struct e1000_hw *hw);
65a9643ea8Slogwang static void em_release_manageability(struct e1000_hw *hw);
66a9643ea8Slogwang
67a9643ea8Slogwang static int eth_em_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
68a9643ea8Slogwang
69a9643ea8Slogwang static int eth_em_vlan_filter_set(struct rte_eth_dev *dev,
70a9643ea8Slogwang uint16_t vlan_id, int on);
712bfe3f2eSlogwang static int eth_em_vlan_offload_set(struct rte_eth_dev *dev, int mask);
72a9643ea8Slogwang static void em_vlan_hw_filter_enable(struct rte_eth_dev *dev);
73a9643ea8Slogwang static void em_vlan_hw_filter_disable(struct rte_eth_dev *dev);
74a9643ea8Slogwang static void em_vlan_hw_strip_enable(struct rte_eth_dev *dev);
75a9643ea8Slogwang static void em_vlan_hw_strip_disable(struct rte_eth_dev *dev);
76a9643ea8Slogwang
77a9643ea8Slogwang /*
78a9643ea8Slogwang static void eth_em_vlan_filter_set(struct rte_eth_dev *dev,
79a9643ea8Slogwang uint16_t vlan_id, int on);
80a9643ea8Slogwang */
81a9643ea8Slogwang
82a9643ea8Slogwang static int eth_em_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id);
83a9643ea8Slogwang static int eth_em_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id);
84a9643ea8Slogwang static void em_lsc_intr_disable(struct e1000_hw *hw);
85a9643ea8Slogwang static void em_rxq_intr_enable(struct e1000_hw *hw);
86a9643ea8Slogwang static void em_rxq_intr_disable(struct e1000_hw *hw);
87a9643ea8Slogwang
88a9643ea8Slogwang static int eth_em_led_on(struct rte_eth_dev *dev);
89a9643ea8Slogwang static int eth_em_led_off(struct rte_eth_dev *dev);
90a9643ea8Slogwang
91a9643ea8Slogwang static int em_get_rx_buffer_size(struct e1000_hw *hw);
924418919fSjohnjiang static int eth_em_rar_set(struct rte_eth_dev *dev,
934418919fSjohnjiang struct rte_ether_addr *mac_addr,
94a9643ea8Slogwang uint32_t index, uint32_t pool);
95a9643ea8Slogwang static void eth_em_rar_clear(struct rte_eth_dev *dev, uint32_t index);
96d30ea906Sjfb8856606 static int eth_em_default_mac_addr_set(struct rte_eth_dev *dev,
974418919fSjohnjiang struct rte_ether_addr *addr);
98a9643ea8Slogwang
99a9643ea8Slogwang static int eth_em_set_mc_addr_list(struct rte_eth_dev *dev,
1004418919fSjohnjiang struct rte_ether_addr *mc_addr_set,
101a9643ea8Slogwang uint32_t nb_mc_addr);
102a9643ea8Slogwang
103a9643ea8Slogwang #define EM_FC_PAUSE_TIME 0x0680
104a9643ea8Slogwang #define EM_LINK_UPDATE_CHECK_TIMEOUT 90 /* 9s */
105a9643ea8Slogwang #define EM_LINK_UPDATE_CHECK_INTERVAL 100 /* ms */
106a9643ea8Slogwang
107a9643ea8Slogwang static enum e1000_fc_mode em_fc_setting = e1000_fc_full;
108a9643ea8Slogwang
109a9643ea8Slogwang /*
110a9643ea8Slogwang * The set of PCI devices this driver supports
111a9643ea8Slogwang */
112a9643ea8Slogwang static const struct rte_pci_id pci_id_em_map[] = {
113a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82540EM) },
114a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82545EM_COPPER) },
115a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82545EM_FIBER) },
116a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82546EB_COPPER) },
117a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82546EB_FIBER) },
118a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82546EB_QUAD_COPPER) },
119a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_COPPER) },
120a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_FIBER) },
121a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_SERDES) },
122a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_SERDES_DUAL) },
123a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_SERDES_QUAD) },
124a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_QUAD_COPPER) },
125a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571PT_QUAD_COPPER) },
126a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_QUAD_FIBER) },
127a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82571EB_QUAD_COPPER_LP) },
128a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82572EI_COPPER) },
129a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82572EI_FIBER) },
130a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82572EI_SERDES) },
131a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82572EI) },
132a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82573L) },
133a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82574L) },
134a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82574LA) },
135a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_82583V) },
136d30ea906Sjfb8856606 { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH2_LV_LM) },
137a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_LPT_I217_LM) },
138a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_LPT_I217_V) },
139a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_LPTLP_I218_LM) },
140a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_LPTLP_I218_V) },
141a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_I218_LM2) },
142a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_I218_V2) },
143a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_I218_LM3) },
144a9643ea8Slogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_I218_V3) },
1452bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_LM) },
1462bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_V) },
1472bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_LM2) },
1482bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_V2) },
1492bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_LBG_I219_LM3) },
1502bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_LM4) },
1512bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_V4) },
1522bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_LM5) },
1532bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_SPT_I219_V5) },
1542bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_CNP_I219_LM6) },
1552bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_CNP_I219_V6) },
1562bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_CNP_I219_LM7) },
1572bfe3f2eSlogwang { RTE_PCI_DEVICE(E1000_INTEL_VENDOR_ID, E1000_DEV_ID_PCH_CNP_I219_V7) },
158a9643ea8Slogwang { .vendor_id = 0, /* sentinel */ },
159a9643ea8Slogwang };
160a9643ea8Slogwang
161a9643ea8Slogwang static const struct eth_dev_ops eth_em_ops = {
162a9643ea8Slogwang .dev_configure = eth_em_configure,
163a9643ea8Slogwang .dev_start = eth_em_start,
164a9643ea8Slogwang .dev_stop = eth_em_stop,
165a9643ea8Slogwang .dev_close = eth_em_close,
166a9643ea8Slogwang .promiscuous_enable = eth_em_promiscuous_enable,
167a9643ea8Slogwang .promiscuous_disable = eth_em_promiscuous_disable,
168a9643ea8Slogwang .allmulticast_enable = eth_em_allmulticast_enable,
169a9643ea8Slogwang .allmulticast_disable = eth_em_allmulticast_disable,
170a9643ea8Slogwang .link_update = eth_em_link_update,
171a9643ea8Slogwang .stats_get = eth_em_stats_get,
172a9643ea8Slogwang .stats_reset = eth_em_stats_reset,
173a9643ea8Slogwang .dev_infos_get = eth_em_infos_get,
174a9643ea8Slogwang .mtu_set = eth_em_mtu_set,
175a9643ea8Slogwang .vlan_filter_set = eth_em_vlan_filter_set,
176a9643ea8Slogwang .vlan_offload_set = eth_em_vlan_offload_set,
177a9643ea8Slogwang .rx_queue_setup = eth_em_rx_queue_setup,
178a9643ea8Slogwang .rx_queue_release = eth_em_rx_queue_release,
179a9643ea8Slogwang .tx_queue_setup = eth_em_tx_queue_setup,
180a9643ea8Slogwang .tx_queue_release = eth_em_tx_queue_release,
181a9643ea8Slogwang .rx_queue_intr_enable = eth_em_rx_queue_intr_enable,
182a9643ea8Slogwang .rx_queue_intr_disable = eth_em_rx_queue_intr_disable,
183a9643ea8Slogwang .dev_led_on = eth_em_led_on,
184a9643ea8Slogwang .dev_led_off = eth_em_led_off,
185a9643ea8Slogwang .flow_ctrl_get = eth_em_flow_ctrl_get,
186a9643ea8Slogwang .flow_ctrl_set = eth_em_flow_ctrl_set,
187d30ea906Sjfb8856606 .mac_addr_set = eth_em_default_mac_addr_set,
188a9643ea8Slogwang .mac_addr_add = eth_em_rar_set,
189a9643ea8Slogwang .mac_addr_remove = eth_em_rar_clear,
190a9643ea8Slogwang .set_mc_addr_list = eth_em_set_mc_addr_list,
191a9643ea8Slogwang .rxq_info_get = em_rxq_info_get,
192a9643ea8Slogwang .txq_info_get = em_txq_info_get,
193a9643ea8Slogwang };
194a9643ea8Slogwang
195a9643ea8Slogwang
196a9643ea8Slogwang /**
197a9643ea8Slogwang * eth_em_dev_is_ich8 - Check for ICH8 device
198a9643ea8Slogwang * @hw: pointer to the HW structure
199a9643ea8Slogwang *
200a9643ea8Slogwang * return TRUE for ICH8, otherwise FALSE
201a9643ea8Slogwang **/
202a9643ea8Slogwang static bool
eth_em_dev_is_ich8(struct e1000_hw * hw)203a9643ea8Slogwang eth_em_dev_is_ich8(struct e1000_hw *hw)
204a9643ea8Slogwang {
205a9643ea8Slogwang DEBUGFUNC("eth_em_dev_is_ich8");
206a9643ea8Slogwang
207a9643ea8Slogwang switch (hw->device_id) {
208d30ea906Sjfb8856606 case E1000_DEV_ID_PCH2_LV_LM:
209a9643ea8Slogwang case E1000_DEV_ID_PCH_LPT_I217_LM:
210a9643ea8Slogwang case E1000_DEV_ID_PCH_LPT_I217_V:
211a9643ea8Slogwang case E1000_DEV_ID_PCH_LPTLP_I218_LM:
212a9643ea8Slogwang case E1000_DEV_ID_PCH_LPTLP_I218_V:
213a9643ea8Slogwang case E1000_DEV_ID_PCH_I218_V2:
214a9643ea8Slogwang case E1000_DEV_ID_PCH_I218_LM2:
215a9643ea8Slogwang case E1000_DEV_ID_PCH_I218_V3:
216a9643ea8Slogwang case E1000_DEV_ID_PCH_I218_LM3:
2172bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_LM:
2182bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_V:
2192bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_LM2:
2202bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_V2:
2212bfe3f2eSlogwang case E1000_DEV_ID_PCH_LBG_I219_LM3:
2222bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_LM4:
2232bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_V4:
2242bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_LM5:
2252bfe3f2eSlogwang case E1000_DEV_ID_PCH_SPT_I219_V5:
2262bfe3f2eSlogwang case E1000_DEV_ID_PCH_CNP_I219_LM6:
2272bfe3f2eSlogwang case E1000_DEV_ID_PCH_CNP_I219_V6:
2282bfe3f2eSlogwang case E1000_DEV_ID_PCH_CNP_I219_LM7:
2292bfe3f2eSlogwang case E1000_DEV_ID_PCH_CNP_I219_V7:
230a9643ea8Slogwang return 1;
231a9643ea8Slogwang default:
232a9643ea8Slogwang return 0;
233a9643ea8Slogwang }
234a9643ea8Slogwang }
235a9643ea8Slogwang
236a9643ea8Slogwang static int
eth_em_dev_init(struct rte_eth_dev * eth_dev)237a9643ea8Slogwang eth_em_dev_init(struct rte_eth_dev *eth_dev)
238a9643ea8Slogwang {
2392bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
2402bfe3f2eSlogwang struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
241a9643ea8Slogwang struct e1000_adapter *adapter =
242a9643ea8Slogwang E1000_DEV_PRIVATE(eth_dev->data->dev_private);
243a9643ea8Slogwang struct e1000_hw *hw =
244a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
245a9643ea8Slogwang struct e1000_vfta * shadow_vfta =
246a9643ea8Slogwang E1000_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
247a9643ea8Slogwang
248a9643ea8Slogwang eth_dev->dev_ops = ð_em_ops;
249*2d9fd380Sjfb8856606 eth_dev->rx_queue_count = eth_em_rx_queue_count;
250*2d9fd380Sjfb8856606 eth_dev->rx_descriptor_done = eth_em_rx_descriptor_done;
251*2d9fd380Sjfb8856606 eth_dev->rx_descriptor_status = eth_em_rx_descriptor_status;
252*2d9fd380Sjfb8856606 eth_dev->tx_descriptor_status = eth_em_tx_descriptor_status;
253a9643ea8Slogwang eth_dev->rx_pkt_burst = (eth_rx_burst_t)ð_em_recv_pkts;
254a9643ea8Slogwang eth_dev->tx_pkt_burst = (eth_tx_burst_t)ð_em_xmit_pkts;
2552bfe3f2eSlogwang eth_dev->tx_pkt_prepare = (eth_tx_prep_t)ð_em_prep_pkts;
256a9643ea8Slogwang
257a9643ea8Slogwang /* for secondary processes, we don't initialise any further as primary
258a9643ea8Slogwang * has already done this work. Only check we don't need a different
259a9643ea8Slogwang * RX function */
260a9643ea8Slogwang if (rte_eal_process_type() != RTE_PROC_PRIMARY){
261a9643ea8Slogwang if (eth_dev->data->scattered_rx)
262a9643ea8Slogwang eth_dev->rx_pkt_burst =
263a9643ea8Slogwang (eth_rx_burst_t)ð_em_recv_scattered_pkts;
264a9643ea8Slogwang return 0;
265a9643ea8Slogwang }
266a9643ea8Slogwang
267a9643ea8Slogwang rte_eth_copy_pci_info(eth_dev, pci_dev);
268*2d9fd380Sjfb8856606 eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
269a9643ea8Slogwang
270a9643ea8Slogwang hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
271a9643ea8Slogwang hw->device_id = pci_dev->id.device_id;
272a9643ea8Slogwang adapter->stopped = 0;
273a9643ea8Slogwang
274a9643ea8Slogwang /* For ICH8 support we'll need to map the flash memory BAR */
275a9643ea8Slogwang if (eth_em_dev_is_ich8(hw))
276a9643ea8Slogwang hw->flash_address = (void *)pci_dev->mem_resource[1].addr;
277a9643ea8Slogwang
278a9643ea8Slogwang if (e1000_setup_init_funcs(hw, TRUE) != E1000_SUCCESS ||
279a9643ea8Slogwang em_hw_init(hw) != 0) {
280a9643ea8Slogwang PMD_INIT_LOG(ERR, "port_id %d vendorID=0x%x deviceID=0x%x: "
281a9643ea8Slogwang "failed to init HW",
282a9643ea8Slogwang eth_dev->data->port_id, pci_dev->id.vendor_id,
283a9643ea8Slogwang pci_dev->id.device_id);
284a9643ea8Slogwang return -ENODEV;
285a9643ea8Slogwang }
286a9643ea8Slogwang
287a9643ea8Slogwang /* Allocate memory for storing MAC addresses */
2884418919fSjohnjiang eth_dev->data->mac_addrs = rte_zmalloc("e1000", RTE_ETHER_ADDR_LEN *
289a9643ea8Slogwang hw->mac.rar_entry_count, 0);
290a9643ea8Slogwang if (eth_dev->data->mac_addrs == NULL) {
291a9643ea8Slogwang PMD_INIT_LOG(ERR, "Failed to allocate %d bytes needed to "
292a9643ea8Slogwang "store MAC addresses",
2934418919fSjohnjiang RTE_ETHER_ADDR_LEN * hw->mac.rar_entry_count);
294a9643ea8Slogwang return -ENOMEM;
295a9643ea8Slogwang }
296a9643ea8Slogwang
297a9643ea8Slogwang /* Copy the permanent MAC address */
2984418919fSjohnjiang rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.addr,
299a9643ea8Slogwang eth_dev->data->mac_addrs);
300a9643ea8Slogwang
301a9643ea8Slogwang /* initialize the vfta */
302a9643ea8Slogwang memset(shadow_vfta, 0, sizeof(*shadow_vfta));
303a9643ea8Slogwang
304a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "port_id %d vendorID=0x%x deviceID=0x%x",
305a9643ea8Slogwang eth_dev->data->port_id, pci_dev->id.vendor_id,
306a9643ea8Slogwang pci_dev->id.device_id);
307a9643ea8Slogwang
3082bfe3f2eSlogwang rte_intr_callback_register(intr_handle,
3092bfe3f2eSlogwang eth_em_interrupt_handler, eth_dev);
310a9643ea8Slogwang
311a9643ea8Slogwang return 0;
312a9643ea8Slogwang }
313a9643ea8Slogwang
314a9643ea8Slogwang static int
eth_em_dev_uninit(struct rte_eth_dev * eth_dev)315a9643ea8Slogwang eth_em_dev_uninit(struct rte_eth_dev *eth_dev)
316a9643ea8Slogwang {
317a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
318a9643ea8Slogwang
319a9643ea8Slogwang if (rte_eal_process_type() != RTE_PROC_PRIMARY)
3200c6bd470Sfengbojiang return 0;
321a9643ea8Slogwang
322a9643ea8Slogwang eth_em_close(eth_dev);
323a9643ea8Slogwang
324a9643ea8Slogwang return 0;
325a9643ea8Slogwang }
326a9643ea8Slogwang
eth_em_pci_probe(struct rte_pci_driver * pci_drv __rte_unused,struct rte_pci_device * pci_dev)3272bfe3f2eSlogwang static int eth_em_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3282bfe3f2eSlogwang struct rte_pci_device *pci_dev)
3292bfe3f2eSlogwang {
3302bfe3f2eSlogwang return rte_eth_dev_pci_generic_probe(pci_dev,
3312bfe3f2eSlogwang sizeof(struct e1000_adapter), eth_em_dev_init);
3322bfe3f2eSlogwang }
3332bfe3f2eSlogwang
eth_em_pci_remove(struct rte_pci_device * pci_dev)3342bfe3f2eSlogwang static int eth_em_pci_remove(struct rte_pci_device *pci_dev)
3352bfe3f2eSlogwang {
3362bfe3f2eSlogwang return rte_eth_dev_pci_generic_remove(pci_dev, eth_em_dev_uninit);
3372bfe3f2eSlogwang }
3382bfe3f2eSlogwang
3392bfe3f2eSlogwang static struct rte_pci_driver rte_em_pmd = {
340a9643ea8Slogwang .id_table = pci_id_em_map,
3414418919fSjohnjiang .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
3422bfe3f2eSlogwang .probe = eth_em_pci_probe,
3432bfe3f2eSlogwang .remove = eth_em_pci_remove,
344a9643ea8Slogwang };
345a9643ea8Slogwang
346a9643ea8Slogwang static int
em_hw_init(struct e1000_hw * hw)347a9643ea8Slogwang em_hw_init(struct e1000_hw *hw)
348a9643ea8Slogwang {
349a9643ea8Slogwang int diag;
350a9643ea8Slogwang
351a9643ea8Slogwang diag = hw->mac.ops.init_params(hw);
352a9643ea8Slogwang if (diag != 0) {
353a9643ea8Slogwang PMD_INIT_LOG(ERR, "MAC Initialization Error");
354a9643ea8Slogwang return diag;
355a9643ea8Slogwang }
356a9643ea8Slogwang diag = hw->nvm.ops.init_params(hw);
357a9643ea8Slogwang if (diag != 0) {
358a9643ea8Slogwang PMD_INIT_LOG(ERR, "NVM Initialization Error");
359a9643ea8Slogwang return diag;
360a9643ea8Slogwang }
361a9643ea8Slogwang diag = hw->phy.ops.init_params(hw);
362a9643ea8Slogwang if (diag != 0) {
363a9643ea8Slogwang PMD_INIT_LOG(ERR, "PHY Initialization Error");
364a9643ea8Slogwang return diag;
365a9643ea8Slogwang }
366a9643ea8Slogwang (void) e1000_get_bus_info(hw);
367a9643ea8Slogwang
368a9643ea8Slogwang hw->mac.autoneg = 1;
369a9643ea8Slogwang hw->phy.autoneg_wait_to_complete = 0;
370a9643ea8Slogwang hw->phy.autoneg_advertised = E1000_ALL_SPEED_DUPLEX;
371a9643ea8Slogwang
372a9643ea8Slogwang e1000_init_script_state_82541(hw, TRUE);
373a9643ea8Slogwang e1000_set_tbi_compatibility_82543(hw, TRUE);
374a9643ea8Slogwang
375a9643ea8Slogwang /* Copper options */
376a9643ea8Slogwang if (hw->phy.media_type == e1000_media_type_copper) {
377a9643ea8Slogwang hw->phy.mdix = 0; /* AUTO_ALL_MODES */
378a9643ea8Slogwang hw->phy.disable_polarity_correction = 0;
379a9643ea8Slogwang hw->phy.ms_type = e1000_ms_hw_default;
380a9643ea8Slogwang }
381a9643ea8Slogwang
382a9643ea8Slogwang /*
383a9643ea8Slogwang * Start from a known state, this is important in reading the nvm
384a9643ea8Slogwang * and mac from that.
385a9643ea8Slogwang */
386a9643ea8Slogwang e1000_reset_hw(hw);
387a9643ea8Slogwang
388a9643ea8Slogwang /* Make sure we have a good EEPROM before we read from it */
389a9643ea8Slogwang if (e1000_validate_nvm_checksum(hw) < 0) {
390a9643ea8Slogwang /*
391a9643ea8Slogwang * Some PCI-E parts fail the first check due to
392a9643ea8Slogwang * the link being in sleep state, call it again,
393a9643ea8Slogwang * if it fails a second time its a real issue.
394a9643ea8Slogwang */
395a9643ea8Slogwang diag = e1000_validate_nvm_checksum(hw);
396a9643ea8Slogwang if (diag < 0) {
397a9643ea8Slogwang PMD_INIT_LOG(ERR, "EEPROM checksum invalid");
398a9643ea8Slogwang goto error;
399a9643ea8Slogwang }
400a9643ea8Slogwang }
401a9643ea8Slogwang
402a9643ea8Slogwang /* Read the permanent MAC address out of the EEPROM */
403a9643ea8Slogwang diag = e1000_read_mac_addr(hw);
404a9643ea8Slogwang if (diag != 0) {
405a9643ea8Slogwang PMD_INIT_LOG(ERR, "EEPROM error while reading MAC address");
406a9643ea8Slogwang goto error;
407a9643ea8Slogwang }
408a9643ea8Slogwang
409a9643ea8Slogwang /* Now initialize the hardware */
410a9643ea8Slogwang diag = em_hardware_init(hw);
411a9643ea8Slogwang if (diag != 0) {
412a9643ea8Slogwang PMD_INIT_LOG(ERR, "Hardware initialization failed");
413a9643ea8Slogwang goto error;
414a9643ea8Slogwang }
415a9643ea8Slogwang
416a9643ea8Slogwang hw->mac.get_link_status = 1;
417a9643ea8Slogwang
418a9643ea8Slogwang /* Indicate SOL/IDER usage */
419a9643ea8Slogwang diag = e1000_check_reset_block(hw);
420a9643ea8Slogwang if (diag < 0) {
421a9643ea8Slogwang PMD_INIT_LOG(ERR, "PHY reset is blocked due to "
422a9643ea8Slogwang "SOL/IDER session");
423a9643ea8Slogwang }
424a9643ea8Slogwang return 0;
425a9643ea8Slogwang
426a9643ea8Slogwang error:
427a9643ea8Slogwang em_hw_control_release(hw);
428a9643ea8Slogwang return diag;
429a9643ea8Slogwang }
430a9643ea8Slogwang
431a9643ea8Slogwang static int
eth_em_configure(struct rte_eth_dev * dev)432a9643ea8Slogwang eth_em_configure(struct rte_eth_dev *dev)
433a9643ea8Slogwang {
434a9643ea8Slogwang struct e1000_interrupt *intr =
435a9643ea8Slogwang E1000_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
436a9643ea8Slogwang
437a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
438a9643ea8Slogwang intr->flags |= E1000_FLAG_NEED_LINK_UPDATE;
439d30ea906Sjfb8856606
440a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
441a9643ea8Slogwang
442a9643ea8Slogwang return 0;
443a9643ea8Slogwang }
444a9643ea8Slogwang
445a9643ea8Slogwang static void
em_set_pba(struct e1000_hw * hw)446a9643ea8Slogwang em_set_pba(struct e1000_hw *hw)
447a9643ea8Slogwang {
448a9643ea8Slogwang uint32_t pba;
449a9643ea8Slogwang
450a9643ea8Slogwang /*
451a9643ea8Slogwang * Packet Buffer Allocation (PBA)
452a9643ea8Slogwang * Writing PBA sets the receive portion of the buffer
453a9643ea8Slogwang * the remainder is used for the transmit buffer.
454a9643ea8Slogwang * Devices before the 82547 had a Packet Buffer of 64K.
455a9643ea8Slogwang * After the 82547 the buffer was reduced to 40K.
456a9643ea8Slogwang */
457a9643ea8Slogwang switch (hw->mac.type) {
458a9643ea8Slogwang case e1000_82547:
459a9643ea8Slogwang case e1000_82547_rev_2:
460a9643ea8Slogwang /* 82547: Total Packet Buffer is 40K */
461a9643ea8Slogwang pba = E1000_PBA_22K; /* 22K for Rx, 18K for Tx */
462a9643ea8Slogwang break;
463a9643ea8Slogwang case e1000_82571:
464a9643ea8Slogwang case e1000_82572:
465a9643ea8Slogwang case e1000_80003es2lan:
466a9643ea8Slogwang pba = E1000_PBA_32K; /* 32K for Rx, 16K for Tx */
467a9643ea8Slogwang break;
468a9643ea8Slogwang case e1000_82573: /* 82573: Total Packet Buffer is 32K */
469a9643ea8Slogwang pba = E1000_PBA_12K; /* 12K for Rx, 20K for Tx */
470a9643ea8Slogwang break;
471a9643ea8Slogwang case e1000_82574:
472a9643ea8Slogwang case e1000_82583:
473a9643ea8Slogwang pba = E1000_PBA_20K; /* 20K for Rx, 20K for Tx */
474a9643ea8Slogwang break;
475a9643ea8Slogwang case e1000_ich8lan:
476a9643ea8Slogwang pba = E1000_PBA_8K;
477a9643ea8Slogwang break;
478a9643ea8Slogwang case e1000_ich9lan:
479a9643ea8Slogwang case e1000_ich10lan:
480a9643ea8Slogwang pba = E1000_PBA_10K;
481a9643ea8Slogwang break;
482a9643ea8Slogwang case e1000_pchlan:
483a9643ea8Slogwang case e1000_pch2lan:
484a9643ea8Slogwang case e1000_pch_lpt:
4852bfe3f2eSlogwang case e1000_pch_spt:
4862bfe3f2eSlogwang case e1000_pch_cnp:
487a9643ea8Slogwang pba = E1000_PBA_26K;
488a9643ea8Slogwang break;
489a9643ea8Slogwang default:
490a9643ea8Slogwang pba = E1000_PBA_40K; /* 40K for Rx, 24K for Tx */
491a9643ea8Slogwang }
492a9643ea8Slogwang
493a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_PBA, pba);
494a9643ea8Slogwang }
495a9643ea8Slogwang
496d30ea906Sjfb8856606 static void
eth_em_rxtx_control(struct rte_eth_dev * dev,bool enable)497d30ea906Sjfb8856606 eth_em_rxtx_control(struct rte_eth_dev *dev,
498d30ea906Sjfb8856606 bool enable)
499d30ea906Sjfb8856606 {
500d30ea906Sjfb8856606 struct e1000_hw *hw =
501d30ea906Sjfb8856606 E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
502d30ea906Sjfb8856606 uint32_t tctl, rctl;
503d30ea906Sjfb8856606
504d30ea906Sjfb8856606 tctl = E1000_READ_REG(hw, E1000_TCTL);
505d30ea906Sjfb8856606 rctl = E1000_READ_REG(hw, E1000_RCTL);
506d30ea906Sjfb8856606 if (enable) {
507d30ea906Sjfb8856606 /* enable Tx/Rx */
508d30ea906Sjfb8856606 tctl |= E1000_TCTL_EN;
509d30ea906Sjfb8856606 rctl |= E1000_RCTL_EN;
510d30ea906Sjfb8856606 } else {
511d30ea906Sjfb8856606 /* disable Tx/Rx */
512d30ea906Sjfb8856606 tctl &= ~E1000_TCTL_EN;
513d30ea906Sjfb8856606 rctl &= ~E1000_RCTL_EN;
514d30ea906Sjfb8856606 }
515d30ea906Sjfb8856606 E1000_WRITE_REG(hw, E1000_TCTL, tctl);
516d30ea906Sjfb8856606 E1000_WRITE_REG(hw, E1000_RCTL, rctl);
517d30ea906Sjfb8856606 E1000_WRITE_FLUSH(hw);
518d30ea906Sjfb8856606 }
519d30ea906Sjfb8856606
520a9643ea8Slogwang static int
eth_em_start(struct rte_eth_dev * dev)521a9643ea8Slogwang eth_em_start(struct rte_eth_dev *dev)
522a9643ea8Slogwang {
523a9643ea8Slogwang struct e1000_adapter *adapter =
524a9643ea8Slogwang E1000_DEV_PRIVATE(dev->data->dev_private);
525a9643ea8Slogwang struct e1000_hw *hw =
526a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5272bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5282bfe3f2eSlogwang struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
529a9643ea8Slogwang int ret, mask;
530a9643ea8Slogwang uint32_t intr_vector = 0;
531a9643ea8Slogwang uint32_t *speeds;
532a9643ea8Slogwang int num_speeds;
533a9643ea8Slogwang bool autoneg;
534a9643ea8Slogwang
535a9643ea8Slogwang PMD_INIT_FUNC_TRACE();
536a9643ea8Slogwang
537*2d9fd380Sjfb8856606 ret = eth_em_stop(dev);
538*2d9fd380Sjfb8856606 if (ret != 0)
539*2d9fd380Sjfb8856606 return ret;
540a9643ea8Slogwang
541a9643ea8Slogwang e1000_power_up_phy(hw);
542a9643ea8Slogwang
543a9643ea8Slogwang /* Set default PBA value */
544a9643ea8Slogwang em_set_pba(hw);
545a9643ea8Slogwang
546a9643ea8Slogwang /* Put the address into the Receive Address Array */
547a9643ea8Slogwang e1000_rar_set(hw, hw->mac.addr, 0);
548a9643ea8Slogwang
549a9643ea8Slogwang /*
550a9643ea8Slogwang * With the 82571 adapter, RAR[0] may be overwritten
551a9643ea8Slogwang * when the other port is reset, we make a duplicate
552a9643ea8Slogwang * in RAR[14] for that eventuality, this assures
553a9643ea8Slogwang * the interface continues to function.
554a9643ea8Slogwang */
555a9643ea8Slogwang if (hw->mac.type == e1000_82571) {
556a9643ea8Slogwang e1000_set_laa_state_82571(hw, TRUE);
557a9643ea8Slogwang e1000_rar_set(hw, hw->mac.addr, E1000_RAR_ENTRIES - 1);
558a9643ea8Slogwang }
559a9643ea8Slogwang
560a9643ea8Slogwang /* Initialize the hardware */
561a9643ea8Slogwang if (em_hardware_init(hw)) {
562a9643ea8Slogwang PMD_INIT_LOG(ERR, "Unable to initialize the hardware");
563a9643ea8Slogwang return -EIO;
564a9643ea8Slogwang }
565a9643ea8Slogwang
5664418919fSjohnjiang E1000_WRITE_REG(hw, E1000_VET, RTE_ETHER_TYPE_VLAN);
567a9643ea8Slogwang
568a9643ea8Slogwang /* Configure for OS presence */
569a9643ea8Slogwang em_init_manageability(hw);
570a9643ea8Slogwang
571a9643ea8Slogwang if (dev->data->dev_conf.intr_conf.rxq != 0) {
572a9643ea8Slogwang intr_vector = dev->data->nb_rx_queues;
573a9643ea8Slogwang if (rte_intr_efd_enable(intr_handle, intr_vector))
574a9643ea8Slogwang return -1;
575a9643ea8Slogwang }
576a9643ea8Slogwang
577a9643ea8Slogwang if (rte_intr_dp_is_en(intr_handle)) {
578a9643ea8Slogwang intr_handle->intr_vec =
579a9643ea8Slogwang rte_zmalloc("intr_vec",
580a9643ea8Slogwang dev->data->nb_rx_queues * sizeof(int), 0);
581a9643ea8Slogwang if (intr_handle->intr_vec == NULL) {
582a9643ea8Slogwang PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
5832bfe3f2eSlogwang " intr_vec", dev->data->nb_rx_queues);
584a9643ea8Slogwang return -ENOMEM;
585a9643ea8Slogwang }
586a9643ea8Slogwang
587a9643ea8Slogwang /* enable rx interrupt */
588a9643ea8Slogwang em_rxq_intr_enable(hw);
589a9643ea8Slogwang }
590a9643ea8Slogwang
591a9643ea8Slogwang eth_em_tx_init(dev);
592a9643ea8Slogwang
593a9643ea8Slogwang ret = eth_em_rx_init(dev);
594a9643ea8Slogwang if (ret) {
595a9643ea8Slogwang PMD_INIT_LOG(ERR, "Unable to initialize RX hardware");
596a9643ea8Slogwang em_dev_clear_queues(dev);
597a9643ea8Slogwang return ret;
598a9643ea8Slogwang }
599a9643ea8Slogwang
600a9643ea8Slogwang e1000_clear_hw_cntrs_base_generic(hw);
601a9643ea8Slogwang
602a9643ea8Slogwang mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK | \
603a9643ea8Slogwang ETH_VLAN_EXTEND_MASK;
6042bfe3f2eSlogwang ret = eth_em_vlan_offload_set(dev, mask);
6052bfe3f2eSlogwang if (ret) {
6062bfe3f2eSlogwang PMD_INIT_LOG(ERR, "Unable to update vlan offload");
6072bfe3f2eSlogwang em_dev_clear_queues(dev);
6082bfe3f2eSlogwang return ret;
6092bfe3f2eSlogwang }
610a9643ea8Slogwang
611a9643ea8Slogwang /* Set Interrupt Throttling Rate to maximum allowed value. */
612a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_ITR, UINT16_MAX);
613a9643ea8Slogwang
614a9643ea8Slogwang /* Setup link speed and duplex */
615a9643ea8Slogwang speeds = &dev->data->dev_conf.link_speeds;
616a9643ea8Slogwang if (*speeds == ETH_LINK_SPEED_AUTONEG) {
617a9643ea8Slogwang hw->phy.autoneg_advertised = E1000_ALL_SPEED_DUPLEX;
6182bfe3f2eSlogwang hw->mac.autoneg = 1;
619a9643ea8Slogwang } else {
620a9643ea8Slogwang num_speeds = 0;
621a9643ea8Slogwang autoneg = (*speeds & ETH_LINK_SPEED_FIXED) == 0;
622a9643ea8Slogwang
623a9643ea8Slogwang /* Reset */
624a9643ea8Slogwang hw->phy.autoneg_advertised = 0;
625a9643ea8Slogwang
626a9643ea8Slogwang if (*speeds & ~(ETH_LINK_SPEED_10M_HD | ETH_LINK_SPEED_10M |
627a9643ea8Slogwang ETH_LINK_SPEED_100M_HD | ETH_LINK_SPEED_100M |
628a9643ea8Slogwang ETH_LINK_SPEED_1G | ETH_LINK_SPEED_FIXED)) {
629a9643ea8Slogwang num_speeds = -1;
630a9643ea8Slogwang goto error_invalid_config;
631a9643ea8Slogwang }
632a9643ea8Slogwang if (*speeds & ETH_LINK_SPEED_10M_HD) {
633a9643ea8Slogwang hw->phy.autoneg_advertised |= ADVERTISE_10_HALF;
634a9643ea8Slogwang num_speeds++;
635a9643ea8Slogwang }
636a9643ea8Slogwang if (*speeds & ETH_LINK_SPEED_10M) {
637a9643ea8Slogwang hw->phy.autoneg_advertised |= ADVERTISE_10_FULL;
638a9643ea8Slogwang num_speeds++;
639a9643ea8Slogwang }
640a9643ea8Slogwang if (*speeds & ETH_LINK_SPEED_100M_HD) {
641a9643ea8Slogwang hw->phy.autoneg_advertised |= ADVERTISE_100_HALF;
642a9643ea8Slogwang num_speeds++;
643a9643ea8Slogwang }
644a9643ea8Slogwang if (*speeds & ETH_LINK_SPEED_100M) {
645a9643ea8Slogwang hw->phy.autoneg_advertised |= ADVERTISE_100_FULL;
646a9643ea8Slogwang num_speeds++;
647a9643ea8Slogwang }
648a9643ea8Slogwang if (*speeds & ETH_LINK_SPEED_1G) {
649a9643ea8Slogwang hw->phy.autoneg_advertised |= ADVERTISE_1000_FULL;
650a9643ea8Slogwang num_speeds++;
651a9643ea8Slogwang }
652a9643ea8Slogwang if (num_speeds == 0 || (!autoneg && (num_speeds > 1)))
653a9643ea8Slogwang goto error_invalid_config;
6542bfe3f2eSlogwang
6552bfe3f2eSlogwang /* Set/reset the mac.autoneg based on the link speed,
6562bfe3f2eSlogwang * fixed or not
6572bfe3f2eSlogwang */
6582bfe3f2eSlogwang if (!autoneg) {
6592bfe3f2eSlogwang hw->mac.autoneg = 0;
6602bfe3f2eSlogwang hw->mac.forced_speed_duplex =
6612bfe3f2eSlogwang hw->phy.autoneg_advertised;
6622bfe3f2eSlogwang } else {
6632bfe3f2eSlogwang hw->mac.autoneg = 1;
6642bfe3f2eSlogwang }
665a9643ea8Slogwang }
666a9643ea8Slogwang
667a9643ea8Slogwang e1000_setup_link(hw);
668a9643ea8Slogwang
669a9643ea8Slogwang if (rte_intr_allow_others(intr_handle)) {
670a9643ea8Slogwang /* check if lsc interrupt is enabled */
671a9643ea8Slogwang if (dev->data->dev_conf.intr_conf.lsc != 0) {
672a9643ea8Slogwang ret = eth_em_interrupt_setup(dev);
673a9643ea8Slogwang if (ret) {
674a9643ea8Slogwang PMD_INIT_LOG(ERR, "Unable to setup interrupts");
675a9643ea8Slogwang em_dev_clear_queues(dev);
676a9643ea8Slogwang return ret;
677a9643ea8Slogwang }
678a9643ea8Slogwang }
679a9643ea8Slogwang } else {
680a9643ea8Slogwang rte_intr_callback_unregister(intr_handle,
681a9643ea8Slogwang eth_em_interrupt_handler,
682a9643ea8Slogwang (void *)dev);
683a9643ea8Slogwang if (dev->data->dev_conf.intr_conf.lsc != 0)
684a9643ea8Slogwang PMD_INIT_LOG(INFO, "lsc won't enable because of"
6852bfe3f2eSlogwang " no intr multiplexn");
686a9643ea8Slogwang }
687a9643ea8Slogwang /* check if rxq interrupt is enabled */
688a9643ea8Slogwang if (dev->data->dev_conf.intr_conf.rxq != 0)
689a9643ea8Slogwang eth_em_rxq_interrupt_setup(dev);
690a9643ea8Slogwang
691a9643ea8Slogwang rte_intr_enable(intr_handle);
692a9643ea8Slogwang
693a9643ea8Slogwang adapter->stopped = 0;
694a9643ea8Slogwang
695d30ea906Sjfb8856606 eth_em_rxtx_control(dev, true);
696d30ea906Sjfb8856606 eth_em_link_update(dev, 0);
697d30ea906Sjfb8856606
698a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "<<");
699a9643ea8Slogwang
700a9643ea8Slogwang return 0;
701a9643ea8Slogwang
702a9643ea8Slogwang error_invalid_config:
703a9643ea8Slogwang PMD_INIT_LOG(ERR, "Invalid advertised speeds (%u) for port %u",
704a9643ea8Slogwang dev->data->dev_conf.link_speeds, dev->data->port_id);
705a9643ea8Slogwang em_dev_clear_queues(dev);
706a9643ea8Slogwang return -EINVAL;
707a9643ea8Slogwang }
708a9643ea8Slogwang
709a9643ea8Slogwang /*********************************************************************
710a9643ea8Slogwang *
711a9643ea8Slogwang * This routine disables all traffic on the adapter by issuing a
712a9643ea8Slogwang * global reset on the MAC.
713a9643ea8Slogwang *
714a9643ea8Slogwang **********************************************************************/
715*2d9fd380Sjfb8856606 static int
eth_em_stop(struct rte_eth_dev * dev)716a9643ea8Slogwang eth_em_stop(struct rte_eth_dev *dev)
717a9643ea8Slogwang {
718a9643ea8Slogwang struct rte_eth_link link;
719a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7202bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
7212bfe3f2eSlogwang struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
722a9643ea8Slogwang
723*2d9fd380Sjfb8856606 dev->data->dev_started = 0;
724*2d9fd380Sjfb8856606
725d30ea906Sjfb8856606 eth_em_rxtx_control(dev, false);
726a9643ea8Slogwang em_rxq_intr_disable(hw);
727a9643ea8Slogwang em_lsc_intr_disable(hw);
728a9643ea8Slogwang
729a9643ea8Slogwang e1000_reset_hw(hw);
7304418919fSjohnjiang
7314418919fSjohnjiang /* Flush desc rings for i219 */
7324418919fSjohnjiang if (hw->mac.type == e1000_pch_spt || hw->mac.type == e1000_pch_cnp)
7334418919fSjohnjiang em_flush_desc_rings(dev);
7344418919fSjohnjiang
735a9643ea8Slogwang if (hw->mac.type >= e1000_82544)
736a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_WUC, 0);
737a9643ea8Slogwang
738a9643ea8Slogwang /* Power down the phy. Needed to make the link go down */
739a9643ea8Slogwang e1000_power_down_phy(hw);
740a9643ea8Slogwang
741a9643ea8Slogwang em_dev_clear_queues(dev);
742a9643ea8Slogwang
743a9643ea8Slogwang /* clear the recorded link status */
744a9643ea8Slogwang memset(&link, 0, sizeof(link));
745d30ea906Sjfb8856606 rte_eth_linkstatus_set(dev, &link);
746a9643ea8Slogwang
747a9643ea8Slogwang if (!rte_intr_allow_others(intr_handle))
748a9643ea8Slogwang /* resume to the default handler */
749a9643ea8Slogwang rte_intr_callback_register(intr_handle,
750a9643ea8Slogwang eth_em_interrupt_handler,
751a9643ea8Slogwang (void *)dev);
752a9643ea8Slogwang
753a9643ea8Slogwang /* Clean datapath event and queue/vec mapping */
754a9643ea8Slogwang rte_intr_efd_disable(intr_handle);
755a9643ea8Slogwang if (intr_handle->intr_vec != NULL) {
756a9643ea8Slogwang rte_free(intr_handle->intr_vec);
757a9643ea8Slogwang intr_handle->intr_vec = NULL;
758a9643ea8Slogwang }
759*2d9fd380Sjfb8856606
760*2d9fd380Sjfb8856606 return 0;
761a9643ea8Slogwang }
762a9643ea8Slogwang
763*2d9fd380Sjfb8856606 static int
eth_em_close(struct rte_eth_dev * dev)764a9643ea8Slogwang eth_em_close(struct rte_eth_dev *dev)
765a9643ea8Slogwang {
766a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
767a9643ea8Slogwang struct e1000_adapter *adapter =
768a9643ea8Slogwang E1000_DEV_PRIVATE(dev->data->dev_private);
7694418919fSjohnjiang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
7704418919fSjohnjiang struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
771*2d9fd380Sjfb8856606 int ret;
772a9643ea8Slogwang
773*2d9fd380Sjfb8856606 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
774*2d9fd380Sjfb8856606 return 0;
775*2d9fd380Sjfb8856606
776*2d9fd380Sjfb8856606 ret = eth_em_stop(dev);
777a9643ea8Slogwang adapter->stopped = 1;
778a9643ea8Slogwang em_dev_free_queues(dev);
779a9643ea8Slogwang e1000_phy_hw_reset(hw);
780a9643ea8Slogwang em_release_manageability(hw);
781a9643ea8Slogwang em_hw_control_release(hw);
7824418919fSjohnjiang
7834418919fSjohnjiang /* disable uio intr before callback unregister */
7844418919fSjohnjiang rte_intr_disable(intr_handle);
7854418919fSjohnjiang rte_intr_callback_unregister(intr_handle,
7864418919fSjohnjiang eth_em_interrupt_handler, dev);
787*2d9fd380Sjfb8856606
788*2d9fd380Sjfb8856606 return ret;
789a9643ea8Slogwang }
790a9643ea8Slogwang
791a9643ea8Slogwang static int
em_get_rx_buffer_size(struct e1000_hw * hw)792a9643ea8Slogwang em_get_rx_buffer_size(struct e1000_hw *hw)
793a9643ea8Slogwang {
794a9643ea8Slogwang uint32_t rx_buf_size;
795a9643ea8Slogwang
796a9643ea8Slogwang rx_buf_size = ((E1000_READ_REG(hw, E1000_PBA) & UINT16_MAX) << 10);
797a9643ea8Slogwang return rx_buf_size;
798a9643ea8Slogwang }
799a9643ea8Slogwang
800a9643ea8Slogwang /*********************************************************************
801a9643ea8Slogwang *
802a9643ea8Slogwang * Initialize the hardware
803a9643ea8Slogwang *
804a9643ea8Slogwang **********************************************************************/
805a9643ea8Slogwang static int
em_hardware_init(struct e1000_hw * hw)806a9643ea8Slogwang em_hardware_init(struct e1000_hw *hw)
807a9643ea8Slogwang {
808a9643ea8Slogwang uint32_t rx_buf_size;
809a9643ea8Slogwang int diag;
810a9643ea8Slogwang
811a9643ea8Slogwang /* Issue a global reset */
812a9643ea8Slogwang e1000_reset_hw(hw);
813a9643ea8Slogwang
814a9643ea8Slogwang /* Let the firmware know the OS is in control */
815a9643ea8Slogwang em_hw_control_acquire(hw);
816a9643ea8Slogwang
817a9643ea8Slogwang /*
818a9643ea8Slogwang * These parameters control the automatic generation (Tx) and
819a9643ea8Slogwang * response (Rx) to Ethernet PAUSE frames.
820a9643ea8Slogwang * - High water mark should allow for at least two standard size (1518)
821a9643ea8Slogwang * frames to be received after sending an XOFF.
822a9643ea8Slogwang * - Low water mark works best when it is very near the high water mark.
823a9643ea8Slogwang * This allows the receiver to restart by sending XON when it has
824a9643ea8Slogwang * drained a bit. Here we use an arbitrary value of 1500 which will
825a9643ea8Slogwang * restart after one full frame is pulled from the buffer. There
826a9643ea8Slogwang * could be several smaller frames in the buffer and if so they will
827a9643ea8Slogwang * not trigger the XON until their total number reduces the buffer
828a9643ea8Slogwang * by 1500.
829a9643ea8Slogwang * - The pause time is fairly large at 1000 x 512ns = 512 usec.
830a9643ea8Slogwang */
831a9643ea8Slogwang rx_buf_size = em_get_rx_buffer_size(hw);
832a9643ea8Slogwang
8334418919fSjohnjiang hw->fc.high_water = rx_buf_size -
8344418919fSjohnjiang PMD_ROUNDUP(RTE_ETHER_MAX_LEN * 2, 1024);
835a9643ea8Slogwang hw->fc.low_water = hw->fc.high_water - 1500;
836a9643ea8Slogwang
837a9643ea8Slogwang if (hw->mac.type == e1000_80003es2lan)
838a9643ea8Slogwang hw->fc.pause_time = UINT16_MAX;
839a9643ea8Slogwang else
840a9643ea8Slogwang hw->fc.pause_time = EM_FC_PAUSE_TIME;
841a9643ea8Slogwang
842a9643ea8Slogwang hw->fc.send_xon = 1;
843a9643ea8Slogwang
844a9643ea8Slogwang /* Set Flow control, use the tunable location if sane */
845a9643ea8Slogwang if (em_fc_setting <= e1000_fc_full)
846a9643ea8Slogwang hw->fc.requested_mode = em_fc_setting;
847a9643ea8Slogwang else
848a9643ea8Slogwang hw->fc.requested_mode = e1000_fc_none;
849a9643ea8Slogwang
850a9643ea8Slogwang /* Workaround: no TX flow ctrl for PCH */
851a9643ea8Slogwang if (hw->mac.type == e1000_pchlan)
852a9643ea8Slogwang hw->fc.requested_mode = e1000_fc_rx_pause;
853a9643ea8Slogwang
854a9643ea8Slogwang /* Override - settings for PCH2LAN, ya its magic :) */
855a9643ea8Slogwang if (hw->mac.type == e1000_pch2lan) {
856a9643ea8Slogwang hw->fc.high_water = 0x5C20;
857a9643ea8Slogwang hw->fc.low_water = 0x5048;
858a9643ea8Slogwang hw->fc.pause_time = 0x0650;
859a9643ea8Slogwang hw->fc.refresh_time = 0x0400;
8602bfe3f2eSlogwang } else if (hw->mac.type == e1000_pch_lpt ||
8612bfe3f2eSlogwang hw->mac.type == e1000_pch_spt ||
8622bfe3f2eSlogwang hw->mac.type == e1000_pch_cnp) {
863a9643ea8Slogwang hw->fc.requested_mode = e1000_fc_full;
864a9643ea8Slogwang }
865a9643ea8Slogwang
866a9643ea8Slogwang diag = e1000_init_hw(hw);
867a9643ea8Slogwang if (diag < 0)
868a9643ea8Slogwang return diag;
869a9643ea8Slogwang e1000_check_for_link(hw);
870a9643ea8Slogwang return 0;
871a9643ea8Slogwang }
872a9643ea8Slogwang
873a9643ea8Slogwang /* This function is based on em_update_stats_counters() in e1000/if_em.c */
8742bfe3f2eSlogwang static int
eth_em_stats_get(struct rte_eth_dev * dev,struct rte_eth_stats * rte_stats)875a9643ea8Slogwang eth_em_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *rte_stats)
876a9643ea8Slogwang {
877a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
878a9643ea8Slogwang struct e1000_hw_stats *stats =
879a9643ea8Slogwang E1000_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
880a9643ea8Slogwang int pause_frames;
881a9643ea8Slogwang
882a9643ea8Slogwang if(hw->phy.media_type == e1000_media_type_copper ||
883a9643ea8Slogwang (E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) {
884a9643ea8Slogwang stats->symerrs += E1000_READ_REG(hw,E1000_SYMERRS);
885a9643ea8Slogwang stats->sec += E1000_READ_REG(hw, E1000_SEC);
886a9643ea8Slogwang }
887a9643ea8Slogwang
888a9643ea8Slogwang stats->crcerrs += E1000_READ_REG(hw, E1000_CRCERRS);
889a9643ea8Slogwang stats->mpc += E1000_READ_REG(hw, E1000_MPC);
890a9643ea8Slogwang stats->scc += E1000_READ_REG(hw, E1000_SCC);
891a9643ea8Slogwang stats->ecol += E1000_READ_REG(hw, E1000_ECOL);
892a9643ea8Slogwang
893a9643ea8Slogwang stats->mcc += E1000_READ_REG(hw, E1000_MCC);
894a9643ea8Slogwang stats->latecol += E1000_READ_REG(hw, E1000_LATECOL);
895a9643ea8Slogwang stats->colc += E1000_READ_REG(hw, E1000_COLC);
896a9643ea8Slogwang stats->dc += E1000_READ_REG(hw, E1000_DC);
897a9643ea8Slogwang stats->rlec += E1000_READ_REG(hw, E1000_RLEC);
898a9643ea8Slogwang stats->xonrxc += E1000_READ_REG(hw, E1000_XONRXC);
899a9643ea8Slogwang stats->xontxc += E1000_READ_REG(hw, E1000_XONTXC);
900a9643ea8Slogwang
901a9643ea8Slogwang /*
902a9643ea8Slogwang * For watchdog management we need to know if we have been
903a9643ea8Slogwang * paused during the last interval, so capture that here.
904a9643ea8Slogwang */
905a9643ea8Slogwang pause_frames = E1000_READ_REG(hw, E1000_XOFFRXC);
906a9643ea8Slogwang stats->xoffrxc += pause_frames;
907a9643ea8Slogwang stats->xofftxc += E1000_READ_REG(hw, E1000_XOFFTXC);
908a9643ea8Slogwang stats->fcruc += E1000_READ_REG(hw, E1000_FCRUC);
909a9643ea8Slogwang stats->prc64 += E1000_READ_REG(hw, E1000_PRC64);
910a9643ea8Slogwang stats->prc127 += E1000_READ_REG(hw, E1000_PRC127);
911a9643ea8Slogwang stats->prc255 += E1000_READ_REG(hw, E1000_PRC255);
912a9643ea8Slogwang stats->prc511 += E1000_READ_REG(hw, E1000_PRC511);
913a9643ea8Slogwang stats->prc1023 += E1000_READ_REG(hw, E1000_PRC1023);
914a9643ea8Slogwang stats->prc1522 += E1000_READ_REG(hw, E1000_PRC1522);
915a9643ea8Slogwang stats->gprc += E1000_READ_REG(hw, E1000_GPRC);
916a9643ea8Slogwang stats->bprc += E1000_READ_REG(hw, E1000_BPRC);
917a9643ea8Slogwang stats->mprc += E1000_READ_REG(hw, E1000_MPRC);
918a9643ea8Slogwang stats->gptc += E1000_READ_REG(hw, E1000_GPTC);
919a9643ea8Slogwang
920a9643ea8Slogwang /*
921a9643ea8Slogwang * For the 64-bit byte counters the low dword must be read first.
922a9643ea8Slogwang * Both registers clear on the read of the high dword.
923a9643ea8Slogwang */
924a9643ea8Slogwang
925a9643ea8Slogwang stats->gorc += E1000_READ_REG(hw, E1000_GORCL);
926a9643ea8Slogwang stats->gorc += ((uint64_t)E1000_READ_REG(hw, E1000_GORCH) << 32);
927a9643ea8Slogwang stats->gotc += E1000_READ_REG(hw, E1000_GOTCL);
928a9643ea8Slogwang stats->gotc += ((uint64_t)E1000_READ_REG(hw, E1000_GOTCH) << 32);
929a9643ea8Slogwang
930a9643ea8Slogwang stats->rnbc += E1000_READ_REG(hw, E1000_RNBC);
931a9643ea8Slogwang stats->ruc += E1000_READ_REG(hw, E1000_RUC);
932a9643ea8Slogwang stats->rfc += E1000_READ_REG(hw, E1000_RFC);
933a9643ea8Slogwang stats->roc += E1000_READ_REG(hw, E1000_ROC);
934a9643ea8Slogwang stats->rjc += E1000_READ_REG(hw, E1000_RJC);
935a9643ea8Slogwang
936a9643ea8Slogwang stats->tor += E1000_READ_REG(hw, E1000_TORH);
937a9643ea8Slogwang stats->tot += E1000_READ_REG(hw, E1000_TOTH);
938a9643ea8Slogwang
939a9643ea8Slogwang stats->tpr += E1000_READ_REG(hw, E1000_TPR);
940a9643ea8Slogwang stats->tpt += E1000_READ_REG(hw, E1000_TPT);
941a9643ea8Slogwang stats->ptc64 += E1000_READ_REG(hw, E1000_PTC64);
942a9643ea8Slogwang stats->ptc127 += E1000_READ_REG(hw, E1000_PTC127);
943a9643ea8Slogwang stats->ptc255 += E1000_READ_REG(hw, E1000_PTC255);
944a9643ea8Slogwang stats->ptc511 += E1000_READ_REG(hw, E1000_PTC511);
945a9643ea8Slogwang stats->ptc1023 += E1000_READ_REG(hw, E1000_PTC1023);
946a9643ea8Slogwang stats->ptc1522 += E1000_READ_REG(hw, E1000_PTC1522);
947a9643ea8Slogwang stats->mptc += E1000_READ_REG(hw, E1000_MPTC);
948a9643ea8Slogwang stats->bptc += E1000_READ_REG(hw, E1000_BPTC);
949a9643ea8Slogwang
950a9643ea8Slogwang /* Interrupt Counts */
951a9643ea8Slogwang
952a9643ea8Slogwang if (hw->mac.type >= e1000_82571) {
953a9643ea8Slogwang stats->iac += E1000_READ_REG(hw, E1000_IAC);
954a9643ea8Slogwang stats->icrxptc += E1000_READ_REG(hw, E1000_ICRXPTC);
955a9643ea8Slogwang stats->icrxatc += E1000_READ_REG(hw, E1000_ICRXATC);
956a9643ea8Slogwang stats->ictxptc += E1000_READ_REG(hw, E1000_ICTXPTC);
957a9643ea8Slogwang stats->ictxatc += E1000_READ_REG(hw, E1000_ICTXATC);
958a9643ea8Slogwang stats->ictxqec += E1000_READ_REG(hw, E1000_ICTXQEC);
959a9643ea8Slogwang stats->ictxqmtc += E1000_READ_REG(hw, E1000_ICTXQMTC);
960a9643ea8Slogwang stats->icrxdmtc += E1000_READ_REG(hw, E1000_ICRXDMTC);
961a9643ea8Slogwang stats->icrxoc += E1000_READ_REG(hw, E1000_ICRXOC);
962a9643ea8Slogwang }
963a9643ea8Slogwang
964a9643ea8Slogwang if (hw->mac.type >= e1000_82543) {
965a9643ea8Slogwang stats->algnerrc += E1000_READ_REG(hw, E1000_ALGNERRC);
966a9643ea8Slogwang stats->rxerrc += E1000_READ_REG(hw, E1000_RXERRC);
967a9643ea8Slogwang stats->tncrs += E1000_READ_REG(hw, E1000_TNCRS);
968a9643ea8Slogwang stats->cexterr += E1000_READ_REG(hw, E1000_CEXTERR);
969a9643ea8Slogwang stats->tsctc += E1000_READ_REG(hw, E1000_TSCTC);
970a9643ea8Slogwang stats->tsctfc += E1000_READ_REG(hw, E1000_TSCTFC);
971a9643ea8Slogwang }
972a9643ea8Slogwang
973a9643ea8Slogwang if (rte_stats == NULL)
9742bfe3f2eSlogwang return -EINVAL;
975a9643ea8Slogwang
976a9643ea8Slogwang /* Rx Errors */
977a9643ea8Slogwang rte_stats->imissed = stats->mpc;
978a9643ea8Slogwang rte_stats->ierrors = stats->crcerrs +
979a9643ea8Slogwang stats->rlec + stats->ruc + stats->roc +
980a9643ea8Slogwang stats->rxerrc + stats->algnerrc + stats->cexterr;
981a9643ea8Slogwang
982a9643ea8Slogwang /* Tx Errors */
983a9643ea8Slogwang rte_stats->oerrors = stats->ecol + stats->latecol;
984a9643ea8Slogwang
985a9643ea8Slogwang rte_stats->ipackets = stats->gprc;
986a9643ea8Slogwang rte_stats->opackets = stats->gptc;
987a9643ea8Slogwang rte_stats->ibytes = stats->gorc;
988a9643ea8Slogwang rte_stats->obytes = stats->gotc;
9892bfe3f2eSlogwang return 0;
990a9643ea8Slogwang }
991a9643ea8Slogwang
9924418919fSjohnjiang static int
eth_em_stats_reset(struct rte_eth_dev * dev)993a9643ea8Slogwang eth_em_stats_reset(struct rte_eth_dev *dev)
994a9643ea8Slogwang {
995a9643ea8Slogwang struct e1000_hw_stats *hw_stats =
996a9643ea8Slogwang E1000_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
997a9643ea8Slogwang
998a9643ea8Slogwang /* HW registers are cleared on read */
999a9643ea8Slogwang eth_em_stats_get(dev, NULL);
1000a9643ea8Slogwang
1001a9643ea8Slogwang /* Reset software totals */
1002a9643ea8Slogwang memset(hw_stats, 0, sizeof(*hw_stats));
10034418919fSjohnjiang
10044418919fSjohnjiang return 0;
1005a9643ea8Slogwang }
1006a9643ea8Slogwang
1007a9643ea8Slogwang static int
eth_em_rx_queue_intr_enable(struct rte_eth_dev * dev,__rte_unused uint16_t queue_id)1008a9643ea8Slogwang eth_em_rx_queue_intr_enable(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id)
1009a9643ea8Slogwang {
1010a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
10112bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
10122bfe3f2eSlogwang struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1013a9643ea8Slogwang
1014a9643ea8Slogwang em_rxq_intr_enable(hw);
10154418919fSjohnjiang rte_intr_ack(intr_handle);
1016a9643ea8Slogwang
1017a9643ea8Slogwang return 0;
1018a9643ea8Slogwang }
1019a9643ea8Slogwang
1020a9643ea8Slogwang static int
eth_em_rx_queue_intr_disable(struct rte_eth_dev * dev,__rte_unused uint16_t queue_id)1021a9643ea8Slogwang eth_em_rx_queue_intr_disable(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id)
1022a9643ea8Slogwang {
1023a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1024a9643ea8Slogwang
1025a9643ea8Slogwang em_rxq_intr_disable(hw);
1026a9643ea8Slogwang
1027a9643ea8Slogwang return 0;
1028a9643ea8Slogwang }
1029a9643ea8Slogwang
1030d30ea906Sjfb8856606 uint32_t
em_get_max_pktlen(struct rte_eth_dev * dev)1031d30ea906Sjfb8856606 em_get_max_pktlen(struct rte_eth_dev *dev)
1032a9643ea8Slogwang {
1033d30ea906Sjfb8856606 struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1034d30ea906Sjfb8856606
1035a9643ea8Slogwang switch (hw->mac.type) {
1036a9643ea8Slogwang case e1000_82571:
1037a9643ea8Slogwang case e1000_82572:
1038a9643ea8Slogwang case e1000_ich9lan:
1039a9643ea8Slogwang case e1000_ich10lan:
1040a9643ea8Slogwang case e1000_pch2lan:
1041a9643ea8Slogwang case e1000_pch_lpt:
10422bfe3f2eSlogwang case e1000_pch_spt:
10432bfe3f2eSlogwang case e1000_pch_cnp:
1044a9643ea8Slogwang case e1000_82574:
1045a9643ea8Slogwang case e1000_80003es2lan: /* 9K Jumbo Frame size */
1046a9643ea8Slogwang case e1000_82583:
1047a9643ea8Slogwang return 0x2412;
1048a9643ea8Slogwang case e1000_pchlan:
1049a9643ea8Slogwang return 0x1000;
1050a9643ea8Slogwang /* Adapters that do not support jumbo frames */
1051a9643ea8Slogwang case e1000_ich8lan:
10524418919fSjohnjiang return RTE_ETHER_MAX_LEN;
1053a9643ea8Slogwang default:
1054a9643ea8Slogwang return MAX_JUMBO_FRAME_SIZE;
1055a9643ea8Slogwang }
1056a9643ea8Slogwang }
1057a9643ea8Slogwang
10584418919fSjohnjiang static int
eth_em_infos_get(struct rte_eth_dev * dev,struct rte_eth_dev_info * dev_info)1059a9643ea8Slogwang eth_em_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
1060a9643ea8Slogwang {
1061a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1062a9643ea8Slogwang
1063a9643ea8Slogwang dev_info->min_rx_bufsize = 256; /* See BSIZE field of RCTL register. */
1064d30ea906Sjfb8856606 dev_info->max_rx_pktlen = em_get_max_pktlen(dev);
1065a9643ea8Slogwang dev_info->max_mac_addrs = hw->mac.rar_entry_count;
1066a9643ea8Slogwang
1067a9643ea8Slogwang /*
1068a9643ea8Slogwang * Starting with 631xESB hw supports 2 TX/RX queues per port.
1069a9643ea8Slogwang * Unfortunatelly, all these nics have just one TX context.
1070a9643ea8Slogwang * So we have few choises for TX:
1071a9643ea8Slogwang * - Use just one TX queue.
1072a9643ea8Slogwang * - Allow cksum offload only for one TX queue.
1073a9643ea8Slogwang * - Don't allow TX cksum offload at all.
1074a9643ea8Slogwang * For now, option #1 was chosen.
1075a9643ea8Slogwang * To use second RX queue we have to use extended RX descriptor
1076a9643ea8Slogwang * (Multiple Receive Queues are mutually exclusive with UDP
1077a9643ea8Slogwang * fragmentation and are not supported when a legacy receive
1078a9643ea8Slogwang * descriptor format is used).
1079a9643ea8Slogwang * Which means separate RX routinies - as legacy nics (82540, 82545)
1080a9643ea8Slogwang * don't support extended RXD.
1081a9643ea8Slogwang * To avoid it we support just one RX queue for now (no RSS).
1082a9643ea8Slogwang */
1083a9643ea8Slogwang
1084a9643ea8Slogwang dev_info->max_rx_queues = 1;
1085a9643ea8Slogwang dev_info->max_tx_queues = 1;
1086a9643ea8Slogwang
1087d30ea906Sjfb8856606 dev_info->rx_queue_offload_capa = em_get_rx_queue_offloads_capa(dev);
1088d30ea906Sjfb8856606 dev_info->rx_offload_capa = em_get_rx_port_offloads_capa(dev) |
1089d30ea906Sjfb8856606 dev_info->rx_queue_offload_capa;
1090d30ea906Sjfb8856606 dev_info->tx_queue_offload_capa = em_get_tx_queue_offloads_capa(dev);
1091d30ea906Sjfb8856606 dev_info->tx_offload_capa = em_get_tx_port_offloads_capa(dev) |
1092d30ea906Sjfb8856606 dev_info->tx_queue_offload_capa;
1093d30ea906Sjfb8856606
1094a9643ea8Slogwang dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
1095a9643ea8Slogwang .nb_max = E1000_MAX_RING_DESC,
1096a9643ea8Slogwang .nb_min = E1000_MIN_RING_DESC,
1097a9643ea8Slogwang .nb_align = EM_RXD_ALIGN,
1098a9643ea8Slogwang };
1099a9643ea8Slogwang
1100a9643ea8Slogwang dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
1101a9643ea8Slogwang .nb_max = E1000_MAX_RING_DESC,
1102a9643ea8Slogwang .nb_min = E1000_MIN_RING_DESC,
1103a9643ea8Slogwang .nb_align = EM_TXD_ALIGN,
11042bfe3f2eSlogwang .nb_seg_max = EM_TX_MAX_SEG,
11052bfe3f2eSlogwang .nb_mtu_seg_max = EM_TX_MAX_MTU_SEG,
1106a9643ea8Slogwang };
1107a9643ea8Slogwang
1108a9643ea8Slogwang dev_info->speed_capa = ETH_LINK_SPEED_10M_HD | ETH_LINK_SPEED_10M |
1109a9643ea8Slogwang ETH_LINK_SPEED_100M_HD | ETH_LINK_SPEED_100M |
1110a9643ea8Slogwang ETH_LINK_SPEED_1G;
1111d30ea906Sjfb8856606
1112d30ea906Sjfb8856606 /* Preferred queue parameters */
1113d30ea906Sjfb8856606 dev_info->default_rxportconf.nb_queues = 1;
1114d30ea906Sjfb8856606 dev_info->default_txportconf.nb_queues = 1;
1115d30ea906Sjfb8856606 dev_info->default_txportconf.ring_size = 256;
1116d30ea906Sjfb8856606 dev_info->default_rxportconf.ring_size = 256;
11174418919fSjohnjiang
11184418919fSjohnjiang return 0;
1119a9643ea8Slogwang }
1120a9643ea8Slogwang
1121a9643ea8Slogwang /* return 0 means link status changed, -1 means not changed */
1122a9643ea8Slogwang static int
eth_em_link_update(struct rte_eth_dev * dev,int wait_to_complete)1123a9643ea8Slogwang eth_em_link_update(struct rte_eth_dev *dev, int wait_to_complete)
1124a9643ea8Slogwang {
1125a9643ea8Slogwang struct e1000_hw *hw =
1126a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1127d30ea906Sjfb8856606 struct rte_eth_link link;
11284418919fSjohnjiang int link_up, count;
1129a9643ea8Slogwang
11304418919fSjohnjiang link_up = 0;
1131a9643ea8Slogwang hw->mac.get_link_status = 1;
1132a9643ea8Slogwang
1133a9643ea8Slogwang /* possible wait-to-complete in up to 9 seconds */
1134a9643ea8Slogwang for (count = 0; count < EM_LINK_UPDATE_CHECK_TIMEOUT; count ++) {
1135a9643ea8Slogwang /* Read the real link status */
1136a9643ea8Slogwang switch (hw->phy.media_type) {
1137a9643ea8Slogwang case e1000_media_type_copper:
1138a9643ea8Slogwang /* Do the work to read phy */
1139a9643ea8Slogwang e1000_check_for_link(hw);
11404418919fSjohnjiang link_up = !hw->mac.get_link_status;
1141a9643ea8Slogwang break;
1142a9643ea8Slogwang
1143a9643ea8Slogwang case e1000_media_type_fiber:
1144a9643ea8Slogwang e1000_check_for_link(hw);
11454418919fSjohnjiang link_up = (E1000_READ_REG(hw, E1000_STATUS) &
1146a9643ea8Slogwang E1000_STATUS_LU);
1147a9643ea8Slogwang break;
1148a9643ea8Slogwang
1149a9643ea8Slogwang case e1000_media_type_internal_serdes:
1150a9643ea8Slogwang e1000_check_for_link(hw);
11514418919fSjohnjiang link_up = hw->mac.serdes_has_link;
1152a9643ea8Slogwang break;
1153a9643ea8Slogwang
1154a9643ea8Slogwang default:
1155a9643ea8Slogwang break;
1156a9643ea8Slogwang }
11574418919fSjohnjiang if (link_up || wait_to_complete == 0)
1158a9643ea8Slogwang break;
1159a9643ea8Slogwang rte_delay_ms(EM_LINK_UPDATE_CHECK_INTERVAL);
1160a9643ea8Slogwang }
1161a9643ea8Slogwang memset(&link, 0, sizeof(link));
1162a9643ea8Slogwang
1163a9643ea8Slogwang /* Now we check if a transition has happened */
11644418919fSjohnjiang if (link_up) {
1165a9643ea8Slogwang uint16_t duplex, speed;
1166a9643ea8Slogwang hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
1167a9643ea8Slogwang link.link_duplex = (duplex == FULL_DUPLEX) ?
1168a9643ea8Slogwang ETH_LINK_FULL_DUPLEX :
1169a9643ea8Slogwang ETH_LINK_HALF_DUPLEX;
1170a9643ea8Slogwang link.link_speed = speed;
1171a9643ea8Slogwang link.link_status = ETH_LINK_UP;
1172a9643ea8Slogwang link.link_autoneg = !(dev->data->dev_conf.link_speeds &
1173a9643ea8Slogwang ETH_LINK_SPEED_FIXED);
11744418919fSjohnjiang } else {
1175d30ea906Sjfb8856606 link.link_speed = ETH_SPEED_NUM_NONE;
1176a9643ea8Slogwang link.link_duplex = ETH_LINK_HALF_DUPLEX;
1177a9643ea8Slogwang link.link_status = ETH_LINK_DOWN;
11782bfe3f2eSlogwang link.link_autoneg = ETH_LINK_FIXED;
1179a9643ea8Slogwang }
1180a9643ea8Slogwang
1181d30ea906Sjfb8856606 return rte_eth_linkstatus_set(dev, &link);
1182a9643ea8Slogwang }
1183a9643ea8Slogwang
1184a9643ea8Slogwang /*
1185a9643ea8Slogwang * em_hw_control_acquire sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
1186a9643ea8Slogwang * For ASF and Pass Through versions of f/w this means
1187a9643ea8Slogwang * that the driver is loaded. For AMT version type f/w
1188a9643ea8Slogwang * this means that the network i/f is open.
1189a9643ea8Slogwang */
1190a9643ea8Slogwang static void
em_hw_control_acquire(struct e1000_hw * hw)1191a9643ea8Slogwang em_hw_control_acquire(struct e1000_hw *hw)
1192a9643ea8Slogwang {
1193a9643ea8Slogwang uint32_t ctrl_ext, swsm;
1194a9643ea8Slogwang
1195a9643ea8Slogwang /* Let firmware know the driver has taken over */
1196a9643ea8Slogwang if (hw->mac.type == e1000_82573) {
1197a9643ea8Slogwang swsm = E1000_READ_REG(hw, E1000_SWSM);
1198a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_SWSM, swsm | E1000_SWSM_DRV_LOAD);
1199a9643ea8Slogwang
1200a9643ea8Slogwang } else {
1201a9643ea8Slogwang ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
1202a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_CTRL_EXT,
1203a9643ea8Slogwang ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1204a9643ea8Slogwang }
1205a9643ea8Slogwang }
1206a9643ea8Slogwang
1207a9643ea8Slogwang /*
1208a9643ea8Slogwang * em_hw_control_release resets {CTRL_EXTT|FWSM}:DRV_LOAD bit.
1209a9643ea8Slogwang * For ASF and Pass Through versions of f/w this means that the
1210a9643ea8Slogwang * driver is no longer loaded. For AMT versions of the
1211a9643ea8Slogwang * f/w this means that the network i/f is closed.
1212a9643ea8Slogwang */
1213a9643ea8Slogwang static void
em_hw_control_release(struct e1000_hw * hw)1214a9643ea8Slogwang em_hw_control_release(struct e1000_hw *hw)
1215a9643ea8Slogwang {
1216a9643ea8Slogwang uint32_t ctrl_ext, swsm;
1217a9643ea8Slogwang
1218a9643ea8Slogwang /* Let firmware taken over control of h/w */
1219a9643ea8Slogwang if (hw->mac.type == e1000_82573) {
1220a9643ea8Slogwang swsm = E1000_READ_REG(hw, E1000_SWSM);
1221a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
1222a9643ea8Slogwang } else {
1223a9643ea8Slogwang ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
1224a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_CTRL_EXT,
1225a9643ea8Slogwang ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1226a9643ea8Slogwang }
1227a9643ea8Slogwang }
1228a9643ea8Slogwang
1229a9643ea8Slogwang /*
1230a9643ea8Slogwang * Bit of a misnomer, what this really means is
1231a9643ea8Slogwang * to enable OS management of the system... aka
1232a9643ea8Slogwang * to disable special hardware management features.
1233a9643ea8Slogwang */
1234a9643ea8Slogwang static void
em_init_manageability(struct e1000_hw * hw)1235a9643ea8Slogwang em_init_manageability(struct e1000_hw *hw)
1236a9643ea8Slogwang {
1237a9643ea8Slogwang if (e1000_enable_mng_pass_thru(hw)) {
1238a9643ea8Slogwang uint32_t manc2h = E1000_READ_REG(hw, E1000_MANC2H);
1239a9643ea8Slogwang uint32_t manc = E1000_READ_REG(hw, E1000_MANC);
1240a9643ea8Slogwang
1241a9643ea8Slogwang /* disable hardware interception of ARP */
1242a9643ea8Slogwang manc &= ~(E1000_MANC_ARP_EN);
1243a9643ea8Slogwang
1244a9643ea8Slogwang /* enable receiving management packets to the host */
1245a9643ea8Slogwang manc |= E1000_MANC_EN_MNG2HOST;
1246a9643ea8Slogwang manc2h |= 1 << 5; /* Mng Port 623 */
1247a9643ea8Slogwang manc2h |= 1 << 6; /* Mng Port 664 */
1248a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_MANC2H, manc2h);
1249a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_MANC, manc);
1250a9643ea8Slogwang }
1251a9643ea8Slogwang }
1252a9643ea8Slogwang
1253a9643ea8Slogwang /*
1254a9643ea8Slogwang * Give control back to hardware management
1255a9643ea8Slogwang * controller if there is one.
1256a9643ea8Slogwang */
1257a9643ea8Slogwang static void
em_release_manageability(struct e1000_hw * hw)1258a9643ea8Slogwang em_release_manageability(struct e1000_hw *hw)
1259a9643ea8Slogwang {
1260a9643ea8Slogwang uint32_t manc;
1261a9643ea8Slogwang
1262a9643ea8Slogwang if (e1000_enable_mng_pass_thru(hw)) {
1263a9643ea8Slogwang manc = E1000_READ_REG(hw, E1000_MANC);
1264a9643ea8Slogwang
1265a9643ea8Slogwang /* re-enable hardware interception of ARP */
1266a9643ea8Slogwang manc |= E1000_MANC_ARP_EN;
1267a9643ea8Slogwang manc &= ~E1000_MANC_EN_MNG2HOST;
1268a9643ea8Slogwang
1269a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_MANC, manc);
1270a9643ea8Slogwang }
1271a9643ea8Slogwang }
1272a9643ea8Slogwang
12734418919fSjohnjiang static int
eth_em_promiscuous_enable(struct rte_eth_dev * dev)1274a9643ea8Slogwang eth_em_promiscuous_enable(struct rte_eth_dev *dev)
1275a9643ea8Slogwang {
1276a9643ea8Slogwang struct e1000_hw *hw =
1277a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1278a9643ea8Slogwang uint32_t rctl;
1279a9643ea8Slogwang
1280a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1281a9643ea8Slogwang rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
1282a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
12834418919fSjohnjiang
12844418919fSjohnjiang return 0;
1285a9643ea8Slogwang }
1286a9643ea8Slogwang
12874418919fSjohnjiang static int
eth_em_promiscuous_disable(struct rte_eth_dev * dev)1288a9643ea8Slogwang eth_em_promiscuous_disable(struct rte_eth_dev *dev)
1289a9643ea8Slogwang {
1290a9643ea8Slogwang struct e1000_hw *hw =
1291a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1292a9643ea8Slogwang uint32_t rctl;
1293a9643ea8Slogwang
1294a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1295a9643ea8Slogwang rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_SBP);
1296a9643ea8Slogwang if (dev->data->all_multicast == 1)
1297a9643ea8Slogwang rctl |= E1000_RCTL_MPE;
1298a9643ea8Slogwang else
1299a9643ea8Slogwang rctl &= (~E1000_RCTL_MPE);
1300a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
13014418919fSjohnjiang
13024418919fSjohnjiang return 0;
1303a9643ea8Slogwang }
1304a9643ea8Slogwang
13054418919fSjohnjiang static int
eth_em_allmulticast_enable(struct rte_eth_dev * dev)1306a9643ea8Slogwang eth_em_allmulticast_enable(struct rte_eth_dev *dev)
1307a9643ea8Slogwang {
1308a9643ea8Slogwang struct e1000_hw *hw =
1309a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1310a9643ea8Slogwang uint32_t rctl;
1311a9643ea8Slogwang
1312a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1313a9643ea8Slogwang rctl |= E1000_RCTL_MPE;
1314a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
13154418919fSjohnjiang
13164418919fSjohnjiang return 0;
1317a9643ea8Slogwang }
1318a9643ea8Slogwang
13194418919fSjohnjiang static int
eth_em_allmulticast_disable(struct rte_eth_dev * dev)1320a9643ea8Slogwang eth_em_allmulticast_disable(struct rte_eth_dev *dev)
1321a9643ea8Slogwang {
1322a9643ea8Slogwang struct e1000_hw *hw =
1323a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1324a9643ea8Slogwang uint32_t rctl;
1325a9643ea8Slogwang
1326a9643ea8Slogwang if (dev->data->promiscuous == 1)
13274418919fSjohnjiang return 0; /* must remain in all_multicast mode */
1328a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1329a9643ea8Slogwang rctl &= (~E1000_RCTL_MPE);
1330a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
13314418919fSjohnjiang
13324418919fSjohnjiang return 0;
1333a9643ea8Slogwang }
1334a9643ea8Slogwang
1335a9643ea8Slogwang static int
eth_em_vlan_filter_set(struct rte_eth_dev * dev,uint16_t vlan_id,int on)1336a9643ea8Slogwang eth_em_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1337a9643ea8Slogwang {
1338a9643ea8Slogwang struct e1000_hw *hw =
1339a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1340a9643ea8Slogwang struct e1000_vfta * shadow_vfta =
1341a9643ea8Slogwang E1000_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1342a9643ea8Slogwang uint32_t vfta;
1343a9643ea8Slogwang uint32_t vid_idx;
1344a9643ea8Slogwang uint32_t vid_bit;
1345a9643ea8Slogwang
1346a9643ea8Slogwang vid_idx = (uint32_t) ((vlan_id >> E1000_VFTA_ENTRY_SHIFT) &
1347a9643ea8Slogwang E1000_VFTA_ENTRY_MASK);
1348a9643ea8Slogwang vid_bit = (uint32_t) (1 << (vlan_id & E1000_VFTA_ENTRY_BIT_SHIFT_MASK));
1349a9643ea8Slogwang vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, vid_idx);
1350a9643ea8Slogwang if (on)
1351a9643ea8Slogwang vfta |= vid_bit;
1352a9643ea8Slogwang else
1353a9643ea8Slogwang vfta &= ~vid_bit;
1354a9643ea8Slogwang E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, vid_idx, vfta);
1355a9643ea8Slogwang
1356a9643ea8Slogwang /* update local VFTA copy */
1357a9643ea8Slogwang shadow_vfta->vfta[vid_idx] = vfta;
1358a9643ea8Slogwang
1359a9643ea8Slogwang return 0;
1360a9643ea8Slogwang }
1361a9643ea8Slogwang
1362a9643ea8Slogwang static void
em_vlan_hw_filter_disable(struct rte_eth_dev * dev)1363a9643ea8Slogwang em_vlan_hw_filter_disable(struct rte_eth_dev *dev)
1364a9643ea8Slogwang {
1365a9643ea8Slogwang struct e1000_hw *hw =
1366a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1367a9643ea8Slogwang uint32_t reg;
1368a9643ea8Slogwang
1369a9643ea8Slogwang /* Filter Table Disable */
1370a9643ea8Slogwang reg = E1000_READ_REG(hw, E1000_RCTL);
1371a9643ea8Slogwang reg &= ~E1000_RCTL_CFIEN;
1372a9643ea8Slogwang reg &= ~E1000_RCTL_VFE;
1373a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, reg);
1374a9643ea8Slogwang }
1375a9643ea8Slogwang
1376a9643ea8Slogwang static void
em_vlan_hw_filter_enable(struct rte_eth_dev * dev)1377a9643ea8Slogwang em_vlan_hw_filter_enable(struct rte_eth_dev *dev)
1378a9643ea8Slogwang {
1379a9643ea8Slogwang struct e1000_hw *hw =
1380a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1381a9643ea8Slogwang struct e1000_vfta * shadow_vfta =
1382a9643ea8Slogwang E1000_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1383a9643ea8Slogwang uint32_t reg;
1384a9643ea8Slogwang int i;
1385a9643ea8Slogwang
1386a9643ea8Slogwang /* Filter Table Enable, CFI not used for packet acceptance */
1387a9643ea8Slogwang reg = E1000_READ_REG(hw, E1000_RCTL);
1388a9643ea8Slogwang reg &= ~E1000_RCTL_CFIEN;
1389a9643ea8Slogwang reg |= E1000_RCTL_VFE;
1390a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, reg);
1391a9643ea8Slogwang
1392a9643ea8Slogwang /* restore vfta from local copy */
1393a9643ea8Slogwang for (i = 0; i < IGB_VFTA_SIZE; i++)
1394a9643ea8Slogwang E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, i, shadow_vfta->vfta[i]);
1395a9643ea8Slogwang }
1396a9643ea8Slogwang
1397a9643ea8Slogwang static void
em_vlan_hw_strip_disable(struct rte_eth_dev * dev)1398a9643ea8Slogwang em_vlan_hw_strip_disable(struct rte_eth_dev *dev)
1399a9643ea8Slogwang {
1400a9643ea8Slogwang struct e1000_hw *hw =
1401a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1402a9643ea8Slogwang uint32_t reg;
1403a9643ea8Slogwang
1404a9643ea8Slogwang /* VLAN Mode Disable */
1405a9643ea8Slogwang reg = E1000_READ_REG(hw, E1000_CTRL);
1406a9643ea8Slogwang reg &= ~E1000_CTRL_VME;
1407a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_CTRL, reg);
1408a9643ea8Slogwang
1409a9643ea8Slogwang }
1410a9643ea8Slogwang
1411a9643ea8Slogwang static void
em_vlan_hw_strip_enable(struct rte_eth_dev * dev)1412a9643ea8Slogwang em_vlan_hw_strip_enable(struct rte_eth_dev *dev)
1413a9643ea8Slogwang {
1414a9643ea8Slogwang struct e1000_hw *hw =
1415a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1416a9643ea8Slogwang uint32_t reg;
1417a9643ea8Slogwang
1418a9643ea8Slogwang /* VLAN Mode Enable */
1419a9643ea8Slogwang reg = E1000_READ_REG(hw, E1000_CTRL);
1420a9643ea8Slogwang reg |= E1000_CTRL_VME;
1421a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_CTRL, reg);
1422a9643ea8Slogwang }
1423a9643ea8Slogwang
14242bfe3f2eSlogwang static int
eth_em_vlan_offload_set(struct rte_eth_dev * dev,int mask)1425a9643ea8Slogwang eth_em_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1426a9643ea8Slogwang {
1427d30ea906Sjfb8856606 struct rte_eth_rxmode *rxmode;
1428d30ea906Sjfb8856606
1429d30ea906Sjfb8856606 rxmode = &dev->data->dev_conf.rxmode;
1430a9643ea8Slogwang if(mask & ETH_VLAN_STRIP_MASK){
1431d30ea906Sjfb8856606 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
1432a9643ea8Slogwang em_vlan_hw_strip_enable(dev);
1433a9643ea8Slogwang else
1434a9643ea8Slogwang em_vlan_hw_strip_disable(dev);
1435a9643ea8Slogwang }
1436a9643ea8Slogwang
1437a9643ea8Slogwang if(mask & ETH_VLAN_FILTER_MASK){
1438d30ea906Sjfb8856606 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1439a9643ea8Slogwang em_vlan_hw_filter_enable(dev);
1440a9643ea8Slogwang else
1441a9643ea8Slogwang em_vlan_hw_filter_disable(dev);
1442a9643ea8Slogwang }
14432bfe3f2eSlogwang
14442bfe3f2eSlogwang return 0;
1445a9643ea8Slogwang }
1446a9643ea8Slogwang
1447a9643ea8Slogwang /*
1448a9643ea8Slogwang * It enables the interrupt mask and then enable the interrupt.
1449a9643ea8Slogwang *
1450a9643ea8Slogwang * @param dev
1451a9643ea8Slogwang * Pointer to struct rte_eth_dev.
1452a9643ea8Slogwang *
1453a9643ea8Slogwang * @return
1454a9643ea8Slogwang * - On success, zero.
1455a9643ea8Slogwang * - On failure, a negative value.
1456a9643ea8Slogwang */
1457a9643ea8Slogwang static int
eth_em_interrupt_setup(struct rte_eth_dev * dev)1458a9643ea8Slogwang eth_em_interrupt_setup(struct rte_eth_dev *dev)
1459a9643ea8Slogwang {
1460a9643ea8Slogwang uint32_t regval;
1461a9643ea8Slogwang struct e1000_hw *hw =
1462a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1463a9643ea8Slogwang
1464a9643ea8Slogwang /* clear interrupt */
1465a9643ea8Slogwang E1000_READ_REG(hw, E1000_ICR);
1466a9643ea8Slogwang regval = E1000_READ_REG(hw, E1000_IMS);
1467d30ea906Sjfb8856606 E1000_WRITE_REG(hw, E1000_IMS,
1468d30ea906Sjfb8856606 regval | E1000_ICR_LSC | E1000_ICR_OTHER);
1469a9643ea8Slogwang return 0;
1470a9643ea8Slogwang }
1471a9643ea8Slogwang
1472a9643ea8Slogwang /*
1473a9643ea8Slogwang * It clears the interrupt causes and enables the interrupt.
1474a9643ea8Slogwang * It will be called once only during nic initialized.
1475a9643ea8Slogwang *
1476a9643ea8Slogwang * @param dev
1477a9643ea8Slogwang * Pointer to struct rte_eth_dev.
1478a9643ea8Slogwang *
1479a9643ea8Slogwang * @return
1480a9643ea8Slogwang * - On success, zero.
1481a9643ea8Slogwang * - On failure, a negative value.
1482a9643ea8Slogwang */
1483a9643ea8Slogwang static int
eth_em_rxq_interrupt_setup(struct rte_eth_dev * dev)1484a9643ea8Slogwang eth_em_rxq_interrupt_setup(struct rte_eth_dev *dev)
1485a9643ea8Slogwang {
1486a9643ea8Slogwang struct e1000_hw *hw =
1487a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1488a9643ea8Slogwang
1489a9643ea8Slogwang E1000_READ_REG(hw, E1000_ICR);
1490a9643ea8Slogwang em_rxq_intr_enable(hw);
1491a9643ea8Slogwang return 0;
1492a9643ea8Slogwang }
1493a9643ea8Slogwang
1494a9643ea8Slogwang /*
1495a9643ea8Slogwang * It enable receive packet interrupt.
1496a9643ea8Slogwang * @param hw
1497a9643ea8Slogwang * Pointer to struct e1000_hw
1498a9643ea8Slogwang *
1499a9643ea8Slogwang * @return
1500a9643ea8Slogwang */
1501a9643ea8Slogwang static void
em_rxq_intr_enable(struct e1000_hw * hw)1502a9643ea8Slogwang em_rxq_intr_enable(struct e1000_hw *hw)
1503a9643ea8Slogwang {
1504a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_IMS, E1000_IMS_RXT0);
1505a9643ea8Slogwang E1000_WRITE_FLUSH(hw);
1506a9643ea8Slogwang }
1507a9643ea8Slogwang
1508a9643ea8Slogwang /*
1509a9643ea8Slogwang * It disabled lsc interrupt.
1510a9643ea8Slogwang * @param hw
1511a9643ea8Slogwang * Pointer to struct e1000_hw
1512a9643ea8Slogwang *
1513a9643ea8Slogwang * @return
1514a9643ea8Slogwang */
1515a9643ea8Slogwang static void
em_lsc_intr_disable(struct e1000_hw * hw)1516a9643ea8Slogwang em_lsc_intr_disable(struct e1000_hw *hw)
1517a9643ea8Slogwang {
1518d30ea906Sjfb8856606 E1000_WRITE_REG(hw, E1000_IMC, E1000_IMS_LSC | E1000_IMS_OTHER);
1519a9643ea8Slogwang E1000_WRITE_FLUSH(hw);
1520a9643ea8Slogwang }
1521a9643ea8Slogwang
1522a9643ea8Slogwang /*
1523a9643ea8Slogwang * It disabled receive packet interrupt.
1524a9643ea8Slogwang * @param hw
1525a9643ea8Slogwang * Pointer to struct e1000_hw
1526a9643ea8Slogwang *
1527a9643ea8Slogwang * @return
1528a9643ea8Slogwang */
1529a9643ea8Slogwang static void
em_rxq_intr_disable(struct e1000_hw * hw)1530a9643ea8Slogwang em_rxq_intr_disable(struct e1000_hw *hw)
1531a9643ea8Slogwang {
1532a9643ea8Slogwang E1000_READ_REG(hw, E1000_ICR);
1533a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_IMC, E1000_IMS_RXT0);
1534a9643ea8Slogwang E1000_WRITE_FLUSH(hw);
1535a9643ea8Slogwang }
1536a9643ea8Slogwang
1537a9643ea8Slogwang /*
1538a9643ea8Slogwang * It reads ICR and gets interrupt causes, check it and set a bit flag
1539a9643ea8Slogwang * to update link status.
1540a9643ea8Slogwang *
1541a9643ea8Slogwang * @param dev
1542a9643ea8Slogwang * Pointer to struct rte_eth_dev.
1543a9643ea8Slogwang *
1544a9643ea8Slogwang * @return
1545a9643ea8Slogwang * - On success, zero.
1546a9643ea8Slogwang * - On failure, a negative value.
1547a9643ea8Slogwang */
1548a9643ea8Slogwang static int
eth_em_interrupt_get_status(struct rte_eth_dev * dev)1549a9643ea8Slogwang eth_em_interrupt_get_status(struct rte_eth_dev *dev)
1550a9643ea8Slogwang {
1551a9643ea8Slogwang uint32_t icr;
1552a9643ea8Slogwang struct e1000_hw *hw =
1553a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1554a9643ea8Slogwang struct e1000_interrupt *intr =
1555a9643ea8Slogwang E1000_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
1556a9643ea8Slogwang
1557a9643ea8Slogwang /* read-on-clear nic registers here */
1558a9643ea8Slogwang icr = E1000_READ_REG(hw, E1000_ICR);
1559a9643ea8Slogwang if (icr & E1000_ICR_LSC) {
1560a9643ea8Slogwang intr->flags |= E1000_FLAG_NEED_LINK_UPDATE;
1561a9643ea8Slogwang }
1562a9643ea8Slogwang
1563a9643ea8Slogwang return 0;
1564a9643ea8Slogwang }
1565a9643ea8Slogwang
1566a9643ea8Slogwang /*
1567a9643ea8Slogwang * It executes link_update after knowing an interrupt is prsent.
1568a9643ea8Slogwang *
1569a9643ea8Slogwang * @param dev
1570a9643ea8Slogwang * Pointer to struct rte_eth_dev.
1571a9643ea8Slogwang *
1572a9643ea8Slogwang * @return
1573a9643ea8Slogwang * - On success, zero.
1574a9643ea8Slogwang * - On failure, a negative value.
1575a9643ea8Slogwang */
1576a9643ea8Slogwang static int
eth_em_interrupt_action(struct rte_eth_dev * dev,struct rte_intr_handle * intr_handle)15772bfe3f2eSlogwang eth_em_interrupt_action(struct rte_eth_dev *dev,
15782bfe3f2eSlogwang struct rte_intr_handle *intr_handle)
1579a9643ea8Slogwang {
15802bfe3f2eSlogwang struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
1581a9643ea8Slogwang struct e1000_hw *hw =
1582a9643ea8Slogwang E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1583a9643ea8Slogwang struct e1000_interrupt *intr =
1584a9643ea8Slogwang E1000_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
1585a9643ea8Slogwang struct rte_eth_link link;
1586a9643ea8Slogwang int ret;
1587a9643ea8Slogwang
1588a9643ea8Slogwang if (!(intr->flags & E1000_FLAG_NEED_LINK_UPDATE))
1589a9643ea8Slogwang return -1;
1590a9643ea8Slogwang
1591a9643ea8Slogwang intr->flags &= ~E1000_FLAG_NEED_LINK_UPDATE;
15924418919fSjohnjiang rte_intr_ack(intr_handle);
1593a9643ea8Slogwang
1594a9643ea8Slogwang /* set get_link_status to check register later */
1595a9643ea8Slogwang hw->mac.get_link_status = 1;
1596a9643ea8Slogwang ret = eth_em_link_update(dev, 0);
1597a9643ea8Slogwang
1598a9643ea8Slogwang /* check if link has changed */
1599a9643ea8Slogwang if (ret < 0)
1600a9643ea8Slogwang return 0;
1601a9643ea8Slogwang
1602d30ea906Sjfb8856606 rte_eth_linkstatus_get(dev, &link);
1603d30ea906Sjfb8856606
1604a9643ea8Slogwang if (link.link_status) {
1605a9643ea8Slogwang PMD_INIT_LOG(INFO, " Port %d: Link Up - speed %u Mbps - %s",
16062bfe3f2eSlogwang dev->data->port_id, link.link_speed,
1607a9643ea8Slogwang link.link_duplex == ETH_LINK_FULL_DUPLEX ?
1608a9643ea8Slogwang "full-duplex" : "half-duplex");
1609a9643ea8Slogwang } else {
1610a9643ea8Slogwang PMD_INIT_LOG(INFO, " Port %d: Link Down", dev->data->port_id);
1611a9643ea8Slogwang }
1612*2d9fd380Sjfb8856606 PMD_INIT_LOG(DEBUG, "PCI Address: " PCI_PRI_FMT,
16132bfe3f2eSlogwang pci_dev->addr.domain, pci_dev->addr.bus,
16142bfe3f2eSlogwang pci_dev->addr.devid, pci_dev->addr.function);
1615a9643ea8Slogwang
1616a9643ea8Slogwang return 0;
1617a9643ea8Slogwang }
1618a9643ea8Slogwang
1619a9643ea8Slogwang /**
1620a9643ea8Slogwang * Interrupt handler which shall be registered at first.
1621a9643ea8Slogwang *
1622a9643ea8Slogwang * @param handle
1623a9643ea8Slogwang * Pointer to interrupt handle.
1624a9643ea8Slogwang * @param param
1625a9643ea8Slogwang * The address of parameter (struct rte_eth_dev *) regsitered before.
1626a9643ea8Slogwang *
1627a9643ea8Slogwang * @return
1628a9643ea8Slogwang * void
1629a9643ea8Slogwang */
1630a9643ea8Slogwang static void
eth_em_interrupt_handler(void * param)16312bfe3f2eSlogwang eth_em_interrupt_handler(void *param)
1632a9643ea8Slogwang {
1633a9643ea8Slogwang struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
1634a9643ea8Slogwang
1635a9643ea8Slogwang eth_em_interrupt_get_status(dev);
16362bfe3f2eSlogwang eth_em_interrupt_action(dev, dev->intr_handle);
1637*2d9fd380Sjfb8856606 rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
1638a9643ea8Slogwang }
1639a9643ea8Slogwang
1640a9643ea8Slogwang static int
eth_em_led_on(struct rte_eth_dev * dev)1641a9643ea8Slogwang eth_em_led_on(struct rte_eth_dev *dev)
1642a9643ea8Slogwang {
1643a9643ea8Slogwang struct e1000_hw *hw;
1644a9643ea8Slogwang
1645a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1646a9643ea8Slogwang return e1000_led_on(hw) == E1000_SUCCESS ? 0 : -ENOTSUP;
1647a9643ea8Slogwang }
1648a9643ea8Slogwang
1649a9643ea8Slogwang static int
eth_em_led_off(struct rte_eth_dev * dev)1650a9643ea8Slogwang eth_em_led_off(struct rte_eth_dev *dev)
1651a9643ea8Slogwang {
1652a9643ea8Slogwang struct e1000_hw *hw;
1653a9643ea8Slogwang
1654a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1655a9643ea8Slogwang return e1000_led_off(hw) == E1000_SUCCESS ? 0 : -ENOTSUP;
1656a9643ea8Slogwang }
1657a9643ea8Slogwang
1658a9643ea8Slogwang static int
eth_em_flow_ctrl_get(struct rte_eth_dev * dev,struct rte_eth_fc_conf * fc_conf)1659a9643ea8Slogwang eth_em_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
1660a9643ea8Slogwang {
1661a9643ea8Slogwang struct e1000_hw *hw;
1662a9643ea8Slogwang uint32_t ctrl;
1663a9643ea8Slogwang int tx_pause;
1664a9643ea8Slogwang int rx_pause;
1665a9643ea8Slogwang
1666a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1667a9643ea8Slogwang fc_conf->pause_time = hw->fc.pause_time;
1668a9643ea8Slogwang fc_conf->high_water = hw->fc.high_water;
1669a9643ea8Slogwang fc_conf->low_water = hw->fc.low_water;
1670a9643ea8Slogwang fc_conf->send_xon = hw->fc.send_xon;
1671a9643ea8Slogwang fc_conf->autoneg = hw->mac.autoneg;
1672a9643ea8Slogwang
1673a9643ea8Slogwang /*
1674a9643ea8Slogwang * Return rx_pause and tx_pause status according to actual setting of
1675a9643ea8Slogwang * the TFCE and RFCE bits in the CTRL register.
1676a9643ea8Slogwang */
1677a9643ea8Slogwang ctrl = E1000_READ_REG(hw, E1000_CTRL);
1678a9643ea8Slogwang if (ctrl & E1000_CTRL_TFCE)
1679a9643ea8Slogwang tx_pause = 1;
1680a9643ea8Slogwang else
1681a9643ea8Slogwang tx_pause = 0;
1682a9643ea8Slogwang
1683a9643ea8Slogwang if (ctrl & E1000_CTRL_RFCE)
1684a9643ea8Slogwang rx_pause = 1;
1685a9643ea8Slogwang else
1686a9643ea8Slogwang rx_pause = 0;
1687a9643ea8Slogwang
1688a9643ea8Slogwang if (rx_pause && tx_pause)
1689a9643ea8Slogwang fc_conf->mode = RTE_FC_FULL;
1690a9643ea8Slogwang else if (rx_pause)
1691a9643ea8Slogwang fc_conf->mode = RTE_FC_RX_PAUSE;
1692a9643ea8Slogwang else if (tx_pause)
1693a9643ea8Slogwang fc_conf->mode = RTE_FC_TX_PAUSE;
1694a9643ea8Slogwang else
1695a9643ea8Slogwang fc_conf->mode = RTE_FC_NONE;
1696a9643ea8Slogwang
1697a9643ea8Slogwang return 0;
1698a9643ea8Slogwang }
1699a9643ea8Slogwang
1700a9643ea8Slogwang static int
eth_em_flow_ctrl_set(struct rte_eth_dev * dev,struct rte_eth_fc_conf * fc_conf)1701a9643ea8Slogwang eth_em_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
1702a9643ea8Slogwang {
1703a9643ea8Slogwang struct e1000_hw *hw;
1704a9643ea8Slogwang int err;
1705a9643ea8Slogwang enum e1000_fc_mode rte_fcmode_2_e1000_fcmode[] = {
1706a9643ea8Slogwang e1000_fc_none,
1707a9643ea8Slogwang e1000_fc_rx_pause,
1708a9643ea8Slogwang e1000_fc_tx_pause,
1709a9643ea8Slogwang e1000_fc_full
1710a9643ea8Slogwang };
1711a9643ea8Slogwang uint32_t rx_buf_size;
1712a9643ea8Slogwang uint32_t max_high_water;
1713a9643ea8Slogwang uint32_t rctl;
1714a9643ea8Slogwang
1715a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1716a9643ea8Slogwang if (fc_conf->autoneg != hw->mac.autoneg)
1717a9643ea8Slogwang return -ENOTSUP;
1718a9643ea8Slogwang rx_buf_size = em_get_rx_buffer_size(hw);
1719a9643ea8Slogwang PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
1720a9643ea8Slogwang
1721a9643ea8Slogwang /* At least reserve one Ethernet frame for watermark */
17224418919fSjohnjiang max_high_water = rx_buf_size - RTE_ETHER_MAX_LEN;
1723a9643ea8Slogwang if ((fc_conf->high_water > max_high_water) ||
1724a9643ea8Slogwang (fc_conf->high_water < fc_conf->low_water)) {
1725a9643ea8Slogwang PMD_INIT_LOG(ERR, "e1000 incorrect high/low water value");
1726a9643ea8Slogwang PMD_INIT_LOG(ERR, "high water must <= 0x%x", max_high_water);
1727a9643ea8Slogwang return -EINVAL;
1728a9643ea8Slogwang }
1729a9643ea8Slogwang
1730a9643ea8Slogwang hw->fc.requested_mode = rte_fcmode_2_e1000_fcmode[fc_conf->mode];
1731a9643ea8Slogwang hw->fc.pause_time = fc_conf->pause_time;
1732a9643ea8Slogwang hw->fc.high_water = fc_conf->high_water;
1733a9643ea8Slogwang hw->fc.low_water = fc_conf->low_water;
1734a9643ea8Slogwang hw->fc.send_xon = fc_conf->send_xon;
1735a9643ea8Slogwang
1736a9643ea8Slogwang err = e1000_setup_link_generic(hw);
1737a9643ea8Slogwang if (err == E1000_SUCCESS) {
1738a9643ea8Slogwang
1739a9643ea8Slogwang /* check if we want to forward MAC frames - driver doesn't have native
1740a9643ea8Slogwang * capability to do that, so we'll write the registers ourselves */
1741a9643ea8Slogwang
1742a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1743a9643ea8Slogwang
1744a9643ea8Slogwang /* set or clear MFLCN.PMCF bit depending on configuration */
1745a9643ea8Slogwang if (fc_conf->mac_ctrl_frame_fwd != 0)
1746a9643ea8Slogwang rctl |= E1000_RCTL_PMCF;
1747a9643ea8Slogwang else
1748a9643ea8Slogwang rctl &= ~E1000_RCTL_PMCF;
1749a9643ea8Slogwang
1750a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
1751a9643ea8Slogwang E1000_WRITE_FLUSH(hw);
1752a9643ea8Slogwang
1753a9643ea8Slogwang return 0;
1754a9643ea8Slogwang }
1755a9643ea8Slogwang
1756a9643ea8Slogwang PMD_INIT_LOG(ERR, "e1000_setup_link_generic = 0x%x", err);
1757a9643ea8Slogwang return -EIO;
1758a9643ea8Slogwang }
1759a9643ea8Slogwang
17602bfe3f2eSlogwang static int
eth_em_rar_set(struct rte_eth_dev * dev,struct rte_ether_addr * mac_addr,uint32_t index,__rte_unused uint32_t pool)17614418919fSjohnjiang eth_em_rar_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
1762a9643ea8Slogwang uint32_t index, __rte_unused uint32_t pool)
1763a9643ea8Slogwang {
1764a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1765a9643ea8Slogwang
17662bfe3f2eSlogwang return e1000_rar_set(hw, mac_addr->addr_bytes, index);
1767a9643ea8Slogwang }
1768a9643ea8Slogwang
1769a9643ea8Slogwang static void
eth_em_rar_clear(struct rte_eth_dev * dev,uint32_t index)1770a9643ea8Slogwang eth_em_rar_clear(struct rte_eth_dev *dev, uint32_t index)
1771a9643ea8Slogwang {
17724418919fSjohnjiang uint8_t addr[RTE_ETHER_ADDR_LEN];
1773a9643ea8Slogwang struct e1000_hw *hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1774a9643ea8Slogwang
1775a9643ea8Slogwang memset(addr, 0, sizeof(addr));
1776a9643ea8Slogwang
1777a9643ea8Slogwang e1000_rar_set(hw, addr, index);
1778a9643ea8Slogwang }
1779a9643ea8Slogwang
1780a9643ea8Slogwang static int
eth_em_default_mac_addr_set(struct rte_eth_dev * dev,struct rte_ether_addr * addr)1781d30ea906Sjfb8856606 eth_em_default_mac_addr_set(struct rte_eth_dev *dev,
17824418919fSjohnjiang struct rte_ether_addr *addr)
1783d30ea906Sjfb8856606 {
1784d30ea906Sjfb8856606 eth_em_rar_clear(dev, 0);
1785d30ea906Sjfb8856606
1786d30ea906Sjfb8856606 return eth_em_rar_set(dev, (void *)addr, 0, 0);
1787d30ea906Sjfb8856606 }
1788d30ea906Sjfb8856606
1789d30ea906Sjfb8856606 static int
eth_em_mtu_set(struct rte_eth_dev * dev,uint16_t mtu)1790a9643ea8Slogwang eth_em_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1791a9643ea8Slogwang {
1792a9643ea8Slogwang struct rte_eth_dev_info dev_info;
1793a9643ea8Slogwang struct e1000_hw *hw;
1794a9643ea8Slogwang uint32_t frame_size;
1795a9643ea8Slogwang uint32_t rctl;
17964418919fSjohnjiang int ret;
1797a9643ea8Slogwang
17984418919fSjohnjiang ret = eth_em_infos_get(dev, &dev_info);
17994418919fSjohnjiang if (ret != 0)
18004418919fSjohnjiang return ret;
18014418919fSjohnjiang
18024418919fSjohnjiang frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
18034418919fSjohnjiang VLAN_TAG_SIZE;
1804a9643ea8Slogwang
1805a9643ea8Slogwang /* check that mtu is within the allowed range */
18064418919fSjohnjiang if (mtu < RTE_ETHER_MIN_MTU || frame_size > dev_info.max_rx_pktlen)
1807a9643ea8Slogwang return -EINVAL;
1808a9643ea8Slogwang
1809a9643ea8Slogwang /* refuse mtu that requires the support of scattered packets when this
1810a9643ea8Slogwang * feature has not been enabled before. */
1811a9643ea8Slogwang if (!dev->data->scattered_rx &&
1812a9643ea8Slogwang frame_size > dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)
1813a9643ea8Slogwang return -EINVAL;
1814a9643ea8Slogwang
1815a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1816a9643ea8Slogwang rctl = E1000_READ_REG(hw, E1000_RCTL);
1817a9643ea8Slogwang
1818a9643ea8Slogwang /* switch to jumbo mode if needed */
18194418919fSjohnjiang if (frame_size > RTE_ETHER_MAX_LEN) {
1820d30ea906Sjfb8856606 dev->data->dev_conf.rxmode.offloads |=
1821d30ea906Sjfb8856606 DEV_RX_OFFLOAD_JUMBO_FRAME;
1822a9643ea8Slogwang rctl |= E1000_RCTL_LPE;
1823a9643ea8Slogwang } else {
1824d30ea906Sjfb8856606 dev->data->dev_conf.rxmode.offloads &=
1825d30ea906Sjfb8856606 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
1826a9643ea8Slogwang rctl &= ~E1000_RCTL_LPE;
1827a9643ea8Slogwang }
1828a9643ea8Slogwang E1000_WRITE_REG(hw, E1000_RCTL, rctl);
1829a9643ea8Slogwang
1830a9643ea8Slogwang /* update max frame size */
1831a9643ea8Slogwang dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1832a9643ea8Slogwang return 0;
1833a9643ea8Slogwang }
1834a9643ea8Slogwang
1835a9643ea8Slogwang static int
eth_em_set_mc_addr_list(struct rte_eth_dev * dev,struct rte_ether_addr * mc_addr_set,uint32_t nb_mc_addr)1836a9643ea8Slogwang eth_em_set_mc_addr_list(struct rte_eth_dev *dev,
18374418919fSjohnjiang struct rte_ether_addr *mc_addr_set,
1838a9643ea8Slogwang uint32_t nb_mc_addr)
1839a9643ea8Slogwang {
1840a9643ea8Slogwang struct e1000_hw *hw;
1841a9643ea8Slogwang
1842a9643ea8Slogwang hw = E1000_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1843a9643ea8Slogwang e1000_update_mc_addr_list(hw, (u8 *)mc_addr_set, nb_mc_addr);
1844a9643ea8Slogwang return 0;
1845a9643ea8Slogwang }
1846a9643ea8Slogwang
18472bfe3f2eSlogwang RTE_PMD_REGISTER_PCI(net_e1000_em, rte_em_pmd);
18482bfe3f2eSlogwang RTE_PMD_REGISTER_PCI_TABLE(net_e1000_em, pci_id_em_map);
18492bfe3f2eSlogwang RTE_PMD_REGISTER_KMOD_DEP(net_e1000_em, "* igb_uio | uio_pci_generic | vfio-pci");
1850d30ea906Sjfb8856606
1851d30ea906Sjfb8856606 /* see e1000_logs.c */
RTE_INIT(igb_init_log)1852d30ea906Sjfb8856606 RTE_INIT(igb_init_log)
1853d30ea906Sjfb8856606 {
1854d30ea906Sjfb8856606 e1000_igb_init_log();
1855d30ea906Sjfb8856606 }
1856